blob: 7d23cd0c9dd33efcfb80a3e4a45d7dfd9d8fa883 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000088 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000089 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
Benjamin Kramer991de142010-03-30 20:16:45 +000094 VNInfoAllocator.DestroyAll();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Evan Cheng4507f082010-03-16 21:51:27 +0000144 OS << " \t" << *mii;
Dale Johannesen1caedd02010-01-22 22:38:21 +0000145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng826cbac2010-03-11 08:20:21 +0000221/// conflictsWithSubPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it checks for sub-register reference and it can check use as well.
223bool LiveIntervals::conflictsWithSubPhysRegRef(LiveInterval &li,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 else
David Greene8a342292010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000262}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000263#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000264
Evan Chengafff40a2010-05-04 20:26:52 +0000265static
Evan Cheng37499432010-05-05 18:27:40 +0000266bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000267 unsigned Reg = MI.getOperand(MOIdx).getReg();
268 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
269 const MachineOperand &MO = MI.getOperand(i);
270 if (!MO.isReg())
271 continue;
272 if (MO.getReg() == Reg && MO.isDef()) {
273 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
274 MI.getOperand(MOIdx).getSubReg() &&
275 MO.getSubReg());
276 return true;
277 }
278 }
279 return false;
280}
281
Evan Cheng37499432010-05-05 18:27:40 +0000282/// isPartialRedef - Return true if the specified def at the specific index is
283/// partially re-defining the specified live interval. A common case of this is
284/// a definition of the sub-register.
285bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
286 LiveInterval &interval) {
287 if (!MO.getSubReg() || MO.isEarlyClobber())
288 return false;
289
290 SlotIndex RedefIndex = MIIdx.getDefIndex();
291 const LiveRange *OldLR =
292 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
293 if (OldLR->valno->isDefAccurate()) {
294 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
295 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
296 }
297 return false;
298}
299
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000300void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000301 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000302 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000303 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000304 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000305 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000306 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000307 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000308 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000309 });
Evan Cheng419852c2008-04-03 16:39:43 +0000310
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000311 // Virtual registers may be defined multiple times (due to phi
312 // elimination and 2-addr elimination). Much of what we do only has to be
313 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000315 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316 if (interval.empty()) {
317 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000318 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000319 // Earlyclobbers move back one, so that they overlap the live range
320 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000321 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000322 defIndex = MIIdx.getUseIndex();
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000323
324 // Make sure the first definition is not a partial redefinition. Add an
325 // <imp-def> of the full register.
326 if (MO.getSubReg())
327 mi->addRegisterDefined(interval.reg);
328
Evan Chengc8d044e2008-02-15 18:24:29 +0000329 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000330 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000331 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000332 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000333 CopyMI = mi;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000334
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000335 // Some of the REG_SEQUENCE lowering in TwoAddressInstrPass creates
336 // implicit defs without really knowing. It shows up as INSERT_SUBREG
337 // using an undefined register.
338 if (mi->isInsertSubreg())
339 mi->getOperand(1).setIsUndef();
340 }
341
Evan Cheng37499432010-05-05 18:27:40 +0000342 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, true,
343 VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000344 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000345
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 // Loop over all of the blocks that the vreg is defined in. There are
347 // two cases we have to handle here. The most common case is a vreg
348 // whose lifetime is contained within a basic block. In this case there
349 // will be a single kill, in MBB, which comes after the definition.
350 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
351 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000352 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000354 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000355 else
Lang Hames233a60e2009-11-03 23:52:08 +0000356 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000357
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 // If the kill happens after the definition, we have an intra-block
359 // live range.
360 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000361 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000362 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000363 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000365 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000366 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000367 return;
368 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000369 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000370
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000371 // The other case we handle is when a virtual register lives to the end
372 // of the defining block, potentially live across some blocks, then is
373 // live into some number of blocks, but gets killed. Start by adding a
374 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000375 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000376 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000377 interval.addRange(NewLR);
378
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000379 bool PHIJoin = lv_->isPHIJoin(interval.reg);
380
381 if (PHIJoin) {
382 // A phi join register is killed at the end of the MBB and revived as a new
383 // valno in the killing blocks.
384 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
385 DEBUG(dbgs() << " phi-join");
386 ValNo->addKill(indexes_->getTerminatorGap(mbb));
387 ValNo->setHasPHIKill(true);
388 } else {
389 // Iterate over all of the blocks that the variable is completely
390 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
391 // live interval.
392 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
393 E = vi.AliveBlocks.end(); I != E; ++I) {
394 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
395 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
396 interval.addRange(LR);
397 DEBUG(dbgs() << " +" << LR);
398 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000399 }
400
401 // Finally, this virtual register is live from the start of any killing
402 // block to the 'use' slot of the killing instruction.
403 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
404 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000405 SlotIndex Start = getMBBStartIdx(Kill->getParent());
406 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
407
408 // Create interval with one of a NEW value number. Note that this value
409 // number isn't actually defined by an instruction, weird huh? :)
410 if (PHIJoin) {
411 ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false,
412 VNInfoAllocator);
413 ValNo->setIsPHIDef(true);
414 }
415 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000417 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000418 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000419 }
420
421 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000422 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000423 // Multiple defs of the same virtual register by the same instruction.
424 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000425 // This is likely due to elimination of REG_SEQUENCE instructions. Return
426 // here since there is nothing to do.
427 return;
428
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000429 // If this is the second time we see a virtual register definition, it
430 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000431 // the result of two address elimination, then the vreg is one of the
432 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000433
434 // It may also be partial redef like this:
435 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
436 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
437 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
438 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000439 // If this is a two-address definition, then we have already processed
440 // the live range. The only problem is that we didn't realize there
441 // are actually two values in the live interval. Because of this we
442 // need to take the LiveRegion that defines this register and split it
443 // into two values.
Lang Hames233a60e2009-11-03 23:52:08 +0000444 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000445 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000446 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000447
Lang Hames35f291d2009-09-12 03:34:03 +0000448 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000449 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000450 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000451 SlotIndex DefIndex = OldValNo->def.getDefIndex();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000452
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000453 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000454 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000455 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000456
Chris Lattner91725b72006-08-31 05:54:43 +0000457 // The new value number (#1) is defined by the instruction we claimed
458 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000459 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000460 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000461 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000462 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
463
Chris Lattner91725b72006-08-31 05:54:43 +0000464 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000465 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000466 OldValNo->setCopy(0);
467
468 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
469 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
470 if (PartReDef &&
471 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
472 OldValNo->setCopy(&*mi);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000473
474 // Add the new live interval which replaces the range for the input copy.
475 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000476 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000477 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000478 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000479
480 // If this redefinition is dead, we need to add a dummy unit live
481 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000482 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000483 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
484 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485
Bill Wendling8e6179f2009-08-22 20:18:03 +0000486 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000487 dbgs() << " RESULT: ";
488 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000489 });
Evan Cheng37499432010-05-05 18:27:40 +0000490 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000491 // In the case of PHI elimination, each variable definition is only
492 // live until the end of the block. We've already taken care of the
493 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000494
Lang Hames233a60e2009-11-03 23:52:08 +0000495 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000496 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000497 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000498
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000499 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000500 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000501 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000502 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000503 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000504 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000505 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000506
Lang Hames74ab5ee2009-12-22 00:11:50 +0000507 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000508 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000509 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000510 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000511 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000512 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000513 } else {
514 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000515 }
516 }
517
David Greene8a342292010-01-04 22:49:02 +0000518 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000519}
520
Chris Lattnerf35fef72004-07-23 21:24:19 +0000521void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000522 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000523 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000524 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000525 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000526 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000527 // A physical register cannot be live across basic block, so its
528 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000529 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000530 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000531 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000532 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000533
Lang Hames233a60e2009-11-03 23:52:08 +0000534 SlotIndex baseIndex = MIIdx;
535 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000536 // Earlyclobbers move back one.
537 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000538 start = MIIdx.getUseIndex();
539 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000540
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000541 // If it is not used after definition, it is considered dead at
542 // the instruction defining it. Hence its interval is:
543 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000544 // For earlyclobbers, the defSlot was pushed back one; the extra
545 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000546 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000547 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000548 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000549 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000550 }
551
552 // If it is not dead on definition, it must be killed by a
553 // subsequent instruction. Hence its interval is:
554 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000555 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000556 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000557
Dale Johannesenbd635202010-02-10 00:55:42 +0000558 if (mi->isDebugValue())
559 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000560 if (getInstructionFromIndex(baseIndex) == 0)
561 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
562
Evan Cheng6130f662008-03-05 00:59:57 +0000563 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000564 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000565 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000566 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000567 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000568 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000569 if (DefIdx != -1) {
570 if (mi->isRegTiedToUseOperand(DefIdx)) {
571 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000572 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000573 } else {
574 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000575 // Then the register is essentially dead at the instruction that
576 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000577 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000578 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000579 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000580 }
581 goto exit;
582 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000583 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000584
Lang Hames233a60e2009-11-03 23:52:08 +0000585 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000586 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000587
588 // The only case we should have a dead physreg here without a killing or
589 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000590 // and never used. Another possible case is the implicit use of the
591 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000592 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000593
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000594exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000595 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000596
Evan Cheng24a3cc42007-04-25 07:30:23 +0000597 // Already exists? Extend old live interval.
598 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000599 bool Extend = OldLR != interval.end();
600 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000601 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000602 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000603 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000604 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000605 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000606 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000607 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000608}
609
Chris Lattnerf35fef72004-07-23 21:24:19 +0000610void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
611 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000612 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000613 MachineOperand& MO,
614 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000615 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000616 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000617 getOrCreateInterval(MO.getReg()));
618 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000619 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000620 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000621 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000622 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000623 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000624 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000625 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000626 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000627 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000628 // If MI also modifies the sub-register explicitly, avoid processing it
629 // more than once. Do not pass in TRI here so it checks for exact match.
Evan Cheng1015ba72010-05-21 20:53:24 +0000630 if (!MI->definesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000631 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000632 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000633 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000634}
635
Evan Chengb371f452007-02-19 21:49:54 +0000636void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000637 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000638 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000639 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000640 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000641 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000642 });
Evan Chengb371f452007-02-19 21:49:54 +0000643
644 // Look for kills, if it reaches a def before it's killed, then it shouldn't
645 // be considered a livein.
646 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000647 MachineBasicBlock::iterator E = MBB->end();
648 // Skip over DBG_VALUE at the start of the MBB.
649 if (mi != E && mi->isDebugValue()) {
650 while (++mi != E && mi->isDebugValue())
651 ;
652 if (mi == E)
653 // MBB is empty except for DBG_VALUE's.
654 return;
655 }
656
Lang Hames233a60e2009-11-03 23:52:08 +0000657 SlotIndex baseIndex = MIIdx;
658 SlotIndex start = baseIndex;
659 if (getInstructionFromIndex(baseIndex) == 0)
660 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
661
662 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000663 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000664
Dale Johannesenbd635202010-02-10 00:55:42 +0000665 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000666 if (mi->killsRegister(interval.reg, tri_)) {
667 DEBUG(dbgs() << " killed");
668 end = baseIndex.getDefIndex();
669 SeenDefUse = true;
670 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000671 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000672 // Another instruction redefines the register before it is ever read.
673 // Then the register is essentially dead at the instruction that defines
674 // it. Hence its interval is:
675 // [defSlot(def), defSlot(def)+1)
676 DEBUG(dbgs() << " dead");
677 end = start.getStoreIndex();
678 SeenDefUse = true;
679 break;
680 }
681
Evan Cheng4507f082010-03-16 21:51:27 +0000682 while (++mi != E && mi->isDebugValue())
683 // Skip over DBG_VALUE.
684 ;
685 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000686 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000687 }
688
Evan Cheng75611fb2007-06-27 01:16:36 +0000689 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000690 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000691 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000692 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000693 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000694 } else {
David Greene8a342292010-01-04 22:49:02 +0000695 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000696 end = baseIndex;
697 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000698 }
699
Lang Hames10382fb2009-06-19 02:17:53 +0000700 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000701 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000702 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000703 vni->setIsPHIDef(true);
704 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000705
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000706 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000707 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000708 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000709}
710
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000711/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000712/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000713/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000714/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000715void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000716 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000717 << "********** Function: "
718 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000719
720 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000721 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
722 MBBI != E; ++MBBI) {
723 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000724 if (MBB->empty())
725 continue;
726
Owen Anderson134eb732008-09-21 20:43:24 +0000727 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000728 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000729 DEBUG(dbgs() << "BB#" << MBB->getNumber()
730 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000731
Dan Gohmancb406c22007-10-03 19:26:29 +0000732 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000733 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000734 LE = MBB->livein_end(); LI != LE; ++LI) {
735 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
736 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000737 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000738 if (!hasInterval(*AS))
739 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
740 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000741 }
742
Owen Anderson99500ae2008-09-15 22:00:38 +0000743 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000744 if (getInstructionFromIndex(MIIndex) == 0)
745 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000746
Dale Johannesen1caedd02010-01-22 22:38:21 +0000747 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
748 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000749 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000750 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000751 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000752
Evan Cheng438f7bc2006-11-10 08:43:01 +0000753 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000754 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
755 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000756 if (!MO.isReg() || !MO.getReg())
757 continue;
758
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000759 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000760 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000761 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000762 else if (MO.isUndef())
763 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000764 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000765
Lang Hames233a60e2009-11-03 23:52:08 +0000766 // Move to the next instr slot.
767 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000768 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000769 }
Evan Chengd129d732009-07-17 19:43:40 +0000770
771 // Create empty intervals for registers defined by implicit_def's (except
772 // for those implicit_def that define values which are liveout of their
773 // blocks.
774 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
775 unsigned UndefReg = UndefUses[i];
776 (void)getOrCreateInterval(UndefReg);
777 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000778}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000779
Owen Anderson03857b22008-08-13 21:49:13 +0000780LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000781 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000782 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000783}
Evan Chengf2fbca62007-11-12 06:35:08 +0000784
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000785/// dupInterval - Duplicate a live interval. The caller is responsible for
786/// managing the allocated memory.
787LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
788 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000789 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000790 return NewLI;
791}
792
Evan Chengc8d044e2008-02-15 18:24:29 +0000793/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
794/// copy field and returns the source register that defines it.
795unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000796 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000797 return 0;
798
Chris Lattner518bb532010-02-09 19:54:29 +0000799 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000800 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000801 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000802 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
803 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
804 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
805 if (SrcSubReg == DstSubReg)
806 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
807 // reg1034 can still be coalesced to EDX.
808 return Reg;
809 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000810 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000811 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000812 return Reg;
Chris Lattner518bb532010-02-09 19:54:29 +0000813 } else if (VNI->getCopy()->isInsertSubreg() ||
814 VNI->getCopy()->isSubregToReg())
Lang Hames52c1afc2009-08-10 23:43:28 +0000815 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000816
Evan Cheng04ee5a12009-01-20 19:12:24 +0000817 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000818 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000819 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000820 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000821 return 0;
822}
Evan Chengf2fbca62007-11-12 06:35:08 +0000823
824//===----------------------------------------------------------------------===//
825// Register allocator hooks.
826//
827
Evan Chengd70dbb52008-02-22 09:24:50 +0000828/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
829/// allow one) virtual register operand, then its uses are implicitly using
830/// the register. Returns the virtual register.
831unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
832 MachineInstr *MI) const {
833 unsigned RegOp = 0;
834 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
835 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000836 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000837 continue;
838 unsigned Reg = MO.getReg();
839 if (Reg == 0 || Reg == li.reg)
840 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000841
842 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
843 !allocatableRegs_[Reg])
844 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000845 // FIXME: For now, only remat MI with at most one register operand.
846 assert(!RegOp &&
847 "Can't rematerialize instruction with multiple register operand!");
848 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000849#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000850 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000851#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000852 }
853 return RegOp;
854}
855
856/// isValNoAvailableAt - Return true if the val# of the specified interval
857/// which reaches the given instruction also reaches the specified use index.
858bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000859 SlotIndex UseIdx) const {
860 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000861 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
862 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
863 return UI != li.end() && UI->valno == ValNo;
864}
865
Evan Chengf2fbca62007-11-12 06:35:08 +0000866/// isReMaterializable - Returns true if the definition MI of the specified
867/// val# of the specified interval is re-materializable.
868bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000869 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000870 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000871 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000872 if (DisableReMat)
873 return false;
874
Dan Gohmana70dca12009-10-09 23:27:56 +0000875 if (!tii_->isTriviallyReMaterializable(MI, aa_))
876 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000877
Dan Gohmana70dca12009-10-09 23:27:56 +0000878 // Target-specific code can mark an instruction as being rematerializable
879 // if it has one virtual reg use, though it had better be something like
880 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000881 unsigned ImpUse = getReMatImplicitUse(li, MI);
882 if (ImpUse) {
883 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000884 for (MachineRegisterInfo::use_nodbg_iterator
885 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
886 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000887 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000888 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000889 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
890 continue;
891 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
892 return false;
893 }
Evan Chengdc377862008-09-30 15:44:16 +0000894
895 // If a register operand of the re-materialized instruction is going to
896 // be spilled next, then it's not legal to re-materialize this instruction.
897 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
898 if (ImpUse == SpillIs[i]->reg)
899 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000900 }
901 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000902}
903
Evan Cheng06587492008-10-24 02:05:00 +0000904/// isReMaterializable - Returns true if the definition MI of the specified
905/// val# of the specified interval is re-materializable.
906bool LiveIntervals::isReMaterializable(const LiveInterval &li,
907 const VNInfo *ValNo, MachineInstr *MI) {
908 SmallVector<LiveInterval*, 4> Dummy1;
909 bool Dummy2;
910 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
911}
912
Evan Cheng5ef3a042007-12-06 00:01:56 +0000913/// isReMaterializable - Returns true if every definition of MI of every
914/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000915bool LiveIntervals::isReMaterializable(const LiveInterval &li,
916 SmallVectorImpl<LiveInterval*> &SpillIs,
917 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000918 isLoad = false;
919 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
920 i != e; ++i) {
921 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000922 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000923 continue; // Dead val#.
924 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000925 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000926 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000927 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000928 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000929 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000930 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000931 return false;
932 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000933 }
934 return true;
935}
936
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000937/// FilterFoldedOps - Filter out two-address use operands. Return
938/// true if it finds any issue with the operands that ought to prevent
939/// folding.
940static bool FilterFoldedOps(MachineInstr *MI,
941 SmallVector<unsigned, 2> &Ops,
942 unsigned &MRInfo,
943 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000944 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000945 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
946 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000947 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000948 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000949 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000950 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000951 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000952 MRInfo |= (unsigned)VirtRegMap::isMod;
953 else {
954 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000955 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000956 MRInfo = VirtRegMap::isModRef;
957 continue;
958 }
959 MRInfo |= (unsigned)VirtRegMap::isRef;
960 }
961 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000962 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000963 return false;
964}
965
966
967/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
968/// slot / to reg or any rematerialized load into ith operand of specified
969/// MI. If it is successul, MI is updated with the newly created MI and
970/// returns true.
971bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
972 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000973 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000974 SmallVector<unsigned, 2> &Ops,
975 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000976 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000977 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000978 RemoveMachineInstrFromMaps(MI);
979 vrm.RemoveMachineInstrFromMaps(MI);
980 MI->eraseFromParent();
981 ++numFolds;
982 return true;
983 }
984
985 // Filter the list of operand indexes that are to be folded. Abort if
986 // any operand will prevent folding.
987 unsigned MRInfo = 0;
988 SmallVector<unsigned, 2> FoldOps;
989 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
990 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000991
Evan Cheng427f4c12008-03-31 23:19:51 +0000992 // The only time it's safe to fold into a two address instruction is when
993 // it's folding reload and spill from / into a spill stack slot.
994 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000995 return false;
996
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000997 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
998 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000999 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001000 // Remember this instruction uses the spill slot.
1001 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1002
Evan Chengf2fbca62007-11-12 06:35:08 +00001003 // Attempt to fold the memory reference into the instruction. If
1004 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001005 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001006 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001007 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001008 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001009 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001010 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +00001011 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001012 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001013 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001014 return true;
1015 }
1016 return false;
1017}
1018
Evan Cheng018f9b02007-12-05 03:22:34 +00001019/// canFoldMemoryOperand - Returns true if the specified load / store
1020/// folding is possible.
1021bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001022 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001023 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001024 // Filter the list of operand indexes that are to be folded. Abort if
1025 // any operand will prevent folding.
1026 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001027 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001028 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1029 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001030
Evan Cheng3c75ba82008-04-01 21:37:32 +00001031 // It's only legal to remat for a use, not a def.
1032 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001033 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001034
Evan Chengd70dbb52008-02-22 09:24:50 +00001035 return tii_->canFoldMemoryOperand(MI, FoldOps);
1036}
1037
Evan Cheng81a03822007-11-17 00:40:40 +00001038bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +00001039 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
1040
1041 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
1042
1043 if (mbb == 0)
1044 return false;
1045
1046 for (++itr; itr != li.ranges.end(); ++itr) {
1047 MachineBasicBlock *mbb2 =
1048 indexes_->getMBBCoveringRange(itr->start, itr->end);
1049
1050 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001051 return false;
1052 }
Lang Hames233a60e2009-11-03 23:52:08 +00001053
Evan Cheng81a03822007-11-17 00:40:40 +00001054 return true;
1055}
1056
Evan Chengd70dbb52008-02-22 09:24:50 +00001057/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1058/// interval on to-be re-materialized operands of MI) with new register.
1059void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1060 MachineInstr *MI, unsigned NewVReg,
1061 VirtRegMap &vrm) {
1062 // There is an implicit use. That means one of the other operand is
1063 // being remat'ed and the remat'ed instruction has li.reg as an
1064 // use operand. Make sure we rewrite that as well.
1065 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1066 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001067 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001068 continue;
1069 unsigned Reg = MO.getReg();
1070 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1071 continue;
1072 if (!vrm.isReMaterialized(Reg))
1073 continue;
1074 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001075 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1076 if (UseMO)
1077 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001078 }
1079}
1080
Evan Chengf2fbca62007-11-12 06:35:08 +00001081/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1082/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001083bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001084rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001085 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001086 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001087 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001088 unsigned Slot, int LdSlot,
1089 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001090 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001091 const TargetRegisterClass* rc,
1092 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001093 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001094 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001095 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001096 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001097 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001098 RestartInstruction:
1099 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1100 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001101 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001102 continue;
1103 unsigned Reg = mop.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001104 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001105 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001106 if (Reg != li.reg)
1107 continue;
1108
1109 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001110 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001111 int FoldSlot = Slot;
1112 if (DefIsReMat) {
1113 // If this is the rematerializable definition MI itself and
1114 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001115 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001116 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001117 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001118 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001119 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001120 MI->eraseFromParent();
1121 break;
1122 }
1123
1124 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001125 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001126 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001127 if (isLoad) {
1128 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1129 FoldSS = isLoadSS;
1130 FoldSlot = LdSlot;
1131 }
1132 }
1133
Evan Chengf2fbca62007-11-12 06:35:08 +00001134 // Scan all of the operands of this instruction rewriting operands
1135 // to use NewVReg instead of li.reg as appropriate. We do this for
1136 // two reasons:
1137 //
1138 // 1. If the instr reads the same spilled vreg multiple times, we
1139 // want to reuse the NewVReg.
1140 // 2. If the instr is a two-addr instruction, we are required to
1141 // keep the src/dst regs pinned.
1142 //
1143 // Keep track of whether we replace a use and/or def so that we can
1144 // create the spill interval with the appropriate range.
Evan Chengaee4af62007-12-02 08:30:39 +00001145 SmallVector<unsigned, 2> Ops;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001146 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops);
Evan Chengf2fbca62007-11-12 06:35:08 +00001147
David Greene26b86a02008-10-27 17:38:59 +00001148 // Create a new virtual register for the spill interval.
1149 // Create the new register now so we can map the fold instruction
1150 // to the new register so when it is unfolded we get the correct
1151 // answer.
1152 bool CreatedNewVReg = false;
1153 if (NewVReg == 0) {
1154 NewVReg = mri_->createVirtualRegister(rc);
1155 vrm.grow();
1156 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001157
1158 // The new virtual register should get the same allocation hints as the
1159 // old one.
1160 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1161 if (Hint.first || Hint.second)
1162 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001163 }
1164
Evan Cheng9c3c2212008-06-06 07:54:39 +00001165 if (!TryFold)
1166 CanFold = false;
1167 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001168 // Do not fold load / store here if we are splitting. We'll find an
1169 // optimal point to insert a load / store later.
1170 if (!TrySplit) {
1171 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001172 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001173 // Folding the load/store can completely change the instruction in
1174 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001175
1176 if (FoldSS) {
1177 // We need to give the new vreg the same stack slot as the
1178 // spilled interval.
1179 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1180 }
1181
Evan Cheng018f9b02007-12-05 03:22:34 +00001182 HasUse = false;
1183 HasDef = false;
1184 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001185 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001186 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001187 goto RestartInstruction;
1188 }
1189 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001190 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001191 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001192 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001193 }
Evan Chengcddbb832007-11-30 21:23:43 +00001194
Evan Chengcddbb832007-11-30 21:23:43 +00001195 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001196 if (mop.isImplicit())
1197 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001198
1199 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001200 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1201 MachineOperand &mopj = MI->getOperand(Ops[j]);
1202 mopj.setReg(NewVReg);
1203 if (mopj.isImplicit())
1204 rewriteImplicitOps(li, MI, NewVReg, vrm);
1205 }
Evan Chengcddbb832007-11-30 21:23:43 +00001206
Evan Cheng81a03822007-11-17 00:40:40 +00001207 if (CreatedNewVReg) {
1208 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001209 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001210 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001211 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001212 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001213 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001214 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001215 }
1216 if (!CanDelete || (HasUse && HasDef)) {
1217 // If this is a two-addr instruction then its use operands are
1218 // rematerializable but its def is not. It should be assigned a
1219 // stack slot.
1220 vrm.assignVirt2StackSlot(NewVReg, Slot);
1221 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001222 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001223 vrm.assignVirt2StackSlot(NewVReg, Slot);
1224 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001225 } else if (HasUse && HasDef &&
1226 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1227 // If this interval hasn't been assigned a stack slot (because earlier
1228 // def is a deleted remat def), do it now.
1229 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1230 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001231 }
1232
Evan Cheng313d4b82008-02-23 00:33:04 +00001233 // Re-matting an instruction with virtual register use. Add the
1234 // register as an implicit use on the use MI.
1235 if (DefIsReMat && ImpUse)
1236 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1237
Evan Cheng5b69eba2009-04-21 22:46:52 +00001238 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001239 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001240 if (CreatedNewVReg) {
1241 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001242 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001243 if (TrySplit)
1244 vrm.setIsSplitFromReg(NewVReg, li.reg);
1245 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001246
1247 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001248 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001249 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1250 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001251 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001252 nI.addRange(LR);
1253 } else {
1254 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001255 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001256 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1257 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001258 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001259 nI.addRange(LR);
1260 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001261 }
1262 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001263 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1264 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001265 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001266 nI.addRange(LR);
1267 }
Evan Cheng81a03822007-11-17 00:40:40 +00001268
Bill Wendling8e6179f2009-08-22 20:18:03 +00001269 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001270 dbgs() << "\t\t\t\tAdded new interval: ";
1271 nI.print(dbgs(), tri_);
1272 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001273 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001274 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001275 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001276}
Evan Cheng81a03822007-11-17 00:40:40 +00001277bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001278 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001279 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001280 SlotIndex Idx) const {
1281 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001282 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001283 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001284 continue;
1285
Lang Hames233a60e2009-11-03 23:52:08 +00001286 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001287 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001288 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001289 }
1290 return false;
1291}
1292
Evan Cheng063284c2008-02-21 00:34:19 +00001293/// RewriteInfo - Keep track of machine instrs that will be rewritten
1294/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001295namespace {
1296 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001297 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001298 MachineInstr *MI;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001299 RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {}
Dan Gohman844731a2008-05-13 00:00:25 +00001300 };
Evan Cheng063284c2008-02-21 00:34:19 +00001301
Dan Gohman844731a2008-05-13 00:00:25 +00001302 struct RewriteInfoCompare {
1303 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1304 return LHS.Index < RHS.Index;
1305 }
1306 };
1307}
Evan Cheng063284c2008-02-21 00:34:19 +00001308
Evan Chengf2fbca62007-11-12 06:35:08 +00001309void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001310rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001311 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001312 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001313 unsigned Slot, int LdSlot,
1314 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001315 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001316 const TargetRegisterClass* rc,
1317 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001318 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001319 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001320 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001321 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001322 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1323 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001324 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001325 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001326 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001327 SlotIndex start = I->start.getBaseIndex();
1328 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001329
Evan Cheng063284c2008-02-21 00:34:19 +00001330 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001331 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001332 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001333 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1334 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001335 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001336 MachineOperand &O = ri.getOperand();
1337 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001338 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001339 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001340 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001341 uint64_t Offset = MI->getOperand(1).getImm();
1342 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1343 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001344 int FI = isLoadSS ? LdSlot : (int)Slot;
1345 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001346 Offset, MDPtr, DL)) {
1347 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1348 ReplaceMachineInstrInMaps(MI, NewDV);
1349 MachineBasicBlock *MBB = MI->getParent();
1350 MBB->insert(MBB->erase(MI), NewDV);
1351 continue;
1352 }
Evan Cheng962021b2010-04-26 07:38:55 +00001353 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001354
1355 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1356 RemoveMachineInstrFromMaps(MI);
1357 vrm.RemoveMachineInstrFromMaps(MI);
1358 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001359 continue;
1360 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001361 assert(!(O.isImplicit() && O.isUse()) &&
1362 "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001363 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001364 if (index < start || index >= end)
1365 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001366
1367 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001368 // Must be defined by an implicit def. It should not be spilled. Note,
1369 // this is for correctness reason. e.g.
1370 // 8 %reg1024<def> = IMPLICIT_DEF
1371 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1372 // The live range [12, 14) are not part of the r1024 live interval since
1373 // it's defined by an implicit def. It will not conflicts with live
1374 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001375 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001376 // the INSERT_SUBREG and both target registers that would overlap.
1377 continue;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001378 RewriteMIs.push_back(RewriteInfo(index, MI));
Evan Cheng063284c2008-02-21 00:34:19 +00001379 }
1380 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1381
Evan Cheng313d4b82008-02-23 00:33:04 +00001382 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001383 // Now rewrite the defs and uses.
1384 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1385 RewriteInfo &rwi = RewriteMIs[i];
1386 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001387 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001388 MachineInstr *MI = rwi.MI;
1389 // If MI def and/or use the same register multiple times, then there
1390 // are multiple entries.
1391 while (i != e && RewriteMIs[i].MI == MI) {
1392 assert(RewriteMIs[i].Index == index);
Evan Cheng063284c2008-02-21 00:34:19 +00001393 ++i;
1394 }
Evan Cheng81a03822007-11-17 00:40:40 +00001395 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001396
Evan Cheng0a891ed2008-05-23 23:00:04 +00001397 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001398 // Re-matting an instruction with virtual register use. Prevent interval
1399 // from being spilled.
1400 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001401 }
1402
Evan Cheng063284c2008-02-21 00:34:19 +00001403 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001404 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001405 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001406 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001407 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001408 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001409 // One common case:
1410 // x = use
1411 // ...
1412 // ...
1413 // def = ...
1414 // = use
1415 // It's better to start a new interval to avoid artifically
1416 // extend the new interval.
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001417 if (MI->readsWritesVirtualRegister(li.reg) ==
1418 std::make_pair(false,true)) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001419 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001420 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001421 }
1422 }
Evan Chengcada2452007-11-28 01:28:46 +00001423 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001424
1425 bool IsNew = ThisVReg == 0;
1426 if (IsNew) {
1427 // This ends the previous live interval. If all of its def / use
1428 // can be folded, give it a low spill weight.
1429 if (NewVReg && TrySplit && AllCanFold) {
1430 LiveInterval &nI = getOrCreateInterval(NewVReg);
1431 nI.weight /= 10.0F;
1432 }
1433 AllCanFold = true;
1434 }
1435 NewVReg = ThisVReg;
1436
Evan Cheng81a03822007-11-17 00:40:40 +00001437 bool HasDef = false;
1438 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001439 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001440 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1441 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1442 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001443 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001444 if (!HasDef && !HasUse)
1445 continue;
1446
Evan Cheng018f9b02007-12-05 03:22:34 +00001447 AllCanFold &= CanFold;
1448
Evan Cheng81a03822007-11-17 00:40:40 +00001449 // Update weight of spill interval.
1450 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001451 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001452 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001453 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001454 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001455 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001456
1457 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001458 if (HasDef) {
1459 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001460 bool HasKill = false;
1461 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001462 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001463 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001464 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001465 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001466 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001467 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001468 }
Owen Anderson28998312008-08-13 22:28:50 +00001469 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001470 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001471 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001472 if (SII == SpillIdxes.end()) {
1473 std::vector<SRInfo> S;
1474 S.push_back(SRInfo(index, NewVReg, true));
1475 SpillIdxes.insert(std::make_pair(MBBId, S));
1476 } else if (SII->second.back().vreg != NewVReg) {
1477 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001478 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001479 // If there is an earlier def and this is a two-address
1480 // instruction, then it's not possible to fold the store (which
1481 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001482 SRInfo &Info = SII->second.back();
1483 Info.index = index;
1484 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001485 }
1486 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001487 } else if (SII != SpillIdxes.end() &&
1488 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001489 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001490 // There is an earlier def that's not killed (must be two-address).
1491 // The spill is no longer needed.
1492 SII->second.pop_back();
1493 if (SII->second.empty()) {
1494 SpillIdxes.erase(MBBId);
1495 SpillMBBs.reset(MBBId);
1496 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001497 }
1498 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001499 }
1500
1501 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001502 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001503 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001504 if (SII != SpillIdxes.end() &&
1505 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001506 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001507 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001508 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001509 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001510 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001511 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001512 // If we are splitting live intervals, only fold if it's the first
1513 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001514 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001515 else if (IsNew) {
1516 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001517 if (RII == RestoreIdxes.end()) {
1518 std::vector<SRInfo> Infos;
1519 Infos.push_back(SRInfo(index, NewVReg, true));
1520 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1521 } else {
1522 RII->second.push_back(SRInfo(index, NewVReg, true));
1523 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001524 RestoreMBBs.set(MBBId);
1525 }
1526 }
1527
1528 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001529 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001530 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001531 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001532
1533 if (NewVReg && TrySplit && AllCanFold) {
1534 // If all of its def / use can be folded, give it a low spill weight.
1535 LiveInterval &nI = getOrCreateInterval(NewVReg);
1536 nI.weight /= 10.0F;
1537 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001538}
1539
Lang Hames233a60e2009-11-03 23:52:08 +00001540bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001541 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001542 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001543 if (!RestoreMBBs[Id])
1544 return false;
1545 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1546 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1547 if (Restores[i].index == index &&
1548 Restores[i].vreg == vr &&
1549 Restores[i].canFold)
1550 return true;
1551 return false;
1552}
1553
Lang Hames233a60e2009-11-03 23:52:08 +00001554void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001555 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001556 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001557 if (!RestoreMBBs[Id])
1558 return;
1559 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1560 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1561 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001562 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001563}
Evan Cheng81a03822007-11-17 00:40:40 +00001564
Evan Cheng4cce6b42008-04-11 17:53:36 +00001565/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1566/// spilled and create empty intervals for their uses.
1567void
1568LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1569 const TargetRegisterClass* rc,
1570 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001571 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1572 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001573 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001574 MachineInstr *MI = &*ri;
1575 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001576 if (MI->isDebugValue()) {
1577 // Remove debug info for now.
1578 O.setReg(0U);
1579 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1580 continue;
1581 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001582 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001583 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001584 "Register def was not rewritten?");
1585 RemoveMachineInstrFromMaps(MI);
1586 vrm.RemoveMachineInstrFromMaps(MI);
1587 MI->eraseFromParent();
1588 } else {
1589 // This must be an use of an implicit_def so it's not part of the live
1590 // interval. Create a new empty live interval for it.
1591 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1592 unsigned NewVReg = mri_->createVirtualRegister(rc);
1593 vrm.grow();
1594 vrm.setIsImplicitlyDefined(NewVReg);
1595 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1596 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1597 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001598 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001599 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001600 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001601 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001602 }
1603 }
Evan Cheng419852c2008-04-03 16:39:43 +00001604 }
1605}
1606
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001607float
1608LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1609 // Limit the loop depth ridiculousness.
1610 if (loopDepth > 200)
1611 loopDepth = 200;
1612
1613 // The loop depth is used to roughly estimate the number of times the
1614 // instruction is executed. Something like 10^d is simple, but will quickly
1615 // overflow a float. This expression behaves like 10^d for small d, but is
1616 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1617 // headroom before overflow.
Chris Lattner87565c12010-05-15 17:10:24 +00001618 float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001619
1620 return (isDef + isUse) * lc;
1621}
1622
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001623void
1624LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1625 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1626 normalizeSpillWeight(*NewLIs[i]);
1627}
1628
Evan Chengf2fbca62007-11-12 06:35:08 +00001629std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001630addIntervalsForSpillsFast(const LiveInterval &li,
1631 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001632 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001633 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001634
1635 std::vector<LiveInterval*> added;
1636
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001637 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Owen Andersond6664312008-08-18 18:05:32 +00001638
Bill Wendling8e6179f2009-08-22 20:18:03 +00001639 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001640 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001641 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001642 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001643 });
Owen Andersond6664312008-08-18 18:05:32 +00001644
1645 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1646
Owen Andersona41e47a2008-08-19 22:12:11 +00001647 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1648 while (RI != mri_->reg_end()) {
1649 MachineInstr* MI = &*RI;
1650
1651 SmallVector<unsigned, 2> Indices;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001652 bool HasUse, HasDef;
1653 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(li.reg, &Indices);
1654
Owen Andersona41e47a2008-08-19 22:12:11 +00001655 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1656 Indices, true, slot, li.reg)) {
1657 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001658 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001659 vrm.assignVirt2StackSlot(NewVReg, slot);
1660
Owen Andersona41e47a2008-08-19 22:12:11 +00001661 // create a new register for this spill
1662 LiveInterval &nI = getOrCreateInterval(NewVReg);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001663 nI.markNotSpillable();
Owen Andersona41e47a2008-08-19 22:12:11 +00001664
1665 // Rewrite register operands to use the new vreg.
1666 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1667 E = Indices.end(); I != E; ++I) {
1668 MI->getOperand(*I).setReg(NewVReg);
1669
1670 if (MI->getOperand(*I).isUse())
1671 MI->getOperand(*I).setIsKill(true);
1672 }
1673
1674 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001675 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001676 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001677 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1678 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001679 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001680 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001681 nI.addRange(LR);
1682 vrm.addRestorePoint(NewVReg, MI);
1683 }
1684 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001685 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1686 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001687 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001688 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001689 nI.addRange(LR);
1690 vrm.addSpillPoint(NewVReg, true, MI);
1691 }
1692
Owen Anderson17197312008-08-18 23:41:04 +00001693 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001694
Bill Wendling8e6179f2009-08-22 20:18:03 +00001695 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001696 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001697 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001698 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001699 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001700 }
Owen Anderson9a032932008-08-18 21:20:32 +00001701
Owen Anderson9a032932008-08-18 21:20:32 +00001702
Owen Andersona41e47a2008-08-19 22:12:11 +00001703 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001704 }
Owen Andersond6664312008-08-18 18:05:32 +00001705
1706 return added;
1707}
1708
1709std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001710addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001711 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001712 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001713
1714 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001715 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001716
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001717 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001718
Bill Wendling8e6179f2009-08-22 20:18:03 +00001719 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001720 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1721 li.print(dbgs(), tri_);
1722 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001723 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001724
Evan Cheng72eeb942008-12-05 17:00:16 +00001725 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001726 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001727 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001728 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001729 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1730 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001731 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001732 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001733
1734 unsigned NumValNums = li.getNumValNums();
1735 SmallVector<MachineInstr*, 4> ReMatDefs;
1736 ReMatDefs.resize(NumValNums, NULL);
1737 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1738 ReMatOrigDefs.resize(NumValNums, NULL);
1739 SmallVector<int, 4> ReMatIds;
1740 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1741 BitVector ReMatDelete(NumValNums);
1742 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1743
Evan Cheng81a03822007-11-17 00:40:40 +00001744 // Spilling a split live interval. It cannot be split any further. Also,
1745 // it's also guaranteed to be a single val# / range interval.
1746 if (vrm.getPreSplitReg(li.reg)) {
1747 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001748 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001749 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1750 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001751 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1752 assert(KillMI && "Last use disappeared?");
1753 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1754 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001755 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001756 }
Evan Chengadf85902007-12-05 09:51:10 +00001757 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001758 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1759 Slot = vrm.getStackSlot(li.reg);
1760 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1761 MachineInstr *ReMatDefMI = DefIsReMat ?
1762 vrm.getReMaterializedMI(li.reg) : NULL;
1763 int LdSlot = 0;
1764 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1765 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001766 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001767 bool IsFirstRange = true;
1768 for (LiveInterval::Ranges::const_iterator
1769 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1770 // If this is a split live interval with multiple ranges, it means there
1771 // are two-address instructions that re-defined the value. Only the
1772 // first def can be rematerialized!
1773 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001774 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001775 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1776 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001777 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001778 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001779 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001780 } else {
1781 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1782 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001783 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001784 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001785 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001786 }
1787 IsFirstRange = false;
1788 }
Evan Cheng419852c2008-04-03 16:39:43 +00001789
Evan Cheng4cce6b42008-04-11 17:53:36 +00001790 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001791 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001792 return NewLIs;
1793 }
1794
Evan Cheng752195e2009-09-14 21:33:42 +00001795 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001796 if (TrySplit)
1797 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001798 bool NeedStackSlot = false;
1799 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1800 i != e; ++i) {
1801 const VNInfo *VNI = *i;
1802 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001803 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001804 continue; // Dead val#.
1805 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001806 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1807 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001808 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001809 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001810 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001811 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001812 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001813 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001814 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001815 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001816
1817 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001818 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001819 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001820 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001821 CanDelete = false;
1822 // Need a stack slot if there is any live range where uses cannot be
1823 // rematerialized.
1824 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001825 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001826 if (CanDelete)
1827 ReMatDelete.set(VN);
1828 } else {
1829 // Need a stack slot if there is any live range where uses cannot be
1830 // rematerialized.
1831 NeedStackSlot = true;
1832 }
1833 }
1834
1835 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001836 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1837 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1838 Slot = vrm.assignVirt2StackSlot(li.reg);
1839
1840 // This case only occurs when the prealloc splitter has already assigned
1841 // a stack slot to this vreg.
1842 else
1843 Slot = vrm.getStackSlot(li.reg);
1844 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001845
1846 // Create new intervals and rewrite defs and uses.
1847 for (LiveInterval::Ranges::const_iterator
1848 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001849 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1850 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1851 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001852 bool CanDelete = ReMatDelete[I->valno->id];
1853 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001854 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001855 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001856 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001857 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001858 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001859 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001860 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001861 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001862 }
1863
Evan Cheng0cbb1162007-11-29 01:06:25 +00001864 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001865 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001866 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001867 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001868 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001869 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001870
Evan Chengb50bb8c2007-12-05 08:16:32 +00001871 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001872 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001873 if (NeedStackSlot) {
1874 int Id = SpillMBBs.find_first();
1875 while (Id != -1) {
1876 std::vector<SRInfo> &spills = SpillIdxes[Id];
1877 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001878 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001879 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001880 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001881 bool isReMat = vrm.isReMaterialized(VReg);
1882 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001883 bool CanFold = false;
1884 bool FoundUse = false;
1885 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001886 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001887 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001888 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1889 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001890 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001891 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001892
1893 Ops.push_back(j);
1894 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001895 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001896 if (isReMat ||
1897 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1898 RestoreMBBs, RestoreIdxes))) {
1899 // MI has two-address uses of the same register. If the use
1900 // isn't the first and only use in the BB, then we can't fold
1901 // it. FIXME: Move this to rewriteInstructionsForSpills.
1902 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001903 break;
1904 }
Evan Chengaee4af62007-12-02 08:30:39 +00001905 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001906 }
1907 }
1908 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001909 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001910 if (CanFold && !Ops.empty()) {
1911 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001912 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001913 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001914 // Also folded uses, do not issue a load.
1915 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001916 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001917 }
Lang Hames233a60e2009-11-03 23:52:08 +00001918 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001919 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001920 }
1921
Evan Cheng7e073ba2008-04-09 20:57:25 +00001922 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001923 if (!Folded) {
1924 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001925 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001926 if (!MI->registerDefIsDead(nI.reg))
1927 // No need to spill a dead def.
1928 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001929 if (isKill)
1930 AddedKill.insert(&nI);
1931 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001932 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001933 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001934 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001935 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001936
Evan Cheng1953d0c2007-11-29 10:12:14 +00001937 int Id = RestoreMBBs.find_first();
1938 while (Id != -1) {
1939 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1940 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001941 SlotIndex index = restores[i].index;
1942 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001943 continue;
1944 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001945 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001946 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001947 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001948 bool CanFold = false;
1949 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001950 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001951 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001952 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1953 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001954 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001955 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001956
Evan Cheng0cbb1162007-11-29 01:06:25 +00001957 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001958 // If this restore were to be folded, it would have been folded
1959 // already.
1960 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001961 break;
1962 }
Evan Chengaee4af62007-12-02 08:30:39 +00001963 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001964 }
1965 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001966
1967 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001968 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001969 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001970 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001971 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1972 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001973 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1974 int LdSlot = 0;
1975 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1976 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001977 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001978 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1979 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001980 if (!Folded) {
1981 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1982 if (ImpUse) {
1983 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001984 // register as an implicit use on the use MI and mark the register
1985 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00001986 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001987 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00001988 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1989 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001990 }
Evan Chengaee4af62007-12-02 08:30:39 +00001991 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001992 }
1993 // If folding is not possible / failed, then tell the spiller to issue a
1994 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001995 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001996 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001997 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001998 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001999 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002000 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002001 }
2002
Evan Chengb50bb8c2007-12-05 08:16:32 +00002003 // Finalize intervals: add kills, finalize spill weights, and filter out
2004 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002005 std::vector<LiveInterval*> RetNewLIs;
2006 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2007 LiveInterval *LI = NewLIs[i];
2008 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00002009 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002010 if (!AddedKill.count(LI)) {
2011 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00002012 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00002013 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002014 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002015 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002016 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002017 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002018 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002019 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002020 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002021 RetNewLIs.push_back(LI);
2022 }
2023 }
Evan Cheng81a03822007-11-17 00:40:40 +00002024
Evan Cheng4cce6b42008-04-11 17:53:36 +00002025 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00002026 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002027 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002028}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002029
2030/// hasAllocatableSuperReg - Return true if the specified physical register has
2031/// any super register that's allocatable.
2032bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2033 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2034 if (allocatableRegs_[*AS] && hasInterval(*AS))
2035 return true;
2036 return false;
2037}
2038
2039/// getRepresentativeReg - Find the largest super register of the specified
2040/// physical register.
2041unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2042 // Find the largest super-register that is allocatable.
2043 unsigned BestReg = Reg;
2044 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2045 unsigned SuperReg = *AS;
2046 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2047 BestReg = SuperReg;
2048 break;
2049 }
2050 }
2051 return BestReg;
2052}
2053
2054/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2055/// specified interval that conflicts with the specified physical register.
2056unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2057 unsigned PhysReg) const {
2058 unsigned NumConflicts = 0;
2059 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2060 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2061 E = mri_->reg_end(); I != E; ++I) {
2062 MachineOperand &O = I.getOperand();
2063 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002064 if (MI->isDebugValue())
2065 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00002066 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002067 if (pli.liveAt(Index))
2068 ++NumConflicts;
2069 }
2070 return NumConflicts;
2071}
2072
2073/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002074/// around all defs and uses of the specified interval. Return true if it
2075/// was able to cut its interval.
2076bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002077 unsigned PhysReg, VirtRegMap &vrm) {
2078 unsigned SpillReg = getRepresentativeReg(PhysReg);
2079
2080 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2081 // If there are registers which alias PhysReg, but which are not a
2082 // sub-register of the chosen representative super register. Assert
2083 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002084 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002085 tri_->isSuperRegister(*AS, SpillReg));
2086
Evan Cheng2824a652009-03-23 18:24:37 +00002087 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002088 SmallVector<unsigned, 4> PRegs;
2089 if (hasInterval(SpillReg))
2090 PRegs.push_back(SpillReg);
2091 else {
2092 SmallSet<unsigned, 4> Added;
2093 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2094 if (Added.insert(*AS) && hasInterval(*AS)) {
2095 PRegs.push_back(*AS);
2096 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2097 Added.insert(*ASS);
2098 }
2099 }
2100
Evan Cheng676dd7c2008-03-11 07:19:34 +00002101 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2102 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2103 E = mri_->reg_end(); I != E; ++I) {
2104 MachineOperand &O = I.getOperand();
2105 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002106 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00002107 continue;
2108 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002109 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002110 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2111 unsigned PReg = PRegs[i];
2112 LiveInterval &pli = getInterval(PReg);
2113 if (!pli.liveAt(Index))
2114 continue;
2115 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002116 SlotIndex StartIdx = Index.getLoadIndex();
2117 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002118 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002119 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002120 Cut = true;
2121 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002122 std::string msg;
2123 raw_string_ostream Msg(msg);
2124 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002125 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002126 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002127 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002128 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002129 }
Chris Lattner75361b62010-04-07 22:58:41 +00002130 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002131 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002132 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002133 if (!hasInterval(*AS))
2134 continue;
2135 LiveInterval &spli = getInterval(*AS);
2136 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002137 spli.removeRange(Index.getLoadIndex(),
2138 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002139 }
2140 }
2141 }
Evan Cheng2824a652009-03-23 18:24:37 +00002142 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002143}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002144
2145LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002146 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002147 LiveInterval& Interval = getOrCreateInterval(reg);
2148 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002149 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002150 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002151 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002152 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002153 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002154 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002155 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002156 Interval.addRange(LR);
2157
2158 return LR;
2159}
David Greeneb5257662009-08-03 21:55:09 +00002160