blob: 81ecca1f2e0e030aa5407844a08a8e10dc970e52 [file] [log] [blame]
Evan Chengb1290a62008-10-02 18:29:27 +00001//===------ RegAllocPBQP.cpp ---- PBQP Register Allocator -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Misha Brukman2a835f92009-01-08 15:50:22 +00009//
Evan Chengb1290a62008-10-02 18:29:27 +000010// This file contains a Partitioned Boolean Quadratic Programming (PBQP) based
11// register allocator for LLVM. This allocator works by constructing a PBQP
12// problem representing the register allocation problem under consideration,
13// solving this using a PBQP solver, and mapping the solution back to a
14// register assignment. If any variables are selected for spilling then spill
Misha Brukman2a835f92009-01-08 15:50:22 +000015// code is inserted and the process repeated.
Evan Chengb1290a62008-10-02 18:29:27 +000016//
17// The PBQP solver (pbqp.c) provided for this allocator uses a heuristic tuned
18// for register allocation. For more information on PBQP for register
Misha Brukmance07e992009-01-08 16:40:25 +000019// allocation, see the following papers:
Evan Chengb1290a62008-10-02 18:29:27 +000020//
21// (1) Hames, L. and Scholz, B. 2006. Nearly optimal register allocation with
22// PBQP. In Proceedings of the 7th Joint Modular Languages Conference
23// (JMLC'06). LNCS, vol. 4228. Springer, New York, NY, USA. 346-361.
24//
25// (2) Scholz, B., Eckstein, E. 2002. Register allocation for irregular
26// architectures. In Proceedings of the Joint Conference on Languages,
27// Compilers and Tools for Embedded Systems (LCTES'02), ACM Press, New York,
28// NY, USA, 139-148.
Misha Brukman2a835f92009-01-08 15:50:22 +000029//
Evan Chengb1290a62008-10-02 18:29:27 +000030//===----------------------------------------------------------------------===//
31
Evan Chengb1290a62008-10-02 18:29:27 +000032#define DEBUG_TYPE "regalloc"
33
Chandler Carruthd04a8d42012-12-03 16:50:05 +000034#include "llvm/CodeGen/RegAllocPBQP.h"
Rafael Espindolafdf16ca2011-06-26 21:41:06 +000035#include "RegisterCoalescer.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000036#include "Spiller.h"
Andy Gibbs604b3572013-04-15 12:06:32 +000037#include "llvm/ADT/OwningPtr.h"
Lang Hames9ad7e072011-12-06 01:45:57 +000038#include "llvm/Analysis/AliasAnalysis.h"
Lang Hamesa937f222009-12-14 06:49:42 +000039#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Chengb1290a62008-10-02 18:29:27 +000040#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper789d5d82012-04-02 22:44:18 +000041#include "llvm/CodeGen/LiveRangeEdit.h"
Lang Hames27601ef2008-11-16 12:12:54 +000042#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramer4eed7562013-06-17 19:00:36 +000043#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Lang Hames9ad7e072011-12-06 01:45:57 +000044#include "llvm/CodeGen/MachineDominators.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000045#include "llvm/CodeGen/MachineFunctionPass.h"
Lang Hames781f5b32013-07-01 20:47:47 +000046#include "llvm/CodeGen/MachineLoopInfo.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000047#include "llvm/CodeGen/MachineRegisterInfo.h"
Lang Hameseb6c8f52010-09-18 09:07:10 +000048#include "llvm/CodeGen/PBQP/Graph.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000049#include "llvm/CodeGen/PBQP/HeuristicSolver.h"
Lang Hameseb6c8f52010-09-18 09:07:10 +000050#include "llvm/CodeGen/PBQP/Heuristics/Briggs.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000051#include "llvm/CodeGen/RegAllocRegistry.h"
Jakob Stoklund Olesen1ead68d2012-11-28 19:13:06 +000052#include "llvm/CodeGen/VirtRegMap.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000053#include "llvm/IR/Module.h"
Evan Chengb1290a62008-10-02 18:29:27 +000054#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000055#include "llvm/Support/raw_ostream.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000056#include "llvm/Target/TargetInstrInfo.h"
57#include "llvm/Target/TargetMachine.h"
58#include <limits>
Misha Brukman2a835f92009-01-08 15:50:22 +000059#include <memory>
Evan Chengb1290a62008-10-02 18:29:27 +000060#include <set>
Lang Hames20df03c2012-03-26 23:07:23 +000061#include <sstream>
Evan Chengb1290a62008-10-02 18:29:27 +000062#include <vector>
Evan Chengb1290a62008-10-02 18:29:27 +000063
Lang Hamesf70e7cc2010-09-23 04:28:54 +000064using namespace llvm;
Lang Hameseb6c8f52010-09-18 09:07:10 +000065
Evan Chengb1290a62008-10-02 18:29:27 +000066static RegisterRegAlloc
Duncan Sands1aecd152010-02-18 14:10:41 +000067registerPBQPRepAlloc("pbqp", "PBQP register allocator",
Lang Hamesf70e7cc2010-09-23 04:28:54 +000068 createDefaultPBQPRegisterAllocator);
Evan Chengb1290a62008-10-02 18:29:27 +000069
Lang Hames8481e3b2009-08-19 01:36:14 +000070static cl::opt<bool>
71pbqpCoalescing("pbqp-coalescing",
Lang Hames030c4bf2010-01-26 04:49:58 +000072 cl::desc("Attempt coalescing during PBQP register allocation."),
73 cl::init(false), cl::Hidden);
Lang Hames8481e3b2009-08-19 01:36:14 +000074
Lang Hames20df03c2012-03-26 23:07:23 +000075#ifndef NDEBUG
76static cl::opt<bool>
77pbqpDumpGraphs("pbqp-dump-graphs",
78 cl::desc("Dump graphs for each function/round in the compilation unit."),
79 cl::init(false), cl::Hidden);
80#endif
81
Lang Hamesf70e7cc2010-09-23 04:28:54 +000082namespace {
83
84///
85/// PBQP based allocators solve the register allocation problem by mapping
86/// register allocation problems to Partitioned Boolean Quadratic
87/// Programming problems.
88class RegAllocPBQP : public MachineFunctionPass {
89public:
90
91 static char ID;
92
93 /// Construct a PBQP register allocator.
Andy Gibbs604b3572013-04-15 12:06:32 +000094 RegAllocPBQP(OwningPtr<PBQPBuilder> &b, char *cPassID=0)
95 : MachineFunctionPass(ID), builder(b.take()), customPassID(cPassID) {
Owen Anderson081c34b2010-10-19 17:21:58 +000096 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
97 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +000098 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
99 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000100 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000101 }
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000102
103 /// Return the pass name.
104 virtual const char* getPassName() const {
105 return "PBQP Register Allocator";
106 }
107
108 /// PBQP analysis usage.
109 virtual void getAnalysisUsage(AnalysisUsage &au) const;
110
111 /// Perform register allocation
112 virtual bool runOnMachineFunction(MachineFunction &MF);
113
114private:
115
116 typedef std::map<const LiveInterval*, unsigned> LI2NodeMap;
117 typedef std::vector<const LiveInterval*> Node2LIMap;
118 typedef std::vector<unsigned> AllowedSet;
119 typedef std::vector<AllowedSet> AllowedSetMap;
120 typedef std::pair<unsigned, unsigned> RegPair;
121 typedef std::map<RegPair, PBQP::PBQPNum> CoalesceMap;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000122 typedef std::set<unsigned> RegSet;
123
124
Andy Gibbs604b3572013-04-15 12:06:32 +0000125 OwningPtr<PBQPBuilder> builder;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000126
Lang Hames8d857662011-06-17 07:09:01 +0000127 char *customPassID;
128
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000129 MachineFunction *mf;
130 const TargetMachine *tm;
131 const TargetRegisterInfo *tri;
132 const TargetInstrInfo *tii;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000133 MachineRegisterInfo *mri;
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000134 const MachineBlockFrequencyInfo *mbfi;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000135
Andy Gibbs604b3572013-04-15 12:06:32 +0000136 OwningPtr<Spiller> spiller;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000137 LiveIntervals *lis;
138 LiveStacks *lss;
139 VirtRegMap *vrm;
140
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000141 RegSet vregsToAlloc, emptyIntervalVRegs;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000142
143 /// \brief Finds the initial set of vreg intervals to allocate.
144 void findVRegIntervalsToAlloc();
145
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000146 /// \brief Given a solved PBQP problem maps this solution back to a register
147 /// assignment.
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000148 bool mapPBQPToRegAlloc(const PBQPRAProblem &problem,
149 const PBQP::Solution &solution);
150
151 /// \brief Postprocessing before final spilling. Sets basic block "live in"
152 /// variables.
153 void finalizeAlloc() const;
154
155};
156
Lang Hameseb6c8f52010-09-18 09:07:10 +0000157char RegAllocPBQP::ID = 0;
Evan Chengb1290a62008-10-02 18:29:27 +0000158
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000159} // End anonymous namespace.
160
Lang Hameseb6c8f52010-09-18 09:07:10 +0000161unsigned PBQPRAProblem::getVRegForNode(PBQP::Graph::ConstNodeItr node) const {
162 Node2VReg::const_iterator vregItr = node2VReg.find(node);
163 assert(vregItr != node2VReg.end() && "No vreg for node.");
164 return vregItr->second;
165}
Evan Chengb1290a62008-10-02 18:29:27 +0000166
Lang Hameseb6c8f52010-09-18 09:07:10 +0000167PBQP::Graph::NodeItr PBQPRAProblem::getNodeForVReg(unsigned vreg) const {
168 VReg2Node::const_iterator nodeItr = vreg2Node.find(vreg);
169 assert(nodeItr != vreg2Node.end() && "No node for vreg.");
170 return nodeItr->second;
Andrew Trick16f72dd2012-02-10 04:10:26 +0000171
Lang Hameseb6c8f52010-09-18 09:07:10 +0000172}
Daniel Dunbara279bc32009-09-20 02:20:51 +0000173
Lang Hameseb6c8f52010-09-18 09:07:10 +0000174const PBQPRAProblem::AllowedSet&
175 PBQPRAProblem::getAllowedSet(unsigned vreg) const {
176 AllowedSetMap::const_iterator allowedSetItr = allowedSets.find(vreg);
177 assert(allowedSetItr != allowedSets.end() && "No pregs for vreg.");
178 const AllowedSet &allowedSet = allowedSetItr->second;
179 return allowedSet;
180}
Evan Chengb1290a62008-10-02 18:29:27 +0000181
Lang Hameseb6c8f52010-09-18 09:07:10 +0000182unsigned PBQPRAProblem::getPRegForOption(unsigned vreg, unsigned option) const {
183 assert(isPRegOption(vreg, option) && "Not a preg option.");
184
185 const AllowedSet& allowedSet = getAllowedSet(vreg);
186 assert(option <= allowedSet.size() && "Option outside allowed set.");
187 return allowedSet[option - 1];
188}
189
Andy Gibbs604b3572013-04-15 12:06:32 +0000190PBQPRAProblem *PBQPBuilder::build(MachineFunction *mf, const LiveIntervals *lis,
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000191 const MachineBlockFrequencyInfo *mbfi,
Andy Gibbs604b3572013-04-15 12:06:32 +0000192 const RegSet &vregs) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000193
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000194 LiveIntervals *LIS = const_cast<LiveIntervals*>(lis);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000195 MachineRegisterInfo *mri = &mf->getRegInfo();
Andrew Trick16f72dd2012-02-10 04:10:26 +0000196 const TargetRegisterInfo *tri = mf->getTarget().getRegisterInfo();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000197
Andy Gibbs604b3572013-04-15 12:06:32 +0000198 OwningPtr<PBQPRAProblem> p(new PBQPRAProblem());
Lang Hameseb6c8f52010-09-18 09:07:10 +0000199 PBQP::Graph &g = p->getGraph();
200 RegSet pregs;
201
202 // Collect the set of preg intervals, record that they're used in the MF.
Jakob Stoklund Olesend67582e2012-06-20 21:25:05 +0000203 for (unsigned Reg = 1, e = tri->getNumRegs(); Reg != e; ++Reg) {
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000204 if (mri->def_empty(Reg))
Jakob Stoklund Olesend67582e2012-06-20 21:25:05 +0000205 continue;
206 pregs.insert(Reg);
207 mri->setPhysRegUsed(Reg);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000208 }
Evan Chengb1290a62008-10-02 18:29:27 +0000209
Andrew Trick16f72dd2012-02-10 04:10:26 +0000210 // Iterate over vregs.
Lang Hameseb6c8f52010-09-18 09:07:10 +0000211 for (RegSet::const_iterator vregItr = vregs.begin(), vregEnd = vregs.end();
212 vregItr != vregEnd; ++vregItr) {
213 unsigned vreg = *vregItr;
214 const TargetRegisterClass *trc = mri->getRegClass(vreg);
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000215 LiveInterval *vregLI = &LIS->getInterval(vreg);
216
217 // Record any overlaps with regmask operands.
Lang Hames8a8cf962012-10-10 06:39:48 +0000218 BitVector regMaskOverlaps;
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000219 LIS->checkRegMaskInterference(*vregLI, regMaskOverlaps);
Evan Chengb1290a62008-10-02 18:29:27 +0000220
Lang Hameseb6c8f52010-09-18 09:07:10 +0000221 // Compute an initial allowed set for the current vreg.
222 typedef std::vector<unsigned> VRAllowed;
223 VRAllowed vrAllowed;
Craig Topperb6632ba2012-03-04 10:16:38 +0000224 ArrayRef<uint16_t> rawOrder = trc->getRawAllocationOrder(*mf);
Jakob Stoklund Olesen714c0eb2011-06-16 20:37:45 +0000225 for (unsigned i = 0; i != rawOrder.size(); ++i) {
226 unsigned preg = rawOrder[i];
Jakob Stoklund Olesenfb9ebbf2012-10-15 21:57:41 +0000227 if (mri->isReserved(preg))
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000228 continue;
229
230 // vregLI crosses a regmask operand that clobbers preg.
Lang Hames8a8cf962012-10-10 06:39:48 +0000231 if (!regMaskOverlaps.empty() && !regMaskOverlaps.test(preg))
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000232 continue;
233
234 // vregLI overlaps fixed regunit interference.
Jakob Stoklund Olesen241d0202012-06-22 16:46:44 +0000235 bool Interference = false;
236 for (MCRegUnitIterator Units(preg, tri); Units.isValid(); ++Units) {
237 if (vregLI->overlaps(LIS->getRegUnit(*Units))) {
238 Interference = true;
239 break;
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000240 }
Lang Hamesd0f6f012010-07-17 06:31:41 +0000241 }
Jakob Stoklund Olesen241d0202012-06-22 16:46:44 +0000242 if (Interference)
243 continue;
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000244
245 // preg is usable for this virtual register.
246 vrAllowed.push_back(preg);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000247 }
Lang Hamesd0f6f012010-07-17 06:31:41 +0000248
Lang Hameseb6c8f52010-09-18 09:07:10 +0000249 // Construct the node.
Andrew Trick16f72dd2012-02-10 04:10:26 +0000250 PBQP::Graph::NodeItr node =
Lang Hameseb6c8f52010-09-18 09:07:10 +0000251 g.addNode(PBQP::Vector(vrAllowed.size() + 1, 0));
Evan Chengb1290a62008-10-02 18:29:27 +0000252
Lang Hameseb6c8f52010-09-18 09:07:10 +0000253 // Record the mapping and allowed set in the problem.
254 p->recordVReg(vreg, node, vrAllowed.begin(), vrAllowed.end());
Evan Chengb1290a62008-10-02 18:29:27 +0000255
Lang Hameseb6c8f52010-09-18 09:07:10 +0000256 PBQP::PBQPNum spillCost = (vregLI->weight != 0.0) ?
257 vregLI->weight : std::numeric_limits<PBQP::PBQPNum>::min();
Evan Chengb1290a62008-10-02 18:29:27 +0000258
Lang Hameseb6c8f52010-09-18 09:07:10 +0000259 addSpillCosts(g.getNodeCosts(node), spillCost);
260 }
Evan Chengb1290a62008-10-02 18:29:27 +0000261
Lang Hames481630d2010-09-18 09:49:08 +0000262 for (RegSet::const_iterator vr1Itr = vregs.begin(), vrEnd = vregs.end();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000263 vr1Itr != vrEnd; ++vr1Itr) {
264 unsigned vr1 = *vr1Itr;
265 const LiveInterval &l1 = lis->getInterval(vr1);
266 const PBQPRAProblem::AllowedSet &vr1Allowed = p->getAllowedSet(vr1);
Evan Chengb1290a62008-10-02 18:29:27 +0000267
Benjamin Kramer9e8d1f92010-09-18 14:41:26 +0000268 for (RegSet::const_iterator vr2Itr = llvm::next(vr1Itr);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000269 vr2Itr != vrEnd; ++vr2Itr) {
270 unsigned vr2 = *vr2Itr;
271 const LiveInterval &l2 = lis->getInterval(vr2);
272 const PBQPRAProblem::AllowedSet &vr2Allowed = p->getAllowedSet(vr2);
Evan Chengb1290a62008-10-02 18:29:27 +0000273
Lang Hameseb6c8f52010-09-18 09:07:10 +0000274 assert(!l2.empty() && "Empty interval in vreg set?");
275 if (l1.overlaps(l2)) {
276 PBQP::Graph::EdgeItr edge =
277 g.addEdge(p->getNodeForVReg(vr1), p->getNodeForVReg(vr2),
278 PBQP::Matrix(vr1Allowed.size()+1, vr2Allowed.size()+1, 0));
Lang Hames27601ef2008-11-16 12:12:54 +0000279
Lang Hameseb6c8f52010-09-18 09:07:10 +0000280 addInterferenceCosts(g.getEdgeCosts(edge), vr1Allowed, vr2Allowed, tri);
281 }
282 }
283 }
Evan Chengb1290a62008-10-02 18:29:27 +0000284
Andy Gibbs604b3572013-04-15 12:06:32 +0000285 return p.take();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000286}
Lang Hames27601ef2008-11-16 12:12:54 +0000287
Lang Hameseb6c8f52010-09-18 09:07:10 +0000288void PBQPBuilder::addSpillCosts(PBQP::Vector &costVec,
289 PBQP::PBQPNum spillCost) {
290 costVec[0] = spillCost;
291}
Evan Chengb1290a62008-10-02 18:29:27 +0000292
Lang Hamese9c93562010-09-21 13:19:36 +0000293void PBQPBuilder::addInterferenceCosts(
294 PBQP::Matrix &costMat,
295 const PBQPRAProblem::AllowedSet &vr1Allowed,
296 const PBQPRAProblem::AllowedSet &vr2Allowed,
297 const TargetRegisterInfo *tri) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000298 assert(costMat.getRows() == vr1Allowed.size() + 1 && "Matrix height mismatch.");
299 assert(costMat.getCols() == vr2Allowed.size() + 1 && "Matrix width mismatch.");
300
Lang Hames5e77f4b2010-11-12 05:47:21 +0000301 for (unsigned i = 0; i != vr1Allowed.size(); ++i) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000302 unsigned preg1 = vr1Allowed[i];
303
Lang Hames5e77f4b2010-11-12 05:47:21 +0000304 for (unsigned j = 0; j != vr2Allowed.size(); ++j) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000305 unsigned preg2 = vr2Allowed[j];
306
307 if (tri->regsOverlap(preg1, preg2)) {
308 costMat[i + 1][j + 1] = std::numeric_limits<PBQP::PBQPNum>::infinity();
309 }
310 }
311 }
Evan Chengb1290a62008-10-02 18:29:27 +0000312}
313
Andy Gibbs604b3572013-04-15 12:06:32 +0000314PBQPRAProblem *PBQPBuilderWithCoalescing::build(MachineFunction *mf,
Lang Hamese9c93562010-09-21 13:19:36 +0000315 const LiveIntervals *lis,
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000316 const MachineBlockFrequencyInfo *mbfi,
Lang Hamese9c93562010-09-21 13:19:36 +0000317 const RegSet &vregs) {
318
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000319 OwningPtr<PBQPRAProblem> p(PBQPBuilder::build(mf, lis, mbfi, vregs));
Lang Hamese9c93562010-09-21 13:19:36 +0000320 PBQP::Graph &g = p->getGraph();
321
322 const TargetMachine &tm = mf->getTarget();
Benjamin Kramera7542d52012-06-06 18:25:08 +0000323 CoalescerPair cp(*tm.getRegisterInfo());
Lang Hamese9c93562010-09-21 13:19:36 +0000324
325 // Scan the machine function and add a coalescing cost whenever CoalescerPair
326 // gives the Ok.
327 for (MachineFunction::const_iterator mbbItr = mf->begin(),
328 mbbEnd = mf->end();
329 mbbItr != mbbEnd; ++mbbItr) {
330 const MachineBasicBlock *mbb = &*mbbItr;
331
332 for (MachineBasicBlock::const_iterator miItr = mbb->begin(),
333 miEnd = mbb->end();
334 miItr != miEnd; ++miItr) {
335 const MachineInstr *mi = &*miItr;
336
Lang Hames5e77f4b2010-11-12 05:47:21 +0000337 if (!cp.setRegisters(mi)) {
Lang Hamese9c93562010-09-21 13:19:36 +0000338 continue; // Not coalescable.
Lang Hames5e77f4b2010-11-12 05:47:21 +0000339 }
Lang Hamese9c93562010-09-21 13:19:36 +0000340
Lang Hames5e77f4b2010-11-12 05:47:21 +0000341 if (cp.getSrcReg() == cp.getDstReg()) {
Lang Hamese9c93562010-09-21 13:19:36 +0000342 continue; // Already coalesced.
Lang Hames5e77f4b2010-11-12 05:47:21 +0000343 }
Lang Hamese9c93562010-09-21 13:19:36 +0000344
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000345 unsigned dst = cp.getDstReg(),
346 src = cp.getSrcReg();
Lang Hamese9c93562010-09-21 13:19:36 +0000347
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000348 const float copyFactor = 0.5; // Cost of copy relative to load. Current
349 // value plucked randomly out of the air.
Andrew Trick16f72dd2012-02-10 04:10:26 +0000350
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000351 PBQP::PBQPNum cBenefit =
352 copyFactor * LiveIntervals::getSpillWeight(false, true,
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000353 mbfi->getBlockFreq(mbb));
Lang Hamese9c93562010-09-21 13:19:36 +0000354
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000355 if (cp.isPhys()) {
Jakob Stoklund Olesen79004762012-10-15 22:14:34 +0000356 if (!mf->getRegInfo().isAllocatable(dst)) {
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000357 continue;
Lang Hames5e77f4b2010-11-12 05:47:21 +0000358 }
Lang Hamese9c93562010-09-21 13:19:36 +0000359
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000360 const PBQPRAProblem::AllowedSet &allowed = p->getAllowedSet(src);
Andrew Trick16f72dd2012-02-10 04:10:26 +0000361 unsigned pregOpt = 0;
Lang Hames5e77f4b2010-11-12 05:47:21 +0000362 while (pregOpt < allowed.size() && allowed[pregOpt] != dst) {
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000363 ++pregOpt;
Lang Hames5e77f4b2010-11-12 05:47:21 +0000364 }
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000365 if (pregOpt < allowed.size()) {
366 ++pregOpt; // +1 to account for spill option.
367 PBQP::Graph::NodeItr node = p->getNodeForVReg(src);
368 addPhysRegCoalesce(g.getNodeCosts(node), pregOpt, cBenefit);
Lang Hamese9c93562010-09-21 13:19:36 +0000369 }
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000370 } else {
371 const PBQPRAProblem::AllowedSet *allowed1 = &p->getAllowedSet(dst);
372 const PBQPRAProblem::AllowedSet *allowed2 = &p->getAllowedSet(src);
373 PBQP::Graph::NodeItr node1 = p->getNodeForVReg(dst);
374 PBQP::Graph::NodeItr node2 = p->getNodeForVReg(src);
375 PBQP::Graph::EdgeItr edge = g.findEdge(node1, node2);
376 if (edge == g.edgesEnd()) {
377 edge = g.addEdge(node1, node2, PBQP::Matrix(allowed1->size() + 1,
378 allowed2->size() + 1,
379 0));
380 } else {
381 if (g.getEdgeNode1(edge) == node2) {
382 std::swap(node1, node2);
383 std::swap(allowed1, allowed2);
384 }
385 }
Andrew Trick16f72dd2012-02-10 04:10:26 +0000386
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000387 addVirtRegCoalesce(g.getEdgeCosts(edge), *allowed1, *allowed2,
388 cBenefit);
Lang Hamese9c93562010-09-21 13:19:36 +0000389 }
390 }
391 }
392
Andy Gibbs604b3572013-04-15 12:06:32 +0000393 return p.take();
Lang Hamese9c93562010-09-21 13:19:36 +0000394}
395
Lang Hamese9c93562010-09-21 13:19:36 +0000396void PBQPBuilderWithCoalescing::addPhysRegCoalesce(PBQP::Vector &costVec,
397 unsigned pregOption,
398 PBQP::PBQPNum benefit) {
399 costVec[pregOption] += -benefit;
400}
401
402void PBQPBuilderWithCoalescing::addVirtRegCoalesce(
403 PBQP::Matrix &costMat,
404 const PBQPRAProblem::AllowedSet &vr1Allowed,
405 const PBQPRAProblem::AllowedSet &vr2Allowed,
406 PBQP::PBQPNum benefit) {
407
408 assert(costMat.getRows() == vr1Allowed.size() + 1 && "Size mismatch.");
409 assert(costMat.getCols() == vr2Allowed.size() + 1 && "Size mismatch.");
410
Lang Hames5e77f4b2010-11-12 05:47:21 +0000411 for (unsigned i = 0; i != vr1Allowed.size(); ++i) {
Lang Hamese9c93562010-09-21 13:19:36 +0000412 unsigned preg1 = vr1Allowed[i];
Lang Hames5e77f4b2010-11-12 05:47:21 +0000413 for (unsigned j = 0; j != vr2Allowed.size(); ++j) {
Lang Hamese9c93562010-09-21 13:19:36 +0000414 unsigned preg2 = vr2Allowed[j];
415
416 if (preg1 == preg2) {
417 costMat[i + 1][j + 1] += -benefit;
Andrew Trick16f72dd2012-02-10 04:10:26 +0000418 }
Lang Hamese9c93562010-09-21 13:19:36 +0000419 }
420 }
421}
Evan Chengb1290a62008-10-02 18:29:27 +0000422
Lang Hameseb6c8f52010-09-18 09:07:10 +0000423
424void RegAllocPBQP::getAnalysisUsage(AnalysisUsage &au) const {
Lang Hames9ad7e072011-12-06 01:45:57 +0000425 au.setPreservesCFG();
426 au.addRequired<AliasAnalysis>();
427 au.addPreserved<AliasAnalysis>();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000428 au.addRequired<SlotIndexes>();
429 au.addPreserved<SlotIndexes>();
430 au.addRequired<LiveIntervals>();
Lang Hames442c59f2012-10-04 04:50:53 +0000431 au.addPreserved<LiveIntervals>();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000432 //au.addRequiredID(SplitCriticalEdgesID);
Lang Hames8d857662011-06-17 07:09:01 +0000433 if (customPassID)
434 au.addRequiredID(*customPassID);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000435 au.addRequired<CalculateSpillWeights>();
436 au.addRequired<LiveStacks>();
437 au.addPreserved<LiveStacks>();
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000438 au.addRequired<MachineBlockFrequencyInfo>();
439 au.addPreserved<MachineBlockFrequencyInfo>();
Lang Hames781f5b32013-07-01 20:47:47 +0000440 au.addRequired<MachineLoopInfo>();
441 au.addPreserved<MachineLoopInfo>();
Lang Hames9ad7e072011-12-06 01:45:57 +0000442 au.addRequired<MachineDominatorTree>();
443 au.addPreserved<MachineDominatorTree>();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000444 au.addRequired<VirtRegMap>();
Lang Hames442c59f2012-10-04 04:50:53 +0000445 au.addPreserved<VirtRegMap>();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000446 MachineFunctionPass::getAnalysisUsage(au);
447}
448
Lang Hameseb6c8f52010-09-18 09:07:10 +0000449void RegAllocPBQP::findVRegIntervalsToAlloc() {
Lang Hames27601ef2008-11-16 12:12:54 +0000450
451 // Iterate over all live ranges.
Jakob Stoklund Olesend67582e2012-06-20 21:25:05 +0000452 for (unsigned i = 0, e = mri->getNumVirtRegs(); i != e; ++i) {
453 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
454 if (mri->reg_nodbg_empty(Reg))
Lang Hames27601ef2008-11-16 12:12:54 +0000455 continue;
Jakob Stoklund Olesend67582e2012-06-20 21:25:05 +0000456 LiveInterval *li = &lis->getInterval(Reg);
Lang Hames27601ef2008-11-16 12:12:54 +0000457
458 // If this live interval is non-empty we will use pbqp to allocate it.
459 // Empty intervals we allocate in a simple post-processing stage in
460 // finalizeAlloc.
461 if (!li->empty()) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000462 vregsToAlloc.insert(li->reg);
Lang Hames5e77f4b2010-11-12 05:47:21 +0000463 } else {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000464 emptyIntervalVRegs.insert(li->reg);
Lang Hames27601ef2008-11-16 12:12:54 +0000465 }
466 }
Evan Chengb1290a62008-10-02 18:29:27 +0000467}
468
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000469bool RegAllocPBQP::mapPBQPToRegAlloc(const PBQPRAProblem &problem,
470 const PBQP::Solution &solution) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000471 // Set to true if we have any spills
472 bool anotherRoundNeeded = false;
473
474 // Clear the existing allocation.
475 vrm->clearAllVirt();
476
477 const PBQP::Graph &g = problem.getGraph();
478 // Iterate over the nodes mapping the PBQP solution to a register
479 // assignment.
480 for (PBQP::Graph::ConstNodeItr node = g.nodesBegin(),
481 nodeEnd = g.nodesEnd();
482 node != nodeEnd; ++node) {
483 unsigned vreg = problem.getVRegForNode(node);
484 unsigned alloc = solution.getSelection(node);
485
486 if (problem.isPRegOption(vreg, alloc)) {
Andrew Trick16f72dd2012-02-10 04:10:26 +0000487 unsigned preg = problem.getPRegForOption(vreg, alloc);
Patrik Hägglundd7693872012-05-23 12:12:58 +0000488 DEBUG(dbgs() << "VREG " << PrintReg(vreg, tri) << " -> "
489 << tri->getName(preg) << "\n");
Lang Hameseb6c8f52010-09-18 09:07:10 +0000490 assert(preg != 0 && "Invalid preg selected.");
Andrew Trick16f72dd2012-02-10 04:10:26 +0000491 vrm->assignVirt2Phys(vreg, preg);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000492 } else if (problem.isSpillOption(vreg, alloc)) {
493 vregsToAlloc.erase(vreg);
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000494 SmallVector<LiveInterval*, 8> newSpills;
Jakob Stoklund Olesen20942dc2012-05-19 05:25:46 +0000495 LiveRangeEdit LRE(&lis->getInterval(vreg), newSpills, *mf, *lis, vrm);
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000496 spiller->spill(LRE);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000497
Patrik Hägglundd7693872012-05-23 12:12:58 +0000498 DEBUG(dbgs() << "VREG " << PrintReg(vreg, tri) << " -> SPILLED (Cost: "
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000499 << LRE.getParent().weight << ", New vregs: ");
Lang Hameseb6c8f52010-09-18 09:07:10 +0000500
501 // Copy any newly inserted live intervals into the list of regs to
502 // allocate.
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000503 for (LiveRangeEdit::iterator itr = LRE.begin(), end = LRE.end();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000504 itr != end; ++itr) {
505 assert(!(*itr)->empty() && "Empty spill range.");
Patrik Hägglundd7693872012-05-23 12:12:58 +0000506 DEBUG(dbgs() << PrintReg((*itr)->reg, tri) << " ");
Lang Hameseb6c8f52010-09-18 09:07:10 +0000507 vregsToAlloc.insert((*itr)->reg);
508 }
509
510 DEBUG(dbgs() << ")\n");
511
512 // We need another round if spill intervals were added.
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000513 anotherRoundNeeded |= !LRE.empty();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000514 } else {
Craig Topper5e25ee82012-02-05 08:31:47 +0000515 llvm_unreachable("Unknown allocation option.");
Lang Hameseb6c8f52010-09-18 09:07:10 +0000516 }
517 }
518
519 return !anotherRoundNeeded;
520}
521
522
523void RegAllocPBQP::finalizeAlloc() const {
Lang Hames27601ef2008-11-16 12:12:54 +0000524 // First allocate registers for the empty intervals.
Lang Hameseb6c8f52010-09-18 09:07:10 +0000525 for (RegSet::const_iterator
526 itr = emptyIntervalVRegs.begin(), end = emptyIntervalVRegs.end();
Lang Hames27601ef2008-11-16 12:12:54 +0000527 itr != end; ++itr) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000528 LiveInterval *li = &lis->getInterval(*itr);
Lang Hames27601ef2008-11-16 12:12:54 +0000529
Jakob Stoklund Olesen980bddf2012-12-04 00:30:22 +0000530 unsigned physReg = mri->getSimpleHint(li->reg);
Lang Hames6699fb22009-08-06 23:32:48 +0000531
Lang Hames27601ef2008-11-16 12:12:54 +0000532 if (physReg == 0) {
533 const TargetRegisterClass *liRC = mri->getRegClass(li->reg);
Jakob Stoklund Olesen714c0eb2011-06-16 20:37:45 +0000534 physReg = liRC->getRawAllocationOrder(*mf).front();
Lang Hames27601ef2008-11-16 12:12:54 +0000535 }
Misha Brukman2a835f92009-01-08 15:50:22 +0000536
537 vrm->assignVirt2Phys(li->reg, physReg);
Lang Hames27601ef2008-11-16 12:12:54 +0000538 }
Lang Hames27601ef2008-11-16 12:12:54 +0000539}
540
Lang Hameseb6c8f52010-09-18 09:07:10 +0000541bool RegAllocPBQP::runOnMachineFunction(MachineFunction &MF) {
Lang Hames27601ef2008-11-16 12:12:54 +0000542
Evan Chengb1290a62008-10-02 18:29:27 +0000543 mf = &MF;
544 tm = &mf->getTarget();
545 tri = tm->getRegisterInfo();
Lang Hames27601ef2008-11-16 12:12:54 +0000546 tii = tm->getInstrInfo();
Andrew Trick16f72dd2012-02-10 04:10:26 +0000547 mri = &mf->getRegInfo();
Evan Chengb1290a62008-10-02 18:29:27 +0000548
Lang Hames27601ef2008-11-16 12:12:54 +0000549 lis = &getAnalysis<LiveIntervals>();
550 lss = &getAnalysis<LiveStacks>();
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000551 mbfi = &getAnalysis<MachineBlockFrequencyInfo>();
Evan Chengb1290a62008-10-02 18:29:27 +0000552
Owen Anderson49c8aa02009-03-13 05:55:11 +0000553 vrm = &getAnalysis<VirtRegMap>();
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000554 spiller.reset(createInlineSpiller(*this, MF, *vrm));
Evan Chengb1290a62008-10-02 18:29:27 +0000555
Chad Rosier18bb0542012-11-28 00:21:29 +0000556 mri->freezeReservedRegs(MF);
557
Craig Topper96601ca2012-08-22 06:07:19 +0000558 DEBUG(dbgs() << "PBQP Register Allocating for " << mf->getName() << "\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000559
Evan Chengb1290a62008-10-02 18:29:27 +0000560 // Allocator main loop:
Misha Brukman2a835f92009-01-08 15:50:22 +0000561 //
Evan Chengb1290a62008-10-02 18:29:27 +0000562 // * Map current regalloc problem to a PBQP problem
563 // * Solve the PBQP problem
564 // * Map the solution back to a register allocation
565 // * Spill if necessary
Misha Brukman2a835f92009-01-08 15:50:22 +0000566 //
Evan Chengb1290a62008-10-02 18:29:27 +0000567 // This process is continued till no more spills are generated.
568
Lang Hames27601ef2008-11-16 12:12:54 +0000569 // Find the vreg intervals in need of allocation.
570 findVRegIntervalsToAlloc();
Misha Brukman2a835f92009-01-08 15:50:22 +0000571
Craig Topper96601ca2012-08-22 06:07:19 +0000572#ifndef NDEBUG
Lang Hames20df03c2012-03-26 23:07:23 +0000573 const Function* func = mf->getFunction();
574 std::string fqn =
575 func->getParent()->getModuleIdentifier() + "." +
576 func->getName().str();
Craig Topper96601ca2012-08-22 06:07:19 +0000577#endif
Lang Hames20df03c2012-03-26 23:07:23 +0000578
Lang Hames27601ef2008-11-16 12:12:54 +0000579 // If there are non-empty intervals allocate them using pbqp.
Lang Hameseb6c8f52010-09-18 09:07:10 +0000580 if (!vregsToAlloc.empty()) {
Evan Chengb1290a62008-10-02 18:29:27 +0000581
Lang Hames27601ef2008-11-16 12:12:54 +0000582 bool pbqpAllocComplete = false;
583 unsigned round = 0;
584
Lang Hamesab62b7e2010-10-04 12:13:07 +0000585 while (!pbqpAllocComplete) {
586 DEBUG(dbgs() << " PBQP Regalloc round " << round << ":\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000587
Andy Gibbs604b3572013-04-15 12:06:32 +0000588 OwningPtr<PBQPRAProblem> problem(
Benjamin Kramer4eed7562013-06-17 19:00:36 +0000589 builder->build(mf, lis, mbfi, vregsToAlloc));
Lang Hames20df03c2012-03-26 23:07:23 +0000590
591#ifndef NDEBUG
592 if (pbqpDumpGraphs) {
593 std::ostringstream rs;
594 rs << round;
595 std::string graphFileName(fqn + "." + rs.str() + ".pbqpgraph");
596 std::string tmp;
597 raw_fd_ostream os(graphFileName.c_str(), tmp);
598 DEBUG(dbgs() << "Dumping graph for round " << round << " to \""
599 << graphFileName << "\"\n");
600 problem->getGraph().dump(os);
601 }
602#endif
603
Lang Hamesab62b7e2010-10-04 12:13:07 +0000604 PBQP::Solution solution =
605 PBQP::HeuristicSolver<PBQP::Heuristics::Briggs>::solve(
606 problem->getGraph());
Lang Hames233fd9c2009-08-18 23:34:50 +0000607
Lang Hamesab62b7e2010-10-04 12:13:07 +0000608 pbqpAllocComplete = mapPBQPToRegAlloc(*problem, solution);
Lang Hames27601ef2008-11-16 12:12:54 +0000609
Lang Hamesab62b7e2010-10-04 12:13:07 +0000610 ++round;
Lang Hames27601ef2008-11-16 12:12:54 +0000611 }
Evan Chengb1290a62008-10-02 18:29:27 +0000612 }
613
Lang Hames27601ef2008-11-16 12:12:54 +0000614 // Finalise allocation, allocate empty ranges.
615 finalizeAlloc();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000616 vregsToAlloc.clear();
617 emptyIntervalVRegs.clear();
Lang Hames27601ef2008-11-16 12:12:54 +0000618
David Greene30931542010-01-05 01:25:43 +0000619 DEBUG(dbgs() << "Post alloc VirtRegMap:\n" << *vrm << "\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000620
Misha Brukman2a835f92009-01-08 15:50:22 +0000621 return true;
Evan Chengb1290a62008-10-02 18:29:27 +0000622}
623
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000624FunctionPass* llvm::createPBQPRegisterAllocator(
Andy Gibbs604b3572013-04-15 12:06:32 +0000625 OwningPtr<PBQPBuilder> &builder,
Lang Hames8d857662011-06-17 07:09:01 +0000626 char *customPassID) {
Benjamin Kramer3389e102013-04-12 12:13:51 +0000627 return new RegAllocPBQP(builder, customPassID);
Evan Chengb1290a62008-10-02 18:29:27 +0000628}
629
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000630FunctionPass* llvm::createDefaultPBQPRegisterAllocator() {
Andy Gibbs604b3572013-04-15 12:06:32 +0000631 OwningPtr<PBQPBuilder> Builder;
632 if (pbqpCoalescing)
633 Builder.reset(new PBQPBuilderWithCoalescing());
634 else
635 Builder.reset(new PBQPBuilder());
636 return createPBQPRegisterAllocator(Builder);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000637}
Evan Chengb1290a62008-10-02 18:29:27 +0000638
639#undef DEBUG_TYPE