blob: 5ebc4c0c4259cb3fb03699bea28a64217989dc39 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
42 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000056 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no intrinsics for these particular operations
81 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
82 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
83 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
84
Chris Lattner7c5a3d32005-08-16 17:14:42 +000085 // PowerPC has no SREM/UREM instructions
86 setOperationAction(ISD::SREM, MVT::i32, Expand);
87 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000088 setOperationAction(ISD::SREM, MVT::i64, Expand);
89 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000090
91 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
92 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
93 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
94 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
95 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
96 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
97 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
98 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
99 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000100
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000101 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000102 setOperationAction(ISD::FSIN , MVT::f64, Expand);
103 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000104 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000105 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000106 setOperationAction(ISD::FSIN , MVT::f32, Expand);
107 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000108 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000109 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000110
Dan Gohman1a024862008-01-31 00:41:03 +0000111 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112
113 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000114 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000115 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
116 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
117 }
118
Chris Lattner9601a862006-03-05 05:08:37 +0000119 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
120 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
121
Nate Begemand88fc032006-01-14 03:14:10 +0000122 // PowerPC does not have BSWAP, CTPOP or CTTZ
123 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000124 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
125 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000126 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
127 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129
Nate Begeman35ef9132006-01-11 21:21:00 +0000130 // PowerPC does not have ROTR
131 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
132
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000133 // PowerPC does not have Select
134 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000135 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000136 setOperationAction(ISD::SELECT, MVT::f32, Expand);
137 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000138
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000139 // PowerPC wants to turn select_cc of FP into fsel when possible.
140 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
141 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000142
Nate Begeman750ac1b2006-02-01 07:19:44 +0000143 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000144 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000145
Nate Begeman81e80972006-03-17 01:40:33 +0000146 // PowerPC does not have BRCOND which requires SetCC
147 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000148
149 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150
Chris Lattnerf7605322005-08-31 21:09:52 +0000151 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
152 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000153
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000154 // PowerPC does not have [U|S]INT_TO_FP
155 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
156 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
157
Chris Lattner53e88452005-12-23 05:13:35 +0000158 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
159 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000160 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
161 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000162
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000163 // We cannot sextinreg(i1). Expand to shifts.
164 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000165
Jim Laskeyabf6d172006-01-05 01:25:28 +0000166 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000167 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000168 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000169
170 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
171 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
172 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
173 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
174
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000175
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 // We want to legalize GlobalAddress and ConstantPool nodes into the
177 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000180 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000181 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000182 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000183 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000184 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
185 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
186
Nate Begemanee625572006-01-27 21:09:22 +0000187 // RET must be custom lowered, to meet ABI requirements
188 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000189
Nate Begemanacc398c2006-01-25 18:21:52 +0000190 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
191 setOperationAction(ISD::VASTART , MVT::Other, Custom);
192
Nicolas Geoffray01119992007-04-03 13:59:52 +0000193 // VAARG is custom lowered with ELF 32 ABI
194 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
195 setOperationAction(ISD::VAARG, MVT::Other, Custom);
196 else
197 setOperationAction(ISD::VAARG, MVT::Other, Expand);
198
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000199 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000200 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
201 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000202 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000203 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000204 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000206
Chris Lattner6d92cad2006-03-26 10:06:40 +0000207 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000208 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209
Chris Lattnera7a58542006-06-16 17:34:12 +0000210 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000211 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000212 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000213 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000214 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000215 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000216 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
217
Chris Lattner7fbcef72006-03-24 07:53:47 +0000218 // FIXME: disable this lowered code. This generates 64-bit register values,
219 // and we don't model the fact that the top part is clobbered by calls. We
220 // need to flag these together so that the value isn't live across a call.
221 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
222
Nate Begemanae749a92005-10-25 23:48:36 +0000223 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
224 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
225 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000226 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000227 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000228 }
229
Chris Lattnera7a58542006-06-16 17:34:12 +0000230 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000231 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000232 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000233 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
234 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000235 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000236 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000237 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
238 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
239 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000240 }
Evan Chengd30bf012006-03-01 01:11:20 +0000241
Nate Begeman425a9692005-11-29 08:17:20 +0000242 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000243 // First set operation action for all vector types to expand. Then we
244 // will selectively turn on ones that can be effectively codegen'd.
245 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000246 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000247 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000248 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
249 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000250
Chris Lattner7ff7e672006-04-04 17:25:31 +0000251 // We promote all shuffles to v16i8.
252 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000253 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
254
255 // We promote all non-typed operations to v4i32.
256 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
257 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
258 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
259 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
260 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
261 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
262 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
263 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
264 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
265 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
266 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
267 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000268
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000269 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000270 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
271 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
272 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
273 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
274 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000275 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000276 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000277 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
278 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
279 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000280 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
281 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
282 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
283 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000284 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000285 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
286 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
287 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
288 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000289 }
290
Chris Lattner7ff7e672006-04-04 17:25:31 +0000291 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
292 // with merges, splats, etc.
293 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
294
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000295 setOperationAction(ISD::AND , MVT::v4i32, Legal);
296 setOperationAction(ISD::OR , MVT::v4i32, Legal);
297 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
298 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
299 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
300 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
301
Nate Begeman425a9692005-11-29 08:17:20 +0000302 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000303 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000304 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
305 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000306
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000307 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000308 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000309 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000310 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000311
Chris Lattnerb2177b92006-03-19 06:55:52 +0000312 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
313 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000314
Chris Lattner541f91b2006-04-02 00:43:36 +0000315 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
316 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000317 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
318 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000319 }
320
Chris Lattnerc08f9022006-06-27 00:04:13 +0000321 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000322 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000323 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000324
Jim Laskey2ad9f172007-02-22 14:56:36 +0000325 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000326 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000327 setExceptionPointerRegister(PPC::X3);
328 setExceptionSelectorRegister(PPC::X4);
329 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000330 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000331 setExceptionPointerRegister(PPC::R3);
332 setExceptionSelectorRegister(PPC::R4);
333 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000334
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000335 // We have target-specific dag combine patterns for the following nodes:
336 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000337 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000338 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000339 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000340
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000341 // Darwin long double math library functions have $LDBL128 appended.
342 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000343 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000344 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
345 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000346 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
347 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000348 }
349
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000350 computeRegisterProperties();
351}
352
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000353const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
354 switch (Opcode) {
355 default: return 0;
356 case PPCISD::FSEL: return "PPCISD::FSEL";
357 case PPCISD::FCFID: return "PPCISD::FCFID";
358 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
359 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000360 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000361 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
362 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000363 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000364 case PPCISD::Hi: return "PPCISD::Hi";
365 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000366 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000367 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
368 case PPCISD::SRL: return "PPCISD::SRL";
369 case PPCISD::SRA: return "PPCISD::SRA";
370 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000371 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
372 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000373 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
374 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000375 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000376 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
377 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000378 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000379 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000380 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000381 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 case PPCISD::LBRX: return "PPCISD::LBRX";
383 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000384 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000385 case PPCISD::MFFS: return "PPCISD::MFFS";
386 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
387 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
388 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
389 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000390 }
391}
392
Chris Lattner1a635d62006-04-14 06:01:58 +0000393//===----------------------------------------------------------------------===//
394// Node matching predicates, for use by the tblgen matching code.
395//===----------------------------------------------------------------------===//
396
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000397/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
398static bool isFloatingPointZero(SDOperand Op) {
399 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000400 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000401 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000402 // Maybe this has already been legalized into the constant pool?
403 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000404 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000405 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000406 }
407 return false;
408}
409
Chris Lattnerddb739e2006-04-06 17:23:16 +0000410/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
411/// true if Op is undef or if it matches the specified value.
412static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
413 return Op.getOpcode() == ISD::UNDEF ||
414 cast<ConstantSDNode>(Op)->getValue() == Val;
415}
416
417/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
418/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000419bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
420 if (!isUnary) {
421 for (unsigned i = 0; i != 16; ++i)
422 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
423 return false;
424 } else {
425 for (unsigned i = 0; i != 8; ++i)
426 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
427 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
428 return false;
429 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000430 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000431}
432
433/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
434/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000435bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
436 if (!isUnary) {
437 for (unsigned i = 0; i != 16; i += 2)
438 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
439 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
440 return false;
441 } else {
442 for (unsigned i = 0; i != 8; i += 2)
443 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
444 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
445 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
446 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
447 return false;
448 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000449 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000450}
451
Chris Lattnercaad1632006-04-06 22:02:42 +0000452/// isVMerge - Common function, used to match vmrg* shuffles.
453///
454static bool isVMerge(SDNode *N, unsigned UnitSize,
455 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000456 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
457 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
458 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
459 "Unsupported merge size!");
460
461 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
462 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
463 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000464 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000465 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000466 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000467 return false;
468 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000469 return true;
470}
471
472/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
473/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
474bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
475 if (!isUnary)
476 return isVMerge(N, UnitSize, 8, 24);
477 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000478}
479
480/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
481/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000482bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
483 if (!isUnary)
484 return isVMerge(N, UnitSize, 0, 16);
485 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000486}
487
488
Chris Lattnerd0608e12006-04-06 18:26:28 +0000489/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
490/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000491int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000492 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
493 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000494 // Find the first non-undef value in the shuffle mask.
495 unsigned i;
496 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
497 /*search*/;
498
499 if (i == 16) return -1; // all undef.
500
501 // Otherwise, check to see if the rest of the elements are consequtively
502 // numbered from this value.
503 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
504 if (ShiftAmt < i) return -1;
505 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000506
Chris Lattnerf24380e2006-04-06 22:28:36 +0000507 if (!isUnary) {
508 // Check the rest of the elements to see if they are consequtive.
509 for (++i; i != 16; ++i)
510 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
511 return -1;
512 } else {
513 // Check the rest of the elements to see if they are consequtive.
514 for (++i; i != 16; ++i)
515 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
516 return -1;
517 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000518
519 return ShiftAmt;
520}
Chris Lattneref819f82006-03-20 06:33:01 +0000521
522/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
523/// specifies a splat of a single element that is suitable for input to
524/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000525bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
526 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
527 N->getNumOperands() == 16 &&
528 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000529
Chris Lattner88a99ef2006-03-20 06:37:44 +0000530 // This is a splat operation if each element of the permute is the same, and
531 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000532 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000533 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000534 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
535 ElementBase = EltV->getValue();
536 else
537 return false; // FIXME: Handle UNDEF elements too!
538
539 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
540 return false;
541
542 // Check that they are consequtive.
543 for (unsigned i = 1; i != EltSize; ++i) {
544 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
545 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
546 return false;
547 }
548
Chris Lattner88a99ef2006-03-20 06:37:44 +0000549 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000550 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000551 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000552 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
553 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000554 for (unsigned j = 0; j != EltSize; ++j)
555 if (N->getOperand(i+j) != N->getOperand(j))
556 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000557 }
558
Chris Lattner7ff7e672006-04-04 17:25:31 +0000559 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000560}
561
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000562/// isAllNegativeZeroVector - Returns true if all elements of build_vector
563/// are -0.0.
564bool PPC::isAllNegativeZeroVector(SDNode *N) {
565 assert(N->getOpcode() == ISD::BUILD_VECTOR);
566 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
567 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000568 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000569 return false;
570}
571
Chris Lattneref819f82006-03-20 06:33:01 +0000572/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
573/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000574unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
575 assert(isSplatShuffleMask(N, EltSize));
576 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000577}
578
Chris Lattnere87192a2006-04-12 17:37:20 +0000579/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000580/// by using a vspltis[bhw] instruction of the specified element size, return
581/// the constant being splatted. The ByteSize field indicates the number of
582/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000583SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000584 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000585
586 // If ByteSize of the splat is bigger than the element size of the
587 // build_vector, then we have a case where we are checking for a splat where
588 // multiple elements of the buildvector are folded together into a single
589 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
590 unsigned EltSize = 16/N->getNumOperands();
591 if (EltSize < ByteSize) {
592 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
593 SDOperand UniquedVals[4];
594 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
595
596 // See if all of the elements in the buildvector agree across.
597 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
598 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
599 // If the element isn't a constant, bail fully out.
600 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
601
602
603 if (UniquedVals[i&(Multiple-1)].Val == 0)
604 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
605 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
606 return SDOperand(); // no match.
607 }
608
609 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
610 // either constant or undef values that are identical for each chunk. See
611 // if these chunks can form into a larger vspltis*.
612
613 // Check to see if all of the leading entries are either 0 or -1. If
614 // neither, then this won't fit into the immediate field.
615 bool LeadingZero = true;
616 bool LeadingOnes = true;
617 for (unsigned i = 0; i != Multiple-1; ++i) {
618 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
619
620 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
621 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
622 }
623 // Finally, check the least significant entry.
624 if (LeadingZero) {
625 if (UniquedVals[Multiple-1].Val == 0)
626 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
627 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
628 if (Val < 16)
629 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
630 }
631 if (LeadingOnes) {
632 if (UniquedVals[Multiple-1].Val == 0)
633 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
634 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
635 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
636 return DAG.getTargetConstant(Val, MVT::i32);
637 }
638
639 return SDOperand();
640 }
641
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000642 // Check to see if this buildvec has a single non-undef value in its elements.
643 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
644 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
645 if (OpVal.Val == 0)
646 OpVal = N->getOperand(i);
647 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000648 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000649 }
650
Chris Lattner140a58f2006-04-08 06:46:53 +0000651 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000652
Nate Begeman98e70cc2006-03-28 04:15:58 +0000653 unsigned ValSizeInBytes = 0;
654 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000655 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
656 Value = CN->getValue();
657 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
658 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
659 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000660 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000661 ValSizeInBytes = 4;
662 }
663
664 // If the splat value is larger than the element value, then we can never do
665 // this splat. The only case that we could fit the replicated bits into our
666 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000667 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000668
669 // If the element value is larger than the splat value, cut it in half and
670 // check to see if the two halves are equal. Continue doing this until we
671 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
672 while (ValSizeInBytes > ByteSize) {
673 ValSizeInBytes >>= 1;
674
675 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000676 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
677 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000678 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000679 }
680
681 // Properly sign extend the value.
682 int ShAmt = (4-ByteSize)*8;
683 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
684
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000685 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000686 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000687
Chris Lattner140a58f2006-04-08 06:46:53 +0000688 // Finally, if this value fits in a 5 bit sext field, return it
689 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
690 return DAG.getTargetConstant(MaskVal, MVT::i32);
691 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000692}
693
Chris Lattner1a635d62006-04-14 06:01:58 +0000694//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000695// Addressing Mode Selection
696//===----------------------------------------------------------------------===//
697
698/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
699/// or 64-bit immediate, and if the value can be accurately represented as a
700/// sign extension from a 16-bit value. If so, this returns true and the
701/// immediate.
702static bool isIntS16Immediate(SDNode *N, short &Imm) {
703 if (N->getOpcode() != ISD::Constant)
704 return false;
705
706 Imm = (short)cast<ConstantSDNode>(N)->getValue();
707 if (N->getValueType(0) == MVT::i32)
708 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
709 else
710 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
711}
712static bool isIntS16Immediate(SDOperand Op, short &Imm) {
713 return isIntS16Immediate(Op.Val, Imm);
714}
715
716
717/// SelectAddressRegReg - Given the specified addressed, check to see if it
718/// can be represented as an indexed [r+r] operation. Returns false if it
719/// can be more efficiently represented with [r+imm].
720bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
721 SDOperand &Index,
722 SelectionDAG &DAG) {
723 short imm = 0;
724 if (N.getOpcode() == ISD::ADD) {
725 if (isIntS16Immediate(N.getOperand(1), imm))
726 return false; // r+i
727 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
728 return false; // r+i
729
730 Base = N.getOperand(0);
731 Index = N.getOperand(1);
732 return true;
733 } else if (N.getOpcode() == ISD::OR) {
734 if (isIntS16Immediate(N.getOperand(1), imm))
735 return false; // r+i can fold it if we can.
736
737 // If this is an or of disjoint bitfields, we can codegen this as an add
738 // (for better address arithmetic) if the LHS and RHS of the OR are provably
739 // disjoint.
740 uint64_t LHSKnownZero, LHSKnownOne;
741 uint64_t RHSKnownZero, RHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000742 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000743
744 if (LHSKnownZero) {
Dan Gohmanea859be2007-06-22 14:59:07 +0000745 DAG.ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000746 // If all of the bits are known zero on the LHS or RHS, the add won't
747 // carry.
748 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
749 Base = N.getOperand(0);
750 Index = N.getOperand(1);
751 return true;
752 }
753 }
754 }
755
756 return false;
757}
758
759/// Returns true if the address N can be represented by a base register plus
760/// a signed 16-bit displacement [r+imm], and if it is not better
761/// represented as reg+reg.
762bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
763 SDOperand &Base, SelectionDAG &DAG){
764 // If this can be more profitably realized as r+r, fail.
765 if (SelectAddressRegReg(N, Disp, Base, DAG))
766 return false;
767
768 if (N.getOpcode() == ISD::ADD) {
769 short imm = 0;
770 if (isIntS16Immediate(N.getOperand(1), imm)) {
771 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
772 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
773 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
774 } else {
775 Base = N.getOperand(0);
776 }
777 return true; // [r+i]
778 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
779 // Match LOAD (ADD (X, Lo(G))).
780 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
781 && "Cannot handle constant offsets yet!");
782 Disp = N.getOperand(1).getOperand(0); // The global address.
783 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
784 Disp.getOpcode() == ISD::TargetConstantPool ||
785 Disp.getOpcode() == ISD::TargetJumpTable);
786 Base = N.getOperand(0);
787 return true; // [&g+r]
788 }
789 } else if (N.getOpcode() == ISD::OR) {
790 short imm = 0;
791 if (isIntS16Immediate(N.getOperand(1), imm)) {
792 // If this is an or of disjoint bitfields, we can codegen this as an add
793 // (for better address arithmetic) if the LHS and RHS of the OR are
794 // provably disjoint.
795 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000796 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000797 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
798 // If all of the bits are known zero on the LHS or RHS, the add won't
799 // carry.
800 Base = N.getOperand(0);
801 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
802 return true;
803 }
804 }
805 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
806 // Loading from a constant address.
807
808 // If this address fits entirely in a 16-bit sext immediate field, codegen
809 // this as "d, 0"
810 short Imm;
811 if (isIntS16Immediate(CN, Imm)) {
812 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
813 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
814 return true;
815 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000816
817 // Handle 32-bit sext immediates with LIS + addr mode.
818 if (CN->getValueType(0) == MVT::i32 ||
819 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000820 int Addr = (int)CN->getValue();
821
822 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000823 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
824
825 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
826 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
827 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 return true;
829 }
830 }
831
832 Disp = DAG.getTargetConstant(0, getPointerTy());
833 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
834 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
835 else
836 Base = N;
837 return true; // [r+0]
838}
839
840/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
841/// represented as an indexed [r+r] operation.
842bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
843 SDOperand &Index,
844 SelectionDAG &DAG) {
845 // Check to see if we can easily represent this as an [r+r] address. This
846 // will fail if it thinks that the address is more profitably represented as
847 // reg+imm, e.g. where imm = 0.
848 if (SelectAddressRegReg(N, Base, Index, DAG))
849 return true;
850
851 // If the operand is an addition, always emit this as [r+r], since this is
852 // better (for code size, and execution, as the memop does the add for free)
853 // than emitting an explicit add.
854 if (N.getOpcode() == ISD::ADD) {
855 Base = N.getOperand(0);
856 Index = N.getOperand(1);
857 return true;
858 }
859
860 // Otherwise, do it the hard way, using R0 as the base register.
861 Base = DAG.getRegister(PPC::R0, N.getValueType());
862 Index = N;
863 return true;
864}
865
866/// SelectAddressRegImmShift - Returns true if the address N can be
867/// represented by a base register plus a signed 14-bit displacement
868/// [r+imm*4]. Suitable for use by STD and friends.
869bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
870 SDOperand &Base,
871 SelectionDAG &DAG) {
872 // If this can be more profitably realized as r+r, fail.
873 if (SelectAddressRegReg(N, Disp, Base, DAG))
874 return false;
875
876 if (N.getOpcode() == ISD::ADD) {
877 short imm = 0;
878 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
879 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
880 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
881 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
882 } else {
883 Base = N.getOperand(0);
884 }
885 return true; // [r+i]
886 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
887 // Match LOAD (ADD (X, Lo(G))).
888 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
889 && "Cannot handle constant offsets yet!");
890 Disp = N.getOperand(1).getOperand(0); // The global address.
891 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
892 Disp.getOpcode() == ISD::TargetConstantPool ||
893 Disp.getOpcode() == ISD::TargetJumpTable);
894 Base = N.getOperand(0);
895 return true; // [&g+r]
896 }
897 } else if (N.getOpcode() == ISD::OR) {
898 short imm = 0;
899 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
900 // If this is an or of disjoint bitfields, we can codegen this as an add
901 // (for better address arithmetic) if the LHS and RHS of the OR are
902 // provably disjoint.
903 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000904 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
906 // If all of the bits are known zero on the LHS or RHS, the add won't
907 // carry.
908 Base = N.getOperand(0);
909 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
910 return true;
911 }
912 }
913 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000914 // Loading from a constant address. Verify low two bits are clear.
915 if ((CN->getValue() & 3) == 0) {
916 // If this address fits entirely in a 14-bit sext immediate field, codegen
917 // this as "d, 0"
918 short Imm;
919 if (isIntS16Immediate(CN, Imm)) {
920 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
921 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
922 return true;
923 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000925 // Fold the low-part of 32-bit absolute addresses into addr mode.
926 if (CN->getValueType(0) == MVT::i32 ||
927 (int64_t)CN->getValue() == (int)CN->getValue()) {
928 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000929
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000930 // Otherwise, break this down into an LIS + disp.
931 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
932
933 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
934 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
935 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
936 return true;
937 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 }
939 }
940
941 Disp = DAG.getTargetConstant(0, getPointerTy());
942 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
943 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
944 else
945 Base = N;
946 return true; // [r+0]
947}
948
949
950/// getPreIndexedAddressParts - returns true by value, base pointer and
951/// offset pointer and addressing mode by reference if the node's address
952/// can be legally represented as pre-indexed load / store address.
953bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
954 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000955 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000957 // Disabled by default for now.
958 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000961 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
963 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000964 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000965
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000967 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000968 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000969 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 } else
971 return false;
972
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000973 // PowerPC doesn't have preinc load/store instructions for vectors.
974 if (MVT::isVector(VT))
975 return false;
976
Chris Lattner0851b4f2006-11-15 19:55:13 +0000977 // TODO: Check reg+reg first.
978
979 // LDU/STU use reg+imm*4, others use reg+imm.
980 if (VT != MVT::i64) {
981 // reg + imm
982 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
983 return false;
984 } else {
985 // reg + imm * 4.
986 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
987 return false;
988 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000989
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000990 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000991 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
992 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000993 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000994 LD->getExtensionType() == ISD::SEXTLOAD &&
995 isa<ConstantSDNode>(Offset))
996 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000997 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998
Chris Lattner4eab7142006-11-10 02:08:47 +0000999 AM = ISD::PRE_INC;
1000 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001}
1002
1003//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001004// LowerOperation implementation
1005//===----------------------------------------------------------------------===//
1006
1007static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001008 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001009 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001010 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001011 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1012 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001013
1014 const TargetMachine &TM = DAG.getTarget();
1015
Chris Lattner059ca0f2006-06-16 21:01:35 +00001016 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1017 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1018
Chris Lattner1a635d62006-04-14 06:01:58 +00001019 // If this is a non-darwin platform, we don't support non-static relo models
1020 // yet.
1021 if (TM.getRelocationModel() == Reloc::Static ||
1022 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1023 // Generate non-pic code that has direct accesses to the constant pool.
1024 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001025 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001026 }
1027
Chris Lattner35d86fe2006-07-26 21:12:04 +00001028 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001029 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001030 Hi = DAG.getNode(ISD::ADD, PtrVT,
1031 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001032 }
1033
Chris Lattner059ca0f2006-06-16 21:01:35 +00001034 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001035 return Lo;
1036}
1037
Nate Begeman37efe672006-04-22 18:53:45 +00001038static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001039 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001040 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001041 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1042 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001043
1044 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001045
1046 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1047 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1048
Nate Begeman37efe672006-04-22 18:53:45 +00001049 // If this is a non-darwin platform, we don't support non-static relo models
1050 // yet.
1051 if (TM.getRelocationModel() == Reloc::Static ||
1052 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1053 // Generate non-pic code that has direct accesses to the constant pool.
1054 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001055 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001056 }
1057
Chris Lattner35d86fe2006-07-26 21:12:04 +00001058 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001059 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001060 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001061 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001062 }
1063
Chris Lattner059ca0f2006-06-16 21:01:35 +00001064 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001065 return Lo;
1066}
1067
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001068static SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
1069 assert(0 && "TLS not implemented for PPC.");
1070}
1071
Chris Lattner1a635d62006-04-14 06:01:58 +00001072static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001073 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001074 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1075 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001076 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001077 // If it's a debug information descriptor, don't mess with it.
1078 if (DAG.isVerifiedDebugInfoDesc(Op))
1079 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001080 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001081
1082 const TargetMachine &TM = DAG.getTarget();
1083
Chris Lattner059ca0f2006-06-16 21:01:35 +00001084 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1085 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1086
Chris Lattner1a635d62006-04-14 06:01:58 +00001087 // If this is a non-darwin platform, we don't support non-static relo models
1088 // yet.
1089 if (TM.getRelocationModel() == Reloc::Static ||
1090 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1091 // Generate non-pic code that has direct accesses to globals.
1092 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001093 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001094 }
1095
Chris Lattner35d86fe2006-07-26 21:12:04 +00001096 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001097 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001098 Hi = DAG.getNode(ISD::ADD, PtrVT,
1099 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001100 }
1101
Chris Lattner059ca0f2006-06-16 21:01:35 +00001102 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001103
Chris Lattner57fc62c2006-12-11 23:22:45 +00001104 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001105 return Lo;
1106
1107 // If the global is weak or external, we have to go through the lazy
1108 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001109 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001110}
1111
1112static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1113 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1114
1115 // If we're comparing for equality to zero, expose the fact that this is
1116 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1117 // fold the new nodes.
1118 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1119 if (C->isNullValue() && CC == ISD::SETEQ) {
1120 MVT::ValueType VT = Op.getOperand(0).getValueType();
1121 SDOperand Zext = Op.getOperand(0);
1122 if (VT < MVT::i32) {
1123 VT = MVT::i32;
1124 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1125 }
1126 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1127 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1128 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1129 DAG.getConstant(Log2b, MVT::i32));
1130 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1131 }
1132 // Leave comparisons against 0 and -1 alone for now, since they're usually
1133 // optimized. FIXME: revisit this when we can custom lower all setcc
1134 // optimizations.
1135 if (C->isAllOnesValue() || C->isNullValue())
1136 return SDOperand();
1137 }
1138
1139 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001140 // by xor'ing the rhs with the lhs, which is faster than setting a
1141 // condition register, reading it back out, and masking the correct bit. The
1142 // normal approach here uses sub to do this instead of xor. Using xor exposes
1143 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001144 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1145 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1146 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001147 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001148 Op.getOperand(1));
1149 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1150 }
1151 return SDOperand();
1152}
1153
Nicolas Geoffray01119992007-04-03 13:59:52 +00001154static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1155 int VarArgsFrameIndex,
1156 int VarArgsStackOffset,
1157 unsigned VarArgsNumGPR,
1158 unsigned VarArgsNumFPR,
1159 const PPCSubtarget &Subtarget) {
1160
1161 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1162}
1163
Chris Lattner1a635d62006-04-14 06:01:58 +00001164static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001165 int VarArgsFrameIndex,
1166 int VarArgsStackOffset,
1167 unsigned VarArgsNumGPR,
1168 unsigned VarArgsNumFPR,
1169 const PPCSubtarget &Subtarget) {
1170
1171 if (Subtarget.isMachoABI()) {
1172 // vastart just stores the address of the VarArgsFrameIndex slot into the
1173 // memory location argument.
1174 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1175 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001176 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1177 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001178 }
1179
1180 // For ELF 32 ABI we follow the layout of the va_list struct.
1181 // We suppose the given va_list is already allocated.
1182 //
1183 // typedef struct {
1184 // char gpr; /* index into the array of 8 GPRs
1185 // * stored in the register save area
1186 // * gpr=0 corresponds to r3,
1187 // * gpr=1 to r4, etc.
1188 // */
1189 // char fpr; /* index into the array of 8 FPRs
1190 // * stored in the register save area
1191 // * fpr=0 corresponds to f1,
1192 // * fpr=1 to f2, etc.
1193 // */
1194 // char *overflow_arg_area;
1195 // /* location on stack that holds
1196 // * the next overflow argument
1197 // */
1198 // char *reg_save_area;
1199 // /* where r3:r10 and f1:f8 (if saved)
1200 // * are stored
1201 // */
1202 // } va_list[1];
1203
1204
1205 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1206 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1207
1208
Chris Lattner0d72a202006-07-28 16:45:47 +00001209 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001210
Dan Gohman69de1932008-02-06 22:27:42 +00001211 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001212 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001213
Dan Gohman69de1932008-02-06 22:27:42 +00001214 uint64_t FrameOffset = MVT::getSizeInBits(PtrVT)/8;
1215 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1216
1217 uint64_t StackOffset = MVT::getSizeInBits(PtrVT)/8 - 1;
1218 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1219
1220 uint64_t FPROffset = 1;
1221 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001222
Dan Gohman69de1932008-02-06 22:27:42 +00001223 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001224
1225 // Store first byte : number of int regs
1226 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001227 Op.getOperand(1), SV, 0);
1228 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001229 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1230 ConstFPROffset);
1231
1232 // Store second byte : number of float regs
Dan Gohman69de1932008-02-06 22:27:42 +00001233 SDOperand secondStore =
1234 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1235 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001236 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1237
1238 // Store second word : arguments given on stack
Dan Gohman69de1932008-02-06 22:27:42 +00001239 SDOperand thirdStore =
1240 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1241 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001242 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1243
1244 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001245 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001246
Chris Lattner1a635d62006-04-14 06:01:58 +00001247}
1248
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001249#include "PPCGenCallingConv.inc"
1250
Chris Lattner9f0bc652007-02-25 05:34:32 +00001251/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1252/// depending on which subtarget is selected.
1253static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1254 if (Subtarget.isMachoABI()) {
1255 static const unsigned FPR[] = {
1256 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1257 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1258 };
1259 return FPR;
1260 }
1261
1262
1263 static const unsigned FPR[] = {
1264 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001265 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001266 };
1267 return FPR;
1268}
1269
Chris Lattnerc91a4752006-06-26 22:48:35 +00001270static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001271 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001272 int &VarArgsStackOffset,
1273 unsigned &VarArgsNumGPR,
1274 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001275 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001276 // TODO: add description of PPC stack frame format, or at least some docs.
1277 //
1278 MachineFunction &MF = DAG.getMachineFunction();
1279 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001280 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001281 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001282 SDOperand Root = Op.getOperand(0);
1283
Jim Laskey2f616bf2006-11-16 22:43:37 +00001284 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1285 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001286 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001287 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001288 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001289
Chris Lattner9f0bc652007-02-25 05:34:32 +00001290 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001291
1292 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001293 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1294 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1295 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001296 static const unsigned GPR_64[] = { // 64-bit registers.
1297 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1298 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1299 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001300
1301 static const unsigned *FPR = GetFPR(Subtarget);
1302
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001303 static const unsigned VR[] = {
1304 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1305 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1306 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001307
Owen Anderson718cb662007-09-07 04:06:50 +00001308 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001309 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001310 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001311
1312 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1313
Chris Lattnerc91a4752006-06-26 22:48:35 +00001314 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001315
1316 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001317 // entry to a function on PPC, the arguments start after the linkage area,
1318 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001319 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001320 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001321 // represented with two words (long long or double) must be copied to an
1322 // even GPR_idx value or to an even ArgOffset value.
1323
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001324 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1325 SDOperand ArgVal;
1326 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001327 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1328 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001329 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001330 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1331 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1332 // See if next argument requires stack alignment in ELF
1333 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1334 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1335 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001336
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001337 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001338 switch (ObjectVT) {
1339 default: assert(0 && "Unhandled argument type!");
1340 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001341 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001342 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001343 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001344 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1345 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001346 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001347 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001348 } else {
1349 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001350 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001351 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001352 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001353 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001354 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001355 // All int arguments reserve stack space in Macho ABI.
1356 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001357 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001358
Chris Lattner9f0bc652007-02-25 05:34:32 +00001359 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001360 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001361 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1362 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001363 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1364 ++GPR_idx;
1365 } else {
1366 needsLoad = true;
1367 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001368 // All int arguments reserve stack space in Macho ABI.
1369 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001370 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001371
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001372 case MVT::f32:
1373 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001374 // Every 4 bytes of argument space consumes one of the GPRs available for
1375 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001376 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001377 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001378 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001379 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001380 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001381 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001382 unsigned VReg;
1383 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001384 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001385 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001386 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1387 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001388 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001389 ++FPR_idx;
1390 } else {
1391 needsLoad = true;
1392 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001393
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001394 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001395 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001396 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001397 // All FP arguments reserve stack space in Macho ABI.
1398 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001399 break;
1400 case MVT::v4f32:
1401 case MVT::v4i32:
1402 case MVT::v8i16:
1403 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001404 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001405 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001406 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1407 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001408 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001409 ++VR_idx;
1410 } else {
1411 // This should be simple, but requires getting 16-byte aligned stack
1412 // values.
1413 assert(0 && "Loading VR argument not implemented yet!");
1414 needsLoad = true;
1415 }
1416 break;
1417 }
1418
1419 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001420 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001421 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001422 int FI = MFI->CreateFixedObject(ObjSize,
1423 CurArgOffset + (ArgSize - ObjSize));
1424 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1425 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001426 }
1427
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001428 ArgValues.push_back(ArgVal);
1429 }
1430
1431 // If the function takes variable number of arguments, make a frame index for
1432 // the start of the first vararg value... for expansion of llvm.va_start.
1433 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1434 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001435
1436 int depth;
1437 if (isELF32_ABI) {
1438 VarArgsNumGPR = GPR_idx;
1439 VarArgsNumFPR = FPR_idx;
1440
1441 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1442 // pointer.
1443 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1444 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1445 MVT::getSizeInBits(PtrVT)/8);
1446
1447 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1448 ArgOffset);
1449
1450 }
1451 else
1452 depth = ArgOffset;
1453
Chris Lattnerc91a4752006-06-26 22:48:35 +00001454 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001455 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001456 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001457
1458 SmallVector<SDOperand, 8> MemOps;
1459
1460 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1461 // stored to the VarArgsFrameIndex on the stack.
1462 if (isELF32_ABI) {
1463 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1464 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1465 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1466 MemOps.push_back(Store);
1467 // Increment the address by four for the next argument to store
1468 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1469 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1470 }
1471 }
1472
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001473 // If this function is vararg, store any remaining integer argument regs
1474 // to their spots on the stack so that they may be loaded by deferencing the
1475 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001476 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001477 unsigned VReg;
1478 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001479 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001480 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001481 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001482
Chris Lattner84bc5422007-12-31 04:13:23 +00001483 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001484 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001485 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001486 MemOps.push_back(Store);
1487 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001488 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1489 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001490 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001491
1492 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1493 // on the stack.
1494 if (isELF32_ABI) {
1495 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1496 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1497 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1498 MemOps.push_back(Store);
1499 // Increment the address by eight for the next argument to store
1500 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1501 PtrVT);
1502 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1503 }
1504
1505 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1506 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001507 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001508
Chris Lattner84bc5422007-12-31 04:13:23 +00001509 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001510 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1511 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1512 MemOps.push_back(Store);
1513 // Increment the address by eight for the next argument to store
1514 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1515 PtrVT);
1516 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1517 }
1518 }
1519
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001520 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001521 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001522 }
1523
1524 ArgValues.push_back(Root);
1525
1526 // Return the new list of results.
1527 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1528 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001529 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001530}
1531
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001532/// isCallCompatibleAddress - Return the immediate to use if the specified
1533/// 32-bit value is representable in the immediate field of a BxA instruction.
1534static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1535 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1536 if (!C) return 0;
1537
1538 int Addr = C->getValue();
1539 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1540 (Addr << 6 >> 6) != Addr)
1541 return 0; // Top 6 bits have to be sext of immediate.
1542
Evan Cheng33118762007-10-22 19:46:19 +00001543 return DAG.getConstant((int)C->getValue() >> 2,
1544 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001545}
1546
Chris Lattner9f0bc652007-02-25 05:34:32 +00001547
1548static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1549 const PPCSubtarget &Subtarget) {
1550 SDOperand Chain = Op.getOperand(0);
1551 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1552 SDOperand Callee = Op.getOperand(4);
1553 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1554
1555 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001556 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001557
Chris Lattnerc91a4752006-06-26 22:48:35 +00001558 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1559 bool isPPC64 = PtrVT == MVT::i64;
1560 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001561
Chris Lattnerabde4602006-05-16 22:56:08 +00001562 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1563 // SelectExpr to use to put the arguments in the appropriate registers.
1564 std::vector<SDOperand> args_to_use;
1565
1566 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001567 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001568 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001569 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001570
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001571 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001572 for (unsigned i = 0; i != NumOps; ++i) {
1573 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1574 ArgSize = std::max(ArgSize, PtrByteSize);
1575 NumBytes += ArgSize;
1576 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001577
Chris Lattner7b053502006-05-30 21:21:04 +00001578 // The prolog code of the callee may store up to 8 GPR argument registers to
1579 // the stack, allowing va_start to index over them in memory if its varargs.
1580 // Because we cannot tell if this is needed on the caller side, we have to
1581 // conservatively assume that it is needed. As such, make sure we have at
1582 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001583 NumBytes = std::max(NumBytes,
1584 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001585
1586 // Adjust the stack pointer for the new arguments...
1587 // These operations are automatically eliminated by the prolog/epilog pass
1588 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001589 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001590
1591 // Set up a copy of the stack pointer for use loading and storing any
1592 // arguments that may not fit in the registers available for argument
1593 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001594 SDOperand StackPtr;
1595 if (isPPC64)
1596 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1597 else
1598 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001599
1600 // Figure out which arguments are going to go in registers, and which in
1601 // memory. Also, if this is a vararg function, floating point operations
1602 // must be stored to our stack, and loaded into integer regs as well, if
1603 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001604 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001605 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001606
Chris Lattnerc91a4752006-06-26 22:48:35 +00001607 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001608 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1609 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1610 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001611 static const unsigned GPR_64[] = { // 64-bit registers.
1612 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1613 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1614 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001615 static const unsigned *FPR = GetFPR(Subtarget);
1616
Chris Lattner9a2a4972006-05-17 06:01:33 +00001617 static const unsigned VR[] = {
1618 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1619 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1620 };
Owen Anderson718cb662007-09-07 04:06:50 +00001621 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001622 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001623 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001624
Chris Lattnerc91a4752006-06-26 22:48:35 +00001625 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1626
Chris Lattner9a2a4972006-05-17 06:01:33 +00001627 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001628 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001629 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001630 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001631 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001632 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1633 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1634 // See if next argument requires stack alignment in ELF
1635 unsigned next = 5+2*(i+1)+1;
1636 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1637 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1638 (!(Flags & AlignFlag)));
1639
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001640 // PtrOff will be used to store the current argument to the stack if a
1641 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001642 SDOperand PtrOff;
1643
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001644 // Stack align in ELF 32
1645 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001646 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1647 StackPtr.getValueType());
1648 else
1649 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1650
Chris Lattnerc91a4752006-06-26 22:48:35 +00001651 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1652
1653 // On PPC64, promote integers to 64-bit values.
1654 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001655 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1656
Chris Lattnerc91a4752006-06-26 22:48:35 +00001657 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1658 }
1659
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001660 switch (Arg.getValueType()) {
1661 default: assert(0 && "Unexpected ValueType for argument!");
1662 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001663 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001664 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001665 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001666 if (GPR_idx != NumGPRs) {
1667 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001668 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001669 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001670 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001671 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001672 if (inMem || isMachoABI) {
1673 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001674 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001675 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1676
1677 ArgOffset += PtrByteSize;
1678 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001679 break;
1680 case MVT::f32:
1681 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001682 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001683 // Float varargs need to be promoted to double.
1684 if (Arg.getValueType() == MVT::f32)
1685 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1686 }
1687
Chris Lattner9a2a4972006-05-17 06:01:33 +00001688 if (FPR_idx != NumFPRs) {
1689 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1690
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001691 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001692 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001693 MemOpChains.push_back(Store);
1694
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001695 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001696 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001697 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001698 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001699 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1700 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001701 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001702 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001703 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001704 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001705 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001706 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001707 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1708 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001709 }
1710 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001711 // If we have any FPRs remaining, we may also have GPRs remaining.
1712 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1713 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001714 if (isMachoABI) {
1715 if (GPR_idx != NumGPRs)
1716 ++GPR_idx;
1717 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1718 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1719 ++GPR_idx;
1720 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001721 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001722 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001723 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001724 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001725 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001726 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001727 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001728 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001729 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001730 if (isPPC64)
1731 ArgOffset += 8;
1732 else
1733 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1734 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001735 break;
1736 case MVT::v4f32:
1737 case MVT::v4i32:
1738 case MVT::v8i16:
1739 case MVT::v16i8:
1740 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001741 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001742 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001743 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001744 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001745 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001746 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001747 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001748 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1749 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001750
Chris Lattner9a2a4972006-05-17 06:01:33 +00001751 // Build a sequence of copy-to-reg nodes chained together with token chain
1752 // and flag operands which copy the outgoing args into the appropriate regs.
1753 SDOperand InFlag;
1754 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1755 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1756 InFlag);
1757 InFlag = Chain.getValue(1);
1758 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001759
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001760 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1761 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001762 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1763 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1764 InFlag = Chain.getValue(1);
1765 }
1766
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001767 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001768 NodeTys.push_back(MVT::Other); // Returns a chain
1769 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1770
Chris Lattner79e490a2006-08-11 17:18:05 +00001771 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001772 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001773
1774 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1775 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1776 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00001777 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1778 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
1779 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001780 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1781 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1782 // If this is an absolute destination address, use the munged value.
1783 Callee = SDOperand(Dest, 0);
1784 else {
1785 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1786 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001787 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1788 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001789 InFlag = Chain.getValue(1);
1790
1791 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001792 if (isMachoABI) {
1793 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1794 InFlag = Chain.getValue(1);
1795 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001796
1797 NodeTys.clear();
1798 NodeTys.push_back(MVT::Other);
1799 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001800 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001801 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001802 Callee.Val = 0;
1803 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001804
Chris Lattner4a45abf2006-06-10 01:14:28 +00001805 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001806 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001807 Ops.push_back(Chain);
1808 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001809 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001810
Chris Lattner4a45abf2006-06-10 01:14:28 +00001811 // Add argument registers to the end of the list so that they are known live
1812 // into the call.
1813 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1814 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1815 RegsToPass[i].second.getValueType()));
1816
1817 if (InFlag.Val)
1818 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001819 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001820 InFlag = Chain.getValue(1);
1821
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001822 Chain = DAG.getCALLSEQ_END(Chain,
1823 DAG.getConstant(NumBytes, PtrVT),
1824 DAG.getConstant(0, PtrVT),
1825 InFlag);
1826 if (Op.Val->getValueType(0) != MVT::Other)
1827 InFlag = Chain.getValue(1);
1828
Chris Lattner79e490a2006-08-11 17:18:05 +00001829 SDOperand ResultVals[3];
1830 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001831 NodeTys.clear();
1832
1833 // If the call has results, copy the values out of the ret val registers.
1834 switch (Op.Val->getValueType(0)) {
1835 default: assert(0 && "Unexpected ret value!");
1836 case MVT::Other: break;
1837 case MVT::i32:
1838 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00001839 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001840 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00001841 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00001842 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001843 ResultVals[1] = Chain.getValue(0);
1844 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001845 NodeTys.push_back(MVT::i32);
1846 } else {
1847 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001848 ResultVals[0] = Chain.getValue(0);
1849 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001850 }
1851 NodeTys.push_back(MVT::i32);
1852 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001853 case MVT::i64:
1854 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001855 ResultVals[0] = Chain.getValue(0);
1856 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001857 NodeTys.push_back(MVT::i64);
1858 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001859 case MVT::f64:
Dale Johannesen161e8972007-10-05 20:04:43 +00001860 if (Op.Val->getValueType(1) == MVT::f64) {
1861 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
1862 ResultVals[0] = Chain.getValue(0);
1863 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
1864 Chain.getValue(2)).getValue(1);
1865 ResultVals[1] = Chain.getValue(0);
1866 NumResults = 2;
1867 NodeTys.push_back(MVT::f64);
1868 NodeTys.push_back(MVT::f64);
1869 break;
1870 }
1871 // else fall through
1872 case MVT::f32:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001873 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1874 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001875 ResultVals[0] = Chain.getValue(0);
1876 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001877 NodeTys.push_back(Op.Val->getValueType(0));
1878 break;
1879 case MVT::v4f32:
1880 case MVT::v4i32:
1881 case MVT::v8i16:
1882 case MVT::v16i8:
1883 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1884 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001885 ResultVals[0] = Chain.getValue(0);
1886 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001887 NodeTys.push_back(Op.Val->getValueType(0));
1888 break;
1889 }
1890
Chris Lattner9a2a4972006-05-17 06:01:33 +00001891 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001892
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001893 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001894 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001895 return Chain;
1896
1897 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001898 ResultVals[NumResults++] = Chain;
1899 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1900 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001901 return Res.getValue(Op.ResNo);
1902}
1903
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001904static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1905 SmallVector<CCValAssign, 16> RVLocs;
1906 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001907 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1908 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001909 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1910
1911 // If this is the first return lowered for this function, add the regs to the
1912 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001913 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001914 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001915 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001916 }
1917
Chris Lattnercaddd442007-02-26 19:44:02 +00001918 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001919 SDOperand Flag;
1920
1921 // Copy the result values into the output registers.
1922 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1923 CCValAssign &VA = RVLocs[i];
1924 assert(VA.isRegLoc() && "Can only return in registers!");
1925 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1926 Flag = Chain.getValue(1);
1927 }
1928
1929 if (Flag.Val)
1930 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1931 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001932 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001933}
1934
Jim Laskeyefc7e522006-12-04 22:04:42 +00001935static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1936 const PPCSubtarget &Subtarget) {
1937 // When we pop the dynamic allocation we need to restore the SP link.
1938
1939 // Get the corect type for pointers.
1940 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1941
1942 // Construct the stack pointer operand.
1943 bool IsPPC64 = Subtarget.isPPC64();
1944 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1945 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1946
1947 // Get the operands for the STACKRESTORE.
1948 SDOperand Chain = Op.getOperand(0);
1949 SDOperand SaveSP = Op.getOperand(1);
1950
1951 // Load the old link SP.
1952 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1953
1954 // Restore the stack pointer.
1955 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1956
1957 // Store the old link SP.
1958 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1959}
1960
Jim Laskey2f616bf2006-11-16 22:43:37 +00001961static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1962 const PPCSubtarget &Subtarget) {
1963 MachineFunction &MF = DAG.getMachineFunction();
1964 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001965 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001966
1967 // Get current frame pointer save index. The users of this index will be
1968 // primarily DYNALLOC instructions.
1969 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1970 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001971
Jim Laskey2f616bf2006-11-16 22:43:37 +00001972 // If the frame pointer save index hasn't been defined yet.
1973 if (!FPSI) {
1974 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001975 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1976
Jim Laskey2f616bf2006-11-16 22:43:37 +00001977 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001978 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001979 // Save the result.
1980 FI->setFramePointerSaveIndex(FPSI);
1981 }
1982
1983 // Get the inputs.
1984 SDOperand Chain = Op.getOperand(0);
1985 SDOperand Size = Op.getOperand(1);
1986
1987 // Get the corect type for pointers.
1988 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1989 // Negate the size.
1990 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1991 DAG.getConstant(0, PtrVT), Size);
1992 // Construct a node for the frame pointer save index.
1993 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1994 // Build a DYNALLOC node.
1995 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1996 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1997 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1998}
1999
2000
Chris Lattner1a635d62006-04-14 06:01:58 +00002001/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2002/// possible.
2003static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
2004 // Not FP? Not a fsel.
2005 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2006 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2007 return SDOperand();
2008
2009 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2010
2011 // Cannot handle SETEQ/SETNE.
2012 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2013
2014 MVT::ValueType ResVT = Op.getValueType();
2015 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2016 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2017 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2018
2019 // If the RHS of the comparison is a 0.0, we don't need to do the
2020 // subtraction at all.
2021 if (isFloatingPointZero(RHS))
2022 switch (CC) {
2023 default: break; // SETUO etc aren't handled by fsel.
2024 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002025 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002026 case ISD::SETLT:
2027 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2028 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002029 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002030 case ISD::SETGE:
2031 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2032 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2033 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2034 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002035 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002036 case ISD::SETGT:
2037 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2038 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002039 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002040 case ISD::SETLE:
2041 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2042 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2043 return DAG.getNode(PPCISD::FSEL, ResVT,
2044 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2045 }
2046
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002047 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002048 switch (CC) {
2049 default: break; // SETUO etc aren't handled by fsel.
2050 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002051 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002052 case ISD::SETLT:
2053 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2054 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2055 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2056 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2057 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002058 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002059 case ISD::SETGE:
2060 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2061 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2062 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2063 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2064 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002065 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002066 case ISD::SETGT:
2067 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2068 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2069 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2070 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2071 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002072 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002073 case ISD::SETLE:
2074 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2075 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2076 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2077 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2078 }
2079 return SDOperand();
2080}
2081
Chris Lattner1f873002007-11-28 18:44:47 +00002082// FIXME: Split this code up when LegalizeDAGTypes lands.
Chris Lattner1a635d62006-04-14 06:01:58 +00002083static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2084 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2085 SDOperand Src = Op.getOperand(0);
2086 if (Src.getValueType() == MVT::f32)
2087 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2088
2089 SDOperand Tmp;
2090 switch (Op.getValueType()) {
2091 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2092 case MVT::i32:
2093 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2094 break;
2095 case MVT::i64:
2096 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2097 break;
2098 }
2099
2100 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002101 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2102
2103 // Emit a store to the stack slot.
2104 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2105
2106 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2107 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002108 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002109 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2110 DAG.getConstant(4, FIPtr.getValueType()));
2111 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002112}
2113
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002114static SDOperand LowerFP_ROUND_INREG(SDOperand Op, SelectionDAG &DAG) {
2115 assert(Op.getValueType() == MVT::ppcf128);
2116 SDNode *Node = Op.Val;
2117 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002118 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002119 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2120 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2121
2122 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2123 // of the long double, and puts FPSCR back the way it was. We do not
2124 // actually model FPSCR.
2125 std::vector<MVT::ValueType> NodeTys;
2126 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2127
2128 NodeTys.push_back(MVT::f64); // Return register
2129 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2130 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2131 MFFSreg = Result.getValue(0);
2132 InFlag = Result.getValue(1);
2133
2134 NodeTys.clear();
2135 NodeTys.push_back(MVT::Flag); // Returns a flag
2136 Ops[0] = DAG.getConstant(31, MVT::i32);
2137 Ops[1] = InFlag;
2138 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2139 InFlag = Result.getValue(0);
2140
2141 NodeTys.clear();
2142 NodeTys.push_back(MVT::Flag); // Returns a flag
2143 Ops[0] = DAG.getConstant(30, MVT::i32);
2144 Ops[1] = InFlag;
2145 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2146 InFlag = Result.getValue(0);
2147
2148 NodeTys.clear();
2149 NodeTys.push_back(MVT::f64); // result of add
2150 NodeTys.push_back(MVT::Flag); // Returns a flag
2151 Ops[0] = Lo;
2152 Ops[1] = Hi;
2153 Ops[2] = InFlag;
2154 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2155 FPreg = Result.getValue(0);
2156 InFlag = Result.getValue(1);
2157
2158 NodeTys.clear();
2159 NodeTys.push_back(MVT::f64);
2160 Ops[0] = DAG.getConstant(1, MVT::i32);
2161 Ops[1] = MFFSreg;
2162 Ops[2] = FPreg;
2163 Ops[3] = InFlag;
2164 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2165 FPreg = Result.getValue(0);
2166
2167 // We know the low half is about to be thrown away, so just use something
2168 // convenient.
2169 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2170}
2171
Chris Lattner1a635d62006-04-14 06:01:58 +00002172static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2173 if (Op.getOperand(0).getValueType() == MVT::i64) {
2174 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2175 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2176 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002177 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002178 return FP;
2179 }
2180
2181 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2182 "Unhandled SINT_TO_FP type in custom expander!");
2183 // Since we only generate this in 64-bit mode, we can take advantage of
2184 // 64-bit registers. In particular, sign extend the input value into the
2185 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2186 // then lfd it and fcfid it.
2187 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2188 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002189 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2190 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002191
2192 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2193 Op.getOperand(0));
2194
2195 // STD the extended value into the stack slot.
Dan Gohman3069b872008-02-07 18:41:25 +00002196 MemOperand MO(PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00002197 MemOperand::MOStore, FrameIdx, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00002198 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2199 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002200 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002201 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002202 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002203
2204 // FCFID it and return it.
2205 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2206 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002207 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002208 return FP;
2209}
2210
Dan Gohman1a024862008-01-31 00:41:03 +00002211static SDOperand LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002212 /*
2213 The rounding mode is in bits 30:31 of FPSR, and has the following
2214 settings:
2215 00 Round to nearest
2216 01 Round to 0
2217 10 Round to +inf
2218 11 Round to -inf
2219
2220 FLT_ROUNDS, on the other hand, expects the following:
2221 -1 Undefined
2222 0 Round to 0
2223 1 Round to nearest
2224 2 Round to +inf
2225 3 Round to -inf
2226
2227 To perform the conversion, we do:
2228 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2229 */
2230
2231 MachineFunction &MF = DAG.getMachineFunction();
2232 MVT::ValueType VT = Op.getValueType();
2233 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2234 std::vector<MVT::ValueType> NodeTys;
2235 SDOperand MFFSreg, InFlag;
2236
2237 // Save FP Control Word to register
2238 NodeTys.push_back(MVT::f64); // return register
2239 NodeTys.push_back(MVT::Flag); // unused in this context
2240 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2241
2242 // Save FP register to stack slot
2243 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2244 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2245 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
2246 StackSlot, NULL, 0);
2247
2248 // Load FP Control Word from low 32 bits of stack slot.
2249 SDOperand Four = DAG.getConstant(4, PtrVT);
2250 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2251 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
2252
2253 // Transform as necessary
2254 SDOperand CWD1 =
2255 DAG.getNode(ISD::AND, MVT::i32,
2256 CWD, DAG.getConstant(3, MVT::i32));
2257 SDOperand CWD2 =
2258 DAG.getNode(ISD::SRL, MVT::i32,
2259 DAG.getNode(ISD::AND, MVT::i32,
2260 DAG.getNode(ISD::XOR, MVT::i32,
2261 CWD, DAG.getConstant(3, MVT::i32)),
2262 DAG.getConstant(3, MVT::i32)),
2263 DAG.getConstant(1, MVT::i8));
2264
2265 SDOperand RetVal =
2266 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2267
2268 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
2269 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2270}
2271
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002272static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2273 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002274 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002275
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002276 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002277 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002278 SDOperand Lo = Op.getOperand(0);
2279 SDOperand Hi = Op.getOperand(1);
2280 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002281
2282 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2283 DAG.getConstant(32, MVT::i32), Amt);
2284 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2285 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2286 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2287 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2288 DAG.getConstant(-32U, MVT::i32));
2289 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2290 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2291 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002292 SDOperand OutOps[] = { OutLo, OutHi };
2293 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2294 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002295}
2296
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002297static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2298 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2299 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002300
2301 // Otherwise, expand into a bunch of logical ops. Note that these ops
2302 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002303 SDOperand Lo = Op.getOperand(0);
2304 SDOperand Hi = Op.getOperand(1);
2305 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002306
2307 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2308 DAG.getConstant(32, MVT::i32), Amt);
2309 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2310 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2311 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2312 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2313 DAG.getConstant(-32U, MVT::i32));
2314 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2315 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2316 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002317 SDOperand OutOps[] = { OutLo, OutHi };
2318 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2319 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002320}
2321
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002322static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2323 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002324 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002325
2326 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002327 SDOperand Lo = Op.getOperand(0);
2328 SDOperand Hi = Op.getOperand(1);
2329 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002330
2331 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2332 DAG.getConstant(32, MVT::i32), Amt);
2333 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2334 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2335 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2336 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2337 DAG.getConstant(-32U, MVT::i32));
2338 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2339 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2340 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2341 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002342 SDOperand OutOps[] = { OutLo, OutHi };
2343 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2344 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002345}
2346
2347//===----------------------------------------------------------------------===//
2348// Vector related lowering.
2349//
2350
Chris Lattnerac225ca2006-04-12 19:07:14 +00002351// If this is a vector of constants or undefs, get the bits. A bit in
2352// UndefBits is set if the corresponding element of the vector is an
2353// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2354// zero. Return true if this is not an array of constants, false if it is.
2355//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002356static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2357 uint64_t UndefBits[2]) {
2358 // Start with zero'd results.
2359 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2360
2361 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2362 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2363 SDOperand OpVal = BV->getOperand(i);
2364
2365 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002366 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002367
2368 uint64_t EltBits = 0;
2369 if (OpVal.getOpcode() == ISD::UNDEF) {
2370 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2371 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2372 continue;
2373 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2374 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2375 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2376 assert(CN->getValueType(0) == MVT::f32 &&
2377 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002378 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002379 } else {
2380 // Nonconstant element.
2381 return true;
2382 }
2383
2384 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2385 }
2386
2387 //printf("%llx %llx %llx %llx\n",
2388 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2389 return false;
2390}
Chris Lattneref819f82006-03-20 06:33:01 +00002391
Chris Lattnerb17f1672006-04-16 01:01:29 +00002392// If this is a splat (repetition) of a value across the whole vector, return
2393// the smallest size that splats it. For example, "0x01010101010101..." is a
2394// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2395// SplatSize = 1 byte.
2396static bool isConstantSplat(const uint64_t Bits128[2],
2397 const uint64_t Undef128[2],
2398 unsigned &SplatBits, unsigned &SplatUndef,
2399 unsigned &SplatSize) {
2400
2401 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2402 // the same as the lower 64-bits, ignoring undefs.
2403 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2404 return false; // Can't be a splat if two pieces don't match.
2405
2406 uint64_t Bits64 = Bits128[0] | Bits128[1];
2407 uint64_t Undef64 = Undef128[0] & Undef128[1];
2408
2409 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2410 // undefs.
2411 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2412 return false; // Can't be a splat if two pieces don't match.
2413
2414 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2415 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2416
2417 // If the top 16-bits are different than the lower 16-bits, ignoring
2418 // undefs, we have an i32 splat.
2419 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2420 SplatBits = Bits32;
2421 SplatUndef = Undef32;
2422 SplatSize = 4;
2423 return true;
2424 }
2425
2426 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2427 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2428
2429 // If the top 8-bits are different than the lower 8-bits, ignoring
2430 // undefs, we have an i16 splat.
2431 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2432 SplatBits = Bits16;
2433 SplatUndef = Undef16;
2434 SplatSize = 2;
2435 return true;
2436 }
2437
2438 // Otherwise, we have an 8-bit splat.
2439 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2440 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2441 SplatSize = 1;
2442 return true;
2443}
2444
Chris Lattner4a998b92006-04-17 06:00:21 +00002445/// BuildSplatI - Build a canonical splati of Val with an element size of
2446/// SplatSize. Cast the result to VT.
2447static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2448 SelectionDAG &DAG) {
2449 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002450
Chris Lattner4a998b92006-04-17 06:00:21 +00002451 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2452 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2453 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002454
2455 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2456
2457 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2458 if (Val == -1)
2459 SplatSize = 1;
2460
Chris Lattner4a998b92006-04-17 06:00:21 +00002461 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2462
2463 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002464 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002465 SmallVector<SDOperand, 8> Ops;
2466 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2467 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2468 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002469 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002470}
2471
Chris Lattnere7c768e2006-04-18 03:24:30 +00002472/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002473/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002474static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2475 SelectionDAG &DAG,
2476 MVT::ValueType DestVT = MVT::Other) {
2477 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2478 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002479 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2480}
2481
Chris Lattnere7c768e2006-04-18 03:24:30 +00002482/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2483/// specified intrinsic ID.
2484static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2485 SDOperand Op2, SelectionDAG &DAG,
2486 MVT::ValueType DestVT = MVT::Other) {
2487 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2488 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2489 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2490}
2491
2492
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002493/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2494/// amount. The result has the specified value type.
2495static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2496 MVT::ValueType VT, SelectionDAG &DAG) {
2497 // Force LHS/RHS to be the right type.
2498 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2499 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2500
Chris Lattnere2199452006-08-11 17:38:39 +00002501 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002502 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002503 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002504 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002505 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002506 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2507}
2508
Chris Lattnerf1b47082006-04-14 05:19:18 +00002509// If this is a case we can't handle, return null and let the default
2510// expansion code take care of it. If we CAN select this case, and if it
2511// selects to a single instruction, return Op. Otherwise, if we can codegen
2512// this case more efficiently than a constant pool load, lower it to the
2513// sequence of ops that should be used.
2514static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2515 // If this is a vector of constants or undefs, get the bits. A bit in
2516 // UndefBits is set if the corresponding element of the vector is an
2517 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2518 // zero.
2519 uint64_t VectorBits[2];
2520 uint64_t UndefBits[2];
2521 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2522 return SDOperand(); // Not a constant vector.
2523
Chris Lattnerb17f1672006-04-16 01:01:29 +00002524 // If this is a splat (repetition) of a value across the whole vector, return
2525 // the smallest size that splats it. For example, "0x01010101010101..." is a
2526 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2527 // SplatSize = 1 byte.
2528 unsigned SplatBits, SplatUndef, SplatSize;
2529 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2530 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2531
2532 // First, handle single instruction cases.
2533
2534 // All zeros?
2535 if (SplatBits == 0) {
2536 // Canonicalize all zero vectors to be v4i32.
2537 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2538 SDOperand Z = DAG.getConstant(0, MVT::i32);
2539 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2540 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2541 }
2542 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002543 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002544
2545 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2546 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002547 if (SextVal >= -16 && SextVal <= 15)
2548 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002549
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002550
2551 // Two instruction sequences.
2552
Chris Lattner4a998b92006-04-17 06:00:21 +00002553 // If this value is in the range [-32,30] and is even, use:
2554 // tmp = VSPLTI[bhw], result = add tmp, tmp
2555 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2556 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2557 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2558 }
Chris Lattner6876e662006-04-17 06:58:41 +00002559
2560 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2561 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2562 // for fneg/fabs.
2563 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2564 // Make -1 and vspltisw -1:
2565 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2566
2567 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002568 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2569 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002570
2571 // xor by OnesV to invert it.
2572 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2573 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2574 }
2575
2576 // Check to see if this is a wide variety of vsplti*, binop self cases.
2577 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002578 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002579 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002580 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002581 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002582
Owen Anderson718cb662007-09-07 04:06:50 +00002583 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002584 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2585 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2586 int i = SplatCsts[idx];
2587
2588 // Figure out what shift amount will be used by altivec if shifted by i in
2589 // this splat size.
2590 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2591
2592 // vsplti + shl self.
2593 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002594 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002595 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2596 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2597 Intrinsic::ppc_altivec_vslw
2598 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002599 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2600 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002601 }
2602
2603 // vsplti + srl self.
2604 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002605 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002606 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2607 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2608 Intrinsic::ppc_altivec_vsrw
2609 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002610 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2611 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002612 }
2613
2614 // vsplti + sra self.
2615 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002616 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002617 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2618 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2619 Intrinsic::ppc_altivec_vsraw
2620 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002621 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2622 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002623 }
2624
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002625 // vsplti + rol self.
2626 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2627 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002628 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002629 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2630 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2631 Intrinsic::ppc_altivec_vrlw
2632 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002633 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2634 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002635 }
2636
2637 // t = vsplti c, result = vsldoi t, t, 1
2638 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2639 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2640 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2641 }
2642 // t = vsplti c, result = vsldoi t, t, 2
2643 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2644 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2645 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2646 }
2647 // t = vsplti c, result = vsldoi t, t, 3
2648 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2649 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2650 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2651 }
Chris Lattner6876e662006-04-17 06:58:41 +00002652 }
2653
Chris Lattner6876e662006-04-17 06:58:41 +00002654 // Three instruction sequences.
2655
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002656 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2657 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002658 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2659 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002660 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002661 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002662 }
2663 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2664 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002665 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2666 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002667 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002668 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002669 }
2670 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002671
Chris Lattnerf1b47082006-04-14 05:19:18 +00002672 return SDOperand();
2673}
2674
Chris Lattner59138102006-04-17 05:28:54 +00002675/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2676/// the specified operations to build the shuffle.
2677static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2678 SDOperand RHS, SelectionDAG &DAG) {
2679 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2680 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2681 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2682
2683 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002684 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002685 OP_VMRGHW,
2686 OP_VMRGLW,
2687 OP_VSPLTISW0,
2688 OP_VSPLTISW1,
2689 OP_VSPLTISW2,
2690 OP_VSPLTISW3,
2691 OP_VSLDOI4,
2692 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002693 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002694 };
2695
2696 if (OpNum == OP_COPY) {
2697 if (LHSID == (1*9+2)*9+3) return LHS;
2698 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2699 return RHS;
2700 }
2701
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002702 SDOperand OpLHS, OpRHS;
2703 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2704 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2705
Chris Lattner59138102006-04-17 05:28:54 +00002706 unsigned ShufIdxs[16];
2707 switch (OpNum) {
2708 default: assert(0 && "Unknown i32 permute!");
2709 case OP_VMRGHW:
2710 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2711 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2712 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2713 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2714 break;
2715 case OP_VMRGLW:
2716 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2717 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2718 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2719 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2720 break;
2721 case OP_VSPLTISW0:
2722 for (unsigned i = 0; i != 16; ++i)
2723 ShufIdxs[i] = (i&3)+0;
2724 break;
2725 case OP_VSPLTISW1:
2726 for (unsigned i = 0; i != 16; ++i)
2727 ShufIdxs[i] = (i&3)+4;
2728 break;
2729 case OP_VSPLTISW2:
2730 for (unsigned i = 0; i != 16; ++i)
2731 ShufIdxs[i] = (i&3)+8;
2732 break;
2733 case OP_VSPLTISW3:
2734 for (unsigned i = 0; i != 16; ++i)
2735 ShufIdxs[i] = (i&3)+12;
2736 break;
2737 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002738 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002739 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002740 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002741 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002742 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002743 }
Chris Lattnere2199452006-08-11 17:38:39 +00002744 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002745 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002746 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002747
2748 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002749 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002750}
2751
Chris Lattnerf1b47082006-04-14 05:19:18 +00002752/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2753/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2754/// return the code it can be lowered into. Worst case, it can always be
2755/// lowered into a vperm.
2756static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2757 SDOperand V1 = Op.getOperand(0);
2758 SDOperand V2 = Op.getOperand(1);
2759 SDOperand PermMask = Op.getOperand(2);
2760
2761 // Cases that are handled by instructions that take permute immediates
2762 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2763 // selected by the instruction selector.
2764 if (V2.getOpcode() == ISD::UNDEF) {
2765 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2766 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2767 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2768 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2769 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2770 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2771 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2772 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2773 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2774 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2775 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2776 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2777 return Op;
2778 }
2779 }
2780
2781 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2782 // and produce a fixed permutation. If any of these match, do not lower to
2783 // VPERM.
2784 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2785 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2786 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2787 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2788 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2789 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2790 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2791 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2792 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2793 return Op;
2794
Chris Lattner59138102006-04-17 05:28:54 +00002795 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2796 // perfect shuffle table to emit an optimal matching sequence.
2797 unsigned PFIndexes[4];
2798 bool isFourElementShuffle = true;
2799 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2800 unsigned EltNo = 8; // Start out undef.
2801 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2802 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2803 continue; // Undef, ignore it.
2804
2805 unsigned ByteSource =
2806 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2807 if ((ByteSource & 3) != j) {
2808 isFourElementShuffle = false;
2809 break;
2810 }
2811
2812 if (EltNo == 8) {
2813 EltNo = ByteSource/4;
2814 } else if (EltNo != ByteSource/4) {
2815 isFourElementShuffle = false;
2816 break;
2817 }
2818 }
2819 PFIndexes[i] = EltNo;
2820 }
2821
2822 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2823 // perfect shuffle vector to determine if it is cost effective to do this as
2824 // discrete instructions, or whether we should use a vperm.
2825 if (isFourElementShuffle) {
2826 // Compute the index in the perfect shuffle table.
2827 unsigned PFTableIndex =
2828 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2829
2830 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2831 unsigned Cost = (PFEntry >> 30);
2832
2833 // Determining when to avoid vperm is tricky. Many things affect the cost
2834 // of vperm, particularly how many times the perm mask needs to be computed.
2835 // For example, if the perm mask can be hoisted out of a loop or is already
2836 // used (perhaps because there are multiple permutes with the same shuffle
2837 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2838 // the loop requires an extra register.
2839 //
2840 // As a compromise, we only emit discrete instructions if the shuffle can be
2841 // generated in 3 or fewer operations. When we have loop information
2842 // available, if this block is within a loop, we should avoid using vperm
2843 // for 3-operation perms and use a constant pool load instead.
2844 if (Cost < 3)
2845 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2846 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002847
2848 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2849 // vector that will get spilled to the constant pool.
2850 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2851
2852 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2853 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002854 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002855 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2856
Chris Lattnere2199452006-08-11 17:38:39 +00002857 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002858 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002859 unsigned SrcElt;
2860 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2861 SrcElt = 0;
2862 else
2863 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002864
2865 for (unsigned j = 0; j != BytesPerElement; ++j)
2866 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2867 MVT::i8));
2868 }
2869
Chris Lattnere2199452006-08-11 17:38:39 +00002870 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2871 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002872 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2873}
2874
Chris Lattner90564f22006-04-18 17:59:36 +00002875/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2876/// altivec comparison. If it is, return true and fill in Opc/isDot with
2877/// information about the intrinsic.
2878static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2879 bool &isDot) {
2880 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2881 CompareOpc = -1;
2882 isDot = false;
2883 switch (IntrinsicID) {
2884 default: return false;
2885 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002886 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2887 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2888 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2889 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2890 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2891 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2892 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2893 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2894 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2895 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2896 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2897 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2898 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2899
2900 // Normal Comparisons.
2901 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2902 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2903 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2904 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2905 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2906 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2907 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2908 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2909 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2910 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2911 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2912 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2913 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2914 }
Chris Lattner90564f22006-04-18 17:59:36 +00002915 return true;
2916}
2917
2918/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2919/// lower, do it, otherwise return null.
2920static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2921 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2922 // opcode number of the comparison.
2923 int CompareOpc;
2924 bool isDot;
2925 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2926 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002927
Chris Lattner90564f22006-04-18 17:59:36 +00002928 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002929 if (!isDot) {
2930 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2931 Op.getOperand(1), Op.getOperand(2),
2932 DAG.getConstant(CompareOpc, MVT::i32));
2933 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2934 }
2935
2936 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002937 SDOperand Ops[] = {
2938 Op.getOperand(2), // LHS
2939 Op.getOperand(3), // RHS
2940 DAG.getConstant(CompareOpc, MVT::i32)
2941 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002942 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002943 VTs.push_back(Op.getOperand(2).getValueType());
2944 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002945 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002946
2947 // Now that we have the comparison, emit a copy from the CR to a GPR.
2948 // This is flagged to the above dot comparison.
2949 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2950 DAG.getRegister(PPC::CR6, MVT::i32),
2951 CompNode.getValue(1));
2952
2953 // Unpack the result based on how the target uses it.
2954 unsigned BitNo; // Bit # of CR6.
2955 bool InvertBit; // Invert result?
2956 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2957 default: // Can't happen, don't crash on invalid number though.
2958 case 0: // Return the value of the EQ bit of CR6.
2959 BitNo = 0; InvertBit = false;
2960 break;
2961 case 1: // Return the inverted value of the EQ bit of CR6.
2962 BitNo = 0; InvertBit = true;
2963 break;
2964 case 2: // Return the value of the LT bit of CR6.
2965 BitNo = 2; InvertBit = false;
2966 break;
2967 case 3: // Return the inverted value of the LT bit of CR6.
2968 BitNo = 2; InvertBit = true;
2969 break;
2970 }
2971
2972 // Shift the bit into the low position.
2973 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2974 DAG.getConstant(8-(3-BitNo), MVT::i32));
2975 // Isolate the bit.
2976 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2977 DAG.getConstant(1, MVT::i32));
2978
2979 // If we are supposed to, toggle the bit.
2980 if (InvertBit)
2981 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2982 DAG.getConstant(1, MVT::i32));
2983 return Flags;
2984}
2985
2986static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2987 // Create a stack slot that is 16-byte aligned.
2988 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2989 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002990 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2991 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002992
2993 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002994 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002995 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002996 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002997 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002998}
2999
Chris Lattnere7c768e2006-04-18 03:24:30 +00003000static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003001 if (Op.getValueType() == MVT::v4i32) {
3002 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3003
3004 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3005 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3006
3007 SDOperand RHSSwap = // = vrlw RHS, 16
3008 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3009
3010 // Shrinkify inputs to v8i16.
3011 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3012 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3013 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3014
3015 // Low parts multiplied together, generating 32-bit results (we ignore the
3016 // top parts).
3017 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3018 LHS, RHS, DAG, MVT::v4i32);
3019
3020 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3021 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3022 // Shift the high parts up 16 bits.
3023 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3024 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3025 } else if (Op.getValueType() == MVT::v8i16) {
3026 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3027
Chris Lattnercea2aa72006-04-18 04:28:57 +00003028 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003029
Chris Lattnercea2aa72006-04-18 04:28:57 +00003030 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3031 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003032 } else if (Op.getValueType() == MVT::v16i8) {
3033 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3034
3035 // Multiply the even 8-bit parts, producing 16-bit sums.
3036 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3037 LHS, RHS, DAG, MVT::v8i16);
3038 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3039
3040 // Multiply the odd 8-bit parts, producing 16-bit sums.
3041 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3042 LHS, RHS, DAG, MVT::v8i16);
3043 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3044
3045 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003046 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003047 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003048 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3049 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003050 }
Chris Lattner19a81522006-04-18 03:57:35 +00003051 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003052 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003053 } else {
3054 assert(0 && "Unknown mul to lower!");
3055 abort();
3056 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003057}
3058
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003059/// LowerOperation - Provide custom lowering hooks for some operations.
3060///
Nate Begeman21e463b2005-10-16 05:39:50 +00003061SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003062 switch (Op.getOpcode()) {
3063 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003064 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3065 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003066 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003067 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003068 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003069 case ISD::VASTART:
3070 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3071 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3072
3073 case ISD::VAARG:
3074 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3075 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3076
Chris Lattneref957102006-06-21 00:34:03 +00003077 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003078 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3079 VarArgsStackOffset, VarArgsNumGPR,
3080 VarArgsNumFPR, PPCSubTarget);
3081
Chris Lattner9f0bc652007-02-25 05:34:32 +00003082 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003083 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003084 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003085 case ISD::DYNAMIC_STACKALLOC:
3086 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003087
Chris Lattner1a635d62006-04-14 06:01:58 +00003088 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3089 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3090 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003091 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003092 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003093
Chris Lattner1a635d62006-04-14 06:01:58 +00003094 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003095 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3096 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3097 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003098
Chris Lattner1a635d62006-04-14 06:01:58 +00003099 // Vector-related lowering.
3100 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3101 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3102 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3103 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003104 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003105
Chris Lattner3fc027d2007-12-08 06:59:59 +00003106 // Frame & Return address.
3107 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003108 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003109 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003110 return SDOperand();
3111}
3112
Chris Lattner1f873002007-11-28 18:44:47 +00003113SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3114 switch (N->getOpcode()) {
3115 default: assert(0 && "Wasn't expecting to be able to lower this!");
3116 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3117 }
3118}
3119
3120
Chris Lattner1a635d62006-04-14 06:01:58 +00003121//===----------------------------------------------------------------------===//
3122// Other Lowering Code
3123//===----------------------------------------------------------------------===//
3124
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003125MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003126PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3127 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003128 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003129 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3130 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003131 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003132 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3133 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003134 "Unexpected instr type to insert");
3135
3136 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3137 // control-flow pattern. The incoming instruction knows the destination vreg
3138 // to set, the condition code register to branch on, the true/false values to
3139 // select between, and a branch opcode to use.
3140 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3141 ilist<MachineBasicBlock>::iterator It = BB;
3142 ++It;
3143
3144 // thisMBB:
3145 // ...
3146 // TrueVal = ...
3147 // cmpTY ccX, r1, r2
3148 // bCC copy1MBB
3149 // fallthrough --> copy0MBB
3150 MachineBasicBlock *thisMBB = BB;
3151 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3152 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003153 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00003154 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00003155 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003156 MachineFunction *F = BB->getParent();
3157 F->getBasicBlockList().insert(It, copy0MBB);
3158 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00003159 // Update machine-CFG edges by first adding all successors of the current
3160 // block to the new block which will contain the Phi node for the select.
3161 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3162 e = BB->succ_end(); i != e; ++i)
3163 sinkMBB->addSuccessor(*i);
3164 // Next, remove all successors of the current block, and add the true
3165 // and fallthrough blocks as its successors.
3166 while(!BB->succ_empty())
3167 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003168 BB->addSuccessor(copy0MBB);
3169 BB->addSuccessor(sinkMBB);
3170
3171 // copy0MBB:
3172 // %FalseValue = ...
3173 // # fallthrough to sinkMBB
3174 BB = copy0MBB;
3175
3176 // Update machine-CFG edges
3177 BB->addSuccessor(sinkMBB);
3178
3179 // sinkMBB:
3180 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3181 // ...
3182 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003183 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003184 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3185 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3186
3187 delete MI; // The pseudo instruction is gone now.
3188 return BB;
3189}
3190
Chris Lattner1a635d62006-04-14 06:01:58 +00003191//===----------------------------------------------------------------------===//
3192// Target Optimization Hooks
3193//===----------------------------------------------------------------------===//
3194
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003195SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3196 DAGCombinerInfo &DCI) const {
3197 TargetMachine &TM = getTargetMachine();
3198 SelectionDAG &DAG = DCI.DAG;
3199 switch (N->getOpcode()) {
3200 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003201 case PPCISD::SHL:
3202 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3203 if (C->getValue() == 0) // 0 << V -> 0.
3204 return N->getOperand(0);
3205 }
3206 break;
3207 case PPCISD::SRL:
3208 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3209 if (C->getValue() == 0) // 0 >>u V -> 0.
3210 return N->getOperand(0);
3211 }
3212 break;
3213 case PPCISD::SRA:
3214 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3215 if (C->getValue() == 0 || // 0 >>s V -> 0.
3216 C->isAllOnesValue()) // -1 >>s V -> -1.
3217 return N->getOperand(0);
3218 }
3219 break;
3220
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003221 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003222 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003223 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3224 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3225 // We allow the src/dst to be either f32/f64, but the intermediate
3226 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00003227 if (N->getOperand(0).getValueType() == MVT::i64 &&
3228 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003229 SDOperand Val = N->getOperand(0).getOperand(0);
3230 if (Val.getValueType() == MVT::f32) {
3231 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3232 DCI.AddToWorklist(Val.Val);
3233 }
3234
3235 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003236 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003237 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003238 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003239 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00003240 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
3241 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003242 DCI.AddToWorklist(Val.Val);
3243 }
3244 return Val;
3245 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3246 // If the intermediate type is i32, we can avoid the load/store here
3247 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003248 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003249 }
3250 }
3251 break;
Chris Lattner51269842006-03-01 05:50:56 +00003252 case ISD::STORE:
3253 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3254 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00003255 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00003256 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00003257 N->getOperand(1).getValueType() == MVT::i32 &&
3258 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00003259 SDOperand Val = N->getOperand(1).getOperand(0);
3260 if (Val.getValueType() == MVT::f32) {
3261 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3262 DCI.AddToWorklist(Val.Val);
3263 }
3264 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3265 DCI.AddToWorklist(Val.Val);
3266
3267 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3268 N->getOperand(2), N->getOperand(3));
3269 DCI.AddToWorklist(Val.Val);
3270 return Val;
3271 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003272
3273 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3274 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3275 N->getOperand(1).Val->hasOneUse() &&
3276 (N->getOperand(1).getValueType() == MVT::i32 ||
3277 N->getOperand(1).getValueType() == MVT::i16)) {
3278 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3279 // Do an any-extend to 32-bits if this is a half-word input.
3280 if (BSwapOp.getValueType() == MVT::i16)
3281 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3282
3283 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3284 N->getOperand(2), N->getOperand(3),
3285 DAG.getValueType(N->getOperand(1).getValueType()));
3286 }
3287 break;
3288 case ISD::BSWAP:
3289 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003290 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003291 N->getOperand(0).hasOneUse() &&
3292 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3293 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003294 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003295 // Create the byte-swapping load.
3296 std::vector<MVT::ValueType> VTs;
3297 VTs.push_back(MVT::i32);
3298 VTs.push_back(MVT::Other);
Dan Gohman69de1932008-02-06 22:27:42 +00003299 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00003300 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003301 LD->getChain(), // Chain
3302 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00003303 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00003304 DAG.getValueType(N->getValueType(0)) // VT
3305 };
3306 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003307
3308 // If this is an i16 load, insert the truncate.
3309 SDOperand ResVal = BSLoad;
3310 if (N->getValueType(0) == MVT::i16)
3311 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3312
3313 // First, combine the bswap away. This makes the value produced by the
3314 // load dead.
3315 DCI.CombineTo(N, ResVal);
3316
3317 // Next, combine the load away, we give it a bogus result value but a real
3318 // chain result. The result value is dead because the bswap is dead.
3319 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3320
3321 // Return N so it doesn't get rechecked!
3322 return SDOperand(N, 0);
3323 }
3324
Chris Lattner51269842006-03-01 05:50:56 +00003325 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003326 case PPCISD::VCMP: {
3327 // If a VCMPo node already exists with exactly the same operands as this
3328 // node, use its result instead of this node (VCMPo computes both a CR6 and
3329 // a normal output).
3330 //
3331 if (!N->getOperand(0).hasOneUse() &&
3332 !N->getOperand(1).hasOneUse() &&
3333 !N->getOperand(2).hasOneUse()) {
3334
3335 // Scan all of the users of the LHS, looking for VCMPo's that match.
3336 SDNode *VCMPoNode = 0;
3337
3338 SDNode *LHSN = N->getOperand(0).Val;
3339 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3340 UI != E; ++UI)
3341 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3342 (*UI)->getOperand(1) == N->getOperand(1) &&
3343 (*UI)->getOperand(2) == N->getOperand(2) &&
3344 (*UI)->getOperand(0) == N->getOperand(0)) {
3345 VCMPoNode = *UI;
3346 break;
3347 }
3348
Chris Lattner00901202006-04-18 18:28:22 +00003349 // If there is no VCMPo node, or if the flag value has a single use, don't
3350 // transform this.
3351 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3352 break;
3353
3354 // Look at the (necessarily single) use of the flag value. If it has a
3355 // chain, this transformation is more complex. Note that multiple things
3356 // could use the value result, which we should ignore.
3357 SDNode *FlagUser = 0;
3358 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3359 FlagUser == 0; ++UI) {
3360 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3361 SDNode *User = *UI;
3362 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3363 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3364 FlagUser = User;
3365 break;
3366 }
3367 }
3368 }
3369
3370 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3371 // give up for right now.
3372 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003373 return SDOperand(VCMPoNode, 0);
3374 }
3375 break;
3376 }
Chris Lattner90564f22006-04-18 17:59:36 +00003377 case ISD::BR_CC: {
3378 // If this is a branch on an altivec predicate comparison, lower this so
3379 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3380 // lowering is done pre-legalize, because the legalizer lowers the predicate
3381 // compare down to code that is difficult to reassemble.
3382 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3383 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3384 int CompareOpc;
3385 bool isDot;
3386
3387 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3388 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3389 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3390 assert(isDot && "Can't compare against a vector result!");
3391
3392 // If this is a comparison against something other than 0/1, then we know
3393 // that the condition is never/always true.
3394 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3395 if (Val != 0 && Val != 1) {
3396 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3397 return N->getOperand(0);
3398 // Always !=, turn it into an unconditional branch.
3399 return DAG.getNode(ISD::BR, MVT::Other,
3400 N->getOperand(0), N->getOperand(4));
3401 }
3402
3403 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3404
3405 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003406 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003407 SDOperand Ops[] = {
3408 LHS.getOperand(2), // LHS of compare
3409 LHS.getOperand(3), // RHS of compare
3410 DAG.getConstant(CompareOpc, MVT::i32)
3411 };
Chris Lattner90564f22006-04-18 17:59:36 +00003412 VTs.push_back(LHS.getOperand(2).getValueType());
3413 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003414 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003415
3416 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003417 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003418 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3419 default: // Can't happen, don't crash on invalid number though.
3420 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003421 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003422 break;
3423 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003424 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003425 break;
3426 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003427 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003428 break;
3429 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003430 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003431 break;
3432 }
3433
3434 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003435 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003436 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003437 N->getOperand(4), CompNode.getValue(1));
3438 }
3439 break;
3440 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003441 }
3442
3443 return SDOperand();
3444}
3445
Chris Lattner1a635d62006-04-14 06:01:58 +00003446//===----------------------------------------------------------------------===//
3447// Inline Assembly Support
3448//===----------------------------------------------------------------------===//
3449
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003450void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003451 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003452 APInt &KnownZero,
3453 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003454 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003455 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003456 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003457 switch (Op.getOpcode()) {
3458 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003459 case PPCISD::LBRX: {
3460 // lhbrx is known to have the top bits cleared out.
3461 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3462 KnownZero = 0xFFFF0000;
3463 break;
3464 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003465 case ISD::INTRINSIC_WO_CHAIN: {
3466 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3467 default: break;
3468 case Intrinsic::ppc_altivec_vcmpbfp_p:
3469 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3470 case Intrinsic::ppc_altivec_vcmpequb_p:
3471 case Intrinsic::ppc_altivec_vcmpequh_p:
3472 case Intrinsic::ppc_altivec_vcmpequw_p:
3473 case Intrinsic::ppc_altivec_vcmpgefp_p:
3474 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3475 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3476 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3477 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3478 case Intrinsic::ppc_altivec_vcmpgtub_p:
3479 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3480 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3481 KnownZero = ~1U; // All bits but the low one are known to be zero.
3482 break;
3483 }
3484 }
3485 }
3486}
3487
3488
Chris Lattner4234f572007-03-25 02:14:49 +00003489/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003490/// constraint it is for this target.
3491PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003492PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3493 if (Constraint.size() == 1) {
3494 switch (Constraint[0]) {
3495 default: break;
3496 case 'b':
3497 case 'r':
3498 case 'f':
3499 case 'v':
3500 case 'y':
3501 return C_RegisterClass;
3502 }
3503 }
3504 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003505}
3506
Chris Lattner331d1bc2006-11-02 01:44:04 +00003507std::pair<unsigned, const TargetRegisterClass*>
3508PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3509 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003510 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003511 // GCC RS6000 Constraint Letters
3512 switch (Constraint[0]) {
3513 case 'b': // R1-R31
3514 case 'r': // R0-R31
3515 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3516 return std::make_pair(0U, PPC::G8RCRegisterClass);
3517 return std::make_pair(0U, PPC::GPRCRegisterClass);
3518 case 'f':
3519 if (VT == MVT::f32)
3520 return std::make_pair(0U, PPC::F4RCRegisterClass);
3521 else if (VT == MVT::f64)
3522 return std::make_pair(0U, PPC::F8RCRegisterClass);
3523 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003524 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003525 return std::make_pair(0U, PPC::VRRCRegisterClass);
3526 case 'y': // crrc
3527 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003528 }
3529 }
3530
Chris Lattner331d1bc2006-11-02 01:44:04 +00003531 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003532}
Chris Lattner763317d2006-02-07 00:47:13 +00003533
Chris Lattner331d1bc2006-11-02 01:44:04 +00003534
Chris Lattner48884cd2007-08-25 00:47:38 +00003535/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3536/// vector. If it is invalid, don't add anything to Ops.
3537void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3538 std::vector<SDOperand>&Ops,
3539 SelectionDAG &DAG) {
3540 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003541 switch (Letter) {
3542 default: break;
3543 case 'I':
3544 case 'J':
3545 case 'K':
3546 case 'L':
3547 case 'M':
3548 case 'N':
3549 case 'O':
3550 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003551 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003552 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003553 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003554 switch (Letter) {
3555 default: assert(0 && "Unknown constraint letter!");
3556 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003557 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003558 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003559 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003560 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3561 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003562 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003563 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003564 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003565 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003566 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003567 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003568 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003569 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003570 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003571 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003572 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003573 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003574 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003575 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003576 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003577 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003578 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003579 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003580 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003581 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003582 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003583 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003584 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003585 }
3586 break;
3587 }
3588 }
3589
Chris Lattner48884cd2007-08-25 00:47:38 +00003590 if (Result.Val) {
3591 Ops.push_back(Result);
3592 return;
3593 }
3594
Chris Lattner763317d2006-02-07 00:47:13 +00003595 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003596 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003597}
Evan Chengc4c62572006-03-13 23:20:37 +00003598
Chris Lattnerc9addb72007-03-30 23:15:24 +00003599// isLegalAddressingMode - Return true if the addressing mode represented
3600// by AM is legal for this target, for a load/store of the specified type.
3601bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3602 const Type *Ty) const {
3603 // FIXME: PPC does not allow r+i addressing modes for vectors!
3604
3605 // PPC allows a sign-extended 16-bit immediate field.
3606 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3607 return false;
3608
3609 // No global is ever allowed as a base.
3610 if (AM.BaseGV)
3611 return false;
3612
3613 // PPC only support r+r,
3614 switch (AM.Scale) {
3615 case 0: // "r+i" or just "i", depending on HasBaseReg.
3616 break;
3617 case 1:
3618 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3619 return false;
3620 // Otherwise we have r+r or r+i.
3621 break;
3622 case 2:
3623 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3624 return false;
3625 // Allow 2*r as r+r.
3626 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003627 default:
3628 // No other scales are supported.
3629 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003630 }
3631
3632 return true;
3633}
3634
Evan Chengc4c62572006-03-13 23:20:37 +00003635/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003636/// as the offset of the target addressing mode for load / store of the
3637/// given type.
3638bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003639 // PPC allows a sign-extended 16-bit immediate field.
3640 return (V > -(1 << 16) && V < (1 << 16)-1);
3641}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003642
3643bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003644 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003645}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003646
Chris Lattner3fc027d2007-12-08 06:59:59 +00003647SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
3648 // Depths > 0 not supported yet!
3649 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3650 return SDOperand();
3651
3652 MachineFunction &MF = DAG.getMachineFunction();
3653 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3654 int RAIdx = FuncInfo->getReturnAddrSaveIndex();
3655 if (RAIdx == 0) {
3656 bool isPPC64 = PPCSubTarget.isPPC64();
3657 int Offset =
3658 PPCFrameInfo::getReturnSaveOffset(isPPC64, PPCSubTarget.isMachoABI());
3659
3660 // Set up a frame object for the return address.
3661 RAIdx = MF.getFrameInfo()->CreateFixedObject(isPPC64 ? 8 : 4, Offset);
3662
3663 // Remember it for next time.
3664 FuncInfo->setReturnAddrSaveIndex(RAIdx);
3665
3666 // Make sure the function really does not optimize away the store of the RA
3667 // to the stack.
3668 FuncInfo->setLRStoreRequired();
3669 }
3670
3671 // Just load the return address off the stack.
3672 SDOperand RetAddrFI = DAG.getFrameIndex(RAIdx, getPointerTy());
3673 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
3674}
3675
3676SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003677 // Depths > 0 not supported yet!
3678 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3679 return SDOperand();
3680
3681 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3682 bool isPPC64 = PtrVT == MVT::i64;
3683
3684 MachineFunction &MF = DAG.getMachineFunction();
3685 MachineFrameInfo *MFI = MF.getFrameInfo();
3686 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3687 && MFI->getStackSize();
3688
3689 if (isPPC64)
3690 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00003691 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003692 else
3693 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3694 MVT::i32);
3695}