blob: b2260e2d83838b9aa80deee1f341d063ae89d210 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000021#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Evan Chenga8e29892007-01-19 07:51:42 +000026
27 namespace ARMISD {
28 // ARM Specific DAG Nodes
29 enum NodeType {
Jim Grosbach6aa71972009-05-13 22:32:43 +000030 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Chenga8e29892007-01-19 07:51:42 +000032
33 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
34 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenga8e29892007-01-19 07:51:42 +000035 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach6aa71972009-05-13 22:32:43 +000036
Evan Chenga8e29892007-01-19 07:51:42 +000037 CALL, // Function call.
Evan Cheng277f0742007-06-19 21:05:09 +000038 CALL_PRED, // Function call that's predicable.
Evan Chenga8e29892007-01-19 07:51:42 +000039 CALL_NOLINK, // Function call with branch not branch-and-link.
40 tCALL, // Thumb function call.
41 BRCOND, // Conditional branch.
42 BR_JT, // Jumptable branch.
Evan Cheng5657c012009-07-29 02:18:14 +000043 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Chenga8e29892007-01-19 07:51:42 +000044 RET_FLAG, // Return with a flag operand.
45
46 PIC_ADD, // Add with a PC operand and a PIC label.
47
48 CMP, // ARM compare instructions.
David Goodwinc0309b42009-06-29 15:33:01 +000049 CMPZ, // ARM compare that sets only Z flag.
Evan Chenga8e29892007-01-19 07:51:42 +000050 CMPFP, // ARM VFP compare instruction, sets FPSCR.
51 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
52 FMSTAT, // ARM fmstat instruction.
53 CMOV, // ARM conditional move instructions.
54 CNEG, // ARM conditional negate instructions.
Jim Grosbach6aa71972009-05-13 22:32:43 +000055
Evan Chenga8e29892007-01-19 07:51:42 +000056 FTOSI, // FP to sint within a FP register.
57 FTOUI, // FP to uint within a FP register.
58 SITOF, // sint to FP within a FP register.
59 UITOF, // uint to FP within a FP register.
60
Evan Chenga8e29892007-01-19 07:51:42 +000061 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
62 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
63 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach6aa71972009-05-13 22:32:43 +000064
Evan Chenga8e29892007-01-19 07:51:42 +000065 FMRRD, // double to two gprs.
Bob Wilson261f2a22009-05-20 16:30:25 +000066 FMDRR, // Two gprs to double.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000067
Evan Cheng86198642009-08-07 00:34:42 +000068 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
69 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbach0e0da732009-05-12 23:59:14 +000070
Bob Wilson5bafff32009-06-22 23:27:02 +000071 THREAD_POINTER,
72
Evan Cheng86198642009-08-07 00:34:42 +000073 DYN_ALLOC, // Dynamic allocation on the stack.
74
Bob Wilson5bafff32009-06-22 23:27:02 +000075 VCEQ, // Vector compare equal.
76 VCGE, // Vector compare greater than or equal.
77 VCGEU, // Vector compare unsigned greater than or equal.
78 VCGT, // Vector compare greater than.
79 VCGTU, // Vector compare unsigned greater than.
80 VTST, // Vector test bits.
81
82 // Vector shift by immediate:
83 VSHL, // ...left
84 VSHRs, // ...right (signed)
85 VSHRu, // ...right (unsigned)
86 VSHLLs, // ...left long (signed)
87 VSHLLu, // ...left long (unsigned)
88 VSHLLi, // ...left long (with maximum shift count)
89 VSHRN, // ...right narrow
90
91 // Vector rounding shift by immediate:
92 VRSHRs, // ...right (signed)
93 VRSHRu, // ...right (unsigned)
94 VRSHRN, // ...right narrow
95
96 // Vector saturating shift by immediate:
97 VQSHLs, // ...left (signed)
98 VQSHLu, // ...left (unsigned)
99 VQSHLsu, // ...left (signed to unsigned)
100 VQSHRNs, // ...right narrow (signed)
101 VQSHRNu, // ...right narrow (unsigned)
102 VQSHRNsu, // ...right narrow (signed to unsigned)
103
104 // Vector saturating rounding shift by immediate:
105 VQRSHRNs, // ...right narrow (signed)
106 VQRSHRNu, // ...right narrow (unsigned)
107 VQRSHRNsu, // ...right narrow (signed to unsigned)
108
109 // Vector shift and insert:
110 VSLI, // ...left
111 VSRI, // ...right
112
113 // Vector get lane (VMOV scalar to ARM core register)
114 // (These are used for 8- and 16-bit element types only.)
115 VGETLANEu, // zero-extend vector extract element
116 VGETLANEs, // sign-extend vector extract element
117
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000118 // Vector duplicate:
119 VDUP,
Bob Wilson0ce37102009-08-14 05:08:32 +0000120 VDUPLANE,
Bob Wilsona599bff2009-08-04 00:36:16 +0000121
122 // Vector load/store with (de)interleaving
123 VLD2D,
124 VLD3D,
Bob Wilsonb36ec862009-08-06 18:47:44 +0000125 VLD4D,
126 VST2D,
127 VST3D,
Bob Wilsond8e17572009-08-12 22:31:50 +0000128 VST4D,
129
130 // Vector shuffles:
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000131 VEXT, // extract
Bob Wilsond8e17572009-08-12 22:31:50 +0000132 VREV64, // reverse elements within 64-bit doublewords
133 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +0000134 VREV16, // reverse elements within 16-bit halfwords
135
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000136 VZIP, // zip
137 VUZP, // unzip
138 VTRN // transpose
Evan Chenga8e29892007-01-19 07:51:42 +0000139 };
140 }
141
Bob Wilson5bafff32009-06-22 23:27:02 +0000142 /// Define some predicates that are used for node matching.
143 namespace ARM {
144 /// getVMOVImm - If this is a build_vector of constants which can be
145 /// formed by using a VMOV instruction of the specified element size,
146 /// return the constant being splatted. The ByteSize field indicates the
147 /// number of bytes of each element [1248].
148 SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
149 }
150
Bob Wilson261f2a22009-05-20 16:30:25 +0000151 //===--------------------------------------------------------------------===//
Dale Johannesen80dae192007-03-20 00:30:56 +0000152 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach6aa71972009-05-13 22:32:43 +0000153
Evan Chenga8e29892007-01-19 07:51:42 +0000154 class ARMTargetLowering : public TargetLowering {
155 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
156 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000157 explicit ARMTargetLowering(TargetMachine &TM);
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Dan Gohman475871a2008-07-27 21:46:04 +0000159 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Duncan Sands1607f052008-12-01 11:39:25 +0000160
161 /// ReplaceNodeResults - Replace the results of node with an illegal result
162 /// type with new values built out of custom code.
163 ///
164 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
165 SelectionDAG &DAG);
166
Dan Gohman475871a2008-07-27 21:46:04 +0000167 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000168
Evan Chenga8e29892007-01-19 07:51:42 +0000169 virtual const char *getTargetNodeName(unsigned Opcode) const;
170
Evan Chengff9b3732008-01-30 18:18:23 +0000171 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000172 MachineBasicBlock *MBB) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Bill Wendlingaf566342009-08-15 21:21:19 +0000174 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
175 /// unaligned memory accesses. of the specified type.
176 /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON?
177 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
178
Chris Lattnerc9addb72007-03-30 23:15:24 +0000179 /// isLegalAddressingMode - Return true if the addressing mode represented
180 /// by AM is legal for this target, for a load/store of the specified type.
181 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Evan Chenge6c835f2009-08-14 20:09:37 +0000182 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000183
Evan Chenga8e29892007-01-19 07:51:42 +0000184 /// getPreIndexedAddressParts - returns true by value, base pointer and
185 /// offset pointer and addressing mode by reference if the node's address
186 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000187 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
188 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000189 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000190 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000191
192 /// getPostIndexedAddressParts - returns true by value, base pointer and
193 /// offset pointer and addressing mode by reference if this node can be
194 /// combined with a load / store to form a post-indexed load / store.
195 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +0000196 SDValue &Base, SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000197 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000198 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Dan Gohman475871a2008-07-27 21:46:04 +0000200 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000201 const APInt &Mask,
Jim Grosbach6aa71972009-05-13 22:32:43 +0000202 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000203 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000204 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000205 unsigned Depth) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000206
207
Chris Lattner4234f572007-03-25 02:14:49 +0000208 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000209 std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +0000210 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000211 EVT VT) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000212 std::vector<unsigned>
213 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000214 EVT VT) const;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000215
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000216 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
217 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
218 /// true it means one of the asm constraint of the inline asm instruction
219 /// being processed is 'm'.
220 virtual void LowerAsmOperandForConstraint(SDValue Op,
221 char ConstraintLetter,
222 bool hasMemory,
223 std::vector<SDValue> &Ops,
224 SelectionDAG &DAG) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000225
Dan Gohman707e0182008-04-12 04:36:06 +0000226 virtual const ARMSubtarget* getSubtarget() {
227 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000228 }
229
Bill Wendlingb4202b82009-07-01 18:50:55 +0000230 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000231 virtual unsigned getFunctionAlignment(const Function *F) const;
232
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +0000233 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000234 private:
235 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
236 /// make the right decision when generating code for different targets.
237 const ARMSubtarget *Subtarget;
238
Bob Wilsond2559bf2009-07-13 18:11:36 +0000239 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Chenga8e29892007-01-19 07:51:42 +0000240 ///
241 unsigned ARMPCLabelIndex;
242
Owen Andersone50ed302009-08-10 22:56:29 +0000243 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
244 void addDRTypeForNEON(EVT VT);
245 void addQRTypeForNEON(EVT VT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000246
247 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000248 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000249 SDValue Chain, SDValue &Arg,
250 RegsToPassVector &RegsToPass,
251 CCValAssign &VA, CCValAssign &NextVA,
252 SDValue &StackPtr,
253 SmallVector<SDValue, 8> &MemOpChains,
254 ISD::ArgFlagsTy Flags);
255 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
256 SDValue &Root, SelectionDAG &DAG, DebugLoc dl);
257
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000258 CCAssignFn *CCAssignFnForNode(unsigned CC, bool Return, bool isVarArg) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000259 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
260 DebugLoc dl, SelectionDAG &DAG,
261 const CCValAssign &VA,
262 ISD::ArgFlagsTy Flags);
Bob Wilsona599bff2009-08-04 00:36:16 +0000263 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +0000264 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000265 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG);
266 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG);
267 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
268 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000269 SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000270 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Evan Cheng4102eb52007-10-22 22:11:27 +0000271 SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000272 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG);
Dan Gohman475871a2008-07-27 21:46:04 +0000273 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +0000274 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
Evan Cheng86198642009-08-07 00:34:42 +0000275 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
Rafael Espindola7b73a5d2007-10-19 14:35:17 +0000276
Dale Johannesen0f502f62009-02-03 22:26:09 +0000277 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +0000278 SDValue Chain,
279 SDValue Dst, SDValue Src,
280 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +0000281 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +0000282 const Value *DstSV, uint64_t DstSVOff,
283 const Value *SrcSV, uint64_t SrcSVOff);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000284 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
285 unsigned CallConv, bool isVarArg,
286 const SmallVectorImpl<ISD::InputArg> &Ins,
287 DebugLoc dl, SelectionDAG &DAG,
288 SmallVectorImpl<SDValue> &InVals);
289
290 virtual SDValue
291 LowerFormalArguments(SDValue Chain,
292 unsigned CallConv, bool isVarArg,
293 const SmallVectorImpl<ISD::InputArg> &Ins,
294 DebugLoc dl, SelectionDAG &DAG,
295 SmallVectorImpl<SDValue> &InVals);
296
297 virtual SDValue
298 LowerCall(SDValue Chain, SDValue Callee,
299 unsigned CallConv, bool isVarArg,
300 bool isTailCall,
301 const SmallVectorImpl<ISD::OutputArg> &Outs,
302 const SmallVectorImpl<ISD::InputArg> &Ins,
303 DebugLoc dl, SelectionDAG &DAG,
304 SmallVectorImpl<SDValue> &InVals);
305
306 virtual SDValue
307 LowerReturn(SDValue Chain,
308 unsigned CallConv, bool isVarArg,
309 const SmallVectorImpl<ISD::OutputArg> &Outs,
310 DebugLoc dl, SelectionDAG &DAG);
Evan Chenga8e29892007-01-19 07:51:42 +0000311 };
312}
313
314#endif // ARMISELLOWERING_H