blob: fd225ccad564b28fcbf44667aae48fe28bfae1fb [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Hal Finkel77838f92012-06-04 02:21:00 +000040static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
41cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000042
Hal Finkel71ffcfe2012-06-10 19:32:29 +000043static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
44cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
45
Hal Finkel2d37f7b2013-03-15 15:27:13 +000046static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
47cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
48
Chris Lattnerf0144122009-07-28 03:13:23 +000049static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
50 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000051 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000052
Bill Schmidt240b9b62013-05-13 19:34:37 +000053 if (TM.getSubtargetImpl()->isSVR4ABI())
54 return new PPC64LinuxTargetObjectFile();
55
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000056 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000057}
58
Chris Lattner331d1bc2006-11-02 01:44:04 +000059PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000060 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000061 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000062
Nate Begeman405e3ec2005-10-21 00:02:42 +000063 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000064
Chris Lattnerd145a612005-09-27 22:18:25 +000065 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000066 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000068
Chris Lattner749dc722010-10-10 18:34:00 +000069 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
70 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000071 bool isPPC64 = Subtarget->isPPC64();
72 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000073
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000075 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
76 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
77 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000078
Evan Chengc5484282006-10-04 00:56:09 +000079 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000080 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
81 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000082
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Chris Lattner94e509c2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000096
Dale Johannesen6eaeff22007-10-10 01:01:31 +000097 // This is used in the ppcf128->int sequence. Note it has different semantics
98 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000100
Roman Divacky0016f732012-08-16 18:19:29 +0000101 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000102 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
103 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
104 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
105 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
106 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000107 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000108
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::SREM, MVT::i32, Expand);
111 setOperationAction(ISD::UREM, MVT::i32, Expand);
112 setOperationAction(ISD::SREM, MVT::i64, Expand);
113 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000114
115 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
118 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
119 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
122 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
123 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000124
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000125 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::FSIN , MVT::f64, Expand);
127 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000128 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FREM , MVT::f64, Expand);
130 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000131 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::FSIN , MVT::f32, Expand);
133 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000134 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FREM , MVT::f32, Expand);
136 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000138
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000142 if (!Subtarget->hasFSQRT() &&
143 !(TM.Options.UnsafeFPMath &&
144 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000146
147 if (!Subtarget->hasFSQRT() &&
148 !(TM.Options.UnsafeFPMath &&
149 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Hal Finkelf5d5c432013-03-29 08:57:48 +0000155 if (Subtarget->hasFPRND()) {
156 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
157 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
158 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
159
160 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
161 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
162 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
163
164 // frin does not implement "ties to even." Thus, this is safe only in
165 // fast-math mode.
166 if (TM.Options.UnsafeFPMath) {
167 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
168 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000169
170 // These need to set FE_INEXACT, and use a custom inserter.
171 setOperationAction(ISD::FRINT, MVT::f64, Legal);
172 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000173 }
174 }
175
Nate Begemand88fc032006-01-14 03:14:10 +0000176 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000179 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
180 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000183 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
184 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000185
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000186 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000187 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000188 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
189 } else {
190 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
191 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
192 }
193
Nate Begeman35ef9132006-01-11 21:21:00 +0000194 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
196 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000197
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000198 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::SELECT, MVT::i32, Expand);
200 setOperationAction(ISD::SELECT, MVT::i64, Expand);
201 setOperationAction(ISD::SELECT, MVT::f32, Expand);
202 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000204 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000207
Nate Begeman750ac1b2006-02-01 07:19:44 +0000208 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000210
Nate Begeman81e80972006-03-17 01:40:33 +0000211 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000213
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000215
Chris Lattnerf7605322005-08-31 21:09:52 +0000216 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000218
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000219 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
221 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000222
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000223 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
224 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
225 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
226 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000227
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000228 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000230
Hal Finkele9150472013-03-27 19:10:42 +0000231 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000232 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
233 // support continuation, user-level threading, and etc.. As a result, no
234 // other SjLj exception interfaces are implemented and please don't build
235 // your own exception handling based on them.
236 // LLVM/Clang supports zero-cost DWARF exception handling.
237 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
238 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000239
240 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000241 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
243 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000244 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
246 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
247 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
248 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000249 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
251 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Nate Begeman1db3c922008-08-11 17:36:31 +0000253 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000255
256 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000257 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
258 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000259
Nate Begemanacc398c2006-01-25 18:21:52 +0000260 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000262
Evan Cheng769951f2012-07-02 22:39:56 +0000263 if (Subtarget->isSVR4ABI()) {
264 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000265 // VAARG always uses double-word chunks, so promote anything smaller.
266 setOperationAction(ISD::VAARG, MVT::i1, Promote);
267 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
268 setOperationAction(ISD::VAARG, MVT::i8, Promote);
269 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
270 setOperationAction(ISD::VAARG, MVT::i16, Promote);
271 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
272 setOperationAction(ISD::VAARG, MVT::i32, Promote);
273 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
274 setOperationAction(ISD::VAARG, MVT::Other, Expand);
275 } else {
276 // VAARG is custom lowered with the 32-bit SVR4 ABI.
277 setOperationAction(ISD::VAARG, MVT::Other, Custom);
278 setOperationAction(ISD::VAARG, MVT::i64, Custom);
279 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000280 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000282
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000283 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
285 setOperationAction(ISD::VAEND , MVT::Other, Expand);
286 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
287 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
288 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
289 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000290
Chris Lattner6d92cad2006-03-26 10:06:40 +0000291 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000293
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000294 // To handle counter-based loop conditions.
295 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
296
Dale Johannesen53e4e442008-11-07 22:54:33 +0000297 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
299 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
300 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
301 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
302 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
303 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
304 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
305 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
306 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
309 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000310
Evan Cheng769951f2012-07-02 22:39:56 +0000311 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000312 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
314 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
315 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
316 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000317 // This is just the low 32 bits of a (signed) fp->i64 conversion.
318 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000320
Hal Finkel46479192013-04-01 17:52:07 +0000321 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000322 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000323 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000324 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000326 }
327
Hal Finkel46479192013-04-01 17:52:07 +0000328 // With the instructions enabled under FPCVT, we can do everything.
329 if (PPCSubTarget.hasFPCVT()) {
330 if (Subtarget->has64BitSupport()) {
331 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
333 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
334 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
335 }
336
337 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
338 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
339 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
340 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
341 }
342
Evan Cheng769951f2012-07-02 22:39:56 +0000343 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000344 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000345 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000346 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000348 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
350 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
351 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000352 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000353 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
355 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
356 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000357 }
Evan Chengd30bf012006-03-01 01:11:20 +0000358
Evan Cheng769951f2012-07-02 22:39:56 +0000359 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000360 // First set operation action for all vector types to expand. Then we
361 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
363 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
364 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000366 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000367 setOperationAction(ISD::ADD , VT, Legal);
368 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000369
Chris Lattner7ff7e672006-04-04 17:25:31 +0000370 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000371 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000373
374 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000375 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000379 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000381 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000383 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000385 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000387
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000388 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000389 setOperationAction(ISD::MUL , VT, Expand);
390 setOperationAction(ISD::SDIV, VT, Expand);
391 setOperationAction(ISD::SREM, VT, Expand);
392 setOperationAction(ISD::UDIV, VT, Expand);
393 setOperationAction(ISD::UREM, VT, Expand);
394 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkelad3b34d2013-07-08 17:30:25 +0000395 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000396 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000397 setOperationAction(ISD::FSQRT, VT, Expand);
398 setOperationAction(ISD::FLOG, VT, Expand);
399 setOperationAction(ISD::FLOG10, VT, Expand);
400 setOperationAction(ISD::FLOG2, VT, Expand);
401 setOperationAction(ISD::FEXP, VT, Expand);
402 setOperationAction(ISD::FEXP2, VT, Expand);
403 setOperationAction(ISD::FSIN, VT, Expand);
404 setOperationAction(ISD::FCOS, VT, Expand);
405 setOperationAction(ISD::FABS, VT, Expand);
406 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000407 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000408 setOperationAction(ISD::FCEIL, VT, Expand);
409 setOperationAction(ISD::FTRUNC, VT, Expand);
410 setOperationAction(ISD::FRINT, VT, Expand);
411 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000412 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
413 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
414 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
415 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
416 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
417 setOperationAction(ISD::UDIVREM, VT, Expand);
418 setOperationAction(ISD::SDIVREM, VT, Expand);
419 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
420 setOperationAction(ISD::FPOW, VT, Expand);
421 setOperationAction(ISD::CTPOP, VT, Expand);
422 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000423 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000424 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000425 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000426 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000427 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
428
429 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
430 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
431 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
432 setTruncStoreAction(VT, InnerVT, Expand);
433 }
434 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
435 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
436 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000437 }
438
Chris Lattner7ff7e672006-04-04 17:25:31 +0000439 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
440 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000442
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::AND , MVT::v4i32, Legal);
444 setOperationAction(ISD::OR , MVT::v4i32, Legal);
445 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
446 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
447 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
448 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000449 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
450 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
451 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
452 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000453 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
454 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
455 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
456 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000457
Craig Topperc9099502012-04-20 06:31:50 +0000458 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
459 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
460 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
461 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000464 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000465
466 if (TM.Options.UnsafeFPMath) {
467 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
468 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
469 }
470
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
472 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
473 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000474
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
476 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000477
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
479 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
480 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
481 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000482
483 // Altivec does not contain unordered floating-point compare instructions
484 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
485 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
486 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
487 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
488 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
489 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel947d4472013-07-08 20:00:03 +0000490
491 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
492 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000493 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000494
Hal Finkel8cc34742012-08-04 14:10:46 +0000495 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000496 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000497 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
498 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000499
Eli Friedman4db5aca2011-08-29 18:23:02 +0000500 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
501 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000502 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
503 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000504
Duncan Sands03228082008-11-23 15:47:28 +0000505 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000506 // Altivec instructions set fields to all zeros or all ones.
507 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000508
Evan Cheng769951f2012-07-02 22:39:56 +0000509 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000510 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000511 setExceptionPointerRegister(PPC::X3);
512 setExceptionSelectorRegister(PPC::X4);
513 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000514 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000515 setExceptionPointerRegister(PPC::R3);
516 setExceptionSelectorRegister(PPC::R4);
517 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000518
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000519 // We have target-specific dag combine patterns for the following nodes:
520 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel80d10de2013-05-24 23:00:14 +0000521 setTargetDAGCombine(ISD::LOAD);
Chris Lattner51269842006-03-01 05:50:56 +0000522 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000523 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000524 setTargetDAGCombine(ISD::BSWAP);
Hal Finkel5a0e6042013-05-25 04:05:05 +0000525 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelfdc40a02009-02-17 22:15:04 +0000526
Hal Finkel827307b2013-04-03 04:01:11 +0000527 // Use reciprocal estimates.
528 if (TM.Options.UnsafeFPMath) {
529 setTargetDAGCombine(ISD::FDIV);
530 setTargetDAGCombine(ISD::FSQRT);
531 }
532
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000533 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000534 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000535 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000536 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
537 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000538 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
539 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000540 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
541 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
542 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
543 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
544 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000545 }
546
Hal Finkelc6129162011-10-17 18:53:03 +0000547 setMinFunctionAlignment(2);
548 if (PPCSubTarget.isDarwin())
549 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000550
Evan Cheng769951f2012-07-02 22:39:56 +0000551 if (isPPC64 && Subtarget->isJITCodeModel())
552 // Temporary workaround for the inability of PPC64 JIT to handle jump
553 // tables.
554 setSupportJumpTables(false);
555
Eli Friedman26689ac2011-08-03 21:06:02 +0000556 setInsertFencesForAtomic(true);
557
Hal Finkel768c65f2011-11-22 16:21:04 +0000558 setSchedulingPreference(Sched::Hybrid);
559
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000560 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000561
562 // The Freescale cores does better with aggressive inlining of memcpy and
563 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
564 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
565 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000566 MaxStoresPerMemset = 32;
567 MaxStoresPerMemsetOptSize = 16;
568 MaxStoresPerMemcpy = 32;
569 MaxStoresPerMemcpyOptSize = 8;
570 MaxStoresPerMemmove = 32;
571 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000572
573 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000574 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000575}
576
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000577/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
578/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000579unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000580 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000581 // Darwin passes everything on 4 byte boundary.
582 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
583 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000584
585 // 16byte and wider vectors are passed on 16byte boundary.
586 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
587 if (VTy->getBitWidth() >= 128)
588 return 16;
589
590 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
591 if (PPCSubTarget.isPPC64())
592 return 8;
593
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000594 return 4;
595}
596
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000597const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
598 switch (Opcode) {
599 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000600 case PPCISD::FSEL: return "PPCISD::FSEL";
601 case PPCISD::FCFID: return "PPCISD::FCFID";
602 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
603 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000604 case PPCISD::FRE: return "PPCISD::FRE";
605 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000606 case PPCISD::STFIWX: return "PPCISD::STFIWX";
607 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
608 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
609 case PPCISD::VPERM: return "PPCISD::VPERM";
610 case PPCISD::Hi: return "PPCISD::Hi";
611 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000612 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000613 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
614 case PPCISD::LOAD: return "PPCISD::LOAD";
615 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000616 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
617 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
618 case PPCISD::SRL: return "PPCISD::SRL";
619 case PPCISD::SRA: return "PPCISD::SRA";
620 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000621 case PPCISD::CALL: return "PPCISD::CALL";
622 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000623 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000624 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000625 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000626 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
627 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigand965b20e2013-07-03 17:05:42 +0000628 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng53301922008-07-12 02:23:19 +0000629 case PPCISD::VCMP: return "PPCISD::VCMP";
630 case PPCISD::VCMPo: return "PPCISD::VCMPo";
631 case PPCISD::LBRX: return "PPCISD::LBRX";
632 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000633 case PPCISD::LARX: return "PPCISD::LARX";
634 case PPCISD::STCX: return "PPCISD::STCX";
635 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000636 case PPCISD::BDNZ: return "PPCISD::BDNZ";
637 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng53301922008-07-12 02:23:19 +0000638 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000639 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000640 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000641 case PPCISD::CR6SET: return "PPCISD::CR6SET";
642 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000643 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
644 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
645 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000646 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
647 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000648 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000649 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
650 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
651 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000652 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
653 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
654 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
655 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
656 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000657 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000658 case PPCISD::SC: return "PPCISD::SC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000659 }
660}
661
Matt Arsenault225ed702013-05-18 00:21:46 +0000662EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000663 if (!VT.isVector())
664 return MVT::i32;
665 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000666}
667
Chris Lattner1a635d62006-04-14 06:01:58 +0000668//===----------------------------------------------------------------------===//
669// Node matching predicates, for use by the tblgen matching code.
670//===----------------------------------------------------------------------===//
671
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000672/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000673static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000674 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000675 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000676 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000677 // Maybe this has already been legalized into the constant pool?
678 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000679 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000680 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000681 }
682 return false;
683}
684
Chris Lattnerddb739e2006-04-06 17:23:16 +0000685/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
686/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000687static bool isConstantOrUndef(int Op, int Val) {
688 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000689}
690
691/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
692/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000693bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000694 if (!isUnary) {
695 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000697 return false;
698 } else {
699 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000700 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
701 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000702 return false;
703 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000704 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000705}
706
707/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
708/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000709bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000710 if (!isUnary) {
711 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000712 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
713 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000714 return false;
715 } else {
716 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000717 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
718 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
719 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
720 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000721 return false;
722 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000723 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000724}
725
Chris Lattnercaad1632006-04-06 22:02:42 +0000726/// isVMerge - Common function, used to match vmrg* shuffles.
727///
Nate Begeman9008ca62009-04-27 18:41:29 +0000728static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000729 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000731 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000732 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
733 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000734
Chris Lattner116cc482006-04-06 21:11:54 +0000735 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
736 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000737 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000738 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000740 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000741 return false;
742 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000743 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000744}
745
746/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
747/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000748bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000749 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000750 if (!isUnary)
751 return isVMerge(N, UnitSize, 8, 24);
752 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000753}
754
755/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
756/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000757bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000758 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000759 if (!isUnary)
760 return isVMerge(N, UnitSize, 0, 16);
761 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000762}
763
764
Chris Lattnerd0608e12006-04-06 18:26:28 +0000765/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
766/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000767int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000769 "PPC only supports shuffles by bytes!");
770
771 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000772
Chris Lattnerd0608e12006-04-06 18:26:28 +0000773 // Find the first non-undef value in the shuffle mask.
774 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000775 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000776 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000777
Chris Lattnerd0608e12006-04-06 18:26:28 +0000778 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Nate Begeman9008ca62009-04-27 18:41:29 +0000780 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000781 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000782 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000783 if (ShiftAmt < i) return -1;
784 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000785
Chris Lattnerf24380e2006-04-06 22:28:36 +0000786 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000787 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000788 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000789 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000790 return -1;
791 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000792 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000793 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000794 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000795 return -1;
796 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000797 return ShiftAmt;
798}
Chris Lattneref819f82006-03-20 06:33:01 +0000799
800/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
801/// specifies a splat of a single element that is suitable for input to
802/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000803bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000805 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattner88a99ef2006-03-20 06:37:44 +0000807 // This is a splat operation if each element of the permute is the same, and
808 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000809 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810
Nate Begeman9008ca62009-04-27 18:41:29 +0000811 // FIXME: Handle UNDEF elements too!
812 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000813 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000814
Nate Begeman9008ca62009-04-27 18:41:29 +0000815 // Check that the indices are consecutive, in the case of a multi-byte element
816 // splatted with a v16i8 mask.
817 for (unsigned i = 1; i != EltSize; ++i)
818 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000819 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
Chris Lattner7ff7e672006-04-04 17:25:31 +0000821 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000822 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000823 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000824 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000825 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000826 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000827 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000828}
829
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000830/// isAllNegativeZeroVector - Returns true if all elements of build_vector
831/// are -0.0.
832bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000833 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
834
835 APInt APVal, APUndef;
836 unsigned BitSize;
837 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000838
Dale Johannesen1e608812009-11-13 01:45:18 +0000839 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000840 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000841 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000842
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000843 return false;
844}
845
Chris Lattneref819f82006-03-20 06:33:01 +0000846/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
847/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000848unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000849 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
850 assert(isSplatShuffleMask(SVOp, EltSize));
851 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000852}
853
Chris Lattnere87192a2006-04-12 17:37:20 +0000854/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000855/// by using a vspltis[bhw] instruction of the specified element size, return
856/// the constant being splatted. The ByteSize field indicates the number of
857/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000858SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
859 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000860
861 // If ByteSize of the splat is bigger than the element size of the
862 // build_vector, then we have a case where we are checking for a splat where
863 // multiple elements of the buildvector are folded together into a single
864 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
865 unsigned EltSize = 16/N->getNumOperands();
866 if (EltSize < ByteSize) {
867 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000868 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000869 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000870
Chris Lattner79d9a882006-04-08 07:14:26 +0000871 // See if all of the elements in the buildvector agree across.
872 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
873 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
874 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000875 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000876
Scott Michelfdc40a02009-02-17 22:15:04 +0000877
Gabor Greifba36cb52008-08-28 21:40:38 +0000878 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000879 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
880 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000881 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000882 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattner79d9a882006-04-08 07:14:26 +0000884 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
885 // either constant or undef values that are identical for each chunk. See
886 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000887
Chris Lattner79d9a882006-04-08 07:14:26 +0000888 // Check to see if all of the leading entries are either 0 or -1. If
889 // neither, then this won't fit into the immediate field.
890 bool LeadingZero = true;
891 bool LeadingOnes = true;
892 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000893 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattner79d9a882006-04-08 07:14:26 +0000895 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
896 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
897 }
898 // Finally, check the least significant entry.
899 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000900 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000902 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000903 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000905 }
906 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000907 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000909 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000910 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000912 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000913
Dan Gohman475871a2008-07-27 21:46:04 +0000914 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000915 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000916
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000917 // Check to see if this buildvec has a single non-undef value in its elements.
918 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
919 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000920 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000921 OpVal = N->getOperand(i);
922 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000923 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000924 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Gabor Greifba36cb52008-08-28 21:40:38 +0000926 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Eli Friedman1a8229b2009-05-24 02:03:36 +0000928 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000929 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000930 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000931 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000932 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000934 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000935 }
936
937 // If the splat value is larger than the element value, then we can never do
938 // this splat. The only case that we could fit the replicated bits into our
939 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000940 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000942 // If the element value is larger than the splat value, cut it in half and
943 // check to see if the two halves are equal. Continue doing this until we
944 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
945 while (ValSizeInBytes > ByteSize) {
946 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000947
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000948 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000949 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
950 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000951 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000952 }
953
954 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000955 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000956
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000957 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000958 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000959
Chris Lattner140a58f2006-04-08 06:46:53 +0000960 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000961 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000963 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000964}
965
Chris Lattner1a635d62006-04-14 06:01:58 +0000966//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967// Addressing Mode Selection
968//===----------------------------------------------------------------------===//
969
970/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
971/// or 64-bit immediate, and if the value can be accurately represented as a
972/// sign extension from a 16-bit value. If so, this returns true and the
973/// immediate.
974static bool isIntS16Immediate(SDNode *N, short &Imm) {
975 if (N->getOpcode() != ISD::Constant)
976 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000977
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000978 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000980 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000982 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983}
Dan Gohman475871a2008-07-27 21:46:04 +0000984static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000985 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986}
987
988
989/// SelectAddressRegReg - Given the specified addressed, check to see if it
990/// can be represented as an indexed [r+r] operation. Returns false if it
991/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000992bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
993 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000994 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000995 short imm = 0;
996 if (N.getOpcode() == ISD::ADD) {
997 if (isIntS16Immediate(N.getOperand(1), imm))
998 return false; // r+i
999 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1000 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001001
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 Base = N.getOperand(0);
1003 Index = N.getOperand(1);
1004 return true;
1005 } else if (N.getOpcode() == ISD::OR) {
1006 if (isIntS16Immediate(N.getOperand(1), imm))
1007 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 // If this is an or of disjoint bitfields, we can codegen this as an add
1010 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1011 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001012 APInt LHSKnownZero, LHSKnownOne;
1013 APInt RHSKnownZero, RHSKnownOne;
1014 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001015 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001016
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001017 if (LHSKnownZero.getBoolValue()) {
1018 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001019 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020 // If all of the bits are known zero on the LHS or RHS, the add won't
1021 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001022 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 Base = N.getOperand(0);
1024 Index = N.getOperand(1);
1025 return true;
1026 }
1027 }
1028 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001029
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 return false;
1031}
1032
Hal Finkelfa559692013-07-09 06:34:51 +00001033// If we happen to be doing an i64 load or store into a stack slot that has
1034// less than a 4-byte alignment, then the frame-index elimination may need to
1035// use an indexed load or store instruction (because the offset may not be a
1036// multiple of 4). The extra register needed to hold the offset comes from the
1037// register scavenger, and it is possible that the scavenger will need to use
1038// an emergency spill slot. As a result, we need to make sure that a spill slot
1039// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1040// stack slot.
1041static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1042 // FIXME: This does not handle the LWA case.
1043 if (VT != MVT::i64)
1044 return;
1045
Hal Finkele355d852013-07-10 15:29:01 +00001046 // NOTE: We'll exclude negative FIs here, which come from argument
1047 // lowering, because there are no known test cases triggering this problem
1048 // using packed structures (or similar). We can remove this exclusion if
1049 // we find such a test case. The reason why this is so test-case driven is
1050 // because this entire 'fixup' is only to prevent crashes (from the
1051 // register scavenger) on not-really-valid inputs. For example, if we have:
1052 // %a = alloca i1
1053 // %b = bitcast i1* %a to i64*
1054 // store i64* a, i64 b
1055 // then the store should really be marked as 'align 1', but is not. If it
1056 // were marked as 'align 1' then the indexed form would have been
1057 // instruction-selected initially, and the problem this 'fixup' is preventing
1058 // won't happen regardless.
Hal Finkelfa559692013-07-09 06:34:51 +00001059 if (FrameIdx < 0)
1060 return;
1061
1062 MachineFunction &MF = DAG.getMachineFunction();
1063 MachineFrameInfo *MFI = MF.getFrameInfo();
1064
1065 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1066 if (Align >= 4)
1067 return;
1068
1069 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1070 FuncInfo->setHasNonRISpills();
1071}
1072
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001073/// Returns true if the address N can be represented by a base register plus
1074/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand347a5072013-05-16 17:58:02 +00001075/// represented as reg+reg. If Aligned is true, only accept displacements
1076/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman475871a2008-07-27 21:46:04 +00001077bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001078 SDValue &Base,
Ulrich Weigand347a5072013-05-16 17:58:02 +00001079 SelectionDAG &DAG,
1080 bool Aligned) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001081 // FIXME dl should come from parent load or store, not from address
Andrew Trickac6d9be2013-05-25 02:42:55 +00001082 SDLoc dl(N);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001083 // If this can be more profitably realized as r+r, fail.
1084 if (SelectAddressRegReg(N, Disp, Base, DAG))
1085 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001086
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001087 if (N.getOpcode() == ISD::ADD) {
1088 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001089 if (isIntS16Immediate(N.getOperand(1), imm) &&
1090 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001091 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1093 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkelfa559692013-07-09 06:34:51 +00001094 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095 } else {
1096 Base = N.getOperand(0);
1097 }
1098 return true; // [r+i]
1099 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1100 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001101 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001102 && "Cannot handle constant offsets yet!");
1103 Disp = N.getOperand(1).getOperand(0); // The global address.
1104 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001105 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001106 Disp.getOpcode() == ISD::TargetConstantPool ||
1107 Disp.getOpcode() == ISD::TargetJumpTable);
1108 Base = N.getOperand(0);
1109 return true; // [&g+r]
1110 }
1111 } else if (N.getOpcode() == ISD::OR) {
1112 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001113 if (isIntS16Immediate(N.getOperand(1), imm) &&
1114 (!Aligned || (imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001115 // If this is an or of disjoint bitfields, we can codegen this as an add
1116 // (for better address arithmetic) if the LHS and RHS of the OR are
1117 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001118 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001119 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001120
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001121 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001122 // If all of the bits are known zero on the LHS or RHS, the add won't
1123 // carry.
1124 Base = N.getOperand(0);
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001125 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001126 return true;
1127 }
1128 }
1129 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1130 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001131
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001132 // If this address fits entirely in a 16-bit sext immediate field, codegen
1133 // this as "d, 0"
1134 short Imm;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001135 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001136 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001137 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1138 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001139 return true;
1140 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001141
1142 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand347a5072013-05-16 17:58:02 +00001143 if ((CN->getValueType(0) == MVT::i32 ||
1144 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1145 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001146 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001147
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001148 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001150
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1152 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001153 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001154 return true;
1155 }
1156 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001157
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001158 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkelfa559692013-07-09 06:34:51 +00001159 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001160 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkelfa559692013-07-09 06:34:51 +00001161 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1162 } else
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001163 Base = N;
1164 return true; // [r+0]
1165}
1166
1167/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1168/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001169bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1170 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001171 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001172 // Check to see if we can easily represent this as an [r+r] address. This
1173 // will fail if it thinks that the address is more profitably represented as
1174 // reg+imm, e.g. where imm = 0.
1175 if (SelectAddressRegReg(N, Base, Index, DAG))
1176 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001178 // If the operand is an addition, always emit this as [r+r], since this is
1179 // better (for code size, and execution, as the memop does the add for free)
1180 // than emitting an explicit add.
1181 if (N.getOpcode() == ISD::ADD) {
1182 Base = N.getOperand(0);
1183 Index = N.getOperand(1);
1184 return true;
1185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001187 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001188 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1189 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001190 Index = N;
1191 return true;
1192}
1193
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001194/// getPreIndexedAddressParts - returns true by value, base pointer and
1195/// offset pointer and addressing mode by reference if the node's address
1196/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001197bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1198 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001199 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001200 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001201 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Ulrich Weigand881a7152013-03-22 14:58:48 +00001203 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001205 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001206 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001207 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1208 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001209 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001210 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001211 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001212 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001213 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001214 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001215 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001216 } else
1217 return false;
1218
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001219 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001220 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001221 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001222
Ulrich Weigand881a7152013-03-22 14:58:48 +00001223 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1224
1225 // Common code will reject creating a pre-inc form if the base pointer
1226 // is a frame index, or if N is a store and the base pointer is either
1227 // the same as or a predecessor of the value being stored. Check for
1228 // those situations here, and try with swapped Base/Offset instead.
1229 bool Swap = false;
1230
1231 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1232 Swap = true;
1233 else if (!isLoad) {
1234 SDValue Val = cast<StoreSDNode>(N)->getValue();
1235 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1236 Swap = true;
1237 }
1238
1239 if (Swap)
1240 std::swap(Base, Offset);
1241
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001242 AM = ISD::PRE_INC;
1243 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001245
Ulrich Weigand347a5072013-05-16 17:58:02 +00001246 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 if (VT != MVT::i64) {
Ulrich Weigand347a5072013-05-16 17:58:02 +00001248 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001249 return false;
1250 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001251 // LDU/STU need an address with at least 4-byte alignment.
1252 if (Alignment < 4)
1253 return false;
1254
Ulrich Weigand347a5072013-05-16 17:58:02 +00001255 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001256 return false;
1257 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001258
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001259 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001260 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1261 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001263 LD->getExtensionType() == ISD::SEXTLOAD &&
1264 isa<ConstantSDNode>(Offset))
1265 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001266 }
1267
Chris Lattner4eab7142006-11-10 02:08:47 +00001268 AM = ISD::PRE_INC;
1269 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001270}
1271
1272//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001273// LowerOperation implementation
1274//===----------------------------------------------------------------------===//
1275
Chris Lattner1e61e692010-11-15 02:46:57 +00001276/// GetLabelAccessInfo - Return true if we should reference labels using a
1277/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1278static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001279 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001280 HiOpFlags = PPCII::MO_HA;
1281 LoOpFlags = PPCII::MO_LO;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001282
Chris Lattner1e61e692010-11-15 02:46:57 +00001283 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1284 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001285 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001286 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001287 if (isPIC) {
1288 HiOpFlags |= PPCII::MO_PIC_FLAG;
1289 LoOpFlags |= PPCII::MO_PIC_FLAG;
1290 }
1291
1292 // If this is a reference to a global value that requires a non-lazy-ptr, make
1293 // sure that instruction lowering adds it.
1294 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1295 HiOpFlags |= PPCII::MO_NLP_FLAG;
1296 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001297
Chris Lattner6d2ff122010-11-15 03:13:19 +00001298 if (GV->hasHiddenVisibility()) {
1299 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1300 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1301 }
1302 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001303
Chris Lattner1e61e692010-11-15 02:46:57 +00001304 return isPIC;
1305}
1306
1307static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1308 SelectionDAG &DAG) {
1309 EVT PtrVT = HiPart.getValueType();
1310 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001311 SDLoc DL(HiPart);
Chris Lattner1e61e692010-11-15 02:46:57 +00001312
1313 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1314 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001315
Chris Lattner1e61e692010-11-15 02:46:57 +00001316 // With PIC, the first instruction is actually "GR+hi(&G)".
1317 if (isPIC)
1318 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1319 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001320
Chris Lattner1e61e692010-11-15 02:46:57 +00001321 // Generate non-pic code that has direct accesses to the constant pool.
1322 // The address of the global is just (hi(&g)+lo(&g)).
1323 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1324}
1325
Scott Michelfdc40a02009-02-17 22:15:04 +00001326SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001327 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001328 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001329 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001330 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001331
Roman Divacky9fb8b492012-08-24 16:26:02 +00001332 // 64-bit SVR4 ABI code is always position-independent.
1333 // The actual address of the GlobalValue is stored in the TOC.
1334 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1335 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001336 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001337 DAG.getRegister(PPC::X2, MVT::i64));
1338 }
1339
Chris Lattner1e61e692010-11-15 02:46:57 +00001340 unsigned MOHiFlag, MOLoFlag;
1341 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1342 SDValue CPIHi =
1343 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1344 SDValue CPILo =
1345 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1346 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001347}
1348
Dan Gohmand858e902010-04-17 15:26:15 +00001349SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001350 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001351 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001352
Roman Divacky9fb8b492012-08-24 16:26:02 +00001353 // 64-bit SVR4 ABI code is always position-independent.
1354 // The actual address of the GlobalValue is stored in the TOC.
1355 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1356 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001357 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001358 DAG.getRegister(PPC::X2, MVT::i64));
1359 }
1360
Chris Lattner1e61e692010-11-15 02:46:57 +00001361 unsigned MOHiFlag, MOLoFlag;
1362 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1363 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1364 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1365 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001366}
1367
Dan Gohmand858e902010-04-17 15:26:15 +00001368SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1369 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001370 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001371
Dan Gohman46510a72010-04-15 01:51:59 +00001372 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001373
Chris Lattner1e61e692010-11-15 02:46:57 +00001374 unsigned MOHiFlag, MOLoFlag;
1375 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001376 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1377 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001378 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1379}
1380
Roman Divackyfd42ed62012-06-04 17:36:38 +00001381SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1382 SelectionDAG &DAG) const {
1383
1384 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001385 SDLoc dl(GA);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001386 const GlobalValue *GV = GA->getGlobal();
1387 EVT PtrVT = getPointerTy();
1388 bool is64bit = PPCSubTarget.isPPC64();
1389
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001390 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001391
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001392 if (Model == TLSModel::LocalExec) {
1393 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001394 PPCII::MO_TPREL_HA);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001395 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001396 PPCII::MO_TPREL_LO);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001397 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1398 is64bit ? MVT::i64 : MVT::i32);
1399 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1400 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1401 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001402
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001403 if (!is64bit)
1404 llvm_unreachable("only local-exec is currently supported for ppc32");
1405
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001406 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001407 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001408 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1409 PPCII::MO_TLS);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001410 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001411 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1412 PtrVT, GOTReg, TGA);
1413 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1414 PtrVT, TGA, TPOffsetHi);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001415 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001416 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001417
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001418 if (Model == TLSModel::GeneralDynamic) {
1419 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1420 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1421 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1422 GOTReg, TGA);
1423 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1424 GOTEntryHi, TGA);
1425
1426 // We need a chain node, and don't have one handy. The underlying
1427 // call has no side effects, so using the function entry node
1428 // suffices.
1429 SDValue Chain = DAG.getEntryNode();
1430 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1431 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1432 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1433 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001434 // The return value from GET_TLS_ADDR really is in X3 already, but
1435 // some hacks are needed here to tie everything together. The extra
1436 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001437 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1438 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1439 }
1440
Bill Schmidt349c2782012-12-12 19:29:35 +00001441 if (Model == TLSModel::LocalDynamic) {
1442 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1443 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1444 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1445 GOTReg, TGA);
1446 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1447 GOTEntryHi, TGA);
1448
1449 // We need a chain node, and don't have one handy. The underlying
1450 // call has no side effects, so using the function entry node
1451 // suffices.
1452 SDValue Chain = DAG.getEntryNode();
1453 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1454 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1455 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1456 PtrVT, ParmReg, TGA);
1457 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1458 // some hacks are needed here to tie everything together. The extra
1459 // copies dissolve during subsequent transforms.
1460 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1461 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001462 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001463 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1464 }
1465
1466 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001467}
1468
Chris Lattner1e61e692010-11-15 02:46:57 +00001469SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1470 SelectionDAG &DAG) const {
1471 EVT PtrVT = Op.getValueType();
1472 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001473 SDLoc DL(GSDN);
Chris Lattner1e61e692010-11-15 02:46:57 +00001474 const GlobalValue *GV = GSDN->getGlobal();
1475
Chris Lattner1e61e692010-11-15 02:46:57 +00001476 // 64-bit SVR4 ABI code is always position-independent.
1477 // The actual address of the GlobalValue is stored in the TOC.
1478 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1479 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1480 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1481 DAG.getRegister(PPC::X2, MVT::i64));
1482 }
1483
Chris Lattner6d2ff122010-11-15 03:13:19 +00001484 unsigned MOHiFlag, MOLoFlag;
1485 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001486
Chris Lattner6d2ff122010-11-15 03:13:19 +00001487 SDValue GAHi =
1488 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1489 SDValue GALo =
1490 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001491
Chris Lattner6d2ff122010-11-15 03:13:19 +00001492 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001493
Chris Lattner6d2ff122010-11-15 03:13:19 +00001494 // If the global reference is actually to a non-lazy-pointer, we have to do an
1495 // extra load to get the address of the global.
1496 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1497 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001498 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001499 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001500}
1501
Dan Gohmand858e902010-04-17 15:26:15 +00001502SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001503 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001504 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00001505
Chris Lattner1a635d62006-04-14 06:01:58 +00001506 // If we're comparing for equality to zero, expose the fact that this is
1507 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1508 // fold the new nodes.
1509 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1510 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001511 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001512 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 if (VT.bitsLT(MVT::i32)) {
1514 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001515 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001516 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001517 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001518 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1519 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 DAG.getConstant(Log2b, MVT::i32));
1521 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001522 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001523 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001524 // optimized. FIXME: revisit this when we can custom lower all setcc
1525 // optimizations.
1526 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001527 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001528 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001529
Chris Lattner1a635d62006-04-14 06:01:58 +00001530 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001531 // by xor'ing the rhs with the lhs, which is faster than setting a
1532 // condition register, reading it back out, and masking the correct bit. The
1533 // normal approach here uses sub to do this instead of xor. Using xor exposes
1534 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001535 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001536 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001537 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001538 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001539 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001540 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001541 }
Dan Gohman475871a2008-07-27 21:46:04 +00001542 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001543}
1544
Dan Gohman475871a2008-07-27 21:46:04 +00001545SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001546 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001547 SDNode *Node = Op.getNode();
1548 EVT VT = Node->getValueType(0);
1549 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1550 SDValue InChain = Node->getOperand(0);
1551 SDValue VAListPtr = Node->getOperand(1);
1552 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001553 SDLoc dl(Node);
Scott Michelfdc40a02009-02-17 22:15:04 +00001554
Roman Divackybdb226e2011-06-28 15:30:42 +00001555 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1556
1557 // gpr_index
1558 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1559 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1560 false, false, 0);
1561 InChain = GprIndex.getValue(1);
1562
1563 if (VT == MVT::i64) {
1564 // Check if GprIndex is even
1565 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1566 DAG.getConstant(1, MVT::i32));
1567 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1568 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1569 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1570 DAG.getConstant(1, MVT::i32));
1571 // Align GprIndex to be even if it isn't
1572 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1573 GprIndex);
1574 }
1575
1576 // fpr index is 1 byte after gpr
1577 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1578 DAG.getConstant(1, MVT::i32));
1579
1580 // fpr
1581 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1582 FprPtr, MachinePointerInfo(SV), MVT::i8,
1583 false, false, 0);
1584 InChain = FprIndex.getValue(1);
1585
1586 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1587 DAG.getConstant(8, MVT::i32));
1588
1589 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1590 DAG.getConstant(4, MVT::i32));
1591
1592 // areas
1593 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001594 MachinePointerInfo(), false, false,
1595 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001596 InChain = OverflowArea.getValue(1);
1597
1598 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001599 MachinePointerInfo(), false, false,
1600 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001601 InChain = RegSaveArea.getValue(1);
1602
1603 // select overflow_area if index > 8
1604 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1605 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1606
Roman Divackybdb226e2011-06-28 15:30:42 +00001607 // adjustment constant gpr_index * 4/8
1608 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1609 VT.isInteger() ? GprIndex : FprIndex,
1610 DAG.getConstant(VT.isInteger() ? 4 : 8,
1611 MVT::i32));
1612
1613 // OurReg = RegSaveArea + RegConstant
1614 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1615 RegConstant);
1616
1617 // Floating types are 32 bytes into RegSaveArea
1618 if (VT.isFloatingPoint())
1619 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1620 DAG.getConstant(32, MVT::i32));
1621
1622 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1623 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1624 VT.isInteger() ? GprIndex : FprIndex,
1625 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1626 MVT::i32));
1627
1628 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1629 VT.isInteger() ? VAListPtr : FprPtr,
1630 MachinePointerInfo(SV),
1631 MVT::i8, false, false, 0);
1632
1633 // determine if we should load from reg_save_area or overflow_area
1634 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1635
1636 // increase overflow_area by 4/8 if gpr/fpr > 8
1637 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1638 DAG.getConstant(VT.isInteger() ? 4 : 8,
1639 MVT::i32));
1640
1641 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1642 OverflowAreaPlusN);
1643
1644 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1645 OverflowAreaPtr,
1646 MachinePointerInfo(),
1647 MVT::i32, false, false, 0);
1648
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001649 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001650 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001651}
1652
Duncan Sands4a544a72011-09-06 13:37:06 +00001653SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1654 SelectionDAG &DAG) const {
1655 return Op.getOperand(0);
1656}
1657
1658SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1659 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001660 SDValue Chain = Op.getOperand(0);
1661 SDValue Trmp = Op.getOperand(1); // trampoline
1662 SDValue FPtr = Op.getOperand(2); // nested function
1663 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +00001664 SDLoc dl(Op);
Bill Wendling77959322008-09-17 00:30:57 +00001665
Owen Andersone50ed302009-08-10 22:56:29 +00001666 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001668 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001669 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001670 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001671
Scott Michelfdc40a02009-02-17 22:15:04 +00001672 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001673 TargetLowering::ArgListEntry Entry;
1674
1675 Entry.Ty = IntPtrTy;
1676 Entry.Node = Trmp; Args.push_back(Entry);
1677
1678 // TrampSize == (isPPC64 ? 48 : 40);
1679 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001681 Args.push_back(Entry);
1682
1683 Entry.Node = FPtr; Args.push_back(Entry);
1684 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001685
Bill Wendling77959322008-09-17 00:30:57 +00001686 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001687 TargetLowering::CallLoweringInfo CLI(Chain,
1688 Type::getVoidTy(*DAG.getContext()),
1689 false, false, false, false, 0,
1690 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001691 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001692 /*doesNotRet=*/false,
1693 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001694 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001695 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001696 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001697
Duncan Sands4a544a72011-09-06 13:37:06 +00001698 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001699}
1700
Dan Gohman475871a2008-07-27 21:46:04 +00001701SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001702 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001703 MachineFunction &MF = DAG.getMachineFunction();
1704 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1705
Andrew Trickac6d9be2013-05-25 02:42:55 +00001706 SDLoc dl(Op);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001707
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001708 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001709 // vastart just stores the address of the VarArgsFrameIndex slot into the
1710 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001711 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001712 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001713 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001714 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1715 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001716 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001717 }
1718
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001719 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001720 // We suppose the given va_list is already allocated.
1721 //
1722 // typedef struct {
1723 // char gpr; /* index into the array of 8 GPRs
1724 // * stored in the register save area
1725 // * gpr=0 corresponds to r3,
1726 // * gpr=1 to r4, etc.
1727 // */
1728 // char fpr; /* index into the array of 8 FPRs
1729 // * stored in the register save area
1730 // * fpr=0 corresponds to f1,
1731 // * fpr=1 to f2, etc.
1732 // */
1733 // char *overflow_arg_area;
1734 // /* location on stack that holds
1735 // * the next overflow argument
1736 // */
1737 // char *reg_save_area;
1738 // /* where r3:r10 and f1:f8 (if saved)
1739 // * are stored
1740 // */
1741 // } va_list[1];
1742
1743
Dan Gohman1e93df62010-04-17 14:41:14 +00001744 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1745 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001746
Nicolas Geoffray01119992007-04-03 13:59:52 +00001747
Owen Andersone50ed302009-08-10 22:56:29 +00001748 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001749
Dan Gohman1e93df62010-04-17 14:41:14 +00001750 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1751 PtrVT);
1752 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1753 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001754
Duncan Sands83ec4b62008-06-06 12:08:01 +00001755 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001757
Duncan Sands83ec4b62008-06-06 12:08:01 +00001758 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001759 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001760
1761 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763
Dan Gohman69de1932008-02-06 22:27:42 +00001764 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001765
Nicolas Geoffray01119992007-04-03 13:59:52 +00001766 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001767 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001768 Op.getOperand(1),
1769 MachinePointerInfo(SV),
1770 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001771 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001772 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001773 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001774
Nicolas Geoffray01119992007-04-03 13:59:52 +00001775 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001777 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1778 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001779 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001780 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001781 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001782
Nicolas Geoffray01119992007-04-03 13:59:52 +00001783 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001785 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1786 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001787 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001788 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001789 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001790
1791 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001792 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1793 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001794 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001795
Chris Lattner1a635d62006-04-14 06:01:58 +00001796}
1797
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001798#include "PPCGenCallingConv.inc"
1799
Bill Schmidtd3f77662013-06-12 16:39:22 +00001800bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1801 CCValAssign::LocInfo &LocInfo,
1802 ISD::ArgFlagsTy &ArgFlags,
1803 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001804 return true;
1805}
1806
Bill Schmidtd3f77662013-06-12 16:39:22 +00001807bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1808 MVT &LocVT,
1809 CCValAssign::LocInfo &LocInfo,
1810 ISD::ArgFlagsTy &ArgFlags,
1811 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001812 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1814 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1815 };
1816 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001817
Tilmann Schellerffd02002009-07-03 06:45:56 +00001818 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1819
1820 // Skip one register if the first unallocated register has an even register
1821 // number and there are still argument registers available which have not been
1822 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1823 // need to skip a register if RegNum is odd.
1824 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1825 State.AllocateReg(ArgRegs[RegNum]);
1826 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001827
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828 // Always return false here, as this function only makes sure that the first
1829 // unallocated register has an odd register number and does not actually
1830 // allocate a register for the current argument.
1831 return false;
1832}
1833
Bill Schmidtd3f77662013-06-12 16:39:22 +00001834bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1835 MVT &LocVT,
1836 CCValAssign::LocInfo &LocInfo,
1837 ISD::ArgFlagsTy &ArgFlags,
1838 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001839 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001840 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1841 PPC::F8
1842 };
1843
1844 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001845
Tilmann Schellerffd02002009-07-03 06:45:56 +00001846 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1847
1848 // If there is only one Floating-point register left we need to put both f64
1849 // values of a split ppc_fp128 value on the stack.
1850 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1851 State.AllocateReg(ArgRegs[RegNum]);
1852 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001853
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854 // Always return false here, as this function only makes sure that the two f64
1855 // values a ppc_fp128 value is split into are both passed in registers or both
1856 // passed on the stack and does not actually allocate a register for the
1857 // current argument.
1858 return false;
1859}
1860
Chris Lattner9f0bc652007-02-25 05:34:32 +00001861/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001862/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001863static const uint16_t *GetFPR() {
1864 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001865 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001866 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001867 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001868
Chris Lattner9f0bc652007-02-25 05:34:32 +00001869 return FPR;
1870}
1871
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001872/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1873/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001874static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001875 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001876 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001877 if (Flags.isByVal())
1878 ArgSize = Flags.getByValSize();
1879 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1880
1881 return ArgSize;
1882}
1883
Dan Gohman475871a2008-07-27 21:46:04 +00001884SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001885PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001886 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 const SmallVectorImpl<ISD::InputArg>
1888 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001889 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001890 SmallVectorImpl<SDValue> &InVals)
1891 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001892 if (PPCSubTarget.isSVR4ABI()) {
1893 if (PPCSubTarget.isPPC64())
1894 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1895 dl, DAG, InVals);
1896 else
1897 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1898 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001899 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001900 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1901 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 }
1903}
1904
1905SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001906PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001908 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 const SmallVectorImpl<ISD::InputArg>
1910 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001911 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001912 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001914 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915 // +-----------------------------------+
1916 // +--> | Back chain |
1917 // | +-----------------------------------+
1918 // | | Floating-point register save area |
1919 // | +-----------------------------------+
1920 // | | General register save area |
1921 // | +-----------------------------------+
1922 // | | CR save word |
1923 // | +-----------------------------------+
1924 // | | VRSAVE save word |
1925 // | +-----------------------------------+
1926 // | | Alignment padding |
1927 // | +-----------------------------------+
1928 // | | Vector register save area |
1929 // | +-----------------------------------+
1930 // | | Local variable space |
1931 // | +-----------------------------------+
1932 // | | Parameter list area |
1933 // | +-----------------------------------+
1934 // | | LR save word |
1935 // | +-----------------------------------+
1936 // SP--> +--- | Back chain |
1937 // +-----------------------------------+
1938 //
1939 // Specifications:
1940 // System V Application Binary Interface PowerPC Processor Supplement
1941 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001942
Tilmann Schellerffd02002009-07-03 06:45:56 +00001943 MachineFunction &MF = DAG.getMachineFunction();
1944 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001945 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946
Owen Andersone50ed302009-08-10 22:56:29 +00001947 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001948 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001949 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1950 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001951 unsigned PtrByteSize = 4;
1952
1953 // Assign locations to all of the incoming arguments.
1954 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001955 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001956 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001957
1958 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001959 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001960
Bill Schmidt212af6a2013-02-06 17:33:58 +00001961 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001962
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1964 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001965
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966 // Arguments stored in registers.
1967 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001968 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001969 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001970
Owen Anderson825b72b2009-08-11 20:47:22 +00001971 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001972 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001975 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001976 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001978 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001979 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001981 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001982 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 case MVT::v16i8:
1984 case MVT::v8i16:
1985 case MVT::v4i32:
1986 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001987 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001988 break;
1989 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001990
Tilmann Schellerffd02002009-07-03 06:45:56 +00001991 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001992 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001994
Dan Gohman98ca4f22009-08-05 01:29:28 +00001995 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001996 } else {
1997 // Argument stored in memory.
1998 assert(VA.isMemLoc());
1999
2000 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2001 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002002 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002003
2004 // Create load nodes to retrieve arguments from the stack.
2005 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002006 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2007 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002008 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002009 }
2010 }
2011
2012 // Assign locations to all of the incoming aggregate by value arguments.
2013 // Aggregates passed by value are stored in the local variable space of the
2014 // caller's stack frame, right above the parameter list area.
2015 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002016 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002017 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002018
2019 // Reserve stack space for the allocations in CCInfo.
2020 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2021
Bill Schmidt212af6a2013-02-06 17:33:58 +00002022 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002023
2024 // Area that is at least reserved in the caller of this function.
2025 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002026
Tilmann Schellerffd02002009-07-03 06:45:56 +00002027 // Set the size that is at least reserved in caller of this function. Tail
2028 // call optimized function's reserved stack space needs to be aligned so that
2029 // taking the difference between two stack areas will result in an aligned
2030 // stack.
2031 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2032
2033 MinReservedArea =
2034 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002035 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002036
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002037 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038 getStackAlignment();
2039 unsigned AlignMask = TargetAlign-1;
2040 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002041
Tilmann Schellerffd02002009-07-03 06:45:56 +00002042 FI->setMinReservedArea(MinReservedArea);
2043
2044 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002045
Tilmann Schellerffd02002009-07-03 06:45:56 +00002046 // If the function takes variable number of arguments, make a frame index for
2047 // the start of the first vararg value... for expansion of llvm.va_start.
2048 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002049 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002050 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2051 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2052 };
2053 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2054
Craig Topperc5eaae42012-03-11 07:57:25 +00002055 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002056 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2057 PPC::F8
2058 };
2059 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2060
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2062 NumGPArgRegs));
2063 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2064 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065
2066 // Make room for NumGPArgRegs and NumFPArgRegs.
2067 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002069
Dan Gohman1e93df62010-04-17 14:41:14 +00002070 FuncInfo->setVarArgsStackOffset(
2071 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002072 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002073
Dan Gohman1e93df62010-04-17 14:41:14 +00002074 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2075 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002076
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002077 // The fixed integer arguments of a variadic function are stored to the
2078 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2079 // the result of va_next.
2080 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2081 // Get an existing live-in vreg, or add a new one.
2082 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2083 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002084 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002085
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002087 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2088 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002089 MemOps.push_back(Store);
2090 // Increment the address by four for the next argument to store
2091 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2092 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2093 }
2094
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002095 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2096 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002097 // The double arguments are stored to the VarArgsFrameIndex
2098 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002099 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2100 // Get an existing live-in vreg, or add a new one.
2101 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2102 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002103 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002104
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002106 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2107 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002108 MemOps.push_back(Store);
2109 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002111 PtrVT);
2112 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2113 }
2114 }
2115
2116 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002119
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002121}
2122
Bill Schmidt726c2372012-10-23 15:51:16 +00002123// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2124// value to MVT::i64 and then truncate to the correct register size.
2125SDValue
2126PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2127 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002128 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00002129 if (Flags.isSExt())
2130 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2131 DAG.getValueType(ObjectVT));
2132 else if (Flags.isZExt())
2133 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2134 DAG.getValueType(ObjectVT));
Matt Arsenault225ed702013-05-18 00:21:46 +00002135
Bill Schmidt726c2372012-10-23 15:51:16 +00002136 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2137}
2138
2139// Set the size that is at least reserved in caller of this function. Tail
2140// call optimized functions' reserved stack space needs to be aligned so that
2141// taking the difference between two stack areas will result in an aligned
2142// stack.
2143void
2144PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2145 unsigned nAltivecParamsAtEnd,
2146 unsigned MinReservedArea,
2147 bool isPPC64) const {
2148 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2149 // Add the Altivec parameters at the end, if needed.
2150 if (nAltivecParamsAtEnd) {
2151 MinReservedArea = ((MinReservedArea+15)/16)*16;
2152 MinReservedArea += 16*nAltivecParamsAtEnd;
2153 }
2154 MinReservedArea =
2155 std::max(MinReservedArea,
2156 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2157 unsigned TargetAlign
2158 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2159 getStackAlignment();
2160 unsigned AlignMask = TargetAlign-1;
2161 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2162 FI->setMinReservedArea(MinReservedArea);
2163}
2164
Tilmann Schellerffd02002009-07-03 06:45:56 +00002165SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002166PPCTargetLowering::LowerFormalArguments_64SVR4(
2167 SDValue Chain,
2168 CallingConv::ID CallConv, bool isVarArg,
2169 const SmallVectorImpl<ISD::InputArg>
2170 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002171 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002172 SmallVectorImpl<SDValue> &InVals) const {
2173 // TODO: add description of PPC stack frame format, or at least some docs.
2174 //
2175 MachineFunction &MF = DAG.getMachineFunction();
2176 MachineFrameInfo *MFI = MF.getFrameInfo();
2177 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2178
2179 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2180 // Potential tail calls could cause overwriting of argument stack slots.
2181 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2182 (CallConv == CallingConv::Fast));
2183 unsigned PtrByteSize = 8;
2184
2185 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2186 // Area that is at least reserved in caller of this function.
2187 unsigned MinReservedArea = ArgOffset;
2188
2189 static const uint16_t GPR[] = {
2190 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2191 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2192 };
2193
2194 static const uint16_t *FPR = GetFPR();
2195
2196 static const uint16_t VR[] = {
2197 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2198 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2199 };
2200
2201 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2202 const unsigned Num_FPR_Regs = 13;
2203 const unsigned Num_VR_Regs = array_lengthof(VR);
2204
2205 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2206
2207 // Add DAG nodes to load the arguments or copy them out of registers. On
2208 // entry to a function on PPC, the arguments start after the linkage area,
2209 // although the first ones are often in registers.
2210
2211 SmallVector<SDValue, 8> MemOps;
2212 unsigned nAltivecParamsAtEnd = 0;
2213 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002214 unsigned CurArgIdx = 0;
2215 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002216 SDValue ArgVal;
2217 bool needsLoad = false;
2218 EVT ObjectVT = Ins[ArgNo].VT;
2219 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2220 unsigned ArgSize = ObjSize;
2221 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002222 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2223 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002224
2225 unsigned CurArgOffset = ArgOffset;
2226
2227 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2228 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2229 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2230 if (isVarArg) {
2231 MinReservedArea = ((MinReservedArea+15)/16)*16;
2232 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2233 Flags,
2234 PtrByteSize);
2235 } else
2236 nAltivecParamsAtEnd++;
2237 } else
2238 // Calculate min reserved area.
2239 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2240 Flags,
2241 PtrByteSize);
2242
2243 // FIXME the codegen can be much improved in some cases.
2244 // We do not have to keep everything in memory.
2245 if (Flags.isByVal()) {
2246 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2247 ObjSize = Flags.getByValSize();
2248 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002249 // Empty aggregate parameters do not take up registers. Examples:
2250 // struct { } a;
2251 // union { } b;
2252 // int c[0];
2253 // etc. However, we have to provide a place-holder in InVals, so
2254 // pretend we have an 8-byte item at the current address for that
2255 // purpose.
2256 if (!ObjSize) {
2257 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2258 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2259 InVals.push_back(FIN);
2260 continue;
2261 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002262 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002263 if (ObjSize < PtrByteSize)
2264 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002265 // The value of the object is its address.
2266 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2267 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2268 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002269
2270 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002271 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002272 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002273 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002274 SDValue Store;
2275
2276 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2277 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2278 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2279 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2280 MachinePointerInfo(FuncArg, CurArgOffset),
2281 ObjType, false, false, 0);
2282 } else {
2283 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2284 // store the whole register as-is to the parameter save area
2285 // slot. The address of the parameter was already calculated
2286 // above (InVals.push_back(FIN)) to be the right-justified
2287 // offset within the slot. For this store, we need a new
2288 // frame index that points at the beginning of the slot.
2289 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2290 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2291 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2292 MachinePointerInfo(FuncArg, ArgOffset),
2293 false, false, 0);
2294 }
2295
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002296 MemOps.push_back(Store);
2297 ++GPR_idx;
2298 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002299 // Whether we copied from a register or not, advance the offset
2300 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002301 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002302 continue;
2303 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002304
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002305 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2306 // Store whatever pieces of the object are in registers
2307 // to memory. ArgOffset will be the address of the beginning
2308 // of the object.
2309 if (GPR_idx != Num_GPR_Regs) {
2310 unsigned VReg;
2311 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2312 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2313 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2314 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002315 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002316 MachinePointerInfo(FuncArg, ArgOffset),
2317 false, false, 0);
2318 MemOps.push_back(Store);
2319 ++GPR_idx;
2320 ArgOffset += PtrByteSize;
2321 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002322 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002323 break;
2324 }
2325 }
2326 continue;
2327 }
2328
2329 switch (ObjectVT.getSimpleVT().SimpleTy) {
2330 default: llvm_unreachable("Unhandled argument type!");
2331 case MVT::i32:
2332 case MVT::i64:
2333 if (GPR_idx != Num_GPR_Regs) {
2334 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2335 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2336
Bill Schmidt726c2372012-10-23 15:51:16 +00002337 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002338 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2339 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002340 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002341
2342 ++GPR_idx;
2343 } else {
2344 needsLoad = true;
2345 ArgSize = PtrByteSize;
2346 }
2347 ArgOffset += 8;
2348 break;
2349
2350 case MVT::f32:
2351 case MVT::f64:
2352 // Every 8 bytes of argument space consumes one of the GPRs available for
2353 // argument passing.
2354 if (GPR_idx != Num_GPR_Regs) {
2355 ++GPR_idx;
2356 }
2357 if (FPR_idx != Num_FPR_Regs) {
2358 unsigned VReg;
2359
2360 if (ObjectVT == MVT::f32)
2361 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2362 else
2363 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2364
2365 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2366 ++FPR_idx;
2367 } else {
2368 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002369 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002370 }
2371
2372 ArgOffset += 8;
2373 break;
2374 case MVT::v4f32:
2375 case MVT::v4i32:
2376 case MVT::v8i16:
2377 case MVT::v16i8:
2378 // Note that vector arguments in registers don't reserve stack space,
2379 // except in varargs functions.
2380 if (VR_idx != Num_VR_Regs) {
2381 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2382 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2383 if (isVarArg) {
2384 while ((ArgOffset % 16) != 0) {
2385 ArgOffset += PtrByteSize;
2386 if (GPR_idx != Num_GPR_Regs)
2387 GPR_idx++;
2388 }
2389 ArgOffset += 16;
2390 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2391 }
2392 ++VR_idx;
2393 } else {
2394 // Vectors are aligned.
2395 ArgOffset = ((ArgOffset+15)/16)*16;
2396 CurArgOffset = ArgOffset;
2397 ArgOffset += 16;
2398 needsLoad = true;
2399 }
2400 break;
2401 }
2402
2403 // We need to load the argument to a virtual register if we determined
2404 // above that we ran out of physical registers of the appropriate type.
2405 if (needsLoad) {
2406 int FI = MFI->CreateFixedObject(ObjSize,
2407 CurArgOffset + (ArgSize - ObjSize),
2408 isImmutable);
2409 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2410 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2411 false, false, false, 0);
2412 }
2413
2414 InVals.push_back(ArgVal);
2415 }
2416
2417 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002418 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002419 // taking the difference between two stack areas will result in an aligned
2420 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002421 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002422
2423 // If the function takes variable number of arguments, make a frame index for
2424 // the start of the first vararg value... for expansion of llvm.va_start.
2425 if (isVarArg) {
2426 int Depth = ArgOffset;
2427
2428 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002429 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002430 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2431
2432 // If this function is vararg, store any remaining integer argument regs
2433 // to their spots on the stack so that they may be loaded by deferencing the
2434 // result of va_next.
2435 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2436 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2437 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2438 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2439 MachinePointerInfo(), false, false, 0);
2440 MemOps.push_back(Store);
2441 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002442 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002443 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2444 }
2445 }
2446
2447 if (!MemOps.empty())
2448 Chain = DAG.getNode(ISD::TokenFactor, dl,
2449 MVT::Other, &MemOps[0], MemOps.size());
2450
2451 return Chain;
2452}
2453
2454SDValue
2455PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002456 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002457 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002458 const SmallVectorImpl<ISD::InputArg>
2459 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002460 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002461 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002462 // TODO: add description of PPC stack frame format, or at least some docs.
2463 //
2464 MachineFunction &MF = DAG.getMachineFunction();
2465 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002466 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002467
Owen Andersone50ed302009-08-10 22:56:29 +00002468 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002469 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002470 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002471 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2472 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002473 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002474
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002475 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002476 // Area that is at least reserved in caller of this function.
2477 unsigned MinReservedArea = ArgOffset;
2478
Craig Topperb78ca422012-03-11 07:16:55 +00002479 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002480 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2481 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2482 };
Craig Topperb78ca422012-03-11 07:16:55 +00002483 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002484 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2485 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2486 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002487
Craig Topperb78ca422012-03-11 07:16:55 +00002488 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002489
Craig Topperb78ca422012-03-11 07:16:55 +00002490 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002491 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2492 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2493 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002494
Owen Anderson718cb662007-09-07 04:06:50 +00002495 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002496 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002497 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002498
2499 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002500
Craig Topperb78ca422012-03-11 07:16:55 +00002501 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002502
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002503 // In 32-bit non-varargs functions, the stack space for vectors is after the
2504 // stack space for non-vectors. We do not use this space unless we have
2505 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002506 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002507 // that out...for the pathological case, compute VecArgOffset as the
2508 // start of the vector parameter area. Computing VecArgOffset is the
2509 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002510 unsigned VecArgOffset = ArgOffset;
2511 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002513 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002514 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002515 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002516
Duncan Sands276dcbd2008-03-21 09:14:45 +00002517 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002518 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002519 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002520 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002521 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2522 VecArgOffset += ArgSize;
2523 continue;
2524 }
2525
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002527 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 case MVT::i32:
2529 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002530 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002531 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 case MVT::i64: // PPC64
2533 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002534 // FIXME: We are guaranteed to be !isPPC64 at this point.
2535 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002536 VecArgOffset += 8;
2537 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 case MVT::v4f32:
2539 case MVT::v4i32:
2540 case MVT::v8i16:
2541 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002542 // Nothing to do, we're only looking at Nonvector args here.
2543 break;
2544 }
2545 }
2546 }
2547 // We've found where the vector parameter area in memory is. Skip the
2548 // first 12 parameters; these don't use that memory.
2549 VecArgOffset = ((VecArgOffset+15)/16)*16;
2550 VecArgOffset += 12*16;
2551
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002552 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002553 // entry to a function on PPC, the arguments start after the linkage area,
2554 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002555
Dan Gohman475871a2008-07-27 21:46:04 +00002556 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002557 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002558 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002559 unsigned CurArgIdx = 0;
2560 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002561 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002562 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002563 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002564 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002565 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002566 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002567 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2568 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002569
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002570 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002571
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002572 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2574 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002575 if (isVarArg || isPPC64) {
2576 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002577 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002578 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002579 PtrByteSize);
2580 } else nAltivecParamsAtEnd++;
2581 } else
2582 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002584 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002585 PtrByteSize);
2586
Dale Johannesen8419dd62008-03-07 20:27:40 +00002587 // FIXME the codegen can be much improved in some cases.
2588 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002589 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002590 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002591 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002592 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002593 // Objects of size 1 and 2 are right justified, everything else is
2594 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002595 if (ObjSize==1 || ObjSize==2) {
2596 CurArgOffset = CurArgOffset + (4 - ObjSize);
2597 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002598 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002599 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002600 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002601 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002602 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002603 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002604 unsigned VReg;
2605 if (isPPC64)
2606 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2607 else
2608 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002610 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002611 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002612 MachinePointerInfo(FuncArg,
2613 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002614 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002615 MemOps.push_back(Store);
2616 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002617 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002618
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002619 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002620
Dale Johannesen7f96f392008-03-08 01:41:42 +00002621 continue;
2622 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002623 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2624 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002625 // to memory. ArgOffset will be the address of the beginning
2626 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002627 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002628 unsigned VReg;
2629 if (isPPC64)
2630 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2631 else
2632 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002633 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002634 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002636 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002637 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002638 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002639 MemOps.push_back(Store);
2640 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002641 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002642 } else {
2643 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2644 break;
2645 }
2646 }
2647 continue;
2648 }
2649
Owen Anderson825b72b2009-08-11 20:47:22 +00002650 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002651 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002652 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002653 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002654 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002655 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002657 ++GPR_idx;
2658 } else {
2659 needsLoad = true;
2660 ArgSize = PtrByteSize;
2661 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002662 // All int arguments reserve stack space in the Darwin ABI.
2663 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002664 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002665 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002666 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002667 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002668 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002669 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002671
Bill Schmidt726c2372012-10-23 15:51:16 +00002672 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002673 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002674 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002675 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002676
Chris Lattnerc91a4752006-06-26 22:48:35 +00002677 ++GPR_idx;
2678 } else {
2679 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002680 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002681 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002682 // All int arguments reserve stack space in the Darwin ABI.
2683 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002684 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002685
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 case MVT::f32:
2687 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002688 // Every 4 bytes of argument space consumes one of the GPRs available for
2689 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002690 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002691 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002692 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002693 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002694 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002695 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002696 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002697
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002699 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002700 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002701 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002702
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002704 ++FPR_idx;
2705 } else {
2706 needsLoad = true;
2707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002708
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002709 // All FP arguments reserve stack space in the Darwin ABI.
2710 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002711 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002712 case MVT::v4f32:
2713 case MVT::v4i32:
2714 case MVT::v8i16:
2715 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002716 // Note that vector arguments in registers don't reserve stack space,
2717 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002718 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002719 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002720 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002721 if (isVarArg) {
2722 while ((ArgOffset % 16) != 0) {
2723 ArgOffset += PtrByteSize;
2724 if (GPR_idx != Num_GPR_Regs)
2725 GPR_idx++;
2726 }
2727 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002728 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002729 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002730 ++VR_idx;
2731 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002732 if (!isVarArg && !isPPC64) {
2733 // Vectors go after all the nonvectors.
2734 CurArgOffset = VecArgOffset;
2735 VecArgOffset += 16;
2736 } else {
2737 // Vectors are aligned.
2738 ArgOffset = ((ArgOffset+15)/16)*16;
2739 CurArgOffset = ArgOffset;
2740 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002741 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002742 needsLoad = true;
2743 }
2744 break;
2745 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002746
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002747 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002748 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002749 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002750 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002751 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002752 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002753 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002754 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002755 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002756 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002757
Dan Gohman98ca4f22009-08-05 01:29:28 +00002758 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002759 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002760
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002761 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002762 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002763 // taking the difference between two stack areas will result in an aligned
2764 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002765 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002766
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002767 // If the function takes variable number of arguments, make a frame index for
2768 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002769 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002770 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002771
Dan Gohman1e93df62010-04-17 14:41:14 +00002772 FuncInfo->setVarArgsFrameIndex(
2773 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002774 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002775 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002776
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002777 // If this function is vararg, store any remaining integer argument regs
2778 // to their spots on the stack so that they may be loaded by deferencing the
2779 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002780 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002781 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002782
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002783 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002784 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002785 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002786 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002787
Dan Gohman98ca4f22009-08-05 01:29:28 +00002788 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002789 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2790 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002791 MemOps.push_back(Store);
2792 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002793 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002794 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002795 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002796 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002797
Dale Johannesen8419dd62008-03-07 20:27:40 +00002798 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002799 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002800 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002801
Dan Gohman98ca4f22009-08-05 01:29:28 +00002802 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002803}
2804
Bill Schmidt419f3762012-09-19 15:42:13 +00002805/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2806/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002807static unsigned
2808CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2809 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002810 bool isVarArg,
2811 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002812 const SmallVectorImpl<ISD::OutputArg>
2813 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002814 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002815 unsigned &nAltivecParamsAtEnd) {
2816 // Count how many bytes are to be pushed on the stack, including the linkage
2817 // area, and parameter passing area. We start with 24/48 bytes, which is
2818 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002819 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002821 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2822
2823 // Add up all the space actually used.
2824 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2825 // they all go in registers, but we must reserve stack space for them for
2826 // possible use by the caller. In varargs or 64-bit calls, parameters are
2827 // assigned stack space in order, with padding so Altivec parameters are
2828 // 16-byte aligned.
2829 nAltivecParamsAtEnd = 0;
2830 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002831 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002832 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002834 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2835 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002836 if (!isVarArg && !isPPC64) {
2837 // Non-varargs Altivec parameters go after all the non-Altivec
2838 // parameters; handle those later so we know how much padding we need.
2839 nAltivecParamsAtEnd++;
2840 continue;
2841 }
2842 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2843 NumBytes = ((NumBytes+15)/16)*16;
2844 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002846 }
2847
2848 // Allow for Altivec parameters at the end, if needed.
2849 if (nAltivecParamsAtEnd) {
2850 NumBytes = ((NumBytes+15)/16)*16;
2851 NumBytes += 16*nAltivecParamsAtEnd;
2852 }
2853
2854 // The prolog code of the callee may store up to 8 GPR argument registers to
2855 // the stack, allowing va_start to index over them in memory if its varargs.
2856 // Because we cannot tell if this is needed on the caller side, we have to
2857 // conservatively assume that it is needed. As such, make sure we have at
2858 // least enough stack space for the caller to store the 8 GPRs.
2859 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002860 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002861
2862 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002863 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2864 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2865 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002866 unsigned AlignMask = TargetAlign-1;
2867 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2868 }
2869
2870 return NumBytes;
2871}
2872
2873/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002874/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002875static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002876 unsigned ParamSize) {
2877
Dale Johannesenb60d5192009-11-24 01:09:07 +00002878 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002879
2880 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2881 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2882 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2883 // Remember only if the new adjustement is bigger.
2884 if (SPDiff < FI->getTailCallSPDelta())
2885 FI->setTailCallSPDelta(SPDiff);
2886
2887 return SPDiff;
2888}
2889
Dan Gohman98ca4f22009-08-05 01:29:28 +00002890/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2891/// for tail call optimization. Targets which want to do tail call
2892/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002893bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002894PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002895 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002896 bool isVarArg,
2897 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002898 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002899 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002900 return false;
2901
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002902 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002903 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002904 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002905
Dan Gohman98ca4f22009-08-05 01:29:28 +00002906 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002907 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002908 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2909 // Functions containing by val parameters are not supported.
2910 for (unsigned i = 0; i != Ins.size(); i++) {
2911 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2912 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002913 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002914
2915 // Non PIC/GOT tail calls are supported.
2916 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2917 return true;
2918
2919 // At the moment we can only do local tail calls (in same module, hidden
2920 // or protected) if we are generating PIC.
2921 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2922 return G->getGlobal()->hasHiddenVisibility()
2923 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002924 }
2925
2926 return false;
2927}
2928
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002929/// isCallCompatibleAddress - Return the immediate to use if the specified
2930/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002931static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002932 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2933 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002934
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002935 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002936 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002937 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002938 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002939
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002940 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002941 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002942}
2943
Dan Gohman844731a2008-05-13 00:00:25 +00002944namespace {
2945
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002946struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002947 SDValue Arg;
2948 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 int FrameIdx;
2950
2951 TailCallArgumentInfo() : FrameIdx(0) {}
2952};
2953
Dan Gohman844731a2008-05-13 00:00:25 +00002954}
2955
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002956/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2957static void
2958StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002959 SDValue Chain,
Craig Toppera0ec3f92013-07-14 04:42:23 +00002960 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
2961 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002962 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002963 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002964 SDValue Arg = TailCallArgs[i].Arg;
2965 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002966 int FI = TailCallArgs[i].FrameIdx;
2967 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002968 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002969 MachinePointerInfo::getFixedStack(FI),
2970 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002971 }
2972}
2973
2974/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2975/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002976static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002977 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002978 SDValue Chain,
2979 SDValue OldRetAddr,
2980 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002981 int SPDiff,
2982 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002983 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002984 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002985 if (SPDiff) {
2986 // Calculate the new stack slot for the return address.
2987 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002988 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002989 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002990 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002991 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002993 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002994 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002995 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002996 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002997
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002998 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2999 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003000 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003001 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003002 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003003 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003004 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003005 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3006 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003007 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003008 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003009 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003010 }
3011 return Chain;
3012}
3013
3014/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3015/// the position of the argument.
3016static void
3017CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003018 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003019 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003020 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003021 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003022 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003023 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003024 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003025 TailCallArgumentInfo Info;
3026 Info.Arg = Arg;
3027 Info.FrameIdxOp = FIN;
3028 Info.FrameIdx = FI;
3029 TailCallArguments.push_back(Info);
3030}
3031
3032/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3033/// stack slot. Returns the chain as result and the loaded frame pointers in
3034/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003035SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003036 int SPDiff,
3037 SDValue Chain,
3038 SDValue &LROpOut,
3039 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003040 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003041 SDLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003042 if (SPDiff) {
3043 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003044 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003045 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003046 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003047 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003048 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003049
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003050 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3051 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003052 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003053 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003054 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003055 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003056 Chain = SDValue(FPOpOut.getNode(), 1);
3057 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003058 }
3059 return Chain;
3060}
3061
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003062/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003063/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003064/// specified by the specific parameter attribute. The copy will be passed as
3065/// a byval function parameter.
3066/// Sometimes what we are copying is the end of a larger object, the part that
3067/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003068static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003069CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003070 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003071 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003072 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003073 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003074 false, false, MachinePointerInfo(0),
3075 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003076}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003077
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003078/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3079/// tail calls.
3080static void
Dan Gohman475871a2008-07-27 21:46:04 +00003081LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3082 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003083 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003084 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3085 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003086 SDLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003087 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003088 if (!isTailCall) {
3089 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003090 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003091 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003093 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003095 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003096 DAG.getConstant(ArgOffset, PtrVT));
3097 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003098 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3099 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003100 // Calculate and remember argument location.
3101 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3102 TailCallArguments);
3103}
3104
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003105static
3106void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003107 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003108 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003109 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003110 MachineFunction &MF = DAG.getMachineFunction();
3111
3112 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3113 // might overwrite each other in case of tail call optimization.
3114 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003115 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003116 InFlag = SDValue();
3117 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3118 MemOpChains2, dl);
3119 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003120 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003121 &MemOpChains2[0], MemOpChains2.size());
3122
3123 // Store the return address to the appropriate stack slot.
3124 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3125 isPPC64, isDarwinABI, dl);
3126
3127 // Emit callseq_end just before tailcall node.
3128 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003129 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003130 InFlag = Chain.getValue(1);
3131}
3132
3133static
3134unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003135 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003136 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3137 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003138 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003139
Chris Lattnerb9082582010-11-14 23:42:06 +00003140 bool isPPC64 = PPCSubTarget.isPPC64();
3141 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3142
Owen Andersone50ed302009-08-10 22:56:29 +00003143 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003145 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003146
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003147 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003148
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003149 bool needIndirectCall = true;
3150 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003151 // If this is an absolute destination address, use the munged value.
3152 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003153 needIndirectCall = false;
3154 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003155
Chris Lattnerb9082582010-11-14 23:42:06 +00003156 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3157 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3158 // Use indirect calls for ALL functions calls in JIT mode, since the
3159 // far-call stubs may be outside relocation limits for a BL instruction.
3160 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3161 unsigned OpFlags = 0;
3162 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003163 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003164 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003165 (G->getGlobal()->isDeclaration() ||
3166 G->getGlobal()->isWeakForLinker())) {
3167 // PC-relative references to external symbols should go through $stub,
3168 // unless we're building with the leopard linker or later, which
3169 // automatically synthesizes these stubs.
3170 OpFlags = PPCII::MO_DARWIN_STUB;
3171 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003172
Chris Lattnerb9082582010-11-14 23:42:06 +00003173 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3174 // every direct call is) turn it into a TargetGlobalAddress /
3175 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003176 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003177 Callee.getValueType(),
3178 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003179 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003180 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003181 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003182
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003183 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003184 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003185
Chris Lattnerb9082582010-11-14 23:42:06 +00003186 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003187 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003188 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003189 // PC-relative references to external symbols should go through $stub,
3190 // unless we're building with the leopard linker or later, which
3191 // automatically synthesizes these stubs.
3192 OpFlags = PPCII::MO_DARWIN_STUB;
3193 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003194
Chris Lattnerb9082582010-11-14 23:42:06 +00003195 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3196 OpFlags);
3197 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003198 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003199
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003200 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003201 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3202 // to do the call, we can't use PPCISD::CALL.
3203 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003204
3205 if (isSVR4ABI && isPPC64) {
3206 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3207 // entry point, but to the function descriptor (the function entry point
3208 // address is part of the function descriptor though).
3209 // The function descriptor is a three doubleword structure with the
3210 // following fields: function entry point, TOC base address and
3211 // environment pointer.
3212 // Thus for a call through a function pointer, the following actions need
3213 // to be performed:
3214 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003215 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003216 // 2. Load the address of the function entry point from the function
3217 // descriptor.
3218 // 3. Load the TOC of the callee from the function descriptor into r2.
3219 // 4. Load the environment pointer from the function descriptor into
3220 // r11.
3221 // 5. Branch to the function entry point address.
3222 // 6. On return of the callee, the TOC of the caller needs to be
3223 // restored (this is done in FinishCall()).
3224 //
3225 // All those operations are flagged together to ensure that no other
3226 // operations can be scheduled in between. E.g. without flagging the
3227 // operations together, a TOC access in the caller could be scheduled
3228 // between the load of the callee TOC and the branch to the callee, which
3229 // results in the TOC access going through the TOC of the callee instead
3230 // of going through the TOC of the caller, which leads to incorrect code.
3231
3232 // Load the address of the function entry point from the function
3233 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003234 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003235 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3236 InFlag.getNode() ? 3 : 2);
3237 Chain = LoadFuncPtr.getValue(1);
3238 InFlag = LoadFuncPtr.getValue(2);
3239
3240 // Load environment pointer into r11.
3241 // Offset of the environment pointer within the function descriptor.
3242 SDValue PtrOff = DAG.getIntPtrConstant(16);
3243
3244 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3245 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3246 InFlag);
3247 Chain = LoadEnvPtr.getValue(1);
3248 InFlag = LoadEnvPtr.getValue(2);
3249
3250 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3251 InFlag);
3252 Chain = EnvVal.getValue(0);
3253 InFlag = EnvVal.getValue(1);
3254
3255 // Load TOC of the callee into r2. We are using a target-specific load
3256 // with r2 hard coded, because the result of a target-independent load
3257 // would never go directly into r2, since r2 is a reserved register (which
3258 // prevents the register allocator from allocating it), resulting in an
3259 // additional register being allocated and an unnecessary move instruction
3260 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003261 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003262 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3263 Callee, InFlag);
3264 Chain = LoadTOCPtr.getValue(0);
3265 InFlag = LoadTOCPtr.getValue(1);
3266
3267 MTCTROps[0] = Chain;
3268 MTCTROps[1] = LoadFuncPtr;
3269 MTCTROps[2] = InFlag;
3270 }
3271
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003272 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3273 2 + (InFlag.getNode() != 0));
3274 InFlag = Chain.getValue(1);
3275
3276 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003278 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003279 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003280 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003281 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003282 // Add use of X11 (holding environment pointer)
3283 if (isSVR4ABI && isPPC64)
3284 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003285 // Add CTR register as callee so a bctr can be emitted later.
3286 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003287 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003288 }
3289
3290 // If this is a direct call, pass the chain and the callee.
3291 if (Callee.getNode()) {
3292 Ops.push_back(Chain);
3293 Ops.push_back(Callee);
3294 }
3295 // If this is a tail call add stack pointer delta.
3296 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003298
3299 // Add argument registers to the end of the list so that they are known live
3300 // into the call.
3301 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3302 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3303 RegsToPass[i].second.getValueType()));
3304
3305 return CallOpc;
3306}
3307
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003308static
3309bool isLocalCall(const SDValue &Callee)
3310{
3311 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003312 return !G->getGlobal()->isDeclaration() &&
3313 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003314 return false;
3315}
3316
Dan Gohman98ca4f22009-08-05 01:29:28 +00003317SDValue
3318PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003319 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003320 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003321 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003322 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003323
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003324 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003325 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003326 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003327 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003328
3329 // Copy all of the result registers out of their specified physreg.
3330 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3331 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003332 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003333
3334 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3335 VA.getLocReg(), VA.getLocVT(), InFlag);
3336 Chain = Val.getValue(1);
3337 InFlag = Val.getValue(2);
3338
3339 switch (VA.getLocInfo()) {
3340 default: llvm_unreachable("Unknown loc info!");
3341 case CCValAssign::Full: break;
3342 case CCValAssign::AExt:
3343 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3344 break;
3345 case CCValAssign::ZExt:
3346 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3347 DAG.getValueType(VA.getValVT()));
3348 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3349 break;
3350 case CCValAssign::SExt:
3351 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3352 DAG.getValueType(VA.getValVT()));
3353 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3354 break;
3355 }
3356
3357 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003358 }
3359
Dan Gohman98ca4f22009-08-05 01:29:28 +00003360 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003361}
3362
Dan Gohman98ca4f22009-08-05 01:29:28 +00003363SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003364PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003365 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003366 SelectionDAG &DAG,
3367 SmallVector<std::pair<unsigned, SDValue>, 8>
3368 &RegsToPass,
3369 SDValue InFlag, SDValue Chain,
3370 SDValue &Callee,
3371 int SPDiff, unsigned NumBytes,
3372 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003373 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003374 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003375 SmallVector<SDValue, 8> Ops;
3376 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3377 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003378 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003379
Hal Finkel82b38212012-08-28 02:10:27 +00003380 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3381 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3382 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3383
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003384 // When performing tail call optimization the callee pops its arguments off
3385 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003386 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003387 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003388 (CallConv == CallingConv::Fast &&
3389 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003390
Roman Divackye46137f2012-03-06 16:41:49 +00003391 // Add a register mask operand representing the call-preserved registers.
3392 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3393 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3394 assert(Mask && "Missing call preserved mask for calling convention");
3395 Ops.push_back(DAG.getRegisterMask(Mask));
3396
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003397 if (InFlag.getNode())
3398 Ops.push_back(InFlag);
3399
3400 // Emit tail call.
3401 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003402 assert(((Callee.getOpcode() == ISD::Register &&
3403 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3404 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3405 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3406 isa<ConstantSDNode>(Callee)) &&
3407 "Expecting an global address, external symbol, absolute value or register");
3408
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003410 }
3411
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003412 // Add a NOP immediately after the branch instruction when using the 64-bit
3413 // SVR4 ABI. At link time, if caller and callee are in a different module and
3414 // thus have a different TOC, the call will be replaced with a call to a stub
3415 // function which saves the current TOC, loads the TOC of the callee and
3416 // branches to the callee. The NOP will be replaced with a load instruction
3417 // which restores the TOC of the caller from the TOC save slot of the current
3418 // stack frame. If caller and callee belong to the same module (and have the
3419 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003420
3421 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003422 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003423 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003424 // This is a call through a function pointer.
3425 // Restore the caller TOC from the save area into R2.
3426 // See PrepareCall() for more information about calls through function
3427 // pointers in the 64-bit SVR4 ABI.
3428 // We are using a target-specific load with r2 hard coded, because the
3429 // result of a target-independent load would never go directly into r2,
3430 // since r2 is a reserved register (which prevents the register allocator
3431 // from allocating it), resulting in an additional register being
3432 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003433 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003434 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003435 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003436 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003437 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003438 }
3439
Hal Finkel5b00cea2012-03-31 14:45:15 +00003440 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3441 InFlag = Chain.getValue(1);
3442
3443 if (needsTOCRestore) {
3444 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3445 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3446 InFlag = Chain.getValue(1);
3447 }
3448
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003449 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3450 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003451 InFlag, dl);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003452 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003453 InFlag = Chain.getValue(1);
3454
Dan Gohman98ca4f22009-08-05 01:29:28 +00003455 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3456 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003457}
3458
Dan Gohman98ca4f22009-08-05 01:29:28 +00003459SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003460PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003461 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003462 SelectionDAG &DAG = CLI.DAG;
Craig Toppera0ec3f92013-07-14 04:42:23 +00003463 SDLoc &dl = CLI.DL;
3464 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3465 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3466 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003467 SDValue Chain = CLI.Chain;
3468 SDValue Callee = CLI.Callee;
3469 bool &isTailCall = CLI.IsTailCall;
3470 CallingConv::ID CallConv = CLI.CallConv;
3471 bool isVarArg = CLI.IsVarArg;
3472
Evan Cheng0c439eb2010-01-27 00:07:07 +00003473 if (isTailCall)
3474 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3475 Ins, DAG);
3476
Bill Schmidt726c2372012-10-23 15:51:16 +00003477 if (PPCSubTarget.isSVR4ABI()) {
3478 if (PPCSubTarget.isPPC64())
3479 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3480 isTailCall, Outs, OutVals, Ins,
3481 dl, DAG, InVals);
3482 else
3483 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3484 isTailCall, Outs, OutVals, Ins,
3485 dl, DAG, InVals);
3486 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003487
Bill Schmidt726c2372012-10-23 15:51:16 +00003488 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3489 isTailCall, Outs, OutVals, Ins,
3490 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003491}
3492
3493SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003494PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3495 CallingConv::ID CallConv, bool isVarArg,
3496 bool isTailCall,
3497 const SmallVectorImpl<ISD::OutputArg> &Outs,
3498 const SmallVectorImpl<SDValue> &OutVals,
3499 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003500 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt419f3762012-09-19 15:42:13 +00003501 SmallVectorImpl<SDValue> &InVals) const {
3502 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003503 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003504
Dan Gohman98ca4f22009-08-05 01:29:28 +00003505 assert((CallConv == CallingConv::C ||
3506 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003507
Tilmann Schellerffd02002009-07-03 06:45:56 +00003508 unsigned PtrByteSize = 4;
3509
3510 MachineFunction &MF = DAG.getMachineFunction();
3511
3512 // Mark this function as potentially containing a function that contains a
3513 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3514 // and restoring the callers stack pointer in this functions epilog. This is
3515 // done because by tail calling the called function might overwrite the value
3516 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003517 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3518 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003519 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003520
Tilmann Schellerffd02002009-07-03 06:45:56 +00003521 // Count how many bytes are to be pushed on the stack, including the linkage
3522 // area, parameter list area and the part of the local variable space which
3523 // contains copies of aggregates which are passed by value.
3524
3525 // Assign locations to all of the outgoing arguments.
3526 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003527 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003528 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003529
3530 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003531 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003532
3533 if (isVarArg) {
3534 // Handle fixed and variable vector arguments differently.
3535 // Fixed vector arguments go into registers as long as registers are
3536 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003537 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003538
Tilmann Schellerffd02002009-07-03 06:45:56 +00003539 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003540 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003541 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003542 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003543
Dan Gohman98ca4f22009-08-05 01:29:28 +00003544 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003545 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3546 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003547 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003548 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3549 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003550 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003551
Tilmann Schellerffd02002009-07-03 06:45:56 +00003552 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003553#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003554 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003555 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003556#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003557 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003558 }
3559 }
3560 } else {
3561 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003562 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003563 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003564
Tilmann Schellerffd02002009-07-03 06:45:56 +00003565 // Assign locations to all of the outgoing aggregate by value arguments.
3566 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003567 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003568 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003569
3570 // Reserve stack space for the allocations in CCInfo.
3571 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3572
Bill Schmidt212af6a2013-02-06 17:33:58 +00003573 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003574
3575 // Size of the linkage area, parameter list area and the part of the local
3576 // space variable where copies of aggregates which are passed by value are
3577 // stored.
3578 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003579
Tilmann Schellerffd02002009-07-03 06:45:56 +00003580 // Calculate by how many bytes the stack has to be adjusted in case of tail
3581 // call optimization.
3582 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3583
3584 // Adjust the stack pointer for the new arguments...
3585 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003586 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3587 dl);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003588 SDValue CallSeqStart = Chain;
3589
3590 // Load the return address and frame pointer so it can be moved somewhere else
3591 // later.
3592 SDValue LROp, FPOp;
3593 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3594 dl);
3595
3596 // Set up a copy of the stack pointer for use loading and storing any
3597 // arguments that may not fit in the registers available for argument
3598 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003600
Tilmann Schellerffd02002009-07-03 06:45:56 +00003601 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3602 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3603 SmallVector<SDValue, 8> MemOpChains;
3604
Roman Divacky0aaa9192011-08-30 17:04:16 +00003605 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003606 // Walk the register/memloc assignments, inserting copies/loads.
3607 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3608 i != e;
3609 ++i) {
3610 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003611 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003612 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003613
Tilmann Schellerffd02002009-07-03 06:45:56 +00003614 if (Flags.isByVal()) {
3615 // Argument is an aggregate which is passed by value, thus we need to
3616 // create a copy of it in the local variable space of the current stack
3617 // frame (which is the stack frame of the caller) and pass the address of
3618 // this copy to the callee.
3619 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3620 CCValAssign &ByValVA = ByValArgLocs[j++];
3621 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003622
Tilmann Schellerffd02002009-07-03 06:45:56 +00003623 // Memory reserved in the local variable space of the callers stack frame.
3624 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003625
Tilmann Schellerffd02002009-07-03 06:45:56 +00003626 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3627 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003628
Tilmann Schellerffd02002009-07-03 06:45:56 +00003629 // Create a copy of the argument in the local area of the current
3630 // stack frame.
3631 SDValue MemcpyCall =
3632 CreateCopyOfByValArgument(Arg, PtrOff,
3633 CallSeqStart.getNode()->getOperand(0),
3634 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003635
Tilmann Schellerffd02002009-07-03 06:45:56 +00003636 // This must go outside the CALLSEQ_START..END.
3637 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003638 CallSeqStart.getNode()->getOperand(1),
3639 SDLoc(MemcpyCall));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003640 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3641 NewCallSeqStart.getNode());
3642 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003643
Tilmann Schellerffd02002009-07-03 06:45:56 +00003644 // Pass the address of the aggregate copy on the stack either in a
3645 // physical register or in the parameter list area of the current stack
3646 // frame to the callee.
3647 Arg = PtrOff;
3648 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003649
Tilmann Schellerffd02002009-07-03 06:45:56 +00003650 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003651 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003652 // Put argument in a physical register.
3653 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3654 } else {
3655 // Put argument in the parameter list area of the current stack frame.
3656 assert(VA.isMemLoc());
3657 unsigned LocMemOffset = VA.getLocMemOffset();
3658
3659 if (!isTailCall) {
3660 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3661 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3662
3663 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003664 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003665 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003666 } else {
3667 // Calculate and remember argument location.
3668 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3669 TailCallArguments);
3670 }
3671 }
3672 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003673
Tilmann Schellerffd02002009-07-03 06:45:56 +00003674 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003676 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003677
Tilmann Schellerffd02002009-07-03 06:45:56 +00003678 // Build a sequence of copy-to-reg nodes chained together with token chain
3679 // and flag operands which copy the outgoing args into the appropriate regs.
3680 SDValue InFlag;
3681 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3682 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3683 RegsToPass[i].second, InFlag);
3684 InFlag = Chain.getValue(1);
3685 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003686
Hal Finkel82b38212012-08-28 02:10:27 +00003687 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3688 // registers.
3689 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003690 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3691 SDValue Ops[] = { Chain, InFlag };
3692
Hal Finkel82b38212012-08-28 02:10:27 +00003693 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003694 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3695
Hal Finkel82b38212012-08-28 02:10:27 +00003696 InFlag = Chain.getValue(1);
3697 }
3698
Chris Lattnerb9082582010-11-14 23:42:06 +00003699 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003700 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3701 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003702
Dan Gohman98ca4f22009-08-05 01:29:28 +00003703 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3704 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3705 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003706}
3707
Bill Schmidt726c2372012-10-23 15:51:16 +00003708// Copy an argument into memory, being careful to do this outside the
3709// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003710SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003711PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3712 SDValue CallSeqStart,
3713 ISD::ArgFlagsTy Flags,
3714 SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003715 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00003716 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3717 CallSeqStart.getNode()->getOperand(0),
3718 Flags, DAG, dl);
3719 // The MEMCPY must go outside the CALLSEQ_START..END.
3720 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003721 CallSeqStart.getNode()->getOperand(1),
3722 SDLoc(MemcpyCall));
Bill Schmidt726c2372012-10-23 15:51:16 +00003723 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3724 NewCallSeqStart.getNode());
3725 return NewCallSeqStart;
3726}
3727
3728SDValue
3729PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003730 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003731 bool isTailCall,
3732 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003733 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003734 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003735 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003736 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003737
Bill Schmidt726c2372012-10-23 15:51:16 +00003738 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003739
Bill Schmidt726c2372012-10-23 15:51:16 +00003740 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3741 unsigned PtrByteSize = 8;
3742
3743 MachineFunction &MF = DAG.getMachineFunction();
3744
3745 // Mark this function as potentially containing a function that contains a
3746 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3747 // and restoring the callers stack pointer in this functions epilog. This is
3748 // done because by tail calling the called function might overwrite the value
3749 // in this function's (MF) stack pointer stack slot 0(SP).
3750 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3751 CallConv == CallingConv::Fast)
3752 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3753
3754 unsigned nAltivecParamsAtEnd = 0;
3755
3756 // Count how many bytes are to be pushed on the stack, including the linkage
3757 // area, and parameter passing area. We start with at least 48 bytes, which
3758 // is reserved space for [SP][CR][LR][3 x unused].
3759 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3760 // of this call.
3761 unsigned NumBytes =
3762 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3763 Outs, OutVals, nAltivecParamsAtEnd);
3764
3765 // Calculate by how many bytes the stack has to be adjusted in case of tail
3766 // call optimization.
3767 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3768
3769 // To protect arguments on the stack from being clobbered in a tail call,
3770 // force all the loads to happen before doing any other lowering.
3771 if (isTailCall)
3772 Chain = DAG.getStackArgumentTokenFactor(Chain);
3773
3774 // Adjust the stack pointer for the new arguments...
3775 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003776 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3777 dl);
Bill Schmidt726c2372012-10-23 15:51:16 +00003778 SDValue CallSeqStart = Chain;
3779
3780 // Load the return address and frame pointer so it can be move somewhere else
3781 // later.
3782 SDValue LROp, FPOp;
3783 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3784 dl);
3785
3786 // Set up a copy of the stack pointer for use loading and storing any
3787 // arguments that may not fit in the registers available for argument
3788 // passing.
3789 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3790
3791 // Figure out which arguments are going to go in registers, and which in
3792 // memory. Also, if this is a vararg function, floating point operations
3793 // must be stored to our stack, and loaded into integer regs as well, if
3794 // any integer regs are available for argument passing.
3795 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3796 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3797
3798 static const uint16_t GPR[] = {
3799 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3800 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3801 };
3802 static const uint16_t *FPR = GetFPR();
3803
3804 static const uint16_t VR[] = {
3805 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3806 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3807 };
3808 const unsigned NumGPRs = array_lengthof(GPR);
3809 const unsigned NumFPRs = 13;
3810 const unsigned NumVRs = array_lengthof(VR);
3811
3812 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3813 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3814
3815 SmallVector<SDValue, 8> MemOpChains;
3816 for (unsigned i = 0; i != NumOps; ++i) {
3817 SDValue Arg = OutVals[i];
3818 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3819
3820 // PtrOff will be used to store the current argument to the stack if a
3821 // register cannot be found for it.
3822 SDValue PtrOff;
3823
3824 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3825
3826 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3827
3828 // Promote integers to 64-bit values.
3829 if (Arg.getValueType() == MVT::i32) {
3830 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3831 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3832 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3833 }
3834
3835 // FIXME memcpy is used way more than necessary. Correctness first.
3836 // Note: "by value" is code for passing a structure by value, not
3837 // basic types.
3838 if (Flags.isByVal()) {
3839 // Note: Size includes alignment padding, so
3840 // struct x { short a; char b; }
3841 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3842 // These are the proper values we need for right-justifying the
3843 // aggregate in a parameter register.
3844 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003845
3846 // An empty aggregate parameter takes up no storage and no
3847 // registers.
3848 if (Size == 0)
3849 continue;
3850
Bill Schmidt726c2372012-10-23 15:51:16 +00003851 // All aggregates smaller than 8 bytes must be passed right-justified.
3852 if (Size==1 || Size==2 || Size==4) {
3853 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3854 if (GPR_idx != NumGPRs) {
3855 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3856 MachinePointerInfo(), VT,
3857 false, false, 0);
3858 MemOpChains.push_back(Load.getValue(1));
3859 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3860
3861 ArgOffset += PtrByteSize;
3862 continue;
3863 }
3864 }
3865
3866 if (GPR_idx == NumGPRs && Size < 8) {
3867 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3868 PtrOff.getValueType());
3869 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3870 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3871 CallSeqStart,
3872 Flags, DAG, dl);
3873 ArgOffset += PtrByteSize;
3874 continue;
3875 }
3876 // Copy entire object into memory. There are cases where gcc-generated
3877 // code assumes it is there, even if it could be put entirely into
3878 // registers. (This is not what the doc says.)
3879
3880 // FIXME: The above statement is likely due to a misunderstanding of the
3881 // documents. All arguments must be copied into the parameter area BY
3882 // THE CALLEE in the event that the callee takes the address of any
3883 // formal argument. That has not yet been implemented. However, it is
3884 // reasonable to use the stack area as a staging area for the register
3885 // load.
3886
3887 // Skip this for small aggregates, as we will use the same slot for a
3888 // right-justified copy, below.
3889 if (Size >= 8)
3890 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3891 CallSeqStart,
3892 Flags, DAG, dl);
3893
3894 // When a register is available, pass a small aggregate right-justified.
3895 if (Size < 8 && GPR_idx != NumGPRs) {
3896 // The easiest way to get this right-justified in a register
3897 // is to copy the structure into the rightmost portion of a
3898 // local variable slot, then load the whole slot into the
3899 // register.
3900 // FIXME: The memcpy seems to produce pretty awful code for
3901 // small aggregates, particularly for packed ones.
Matt Arsenault225ed702013-05-18 00:21:46 +00003902 // FIXME: It would be preferable to use the slot in the
Bill Schmidt726c2372012-10-23 15:51:16 +00003903 // parameter save area instead of a new local variable.
3904 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3905 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3906 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3907 CallSeqStart,
3908 Flags, DAG, dl);
3909
3910 // Load the slot into the register.
3911 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3912 MachinePointerInfo(),
3913 false, false, false, 0);
3914 MemOpChains.push_back(Load.getValue(1));
3915 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3916
3917 // Done with this argument.
3918 ArgOffset += PtrByteSize;
3919 continue;
3920 }
3921
3922 // For aggregates larger than PtrByteSize, copy the pieces of the
3923 // object that fit into registers from the parameter save area.
3924 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3925 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3926 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3927 if (GPR_idx != NumGPRs) {
3928 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3929 MachinePointerInfo(),
3930 false, false, false, 0);
3931 MemOpChains.push_back(Load.getValue(1));
3932 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3933 ArgOffset += PtrByteSize;
3934 } else {
3935 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3936 break;
3937 }
3938 }
3939 continue;
3940 }
3941
3942 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3943 default: llvm_unreachable("Unexpected ValueType for argument!");
3944 case MVT::i32:
3945 case MVT::i64:
3946 if (GPR_idx != NumGPRs) {
3947 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3948 } else {
3949 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3950 true, isTailCall, false, MemOpChains,
3951 TailCallArguments, dl);
3952 }
3953 ArgOffset += PtrByteSize;
3954 break;
3955 case MVT::f32:
3956 case MVT::f64:
3957 if (FPR_idx != NumFPRs) {
3958 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3959
3960 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003961 // A single float or an aggregate containing only a single float
3962 // must be passed right-justified in the stack doubleword, and
3963 // in the GPR, if one is available.
3964 SDValue StoreOff;
3965 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3966 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3967 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3968 } else
3969 StoreOff = PtrOff;
3970
3971 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003972 MachinePointerInfo(), false, false, 0);
3973 MemOpChains.push_back(Store);
3974
3975 // Float varargs are always shadowed in available integer registers
3976 if (GPR_idx != NumGPRs) {
3977 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3978 MachinePointerInfo(), false, false,
3979 false, 0);
3980 MemOpChains.push_back(Load.getValue(1));
3981 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3982 }
3983 } else if (GPR_idx != NumGPRs)
3984 // If we have any FPRs remaining, we may also have GPRs remaining.
3985 ++GPR_idx;
3986 } else {
3987 // Single-precision floating-point values are mapped to the
3988 // second (rightmost) word of the stack doubleword.
3989 if (Arg.getValueType() == MVT::f32) {
3990 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3991 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3992 }
3993
3994 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3995 true, isTailCall, false, MemOpChains,
3996 TailCallArguments, dl);
3997 }
3998 ArgOffset += 8;
3999 break;
4000 case MVT::v4f32:
4001 case MVT::v4i32:
4002 case MVT::v8i16:
4003 case MVT::v16i8:
4004 if (isVarArg) {
4005 // These go aligned on the stack, or in the corresponding R registers
4006 // when within range. The Darwin PPC ABI doc claims they also go in
4007 // V registers; in fact gcc does this only for arguments that are
4008 // prototyped, not for those that match the ... We do it for all
4009 // arguments, seems to work.
4010 while (ArgOffset % 16 !=0) {
4011 ArgOffset += PtrByteSize;
4012 if (GPR_idx != NumGPRs)
4013 GPR_idx++;
4014 }
4015 // We could elide this store in the case where the object fits
4016 // entirely in R registers. Maybe later.
4017 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4018 DAG.getConstant(ArgOffset, PtrVT));
4019 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4020 MachinePointerInfo(), false, false, 0);
4021 MemOpChains.push_back(Store);
4022 if (VR_idx != NumVRs) {
4023 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4024 MachinePointerInfo(),
4025 false, false, false, 0);
4026 MemOpChains.push_back(Load.getValue(1));
4027 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4028 }
4029 ArgOffset += 16;
4030 for (unsigned i=0; i<16; i+=PtrByteSize) {
4031 if (GPR_idx == NumGPRs)
4032 break;
4033 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4034 DAG.getConstant(i, PtrVT));
4035 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4036 false, false, false, 0);
4037 MemOpChains.push_back(Load.getValue(1));
4038 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4039 }
4040 break;
4041 }
4042
4043 // Non-varargs Altivec params generally go in registers, but have
4044 // stack space allocated at the end.
4045 if (VR_idx != NumVRs) {
4046 // Doesn't have GPR space allocated.
4047 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4048 } else {
4049 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4050 true, isTailCall, true, MemOpChains,
4051 TailCallArguments, dl);
4052 ArgOffset += 16;
4053 }
4054 break;
4055 }
4056 }
4057
4058 if (!MemOpChains.empty())
4059 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4060 &MemOpChains[0], MemOpChains.size());
4061
4062 // Check if this is an indirect call (MTCTR/BCTRL).
4063 // See PrepareCall() for more information about calls through function
4064 // pointers in the 64-bit SVR4 ABI.
4065 if (!isTailCall &&
4066 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4067 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4068 !isBLACompatibleAddress(Callee, DAG)) {
4069 // Load r2 into a virtual register and store it to the TOC save area.
4070 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4071 // TOC save area offset.
4072 SDValue PtrOff = DAG.getIntPtrConstant(40);
4073 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4074 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4075 false, false, 0);
4076 // R12 must contain the address of an indirect callee. This does not
4077 // mean the MTCTR instruction must use R12; it's easier to model this
4078 // as an extra parameter, so do that.
4079 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4080 }
4081
4082 // Build a sequence of copy-to-reg nodes chained together with token chain
4083 // and flag operands which copy the outgoing args into the appropriate regs.
4084 SDValue InFlag;
4085 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4086 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4087 RegsToPass[i].second, InFlag);
4088 InFlag = Chain.getValue(1);
4089 }
4090
4091 if (isTailCall)
4092 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4093 FPOp, true, TailCallArguments);
4094
4095 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4096 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4097 Ins, InVals);
4098}
4099
4100SDValue
4101PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4102 CallingConv::ID CallConv, bool isVarArg,
4103 bool isTailCall,
4104 const SmallVectorImpl<ISD::OutputArg> &Outs,
4105 const SmallVectorImpl<SDValue> &OutVals,
4106 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004107 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt726c2372012-10-23 15:51:16 +00004108 SmallVectorImpl<SDValue> &InVals) const {
4109
4110 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004111
Owen Andersone50ed302009-08-10 22:56:29 +00004112 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004114 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004115
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004116 MachineFunction &MF = DAG.getMachineFunction();
4117
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004118 // Mark this function as potentially containing a function that contains a
4119 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4120 // and restoring the callers stack pointer in this functions epilog. This is
4121 // done because by tail calling the called function might overwrite the value
4122 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004123 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4124 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004125 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4126
4127 unsigned nAltivecParamsAtEnd = 0;
4128
Chris Lattnerabde4602006-05-16 22:56:08 +00004129 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004130 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004131 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004132 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004133 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004134 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004135 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004136
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004137 // Calculate by how many bytes the stack has to be adjusted in case of tail
4138 // call optimization.
4139 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004140
Dan Gohman98ca4f22009-08-05 01:29:28 +00004141 // To protect arguments on the stack from being clobbered in a tail call,
4142 // force all the loads to happen before doing any other lowering.
4143 if (isTailCall)
4144 Chain = DAG.getStackArgumentTokenFactor(Chain);
4145
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004146 // Adjust the stack pointer for the new arguments...
4147 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00004148 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4149 dl);
Dan Gohman475871a2008-07-27 21:46:04 +00004150 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004151
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004152 // Load the return address and frame pointer so it can be move somewhere else
4153 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004154 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004155 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4156 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004157
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004158 // Set up a copy of the stack pointer for use loading and storing any
4159 // arguments that may not fit in the registers available for argument
4160 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004161 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004162 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004164 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004166
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004167 // Figure out which arguments are going to go in registers, and which in
4168 // memory. Also, if this is a vararg function, floating point operations
4169 // must be stored to our stack, and loaded into integer regs as well, if
4170 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004171 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004172 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004173
Craig Topperb78ca422012-03-11 07:16:55 +00004174 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004175 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4176 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4177 };
Craig Topperb78ca422012-03-11 07:16:55 +00004178 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004179 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4180 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4181 };
Craig Topperb78ca422012-03-11 07:16:55 +00004182 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004183
Craig Topperb78ca422012-03-11 07:16:55 +00004184 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004185 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4186 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4187 };
Owen Anderson718cb662007-09-07 04:06:50 +00004188 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004189 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004190 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004191
Craig Topperb78ca422012-03-11 07:16:55 +00004192 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004193
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004194 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004195 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4196
Dan Gohman475871a2008-07-27 21:46:04 +00004197 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004198 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004199 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004200 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004201
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004202 // PtrOff will be used to store the current argument to the stack if a
4203 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004204 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004205
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004206 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004207
Dale Johannesen39355f92009-02-04 02:34:38 +00004208 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004209
4210 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004212 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4213 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004215 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004216
Dale Johannesen8419dd62008-03-07 20:27:40 +00004217 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004218 // Note: "by value" is code for passing a structure by value, not
4219 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004220 if (Flags.isByVal()) {
4221 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004222 // Very small objects are passed right-justified. Everything else is
4223 // passed left-justified.
4224 if (Size==1 || Size==2) {
4225 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004226 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004227 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004228 MachinePointerInfo(), VT,
4229 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004230 MemOpChains.push_back(Load.getValue(1));
4231 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004232
4233 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004234 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004235 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4236 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004237 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004238 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4239 CallSeqStart,
4240 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004241 ArgOffset += PtrByteSize;
4242 }
4243 continue;
4244 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004245 // Copy entire object into memory. There are cases where gcc-generated
4246 // code assumes it is there, even if it could be put entirely into
4247 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004248 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4249 CallSeqStart,
4250 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004251
4252 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4253 // copy the pieces of the object that fit into registers from the
4254 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004255 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004256 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004257 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004258 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004259 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4260 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004261 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004262 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004263 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004264 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004265 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004266 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004267 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004268 }
4269 }
4270 continue;
4271 }
4272
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004274 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 case MVT::i32:
4276 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004277 if (GPR_idx != NumGPRs) {
4278 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004279 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004280 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4281 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004282 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004283 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004284 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004285 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 case MVT::f32:
4287 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004288 if (FPR_idx != NumFPRs) {
4289 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4290
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004291 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004292 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4293 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004294 MemOpChains.push_back(Store);
4295
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004296 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004297 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004298 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004299 MachinePointerInfo(), false, false,
4300 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004301 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004302 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004303 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004305 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004306 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004307 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4308 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004309 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004310 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004311 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004312 }
4313 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004314 // If we have any FPRs remaining, we may also have GPRs remaining.
4315 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4316 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004317 if (GPR_idx != NumGPRs)
4318 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004320 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4321 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004322 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004323 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004324 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4325 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004326 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004327 if (isPPC64)
4328 ArgOffset += 8;
4329 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004330 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004331 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004332 case MVT::v4f32:
4333 case MVT::v4i32:
4334 case MVT::v8i16:
4335 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004336 if (isVarArg) {
4337 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004338 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004339 // V registers; in fact gcc does this only for arguments that are
4340 // prototyped, not for those that match the ... We do it for all
4341 // arguments, seems to work.
4342 while (ArgOffset % 16 !=0) {
4343 ArgOffset += PtrByteSize;
4344 if (GPR_idx != NumGPRs)
4345 GPR_idx++;
4346 }
4347 // We could elide this store in the case where the object fits
4348 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004349 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004350 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004351 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4352 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004353 MemOpChains.push_back(Store);
4354 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004355 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004356 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004357 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004358 MemOpChains.push_back(Load.getValue(1));
4359 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4360 }
4361 ArgOffset += 16;
4362 for (unsigned i=0; i<16; i+=PtrByteSize) {
4363 if (GPR_idx == NumGPRs)
4364 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004365 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004366 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004367 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004368 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004369 MemOpChains.push_back(Load.getValue(1));
4370 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4371 }
4372 break;
4373 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004374
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004375 // Non-varargs Altivec params generally go in registers, but have
4376 // stack space allocated at the end.
4377 if (VR_idx != NumVRs) {
4378 // Doesn't have GPR space allocated.
4379 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4380 } else if (nAltivecParamsAtEnd==0) {
4381 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004382 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4383 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004384 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004385 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004386 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004387 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004388 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004389 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004390 // If all Altivec parameters fit in registers, as they usually do,
4391 // they get stack space following the non-Altivec parameters. We
4392 // don't track this here because nobody below needs it.
4393 // If there are more Altivec parameters than fit in registers emit
4394 // the stores here.
4395 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4396 unsigned j = 0;
4397 // Offset is aligned; skip 1st 12 params which go in V registers.
4398 ArgOffset = ((ArgOffset+15)/16)*16;
4399 ArgOffset += 12*16;
4400 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004401 SDValue Arg = OutVals[i];
4402 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004403 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4404 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004405 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004406 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004407 // We are emitting Altivec params in order.
4408 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4409 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004410 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004411 ArgOffset += 16;
4412 }
4413 }
4414 }
4415 }
4416
Chris Lattner9a2a4972006-05-17 06:01:33 +00004417 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004419 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Dale Johannesenf7b73042010-03-09 20:15:42 +00004421 // On Darwin, R12 must contain the address of an indirect callee. This does
4422 // not mean the MTCTR instruction must use R12; it's easier to model this as
4423 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004424 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004425 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4426 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4427 !isBLACompatibleAddress(Callee, DAG))
4428 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4429 PPC::R12), Callee));
4430
Chris Lattner9a2a4972006-05-17 06:01:33 +00004431 // Build a sequence of copy-to-reg nodes chained together with token chain
4432 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004433 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004434 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004435 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004436 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004437 InFlag = Chain.getValue(1);
4438 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004439
Chris Lattnerb9082582010-11-14 23:42:06 +00004440 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004441 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4442 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004443
Dan Gohman98ca4f22009-08-05 01:29:28 +00004444 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4445 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4446 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004447}
4448
Hal Finkeld712f932011-10-14 19:51:36 +00004449bool
4450PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4451 MachineFunction &MF, bool isVarArg,
4452 const SmallVectorImpl<ISD::OutputArg> &Outs,
4453 LLVMContext &Context) const {
4454 SmallVector<CCValAssign, 16> RVLocs;
4455 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4456 RVLocs, Context);
4457 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4458}
4459
Dan Gohman98ca4f22009-08-05 01:29:28 +00004460SDValue
4461PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004462 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004463 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004464 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004465 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004466
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004467 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004468 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004469 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004470 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004471
Dan Gohman475871a2008-07-27 21:46:04 +00004472 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004473 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004474
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004475 // Copy the result values into the output registers.
4476 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4477 CCValAssign &VA = RVLocs[i];
4478 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004479
4480 SDValue Arg = OutVals[i];
4481
4482 switch (VA.getLocInfo()) {
4483 default: llvm_unreachable("Unknown loc info!");
4484 case CCValAssign::Full: break;
4485 case CCValAssign::AExt:
4486 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4487 break;
4488 case CCValAssign::ZExt:
4489 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4490 break;
4491 case CCValAssign::SExt:
4492 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4493 break;
4494 }
4495
4496 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004497 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004498 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004499 }
4500
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004501 RetOps[0] = Chain; // Update chain.
4502
4503 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004504 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004505 RetOps.push_back(Flag);
4506
4507 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4508 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004509}
4510
Dan Gohman475871a2008-07-27 21:46:04 +00004511SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004512 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004513 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004514 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004515
Jim Laskeyefc7e522006-12-04 22:04:42 +00004516 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004517 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004518
4519 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004520 bool isPPC64 = Subtarget.isPPC64();
4521 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004522 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004523
4524 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004525 SDValue Chain = Op.getOperand(0);
4526 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004527
Jim Laskeyefc7e522006-12-04 22:04:42 +00004528 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004529 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4530 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004531 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004532
Jim Laskeyefc7e522006-12-04 22:04:42 +00004533 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004534 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004535
Jim Laskeyefc7e522006-12-04 22:04:42 +00004536 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004537 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004538 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004539}
4540
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004541
4542
Dan Gohman475871a2008-07-27 21:46:04 +00004543SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004544PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004545 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004546 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004547 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004548 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004549
4550 // Get current frame pointer save index. The users of this index will be
4551 // primarily DYNALLOC instructions.
4552 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4553 int RASI = FI->getReturnAddrSaveIndex();
4554
4555 // If the frame pointer save index hasn't been defined yet.
4556 if (!RASI) {
4557 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004558 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004559 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004560 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004561 // Save the result.
4562 FI->setReturnAddrSaveIndex(RASI);
4563 }
4564 return DAG.getFrameIndex(RASI, PtrVT);
4565}
4566
Dan Gohman475871a2008-07-27 21:46:04 +00004567SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004568PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4569 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004570 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004571 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004572 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004573
4574 // Get current frame pointer save index. The users of this index will be
4575 // primarily DYNALLOC instructions.
4576 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4577 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004578
Jim Laskey2f616bf2006-11-16 22:43:37 +00004579 // If the frame pointer save index hasn't been defined yet.
4580 if (!FPSI) {
4581 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004582 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004583 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004584
Jim Laskey2f616bf2006-11-16 22:43:37 +00004585 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004586 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004587 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004588 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004589 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004590 return DAG.getFrameIndex(FPSI, PtrVT);
4591}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004592
Dan Gohman475871a2008-07-27 21:46:04 +00004593SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004594 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004595 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004596 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004597 SDValue Chain = Op.getOperand(0);
4598 SDValue Size = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004599 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004600
Jim Laskey2f616bf2006-11-16 22:43:37 +00004601 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004602 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004603 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004604 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004605 DAG.getConstant(0, PtrVT), Size);
4606 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004607 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004608 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004609 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004611 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004612}
4613
Hal Finkel7ee74a62013-03-21 21:37:52 +00004614SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4615 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004616 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004617 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4618 DAG.getVTList(MVT::i32, MVT::Other),
4619 Op.getOperand(0), Op.getOperand(1));
4620}
4621
4622SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4623 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004624 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004625 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4626 Op.getOperand(0), Op.getOperand(1));
4627}
4628
Chris Lattner1a635d62006-04-14 06:01:58 +00004629/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4630/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004631SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004632 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004633 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4634 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004635 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004636
Hal Finkel59889f72013-04-07 22:11:09 +00004637 // We might be able to do better than this under some circumstances, but in
4638 // general, fsel-based lowering of select is a finite-math-only optimization.
4639 // For more information, see section F.3 of the 2.06 ISA specification.
4640 if (!DAG.getTarget().Options.NoInfsFPMath ||
4641 !DAG.getTarget().Options.NoNaNsFPMath)
4642 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004643
Hal Finkel59889f72013-04-07 22:11:09 +00004644 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004645
Owen Andersone50ed302009-08-10 22:56:29 +00004646 EVT ResVT = Op.getValueType();
4647 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004648 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4649 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004650 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004651
Chris Lattner1a635d62006-04-14 06:01:58 +00004652 // If the RHS of the comparison is a 0.0, we don't need to do the
4653 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004654 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004655 if (isFloatingPointZero(RHS))
4656 switch (CC) {
4657 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004658 case ISD::SETNE:
4659 std::swap(TV, FV);
4660 case ISD::SETEQ:
4661 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4662 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4663 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4664 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4665 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4666 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4667 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004668 case ISD::SETULT:
4669 case ISD::SETLT:
4670 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004671 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004672 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4674 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004675 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004676 case ISD::SETUGT:
4677 case ISD::SETGT:
4678 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004679 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004680 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4682 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004683 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004684 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004685 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004686
Dan Gohman475871a2008-07-27 21:46:04 +00004687 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004688 switch (CC) {
4689 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004690 case ISD::SETNE:
4691 std::swap(TV, FV);
4692 case ISD::SETEQ:
4693 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4694 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4695 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4696 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4697 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4698 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4699 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4700 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004701 case ISD::SETULT:
4702 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004703 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4705 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004706 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004707 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004708 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004709 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4711 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004712 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004713 case ISD::SETUGT:
4714 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004715 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4717 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004718 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004719 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004720 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004721 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004722 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4723 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004724 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004725 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004726 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004727}
4728
Chris Lattner1f873002007-11-28 18:44:47 +00004729// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004730SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004731 SDLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004732 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004733 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 if (Src.getValueType() == MVT::f32)
4735 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004736
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004739 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004741 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004742 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4743 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004745 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004747 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4748 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004749 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4750 PPCISD::FCTIDUZ,
4751 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004752 break;
4753 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004754
Chris Lattner1a635d62006-04-14 06:01:58 +00004755 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004756 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4757 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4758 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4759 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4760 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004761
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004762 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004763 SDValue Chain;
4764 if (i32Stack) {
4765 MachineFunction &MF = DAG.getMachineFunction();
4766 MachineMemOperand *MMO =
4767 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4768 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4769 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4770 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4771 MVT::i32, MMO);
4772 } else
4773 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4774 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004775
4776 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4777 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004778 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004779 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004780 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004781 MPI = MachinePointerInfo();
4782 }
4783
4784 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004785 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004786}
4787
Hal Finkel46479192013-04-01 17:52:07 +00004788SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004789 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004790 SDLoc dl(Op);
Dan Gohman034f60e2008-03-11 01:59:03 +00004791 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004792 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004793 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004794
Hal Finkel46479192013-04-01 17:52:07 +00004795 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4796 "UINT_TO_FP is supported only with FPCVT");
4797
4798 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004799 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004800 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4801 (Op.getOpcode() == ISD::UINT_TO_FP ?
4802 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4803 (Op.getOpcode() == ISD::UINT_TO_FP ?
4804 PPCISD::FCFIDU : PPCISD::FCFID);
4805 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4806 MVT::f32 : MVT::f64;
4807
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004809 SDValue SINT = Op.getOperand(0);
4810 // When converting to single-precision, we actually need to convert
4811 // to double-precision first and then round to single-precision.
4812 // To avoid double-rounding effects during that operation, we have
4813 // to prepare the input operand. Bits that might be truncated when
4814 // converting to double-precision are replaced by a bit that won't
4815 // be lost at this stage, but is below the single-precision rounding
4816 // position.
4817 //
4818 // However, if -enable-unsafe-fp-math is in effect, accept double
4819 // rounding to avoid the extra overhead.
4820 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004821 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004822 !DAG.getTarget().Options.UnsafeFPMath) {
4823
4824 // Twiddle input to make sure the low 11 bits are zero. (If this
4825 // is the case, we are guaranteed the value will fit into the 53 bit
4826 // mantissa of an IEEE double-precision value without rounding.)
4827 // If any of those low 11 bits were not zero originally, make sure
4828 // bit 12 (value 2048) is set instead, so that the final rounding
4829 // to single-precision gets the correct result.
4830 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4831 SINT, DAG.getConstant(2047, MVT::i64));
4832 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4833 Round, DAG.getConstant(2047, MVT::i64));
4834 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4835 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4836 Round, DAG.getConstant(-2048, MVT::i64));
4837
4838 // However, we cannot use that value unconditionally: if the magnitude
4839 // of the input value is small, the bit-twiddling we did above might
4840 // end up visibly changing the output. Fortunately, in that case, we
4841 // don't need to twiddle bits since the original input will convert
4842 // exactly to double-precision floating-point already. Therefore,
4843 // construct a conditional to use the original value if the top 11
4844 // bits are all sign-bit copies, and use the rounded value computed
4845 // above otherwise.
4846 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4847 SINT, DAG.getConstant(53, MVT::i32));
4848 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4849 Cond, DAG.getConstant(1, MVT::i64));
4850 Cond = DAG.getSetCC(dl, MVT::i32,
4851 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4852
4853 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4854 }
Hal Finkel46479192013-04-01 17:52:07 +00004855
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004856 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004857 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4858
4859 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004860 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004861 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004862 return FP;
4863 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004864
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004866 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004867 // Since we only generate this in 64-bit mode, we can take advantage of
4868 // 64-bit registers. In particular, sign extend the input value into the
4869 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4870 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004871 MachineFunction &MF = DAG.getMachineFunction();
4872 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004873 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004874
Hal Finkel8049ab12013-03-31 10:12:51 +00004875 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004876 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004877 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4878 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004879
Hal Finkel8049ab12013-03-31 10:12:51 +00004880 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4881 MachinePointerInfo::getFixedStack(FrameIdx),
4882 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004883
Hal Finkel8049ab12013-03-31 10:12:51 +00004884 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4885 "Expected an i32 store");
4886 MachineMemOperand *MMO =
4887 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4888 MachineMemOperand::MOLoad, 4, 4);
4889 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004890 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4891 PPCISD::LFIWZX : PPCISD::LFIWAX,
4892 dl, DAG.getVTList(MVT::f64, MVT::Other),
4893 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004894 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004895 assert(PPCSubTarget.isPPC64() &&
4896 "i32->FP without LFIWAX supported only on PPC64");
4897
Hal Finkel8049ab12013-03-31 10:12:51 +00004898 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4899 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4900
4901 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4902 Op.getOperand(0));
4903
4904 // STD the extended value into the stack slot.
4905 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4906 MachinePointerInfo::getFixedStack(FrameIdx),
4907 false, false, 0);
4908
4909 // Load the value as a double.
4910 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4911 MachinePointerInfo::getFixedStack(FrameIdx),
4912 false, false, false, 0);
4913 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004914
Chris Lattner1a635d62006-04-14 06:01:58 +00004915 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004916 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4917 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004919 return FP;
4920}
4921
Dan Gohmand858e902010-04-17 15:26:15 +00004922SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4923 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004924 SDLoc dl(Op);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004925 /*
4926 The rounding mode is in bits 30:31 of FPSR, and has the following
4927 settings:
4928 00 Round to nearest
4929 01 Round to 0
4930 10 Round to +inf
4931 11 Round to -inf
4932
4933 FLT_ROUNDS, on the other hand, expects the following:
4934 -1 Undefined
4935 0 Round to 0
4936 1 Round to nearest
4937 2 Round to +inf
4938 3 Round to -inf
4939
4940 To perform the conversion, we do:
4941 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4942 */
4943
4944 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004945 EVT VT = Op.getValueType();
4946 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004947 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004948
4949 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004950 EVT NodeTys[] = {
4951 MVT::f64, // return register
4952 MVT::Glue // unused in this context
4953 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004954 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004955
4956 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004957 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004958 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004959 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004960 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004961
4962 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004963 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004964 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004965 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004966 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004967
4968 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004969 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004970 DAG.getNode(ISD::AND, dl, MVT::i32,
4971 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004972 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004973 DAG.getNode(ISD::SRL, dl, MVT::i32,
4974 DAG.getNode(ISD::AND, dl, MVT::i32,
4975 DAG.getNode(ISD::XOR, dl, MVT::i32,
4976 CWD, DAG.getConstant(3, MVT::i32)),
4977 DAG.getConstant(3, MVT::i32)),
4978 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004979
Dan Gohman475871a2008-07-27 21:46:04 +00004980 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004981 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004982
Duncan Sands83ec4b62008-06-06 12:08:01 +00004983 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004984 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004985}
4986
Dan Gohmand858e902010-04-17 15:26:15 +00004987SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004988 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004989 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004990 SDLoc dl(Op);
Dan Gohman9ed06db2008-03-07 20:36:53 +00004991 assert(Op.getNumOperands() == 3 &&
4992 VT == Op.getOperand(1).getValueType() &&
4993 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004994
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004995 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004996 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004997 SDValue Lo = Op.getOperand(0);
4998 SDValue Hi = Op.getOperand(1);
4999 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005000 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005001
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005002 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005003 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005004 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5005 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5006 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5007 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005008 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005009 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5010 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5011 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005012 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005013 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005014}
5015
Dan Gohmand858e902010-04-17 15:26:15 +00005016SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005017 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005018 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005019 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005020 assert(Op.getNumOperands() == 3 &&
5021 VT == Op.getOperand(1).getValueType() &&
5022 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005023
Dan Gohman9ed06db2008-03-07 20:36:53 +00005024 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005025 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005026 SDValue Lo = Op.getOperand(0);
5027 SDValue Hi = Op.getOperand(1);
5028 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005029 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005030
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005031 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005032 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005033 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5034 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5035 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5036 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005037 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005038 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5039 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5040 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005041 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005042 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005043}
5044
Dan Gohmand858e902010-04-17 15:26:15 +00005045SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005046 SDLoc dl(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005047 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005048 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005049 assert(Op.getNumOperands() == 3 &&
5050 VT == Op.getOperand(1).getValueType() &&
5051 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005052
Dan Gohman9ed06db2008-03-07 20:36:53 +00005053 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SDValue Lo = Op.getOperand(0);
5055 SDValue Hi = Op.getOperand(1);
5056 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005057 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005058
Dale Johannesenf5d97892009-02-04 01:48:28 +00005059 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005060 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005061 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5062 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5063 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5064 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005065 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005066 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5067 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5068 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005069 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005070 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005071 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005072}
5073
5074//===----------------------------------------------------------------------===//
5075// Vector related lowering.
5076//
5077
Chris Lattner4a998b92006-04-17 06:00:21 +00005078/// BuildSplatI - Build a canonical splati of Val with an element size of
5079/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005080static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005081 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005082 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005083
Owen Andersone50ed302009-08-10 22:56:29 +00005084 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005086 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005087
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005089
Chris Lattner70fa4932006-12-01 01:45:39 +00005090 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5091 if (Val == -1)
5092 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005093
Owen Andersone50ed302009-08-10 22:56:29 +00005094 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005095
Chris Lattner4a998b92006-04-17 06:00:21 +00005096 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005098 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005099 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005100 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5101 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005102 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005103}
5104
Hal Finkel80d10de2013-05-24 23:00:14 +00005105/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5106/// specified intrinsic ID.
5107static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005108 SelectionDAG &DAG, SDLoc dl,
Hal Finkel80d10de2013-05-24 23:00:14 +00005109 EVT DestVT = MVT::Other) {
5110 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5111 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5112 DAG.getConstant(IID, MVT::i32), Op);
5113}
5114
Chris Lattnere7c768e2006-04-18 03:24:30 +00005115/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005116/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005117static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005118 SelectionDAG &DAG, SDLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 EVT DestVT = MVT::Other) {
5120 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005121 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005123}
5124
Chris Lattnere7c768e2006-04-18 03:24:30 +00005125/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5126/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005127static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005128 SDValue Op2, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005129 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005131 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005133}
5134
5135
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005136/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5137/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005138static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005139 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005140 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005141 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5142 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005143
Nate Begeman9008ca62009-04-27 18:41:29 +00005144 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005145 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005146 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005147 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005148 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005149}
5150
Chris Lattnerf1b47082006-04-14 05:19:18 +00005151// If this is a case we can't handle, return null and let the default
5152// expansion code take care of it. If we CAN select this case, and if it
5153// selects to a single instruction, return Op. Otherwise, if we can codegen
5154// this case more efficiently than a constant pool load, lower it to the
5155// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005156SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5157 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005158 SDLoc dl(Op);
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005159 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5160 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005161
Bob Wilson24e338e2009-03-02 23:24:16 +00005162 // Check if this is a splat of a constant value.
5163 APInt APSplatBits, APSplatUndef;
5164 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005165 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005166 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005167 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005168 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005169
Bob Wilsonf2950b02009-03-03 19:26:27 +00005170 unsigned SplatBits = APSplatBits.getZExtValue();
5171 unsigned SplatUndef = APSplatUndef.getZExtValue();
5172 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005173
Bob Wilsonf2950b02009-03-03 19:26:27 +00005174 // First, handle single instruction cases.
5175
5176 // All zeros?
5177 if (SplatBits == 0) {
5178 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5180 SDValue Z = DAG.getConstant(0, MVT::i32);
5181 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005182 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005183 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005184 return Op;
5185 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005186
Bob Wilsonf2950b02009-03-03 19:26:27 +00005187 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5188 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5189 (32-SplatBitSize));
5190 if (SextVal >= -16 && SextVal <= 15)
5191 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005192
5193
Bob Wilsonf2950b02009-03-03 19:26:27 +00005194 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005195
Bob Wilsonf2950b02009-03-03 19:26:27 +00005196 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005197 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5198 // If this value is in the range [17,31] and is odd, use:
5199 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5200 // If this value is in the range [-31,-17] and is odd, use:
5201 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5202 // Note the last two are three-instruction sequences.
5203 if (SextVal >= -32 && SextVal <= 31) {
5204 // To avoid having these optimizations undone by constant folding,
5205 // we convert to a pseudo that will be expanded later into one of
5206 // the above forms.
5207 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005208 EVT VT = Op.getValueType();
5209 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5210 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5211 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005212 }
5213
5214 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5215 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5216 // for fneg/fabs.
5217 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5218 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005219 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005220
5221 // Make the VSLW intrinsic, computing 0x8000_0000.
5222 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5223 OnesV, DAG, dl);
5224
5225 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005227 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005228 }
5229
5230 // Check to see if this is a wide variety of vsplti*, binop self cases.
5231 static const signed char SplatCsts[] = {
5232 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5233 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5234 };
5235
5236 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5237 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5238 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5239 int i = SplatCsts[idx];
5240
5241 // Figure out what shift amount will be used by altivec if shifted by i in
5242 // this splat size.
5243 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5244
5245 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005246 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005248 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5249 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5250 Intrinsic::ppc_altivec_vslw
5251 };
5252 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005253 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005255
Bob Wilsonf2950b02009-03-03 19:26:27 +00005256 // vsplti + srl self.
5257 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005259 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5260 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5261 Intrinsic::ppc_altivec_vsrw
5262 };
5263 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005264 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005265 }
5266
Bob Wilsonf2950b02009-03-03 19:26:27 +00005267 // vsplti + sra self.
5268 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005269 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005270 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5271 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5272 Intrinsic::ppc_altivec_vsraw
5273 };
5274 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005275 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005277
Bob Wilsonf2950b02009-03-03 19:26:27 +00005278 // vsplti + rol self.
5279 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5280 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005282 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5283 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5284 Intrinsic::ppc_altivec_vrlw
5285 };
5286 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005287 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005289
Bob Wilsonf2950b02009-03-03 19:26:27 +00005290 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005291 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005292 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005293 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005294 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005295 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005296 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005298 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005299 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005300 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005301 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005302 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005303 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5304 }
5305 }
5306
Dan Gohman475871a2008-07-27 21:46:04 +00005307 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005308}
5309
Chris Lattner59138102006-04-17 05:28:54 +00005310/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5311/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005312static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005313 SDValue RHS, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005314 SDLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005315 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005316 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005317 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005318
Chris Lattner59138102006-04-17 05:28:54 +00005319 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005320 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005321 OP_VMRGHW,
5322 OP_VMRGLW,
5323 OP_VSPLTISW0,
5324 OP_VSPLTISW1,
5325 OP_VSPLTISW2,
5326 OP_VSPLTISW3,
5327 OP_VSLDOI4,
5328 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005329 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005330 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005331
Chris Lattner59138102006-04-17 05:28:54 +00005332 if (OpNum == OP_COPY) {
5333 if (LHSID == (1*9+2)*9+3) return LHS;
5334 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5335 return RHS;
5336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005337
Dan Gohman475871a2008-07-27 21:46:04 +00005338 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005339 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5340 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005341
Nate Begeman9008ca62009-04-27 18:41:29 +00005342 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005343 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005344 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005345 case OP_VMRGHW:
5346 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5347 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5348 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5349 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5350 break;
5351 case OP_VMRGLW:
5352 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5353 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5354 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5355 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5356 break;
5357 case OP_VSPLTISW0:
5358 for (unsigned i = 0; i != 16; ++i)
5359 ShufIdxs[i] = (i&3)+0;
5360 break;
5361 case OP_VSPLTISW1:
5362 for (unsigned i = 0; i != 16; ++i)
5363 ShufIdxs[i] = (i&3)+4;
5364 break;
5365 case OP_VSPLTISW2:
5366 for (unsigned i = 0; i != 16; ++i)
5367 ShufIdxs[i] = (i&3)+8;
5368 break;
5369 case OP_VSPLTISW3:
5370 for (unsigned i = 0; i != 16; ++i)
5371 ShufIdxs[i] = (i&3)+12;
5372 break;
5373 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005374 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005375 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005376 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005377 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005378 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005379 }
Owen Andersone50ed302009-08-10 22:56:29 +00005380 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005381 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5382 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005383 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005384 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005385}
5386
Chris Lattnerf1b47082006-04-14 05:19:18 +00005387/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5388/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5389/// return the code it can be lowered into. Worst case, it can always be
5390/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005391SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005392 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005393 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005394 SDValue V1 = Op.getOperand(0);
5395 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005396 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005397 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005398
Chris Lattnerf1b47082006-04-14 05:19:18 +00005399 // Cases that are handled by instructions that take permute immediates
5400 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5401 // selected by the instruction selector.
5402 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005403 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5404 PPC::isSplatShuffleMask(SVOp, 2) ||
5405 PPC::isSplatShuffleMask(SVOp, 4) ||
5406 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5407 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5408 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5409 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5410 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5411 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5412 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5413 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5414 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005415 return Op;
5416 }
5417 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005418
Chris Lattnerf1b47082006-04-14 05:19:18 +00005419 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5420 // and produce a fixed permutation. If any of these match, do not lower to
5421 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005422 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5423 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5424 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5425 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5426 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5427 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5428 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5429 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5430 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005431 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Chris Lattner59138102006-04-17 05:28:54 +00005433 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5434 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005435 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005436
Chris Lattner59138102006-04-17 05:28:54 +00005437 unsigned PFIndexes[4];
5438 bool isFourElementShuffle = true;
5439 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5440 unsigned EltNo = 8; // Start out undef.
5441 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005442 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005443 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005444
Nate Begeman9008ca62009-04-27 18:41:29 +00005445 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005446 if ((ByteSource & 3) != j) {
5447 isFourElementShuffle = false;
5448 break;
5449 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005450
Chris Lattner59138102006-04-17 05:28:54 +00005451 if (EltNo == 8) {
5452 EltNo = ByteSource/4;
5453 } else if (EltNo != ByteSource/4) {
5454 isFourElementShuffle = false;
5455 break;
5456 }
5457 }
5458 PFIndexes[i] = EltNo;
5459 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
5461 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005462 // perfect shuffle vector to determine if it is cost effective to do this as
5463 // discrete instructions, or whether we should use a vperm.
5464 if (isFourElementShuffle) {
5465 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005466 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005467 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005468
Chris Lattner59138102006-04-17 05:28:54 +00005469 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5470 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005471
Chris Lattner59138102006-04-17 05:28:54 +00005472 // Determining when to avoid vperm is tricky. Many things affect the cost
5473 // of vperm, particularly how many times the perm mask needs to be computed.
5474 // For example, if the perm mask can be hoisted out of a loop or is already
5475 // used (perhaps because there are multiple permutes with the same shuffle
5476 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5477 // the loop requires an extra register.
5478 //
5479 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005480 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005481 // available, if this block is within a loop, we should avoid using vperm
5482 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005483 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005484 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005486
Chris Lattnerf1b47082006-04-14 05:19:18 +00005487 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5488 // vector that will get spilled to the constant pool.
5489 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Chris Lattnerf1b47082006-04-14 05:19:18 +00005491 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5492 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005493 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005494 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005495
Dan Gohman475871a2008-07-27 21:46:04 +00005496 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005497 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5498 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005499
Chris Lattnerf1b47082006-04-14 05:19:18 +00005500 for (unsigned j = 0; j != BytesPerElement; ++j)
5501 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005504
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005506 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005507 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005508}
5509
Chris Lattner90564f22006-04-18 17:59:36 +00005510/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5511/// altivec comparison. If it is, return true and fill in Opc/isDot with
5512/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005513static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005514 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005515 unsigned IntrinsicID =
5516 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005517 CompareOpc = -1;
5518 isDot = false;
5519 switch (IntrinsicID) {
5520 default: return false;
5521 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005522 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5523 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5524 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5525 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5526 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5527 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5528 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5529 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5530 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5531 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5532 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5533 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5534 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005535
Chris Lattner1a635d62006-04-14 06:01:58 +00005536 // Normal Comparisons.
5537 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5538 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5539 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5540 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5541 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5542 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5543 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5544 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5545 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5546 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5547 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5548 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5549 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5550 }
Chris Lattner90564f22006-04-18 17:59:36 +00005551 return true;
5552}
5553
5554/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5555/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005556SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005557 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005558 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5559 // opcode number of the comparison.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005560 SDLoc dl(Op);
Chris Lattner90564f22006-04-18 17:59:36 +00005561 int CompareOpc;
5562 bool isDot;
5563 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005564 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005565
Chris Lattner90564f22006-04-18 17:59:36 +00005566 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005567 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005568 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005569 Op.getOperand(1), Op.getOperand(2),
5570 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005571 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005573
Chris Lattner1a635d62006-04-14 06:01:58 +00005574 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005576 Op.getOperand(2), // LHS
5577 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005579 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005580 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005581 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005582
Chris Lattner1a635d62006-04-14 06:01:58 +00005583 // Now that we have the comparison, emit a copy from the CR to a GPR.
5584 // This is flagged to the above dot comparison.
Ulrich Weigand965b20e2013-07-03 17:05:42 +00005585 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005587 CompNode.getValue(1));
5588
Chris Lattner1a635d62006-04-14 06:01:58 +00005589 // Unpack the result based on how the target uses it.
5590 unsigned BitNo; // Bit # of CR6.
5591 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005592 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005593 default: // Can't happen, don't crash on invalid number though.
5594 case 0: // Return the value of the EQ bit of CR6.
5595 BitNo = 0; InvertBit = false;
5596 break;
5597 case 1: // Return the inverted value of the EQ bit of CR6.
5598 BitNo = 0; InvertBit = true;
5599 break;
5600 case 2: // Return the value of the LT bit of CR6.
5601 BitNo = 2; InvertBit = false;
5602 break;
5603 case 3: // Return the inverted value of the LT bit of CR6.
5604 BitNo = 2; InvertBit = true;
5605 break;
5606 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005607
Chris Lattner1a635d62006-04-14 06:01:58 +00005608 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5610 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005611 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5613 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005614
Chris Lattner1a635d62006-04-14 06:01:58 +00005615 // If we are supposed to, toggle the bit.
5616 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5618 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005619 return Flags;
5620}
5621
Scott Michelfdc40a02009-02-17 22:15:04 +00005622SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005623 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005624 SDLoc dl(Op);
Chris Lattner1a635d62006-04-14 06:01:58 +00005625 // Create a stack slot that is 16-byte aligned.
5626 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005627 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005628 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005629 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005630
Chris Lattner1a635d62006-04-14 06:01:58 +00005631 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005632 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005633 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005634 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005635 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005636 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005637 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005638}
5639
Dan Gohmand858e902010-04-17 15:26:15 +00005640SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005641 SDLoc dl(Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005643 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005644
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5646 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005647
Dan Gohman475871a2008-07-27 21:46:04 +00005648 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005649 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005650
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005651 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005652 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5653 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5654 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005655
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005656 // Low parts multiplied together, generating 32-bit results (we ignore the
5657 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005658 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005660
Dan Gohman475871a2008-07-27 21:46:04 +00005661 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005663 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005664 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005665 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5667 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005668 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005669
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005671
Chris Lattnercea2aa72006-04-18 04:28:57 +00005672 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005673 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005675 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005676
Chris Lattner19a81522006-04-18 03:57:35 +00005677 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005678 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005680 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005681
Chris Lattner19a81522006-04-18 03:57:35 +00005682 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005683 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005685 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005686
Chris Lattner19a81522006-04-18 03:57:35 +00005687 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005688 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005689 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005690 Ops[i*2 ] = 2*i+1;
5691 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005692 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005694 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005695 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005696 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005697}
5698
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005699/// LowerOperation - Provide custom lowering hooks for some operations.
5700///
Dan Gohmand858e902010-04-17 15:26:15 +00005701SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005702 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005703 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005704 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005705 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005706 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005707 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005708 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005709 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005710 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5711 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005712 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005713 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005714
5715 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005716 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005717
Jim Laskeyefc7e522006-12-04 22:04:42 +00005718 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005719 case ISD::DYNAMIC_STACKALLOC:
5720 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005721
Hal Finkel7ee74a62013-03-21 21:37:52 +00005722 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5723 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5724
Chris Lattner1a635d62006-04-14 06:01:58 +00005725 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005726 case ISD::FP_TO_UINT:
5727 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005728 SDLoc(Op));
Hal Finkel46479192013-04-01 17:52:07 +00005729 case ISD::UINT_TO_FP:
5730 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005731 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005732
Chris Lattner1a635d62006-04-14 06:01:58 +00005733 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005734 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5735 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5736 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005737
Chris Lattner1a635d62006-04-14 06:01:58 +00005738 // Vector-related lowering.
5739 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5740 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5741 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5742 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005743 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005744
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005745 // For counter-based loop handling.
5746 case ISD::INTRINSIC_W_CHAIN: return SDValue();
5747
Chris Lattner3fc027d2007-12-08 06:59:59 +00005748 // Frame & Return address.
5749 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005750 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005751 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005752}
5753
Duncan Sands1607f052008-12-01 11:39:25 +00005754void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5755 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005756 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005757 const TargetMachine &TM = getTargetMachine();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005758 SDLoc dl(N);
Chris Lattner1f873002007-11-28 18:44:47 +00005759 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005760 default:
Craig Topperbc219812012-02-07 02:50:20 +00005761 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005762 case ISD::INTRINSIC_W_CHAIN: {
5763 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
5764 Intrinsic::ppc_is_decremented_ctr_nonzero)
5765 break;
5766
5767 assert(N->getValueType(0) == MVT::i1 &&
5768 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault225ed702013-05-18 00:21:46 +00005769 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005770 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
5771 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
5772 N->getOperand(1));
5773
5774 Results.push_back(NewInt);
5775 Results.push_back(NewInt.getValue(1));
5776 break;
5777 }
Roman Divackybdb226e2011-06-28 15:30:42 +00005778 case ISD::VAARG: {
5779 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5780 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5781 return;
5782
5783 EVT VT = N->getValueType(0);
5784
5785 if (VT == MVT::i64) {
5786 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5787
5788 Results.push_back(NewNode);
5789 Results.push_back(NewNode.getValue(1));
5790 }
5791 return;
5792 }
Duncan Sands1607f052008-12-01 11:39:25 +00005793 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 assert(N->getValueType(0) == MVT::ppcf128);
5795 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005796 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005798 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005799 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005801 DAG.getIntPtrConstant(1));
5802
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005803 // Add the two halves of the long double in round-to-zero mode.
5804 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005805
5806 // We know the low half is about to be thrown away, so just use something
5807 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005809 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005810 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005811 }
Duncan Sands1607f052008-12-01 11:39:25 +00005812 case ISD::FP_TO_SINT:
Bill Schmidt7c2d8f72013-07-09 18:50:20 +00005813 // LowerFP_TO_INT() can only handle f32 and f64.
5814 if (N->getOperand(0).getValueType() == MVT::ppcf128)
5815 return;
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005816 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005817 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005818 }
5819}
5820
5821
Chris Lattner1a635d62006-04-14 06:01:58 +00005822//===----------------------------------------------------------------------===//
5823// Other Lowering Code
5824//===----------------------------------------------------------------------===//
5825
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005826MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005827PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005828 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005829 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005830 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5831
5832 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5833 MachineFunction *F = BB->getParent();
5834 MachineFunction::iterator It = BB;
5835 ++It;
5836
5837 unsigned dest = MI->getOperand(0).getReg();
5838 unsigned ptrA = MI->getOperand(1).getReg();
5839 unsigned ptrB = MI->getOperand(2).getReg();
5840 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005841 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005842
5843 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5844 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5845 F->insert(It, loopMBB);
5846 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005847 exitMBB->splice(exitMBB->begin(), BB,
5848 llvm::next(MachineBasicBlock::iterator(MI)),
5849 BB->end());
5850 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005851
5852 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005853 unsigned TmpReg = (!BinOpcode) ? incr :
5854 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005855 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5856 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005857
5858 // thisMBB:
5859 // ...
5860 // fallthrough --> loopMBB
5861 BB->addSuccessor(loopMBB);
5862
5863 // loopMBB:
5864 // l[wd]arx dest, ptr
5865 // add r0, dest, incr
5866 // st[wd]cx. r0, ptr
5867 // bne- loopMBB
5868 // fallthrough --> exitMBB
5869 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005870 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005871 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005872 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005873 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5874 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005875 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005876 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005877 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005878 BB->addSuccessor(loopMBB);
5879 BB->addSuccessor(exitMBB);
5880
5881 // exitMBB:
5882 // ...
5883 BB = exitMBB;
5884 return BB;
5885}
5886
5887MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005888PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005889 MachineBasicBlock *BB,
5890 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005891 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005892 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005893 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5894 // In 64 bit mode we have to use 64 bits for addresses, even though the
5895 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5896 // registers without caring whether they're 32 or 64, but here we're
5897 // doing actual arithmetic on the addresses.
5898 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005899 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005900
5901 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5902 MachineFunction *F = BB->getParent();
5903 MachineFunction::iterator It = BB;
5904 ++It;
5905
5906 unsigned dest = MI->getOperand(0).getReg();
5907 unsigned ptrA = MI->getOperand(1).getReg();
5908 unsigned ptrB = MI->getOperand(2).getReg();
5909 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005910 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005911
5912 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5913 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5914 F->insert(It, loopMBB);
5915 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005916 exitMBB->splice(exitMBB->begin(), BB,
5917 llvm::next(MachineBasicBlock::iterator(MI)),
5918 BB->end());
5919 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005920
5921 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005922 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005923 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5924 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005925 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5926 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5927 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5928 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5929 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5930 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5931 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5932 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5933 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5934 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005935 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005936 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005937 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005938
5939 // thisMBB:
5940 // ...
5941 // fallthrough --> loopMBB
5942 BB->addSuccessor(loopMBB);
5943
5944 // The 4-byte load must be aligned, while a char or short may be
5945 // anywhere in the word. Hence all this nasty bookkeeping code.
5946 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5947 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005948 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005949 // rlwinm ptr, ptr1, 0, 0, 29
5950 // slw incr2, incr, shift
5951 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5952 // slw mask, mask2, shift
5953 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005954 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005955 // add tmp, tmpDest, incr2
5956 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005957 // and tmp3, tmp, mask
5958 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005959 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005960 // bne- loopMBB
5961 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005962 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005963 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005964 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005965 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005966 .addReg(ptrA).addReg(ptrB);
5967 } else {
5968 Ptr1Reg = ptrB;
5969 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005970 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005971 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005972 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005973 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5974 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005975 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005976 .addReg(Ptr1Reg).addImm(0).addImm(61);
5977 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005978 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005979 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005980 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005981 .addReg(incr).addReg(ShiftReg);
5982 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005983 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005984 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005985 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5986 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005987 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005988 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005989 .addReg(Mask2Reg).addReg(ShiftReg);
5990
5991 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005992 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005993 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005994 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005995 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005996 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005997 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005998 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005999 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006000 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006001 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006002 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00006003 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006004 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006005 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00006006 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00006007 BB->addSuccessor(loopMBB);
6008 BB->addSuccessor(exitMBB);
6009
6010 // exitMBB:
6011 // ...
6012 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006013 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6014 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00006015 return BB;
6016}
6017
Hal Finkel7ee74a62013-03-21 21:37:52 +00006018llvm::MachineBasicBlock*
6019PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6020 MachineBasicBlock *MBB) const {
6021 DebugLoc DL = MI->getDebugLoc();
6022 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6023
6024 MachineFunction *MF = MBB->getParent();
6025 MachineRegisterInfo &MRI = MF->getRegInfo();
6026
6027 const BasicBlock *BB = MBB->getBasicBlock();
6028 MachineFunction::iterator I = MBB;
6029 ++I;
6030
6031 // Memory Reference
6032 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6033 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6034
6035 unsigned DstReg = MI->getOperand(0).getReg();
6036 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6037 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6038 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6039 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6040
6041 MVT PVT = getPointerTy();
6042 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6043 "Invalid Pointer Size!");
6044 // For v = setjmp(buf), we generate
6045 //
6046 // thisMBB:
6047 // SjLjSetup mainMBB
6048 // bl mainMBB
6049 // v_restore = 1
6050 // b sinkMBB
6051 //
6052 // mainMBB:
6053 // buf[LabelOffset] = LR
6054 // v_main = 0
6055 //
6056 // sinkMBB:
6057 // v = phi(main, restore)
6058 //
6059
6060 MachineBasicBlock *thisMBB = MBB;
6061 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6062 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6063 MF->insert(I, mainMBB);
6064 MF->insert(I, sinkMBB);
6065
6066 MachineInstrBuilder MIB;
6067
6068 // Transfer the remainder of BB and its successor edges to sinkMBB.
6069 sinkMBB->splice(sinkMBB->begin(), MBB,
6070 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6071 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6072
6073 // Note that the structure of the jmp_buf used here is not compatible
6074 // with that used by libc, and is not designed to be. Specifically, it
6075 // stores only those 'reserved' registers that LLVM does not otherwise
6076 // understand how to spill. Also, by convention, by the time this
6077 // intrinsic is called, Clang has already stored the frame address in the
6078 // first slot of the buffer and stack address in the third. Following the
6079 // X86 target code, we'll store the jump address in the second slot. We also
6080 // need to save the TOC pointer (R2) to handle jumps between shared
6081 // libraries, and that will be stored in the fourth slot. The thread
6082 // identifier (R13) is not affected.
6083
6084 // thisMBB:
6085 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6086 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkel05417222013-07-17 23:50:51 +00006087 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel7ee74a62013-03-21 21:37:52 +00006088
6089 // Prepare IP either in reg.
6090 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6091 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6092 unsigned BufReg = MI->getOperand(1).getReg();
6093
6094 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6095 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6096 .addReg(PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006097 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006098 .addReg(BufReg);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006099 MIB.setMemRefs(MMOBegin, MMOEnd);
6100 }
6101
Hal Finkel05417222013-07-17 23:50:51 +00006102 // Naked functions never have a base pointer, and so we use r1. For all
6103 // other functions, this decision must be delayed until during PEI.
6104 unsigned BaseReg;
6105 if (MF->getFunction()->getAttributes().hasAttribute(
6106 AttributeSet::FunctionIndex, Attribute::Naked))
6107 BaseReg = PPCSubTarget.isPPC64() ? PPC::X1 : PPC::R1;
6108 else
6109 BaseReg = PPCSubTarget.isPPC64() ? PPC::BP8 : PPC::BP;
6110
6111 MIB = BuildMI(*thisMBB, MI, DL,
6112 TII->get(PPCSubTarget.isPPC64() ? PPC::STD : PPC::STW))
6113 .addReg(BaseReg)
6114 .addImm(BPOffset)
6115 .addReg(BufReg);
6116 MIB.setMemRefs(MMOBegin, MMOEnd);
6117
Hal Finkel7ee74a62013-03-21 21:37:52 +00006118 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006119 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling80ada582013-06-07 07:55:53 +00006120 const PPCRegisterInfo *TRI =
6121 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6122 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel7ee74a62013-03-21 21:37:52 +00006123
6124 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6125
6126 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6127 .addMBB(mainMBB);
6128 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6129
6130 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6131 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6132
6133 // mainMBB:
6134 // mainDstReg = 0
6135 MIB = BuildMI(mainMBB, DL,
6136 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6137
6138 // Store IP
6139 if (PPCSubTarget.isPPC64()) {
6140 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6141 .addReg(LabelReg)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006142 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006143 .addReg(BufReg);
6144 } else {
6145 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6146 .addReg(LabelReg)
6147 .addImm(LabelOffset)
6148 .addReg(BufReg);
6149 }
6150
6151 MIB.setMemRefs(MMOBegin, MMOEnd);
6152
6153 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6154 mainMBB->addSuccessor(sinkMBB);
6155
6156 // sinkMBB:
6157 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6158 TII->get(PPC::PHI), DstReg)
6159 .addReg(mainDstReg).addMBB(mainMBB)
6160 .addReg(restoreDstReg).addMBB(thisMBB);
6161
6162 MI->eraseFromParent();
6163 return sinkMBB;
6164}
6165
6166MachineBasicBlock *
6167PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6168 MachineBasicBlock *MBB) const {
6169 DebugLoc DL = MI->getDebugLoc();
6170 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6171
6172 MachineFunction *MF = MBB->getParent();
6173 MachineRegisterInfo &MRI = MF->getRegInfo();
6174
6175 // Memory Reference
6176 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6177 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6178
6179 MVT PVT = getPointerTy();
6180 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6181 "Invalid Pointer Size!");
6182
6183 const TargetRegisterClass *RC =
6184 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6185 unsigned Tmp = MRI.createVirtualRegister(RC);
6186 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6187 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6188 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel05417222013-07-17 23:50:51 +00006189 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : PPC::R30;
Hal Finkel7ee74a62013-03-21 21:37:52 +00006190
6191 MachineInstrBuilder MIB;
6192
6193 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6194 const int64_t SPOffset = 2 * PVT.getStoreSize();
6195 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkel05417222013-07-17 23:50:51 +00006196 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel7ee74a62013-03-21 21:37:52 +00006197
6198 unsigned BufReg = MI->getOperand(0).getReg();
6199
6200 // Reload FP (the jumped-to function may not have had a
6201 // frame pointer, and if so, then its r31 will be restored
6202 // as necessary).
6203 if (PVT == MVT::i64) {
6204 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6205 .addImm(0)
6206 .addReg(BufReg);
6207 } else {
6208 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6209 .addImm(0)
6210 .addReg(BufReg);
6211 }
6212 MIB.setMemRefs(MMOBegin, MMOEnd);
6213
6214 // Reload IP
6215 if (PVT == MVT::i64) {
6216 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006217 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006218 .addReg(BufReg);
6219 } else {
6220 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6221 .addImm(LabelOffset)
6222 .addReg(BufReg);
6223 }
6224 MIB.setMemRefs(MMOBegin, MMOEnd);
6225
6226 // Reload SP
6227 if (PVT == MVT::i64) {
6228 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006229 .addImm(SPOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006230 .addReg(BufReg);
6231 } else {
6232 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6233 .addImm(SPOffset)
6234 .addReg(BufReg);
6235 }
6236 MIB.setMemRefs(MMOBegin, MMOEnd);
6237
Hal Finkel05417222013-07-17 23:50:51 +00006238 // Reload BP
6239 if (PVT == MVT::i64) {
6240 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6241 .addImm(BPOffset)
6242 .addReg(BufReg);
6243 } else {
6244 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6245 .addImm(BPOffset)
6246 .addReg(BufReg);
6247 }
6248 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006249
6250 // Reload TOC
6251 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6252 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006253 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006254 .addReg(BufReg);
6255
6256 MIB.setMemRefs(MMOBegin, MMOEnd);
6257 }
6258
6259 // Jump
6260 BuildMI(*MBB, MI, DL,
6261 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6262 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6263
6264 MI->eraseFromParent();
6265 return MBB;
6266}
6267
Dale Johannesen97efa362008-08-28 17:53:09 +00006268MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006269PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006270 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006271 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6272 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6273 return emitEHSjLjSetJmp(MI, BB);
6274 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6275 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6276 return emitEHSjLjLongJmp(MI, BB);
6277 }
6278
Evan Chengc0f64ff2006-11-27 23:37:22 +00006279 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006280
6281 // To "insert" these instructions we actually have to insert their
6282 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006283 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006284 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006285 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006286
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006287 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006288
Hal Finkel009f7af2012-06-22 23:10:08 +00006289 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6290 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006291 SmallVector<MachineOperand, 2> Cond;
6292 Cond.push_back(MI->getOperand(4));
6293 Cond.push_back(MI->getOperand(1));
6294
Hal Finkel009f7af2012-06-22 23:10:08 +00006295 DebugLoc dl = MI->getDebugLoc();
Bill Wendling80ada582013-06-07 07:55:53 +00006296 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6297 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6298 Cond, MI->getOperand(2).getReg(),
6299 MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006300 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6301 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6302 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6303 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6304 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6305
Evan Cheng53301922008-07-12 02:23:19 +00006306
6307 // The incoming instruction knows the destination vreg to set, the
6308 // condition code register to branch on, the true/false values to
6309 // select between, and a branch opcode to use.
6310
6311 // thisMBB:
6312 // ...
6313 // TrueVal = ...
6314 // cmpTY ccX, r1, r2
6315 // bCC copy1MBB
6316 // fallthrough --> copy0MBB
6317 MachineBasicBlock *thisMBB = BB;
6318 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6319 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6320 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006321 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006322 F->insert(It, copy0MBB);
6323 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006324
6325 // Transfer the remainder of BB and its successor edges to sinkMBB.
6326 sinkMBB->splice(sinkMBB->begin(), BB,
6327 llvm::next(MachineBasicBlock::iterator(MI)),
6328 BB->end());
6329 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6330
Evan Cheng53301922008-07-12 02:23:19 +00006331 // Next, add the true and fallthrough blocks as its successors.
6332 BB->addSuccessor(copy0MBB);
6333 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006334
Dan Gohman14152b42010-07-06 20:24:04 +00006335 BuildMI(BB, dl, TII->get(PPC::BCC))
6336 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6337
Evan Cheng53301922008-07-12 02:23:19 +00006338 // copy0MBB:
6339 // %FalseValue = ...
6340 // # fallthrough to sinkMBB
6341 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006342
Evan Cheng53301922008-07-12 02:23:19 +00006343 // Update machine-CFG edges
6344 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006345
Evan Cheng53301922008-07-12 02:23:19 +00006346 // sinkMBB:
6347 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6348 // ...
6349 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006350 BuildMI(*BB, BB->begin(), dl,
6351 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006352 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6353 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6354 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006355 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6356 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6357 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6358 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006359 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6360 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6361 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6362 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006363
6364 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6365 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6366 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6367 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006368 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6369 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6370 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6371 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006372
6373 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6374 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6375 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6376 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006377 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6378 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6379 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6380 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006381
6382 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6383 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6384 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6385 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006386 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6387 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6388 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6389 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006390
6391 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006392 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006393 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006394 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006395 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006396 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006397 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006398 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006399
6400 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6401 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6402 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6403 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006404 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6405 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6406 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6407 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006408
Dale Johannesen0e55f062008-08-29 18:29:46 +00006409 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6410 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6411 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6412 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6413 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6414 BB = EmitAtomicBinary(MI, BB, false, 0);
6415 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6416 BB = EmitAtomicBinary(MI, BB, true, 0);
6417
Evan Cheng53301922008-07-12 02:23:19 +00006418 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6419 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6420 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6421
6422 unsigned dest = MI->getOperand(0).getReg();
6423 unsigned ptrA = MI->getOperand(1).getReg();
6424 unsigned ptrB = MI->getOperand(2).getReg();
6425 unsigned oldval = MI->getOperand(3).getReg();
6426 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006427 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006428
Dale Johannesen65e39732008-08-25 18:53:26 +00006429 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6430 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6431 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006432 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006433 F->insert(It, loop1MBB);
6434 F->insert(It, loop2MBB);
6435 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006436 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006437 exitMBB->splice(exitMBB->begin(), BB,
6438 llvm::next(MachineBasicBlock::iterator(MI)),
6439 BB->end());
6440 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006441
6442 // thisMBB:
6443 // ...
6444 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006445 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006446
Dale Johannesen65e39732008-08-25 18:53:26 +00006447 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006448 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006449 // cmp[wd] dest, oldval
6450 // bne- midMBB
6451 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006452 // st[wd]cx. newval, ptr
6453 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006454 // b exitBB
6455 // midMBB:
6456 // st[wd]cx. dest, ptr
6457 // exitBB:
6458 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006459 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006460 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006461 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006462 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006463 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006464 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6465 BB->addSuccessor(loop2MBB);
6466 BB->addSuccessor(midMBB);
6467
6468 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006469 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006470 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006471 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006472 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006473 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006474 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006475 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006476
Dale Johannesen65e39732008-08-25 18:53:26 +00006477 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006478 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006479 .addReg(dest).addReg(ptrA).addReg(ptrB);
6480 BB->addSuccessor(exitMBB);
6481
Evan Cheng53301922008-07-12 02:23:19 +00006482 // exitMBB:
6483 // ...
6484 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006485 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6486 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6487 // We must use 64-bit registers for addresses when targeting 64-bit,
6488 // since we're actually doing arithmetic on them. Other registers
6489 // can be 32-bit.
6490 bool is64bit = PPCSubTarget.isPPC64();
6491 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6492
6493 unsigned dest = MI->getOperand(0).getReg();
6494 unsigned ptrA = MI->getOperand(1).getReg();
6495 unsigned ptrB = MI->getOperand(2).getReg();
6496 unsigned oldval = MI->getOperand(3).getReg();
6497 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006498 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006499
6500 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6501 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6502 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6503 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6504 F->insert(It, loop1MBB);
6505 F->insert(It, loop2MBB);
6506 F->insert(It, midMBB);
6507 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006508 exitMBB->splice(exitMBB->begin(), BB,
6509 llvm::next(MachineBasicBlock::iterator(MI)),
6510 BB->end());
6511 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006512
6513 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006514 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006515 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6516 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006517 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6518 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6519 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6520 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6521 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6522 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6523 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6524 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6525 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6526 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6527 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6528 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6529 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6530 unsigned Ptr1Reg;
6531 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006532 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006533 // thisMBB:
6534 // ...
6535 // fallthrough --> loopMBB
6536 BB->addSuccessor(loop1MBB);
6537
6538 // The 4-byte load must be aligned, while a char or short may be
6539 // anywhere in the word. Hence all this nasty bookkeeping code.
6540 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6541 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006542 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006543 // rlwinm ptr, ptr1, 0, 0, 29
6544 // slw newval2, newval, shift
6545 // slw oldval2, oldval,shift
6546 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6547 // slw mask, mask2, shift
6548 // and newval3, newval2, mask
6549 // and oldval3, oldval2, mask
6550 // loop1MBB:
6551 // lwarx tmpDest, ptr
6552 // and tmp, tmpDest, mask
6553 // cmpw tmp, oldval3
6554 // bne- midMBB
6555 // loop2MBB:
6556 // andc tmp2, tmpDest, mask
6557 // or tmp4, tmp2, newval3
6558 // stwcx. tmp4, ptr
6559 // bne- loop1MBB
6560 // b exitBB
6561 // midMBB:
6562 // stwcx. tmpDest, ptr
6563 // exitBB:
6564 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006565 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006566 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006567 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006568 .addReg(ptrA).addReg(ptrB);
6569 } else {
6570 Ptr1Reg = ptrB;
6571 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006572 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006573 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006574 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006575 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6576 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006577 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006578 .addReg(Ptr1Reg).addImm(0).addImm(61);
6579 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006580 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006581 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006582 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006583 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006584 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006585 .addReg(oldval).addReg(ShiftReg);
6586 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006587 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006588 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006589 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6590 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6591 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006592 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006593 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006594 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006595 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006596 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006597 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006598 .addReg(OldVal2Reg).addReg(MaskReg);
6599
6600 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006601 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006602 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006603 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6604 .addReg(TmpDestReg).addReg(MaskReg);
6605 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006606 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006607 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006608 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6609 BB->addSuccessor(loop2MBB);
6610 BB->addSuccessor(midMBB);
6611
6612 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006613 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6614 .addReg(TmpDestReg).addReg(MaskReg);
6615 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6616 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6617 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006618 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006619 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006620 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006621 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006622 BB->addSuccessor(loop1MBB);
6623 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006624
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006625 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006626 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006627 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006628 BB->addSuccessor(exitMBB);
6629
6630 // exitMBB:
6631 // ...
6632 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006633 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6634 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006635 } else if (MI->getOpcode() == PPC::FADDrtz) {
6636 // This pseudo performs an FADD with rounding mode temporarily forced
6637 // to round-to-zero. We emit this via custom inserter since the FPSCR
6638 // is not modeled at the SelectionDAG level.
6639 unsigned Dest = MI->getOperand(0).getReg();
6640 unsigned Src1 = MI->getOperand(1).getReg();
6641 unsigned Src2 = MI->getOperand(2).getReg();
6642 DebugLoc dl = MI->getDebugLoc();
6643
6644 MachineRegisterInfo &RegInfo = F->getRegInfo();
6645 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6646
6647 // Save FPSCR value.
6648 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6649
6650 // Set rounding mode to round-to-zero.
6651 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6652 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6653
6654 // Perform addition.
6655 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6656
6657 // Restore FPSCR value.
6658 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006659 } else if (MI->getOpcode() == PPC::FRINDrint ||
6660 MI->getOpcode() == PPC::FRINSrint) {
6661 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6662 unsigned Dest = MI->getOperand(0).getReg();
6663 unsigned Src = MI->getOperand(1).getReg();
6664 DebugLoc dl = MI->getDebugLoc();
6665
6666 MachineRegisterInfo &RegInfo = F->getRegInfo();
6667 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6668
6669 // Perform the rounding.
6670 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6671 .addReg(Src);
6672
6673 // Compare the results.
6674 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6675 .addReg(Dest).addReg(Src);
6676
6677 // If the results were not equal, then set the FPSCR XX bit.
6678 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6679 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6680 F->insert(It, midMBB);
6681 F->insert(It, exitMBB);
6682 exitMBB->splice(exitMBB->begin(), BB,
6683 llvm::next(MachineBasicBlock::iterator(MI)),
6684 BB->end());
6685 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6686
6687 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6688 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6689
6690 BB->addSuccessor(midMBB);
6691 BB->addSuccessor(exitMBB);
6692
6693 BB = midMBB;
6694
6695 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6696 // the FI bit here because that will not automatically set XX also,
6697 // and XX is what libm interprets as the FE_INEXACT flag.
6698 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6699 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6700
6701 BB->addSuccessor(exitMBB);
6702
6703 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006704 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006705 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006706 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006707
Dan Gohman14152b42010-07-06 20:24:04 +00006708 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006709 return BB;
6710}
6711
Chris Lattner1a635d62006-04-14 06:01:58 +00006712//===----------------------------------------------------------------------===//
6713// Target Optimization Hooks
6714//===----------------------------------------------------------------------===//
6715
Hal Finkel63c32a72013-04-03 17:44:56 +00006716SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6717 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006718 if (DCI.isAfterLegalizeVectorOps())
6719 return SDValue();
6720
Hal Finkel63c32a72013-04-03 17:44:56 +00006721 EVT VT = Op.getValueType();
6722
6723 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6724 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6725 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006726
6727 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6728 // For the reciprocal, we need to find the zero of the function:
6729 // F(X) = A X - 1 [which has a zero at X = 1/A]
6730 // =>
6731 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6732 // does not require additional intermediate precision]
6733
6734 // Convergence is quadratic, so we essentially double the number of digits
6735 // correct after every iteration. The minimum architected relative
6736 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6737 // 23 digits and double has 52 digits.
6738 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006739 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006740 ++Iterations;
6741
6742 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006743 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006744
6745 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006746 DAG.getConstantFP(1.0, VT.getScalarType());
6747 if (VT.isVector()) {
6748 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006749 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006750 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006751 FPOne, FPOne, FPOne, FPOne);
6752 }
6753
Hal Finkel63c32a72013-04-03 17:44:56 +00006754 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006755 DCI.AddToWorklist(Est.getNode());
6756
6757 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6758 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006759 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006760 DCI.AddToWorklist(NewEst.getNode());
6761
Hal Finkel63c32a72013-04-03 17:44:56 +00006762 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006763 DCI.AddToWorklist(NewEst.getNode());
6764
Hal Finkel63c32a72013-04-03 17:44:56 +00006765 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006766 DCI.AddToWorklist(NewEst.getNode());
6767
Hal Finkel63c32a72013-04-03 17:44:56 +00006768 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006769 DCI.AddToWorklist(Est.getNode());
6770 }
6771
6772 return Est;
6773 }
6774
6775 return SDValue();
6776}
6777
Hal Finkel63c32a72013-04-03 17:44:56 +00006778SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006779 DAGCombinerInfo &DCI) const {
6780 if (DCI.isAfterLegalizeVectorOps())
6781 return SDValue();
6782
Hal Finkel63c32a72013-04-03 17:44:56 +00006783 EVT VT = Op.getValueType();
6784
6785 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6786 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6787 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006788
6789 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6790 // For the reciprocal sqrt, we need to find the zero of the function:
6791 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6792 // =>
6793 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6794 // As a result, we precompute A/2 prior to the iteration loop.
6795
6796 // Convergence is quadratic, so we essentially double the number of digits
6797 // correct after every iteration. The minimum architected relative
6798 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6799 // 23 digits and double has 52 digits.
6800 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006801 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006802 ++Iterations;
6803
6804 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006805 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006806
Hal Finkel63c32a72013-04-03 17:44:56 +00006807 SDValue FPThreeHalves =
6808 DAG.getConstantFP(1.5, VT.getScalarType());
6809 if (VT.isVector()) {
6810 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006811 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006812 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6813 FPThreeHalves, FPThreeHalves,
6814 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006815 }
6816
Hal Finkel63c32a72013-04-03 17:44:56 +00006817 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006818 DCI.AddToWorklist(Est.getNode());
6819
6820 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6821 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006822 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006823 DCI.AddToWorklist(HalfArg.getNode());
6824
Hal Finkel63c32a72013-04-03 17:44:56 +00006825 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006826 DCI.AddToWorklist(HalfArg.getNode());
6827
6828 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6829 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006830 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006831 DCI.AddToWorklist(NewEst.getNode());
6832
Hal Finkel63c32a72013-04-03 17:44:56 +00006833 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006834 DCI.AddToWorklist(NewEst.getNode());
6835
Hal Finkel63c32a72013-04-03 17:44:56 +00006836 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006837 DCI.AddToWorklist(NewEst.getNode());
6838
Hal Finkel63c32a72013-04-03 17:44:56 +00006839 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006840 DCI.AddToWorklist(Est.getNode());
6841 }
6842
6843 return Est;
6844 }
6845
6846 return SDValue();
6847}
6848
Hal Finkel119da2e2013-05-27 02:06:39 +00006849// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
6850// not enforce equality of the chain operands.
6851static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
6852 unsigned Bytes, int Dist,
6853 SelectionDAG &DAG) {
6854 EVT VT = LS->getMemoryVT();
6855 if (VT.getSizeInBits() / 8 != Bytes)
6856 return false;
6857
6858 SDValue Loc = LS->getBasePtr();
6859 SDValue BaseLoc = Base->getBasePtr();
6860 if (Loc.getOpcode() == ISD::FrameIndex) {
6861 if (BaseLoc.getOpcode() != ISD::FrameIndex)
6862 return false;
6863 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6864 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
6865 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
6866 int FS = MFI->getObjectSize(FI);
6867 int BFS = MFI->getObjectSize(BFI);
6868 if (FS != BFS || FS != (int)Bytes) return false;
6869 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
6870 }
6871
6872 // Handle X+C
6873 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
6874 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
6875 return true;
6876
6877 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6878 const GlobalValue *GV1 = NULL;
6879 const GlobalValue *GV2 = NULL;
6880 int64_t Offset1 = 0;
6881 int64_t Offset2 = 0;
6882 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
6883 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
6884 if (isGA1 && isGA2 && GV1 == GV2)
6885 return Offset1 == (Offset2 + Dist*Bytes);
6886 return false;
6887}
6888
Hal Finkel1907cad2013-05-26 18:08:30 +00006889// Return true is there is a nearyby consecutive load to the one provided
6890// (regardless of alignment). We search up and down the chain, looking though
6891// token factors and other loads (but nothing else). As a result, a true
6892// results indicates that it is safe to create a new consecutive load adjacent
6893// to the load provided.
6894static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
6895 SDValue Chain = LD->getChain();
6896 EVT VT = LD->getMemoryVT();
6897
6898 SmallSet<SDNode *, 16> LoadRoots;
6899 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
6900 SmallSet<SDNode *, 16> Visited;
6901
6902 // First, search up the chain, branching to follow all token-factor operands.
6903 // If we find a consecutive load, then we're done, otherwise, record all
6904 // nodes just above the top-level loads and token factors.
6905 while (!Queue.empty()) {
6906 SDNode *ChainNext = Queue.pop_back_val();
6907 if (!Visited.insert(ChainNext))
6908 continue;
6909
6910 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel119da2e2013-05-27 02:06:39 +00006911 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006912 return true;
6913
6914 if (!Visited.count(ChainLD->getChain().getNode()))
6915 Queue.push_back(ChainLD->getChain().getNode());
6916 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
6917 for (SDNode::op_iterator O = ChainNext->op_begin(),
6918 OE = ChainNext->op_end(); O != OE; ++O)
6919 if (!Visited.count(O->getNode()))
6920 Queue.push_back(O->getNode());
6921 } else
6922 LoadRoots.insert(ChainNext);
6923 }
6924
6925 // Second, search down the chain, starting from the top-level nodes recorded
6926 // in the first phase. These top-level nodes are the nodes just above all
6927 // loads and token factors. Starting with their uses, recursively look though
6928 // all loads (just the chain uses) and token factors to find a consecutive
6929 // load.
6930 Visited.clear();
6931 Queue.clear();
6932
6933 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
6934 IE = LoadRoots.end(); I != IE; ++I) {
6935 Queue.push_back(*I);
6936
6937 while (!Queue.empty()) {
6938 SDNode *LoadRoot = Queue.pop_back_val();
6939 if (!Visited.insert(LoadRoot))
6940 continue;
6941
6942 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel119da2e2013-05-27 02:06:39 +00006943 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006944 return true;
6945
6946 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
6947 UE = LoadRoot->use_end(); UI != UE; ++UI)
6948 if (((isa<LoadSDNode>(*UI) &&
6949 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
6950 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
6951 Queue.push_back(*UI);
6952 }
6953 }
6954
6955 return false;
6956}
6957
Duncan Sands25cf2272008-11-24 14:53:14 +00006958SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6959 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006960 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006961 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006962 SDLoc dl(N);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006963 switch (N->getOpcode()) {
6964 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006965 case PPCISD::SHL:
6966 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006967 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006968 return N->getOperand(0);
6969 }
6970 break;
6971 case PPCISD::SRL:
6972 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006973 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006974 return N->getOperand(0);
6975 }
6976 break;
6977 case PPCISD::SRA:
6978 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006979 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006980 C->isAllOnesValue()) // -1 >>s V -> -1.
6981 return N->getOperand(0);
6982 }
6983 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006984 case ISD::FDIV: {
6985 assert(TM.Options.UnsafeFPMath &&
6986 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006987
Hal Finkel827307b2013-04-03 04:01:11 +00006988 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006989 SDValue RV =
6990 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006991 if (RV.getNode() != 0) {
6992 DCI.AddToWorklist(RV.getNode());
6993 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6994 N->getOperand(0), RV);
6995 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006996 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6997 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6998 SDValue RV =
6999 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7000 DCI);
7001 if (RV.getNode() != 0) {
7002 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00007003 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00007004 N->getValueType(0), RV);
7005 DCI.AddToWorklist(RV.getNode());
7006 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7007 N->getOperand(0), RV);
7008 }
7009 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
7010 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7011 SDValue RV =
7012 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7013 DCI);
7014 if (RV.getNode() != 0) {
7015 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00007016 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00007017 N->getValueType(0), RV,
7018 N->getOperand(1).getOperand(1));
7019 DCI.AddToWorklist(RV.getNode());
7020 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7021 N->getOperand(0), RV);
7022 }
Hal Finkel827307b2013-04-03 04:01:11 +00007023 }
7024
Hal Finkel63c32a72013-04-03 17:44:56 +00007025 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007026 if (RV.getNode() != 0) {
7027 DCI.AddToWorklist(RV.getNode());
7028 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7029 N->getOperand(0), RV);
7030 }
7031
7032 }
7033 break;
7034 case ISD::FSQRT: {
7035 assert(TM.Options.UnsafeFPMath &&
7036 "Reciprocal estimates require UnsafeFPMath");
7037
7038 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
7039 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00007040 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007041 if (RV.getNode() != 0) {
7042 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00007043 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00007044 if (RV.getNode() != 0)
7045 return RV;
7046 }
7047
7048 }
7049 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007050 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00007051 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007052 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
7053 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
7054 // We allow the src/dst to be either f32/f64, but the intermediate
7055 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00007056 if (N->getOperand(0).getValueType() == MVT::i64 &&
7057 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007058 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007059 if (Val.getValueType() == MVT::f32) {
7060 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007061 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007063
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007065 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007067 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00007068 if (N->getValueType(0) == MVT::f32) {
7069 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00007070 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00007071 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007072 }
7073 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00007075 // If the intermediate type is i32, we can avoid the load/store here
7076 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007077 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007078 }
7079 }
7080 break;
Chris Lattner51269842006-03-01 05:50:56 +00007081 case ISD::STORE:
7082 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
7083 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00007084 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00007085 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007086 N->getOperand(1).getValueType() == MVT::i32 &&
7087 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007088 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007089 if (Val.getValueType() == MVT::f32) {
7090 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007091 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007092 }
Owen Anderson825b72b2009-08-11 20:47:22 +00007093 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007094 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007095
Hal Finkelf170cc92013-04-01 15:37:53 +00007096 SDValue Ops[] = {
7097 N->getOperand(0), Val, N->getOperand(2),
7098 DAG.getValueType(N->getOperand(1).getValueType())
7099 };
7100
7101 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
7102 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
7103 cast<StoreSDNode>(N)->getMemoryVT(),
7104 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00007105 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007106 return Val;
7107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007108
Chris Lattnerd9989382006-07-10 20:56:58 +00007109 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00007110 if (cast<StoreSDNode>(N)->isUnindexed() &&
7111 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00007112 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007113 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00007114 N->getOperand(1).getValueType() == MVT::i16 ||
7115 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007116 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007117 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007118 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007119 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 if (BSwapOp.getValueType() == MVT::i16)
7121 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00007122
Dan Gohmanc76909a2009-09-25 20:36:54 +00007123 SDValue Ops[] = {
7124 N->getOperand(0), BSwapOp, N->getOperand(2),
7125 DAG.getValueType(N->getOperand(1).getValueType())
7126 };
7127 return
7128 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
7129 Ops, array_lengthof(Ops),
7130 cast<StoreSDNode>(N)->getMemoryVT(),
7131 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007132 }
7133 break;
Hal Finkel80d10de2013-05-24 23:00:14 +00007134 case ISD::LOAD: {
7135 LoadSDNode *LD = cast<LoadSDNode>(N);
7136 EVT VT = LD->getValueType(0);
7137 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
7138 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
7139 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
7140 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
7141 DCI.getDAGCombineLevel() == AfterLegalizeTypes &&
7142 LD->getAlignment() < ABIAlignment) {
7143 // This is a type-legal unaligned Altivec load.
7144 SDValue Chain = LD->getChain();
7145 SDValue Ptr = LD->getBasePtr();
7146
7147 // This implements the loading of unaligned vectors as described in
7148 // the venerable Apple Velocity Engine overview. Specifically:
7149 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
7150 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
7151 //
7152 // The general idea is to expand a sequence of one or more unaligned
7153 // loads into a alignment-based permutation-control instruction (lvsl),
7154 // a series of regular vector loads (which always truncate their
7155 // input address to an aligned address), and a series of permutations.
7156 // The results of these permutations are the requested loaded values.
7157 // The trick is that the last "extra" load is not taken from the address
7158 // you might suspect (sizeof(vector) bytes after the last requested
7159 // load), but rather sizeof(vector) - 1 bytes after the last
7160 // requested vector. The point of this is to avoid a page fault if the
7161 // base address happend to be aligned. This works because if the base
7162 // address is aligned, then adding less than a full vector length will
7163 // cause the last vector in the sequence to be (re)loaded. Otherwise,
7164 // the next vector will be fetched as you might suspect was necessary.
7165
Hal Finkel5a0e6042013-05-25 04:05:05 +00007166 // We might be able to reuse the permutation generation from
Hal Finkel80d10de2013-05-24 23:00:14 +00007167 // a different base address offset from this one by an aligned amount.
Hal Finkel5a0e6042013-05-25 04:05:05 +00007168 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
7169 // optimization later.
Hal Finkel80d10de2013-05-24 23:00:14 +00007170 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
7171 DAG, dl, MVT::v16i8);
7172
7173 // Refine the alignment of the original load (a "new" load created here
7174 // which was identical to the first except for the alignment would be
7175 // merged with the existing node regardless).
7176 MachineFunction &MF = DAG.getMachineFunction();
7177 MachineMemOperand *MMO =
7178 MF.getMachineMemOperand(LD->getPointerInfo(),
7179 LD->getMemOperand()->getFlags(),
7180 LD->getMemoryVT().getStoreSize(),
7181 ABIAlignment);
7182 LD->refineAlignment(MMO);
7183 SDValue BaseLoad = SDValue(LD, 0);
7184
7185 // Note that the value of IncOffset (which is provided to the next
7186 // load's pointer info offset value, and thus used to calculate the
7187 // alignment), and the value of IncValue (which is actually used to
7188 // increment the pointer value) are different! This is because we
7189 // require the next load to appear to be aligned, even though it
7190 // is actually offset from the base pointer by a lesser amount.
7191 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel1907cad2013-05-26 18:08:30 +00007192 int IncValue = IncOffset;
7193
7194 // Walk (both up and down) the chain looking for another load at the real
7195 // (aligned) offset (the alignment of the other load does not matter in
7196 // this case). If found, then do not use the offset reduction trick, as
7197 // that will prevent the loads from being later combined (as they would
7198 // otherwise be duplicates).
7199 if (!findConsecutiveLoad(LD, DAG))
7200 --IncValue;
7201
Hal Finkel80d10de2013-05-24 23:00:14 +00007202 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
7203 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
7204
Hal Finkel80d10de2013-05-24 23:00:14 +00007205 SDValue ExtraLoad =
7206 DAG.getLoad(VT, dl, Chain, Ptr,
7207 LD->getPointerInfo().getWithOffset(IncOffset),
7208 LD->isVolatile(), LD->isNonTemporal(),
7209 LD->isInvariant(), ABIAlignment);
7210
7211 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7212 BaseLoad.getValue(1), ExtraLoad.getValue(1));
7213
7214 if (BaseLoad.getValueType() != MVT::v4i32)
7215 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
7216
7217 if (ExtraLoad.getValueType() != MVT::v4i32)
7218 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
7219
7220 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
7221 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
7222
7223 if (VT != MVT::v4i32)
7224 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
7225
7226 // Now we need to be really careful about how we update the users of the
7227 // original load. We cannot just call DCI.CombineTo (or
7228 // DAG.ReplaceAllUsesWith for that matter), because the load still has
7229 // uses created here (the permutation for example) that need to stay.
7230 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
7231 while (UI != UE) {
7232 SDUse &Use = UI.getUse();
7233 SDNode *User = *UI;
7234 // Note: BaseLoad is checked here because it might not be N, but a
7235 // bitcast of N.
7236 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
7237 User == TF.getNode() || Use.getResNo() > 1) {
7238 ++UI;
7239 continue;
7240 }
7241
7242 SDValue To = Use.getResNo() ? TF : Perm;
7243 ++UI;
7244
7245 SmallVector<SDValue, 8> Ops;
7246 for (SDNode::op_iterator O = User->op_begin(),
7247 OE = User->op_end(); O != OE; ++O) {
7248 if (*O == Use)
7249 Ops.push_back(To);
7250 else
7251 Ops.push_back(*O);
7252 }
7253
7254 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
7255 }
7256
7257 return SDValue(N, 0);
7258 }
7259 }
7260 break;
Hal Finkel5a0e6042013-05-25 04:05:05 +00007261 case ISD::INTRINSIC_WO_CHAIN:
7262 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() ==
7263 Intrinsic::ppc_altivec_lvsl &&
7264 N->getOperand(1)->getOpcode() == ISD::ADD) {
7265 SDValue Add = N->getOperand(1);
7266
7267 if (DAG.MaskedValueIsZero(Add->getOperand(1),
7268 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
7269 Add.getValueType().getScalarType().getSizeInBits()))) {
7270 SDNode *BasePtr = Add->getOperand(0).getNode();
7271 for (SDNode::use_iterator UI = BasePtr->use_begin(),
7272 UE = BasePtr->use_end(); UI != UE; ++UI) {
7273 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7274 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
7275 Intrinsic::ppc_altivec_lvsl) {
7276 // We've found another LVSL, and this address if an aligned
7277 // multiple of that one. The results will be the same, so use the
7278 // one we've just found instead.
7279
7280 return SDValue(*UI, 0);
7281 }
7282 }
7283 }
7284 }
Chris Lattnerd9989382006-07-10 20:56:58 +00007285 case ISD::BSWAP:
7286 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007287 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007288 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007289 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7290 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007291 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007292 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007293 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007294 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007295 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007296 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007297 LD->getChain(), // Chain
7298 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007299 DAG.getValueType(N->getValueType(0)) // VT
7300 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007301 SDValue BSLoad =
7302 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007303 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7304 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007305 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007306
Scott Michelfdc40a02009-02-17 22:15:04 +00007307 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007308 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007309 if (N->getValueType(0) == MVT::i16)
7310 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007311
Chris Lattnerd9989382006-07-10 20:56:58 +00007312 // First, combine the bswap away. This makes the value produced by the
7313 // load dead.
7314 DCI.CombineTo(N, ResVal);
7315
7316 // Next, combine the load away, we give it a bogus result value but a real
7317 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007318 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007319
Chris Lattnerd9989382006-07-10 20:56:58 +00007320 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007321 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007322 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007323
Chris Lattner51269842006-03-01 05:50:56 +00007324 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007325 case PPCISD::VCMP: {
7326 // If a VCMPo node already exists with exactly the same operands as this
7327 // node, use its result instead of this node (VCMPo computes both a CR6 and
7328 // a normal output).
7329 //
7330 if (!N->getOperand(0).hasOneUse() &&
7331 !N->getOperand(1).hasOneUse() &&
7332 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007333
Chris Lattner4468c222006-03-31 06:02:07 +00007334 // Scan all of the users of the LHS, looking for VCMPo's that match.
7335 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007336
Gabor Greifba36cb52008-08-28 21:40:38 +00007337 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007338 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7339 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007340 if (UI->getOpcode() == PPCISD::VCMPo &&
7341 UI->getOperand(1) == N->getOperand(1) &&
7342 UI->getOperand(2) == N->getOperand(2) &&
7343 UI->getOperand(0) == N->getOperand(0)) {
7344 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007345 break;
7346 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007347
Chris Lattner00901202006-04-18 18:28:22 +00007348 // If there is no VCMPo node, or if the flag value has a single use, don't
7349 // transform this.
7350 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7351 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007352
7353 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007354 // chain, this transformation is more complex. Note that multiple things
7355 // could use the value result, which we should ignore.
7356 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007357 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007358 FlagUser == 0; ++UI) {
7359 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007360 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007361 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007362 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007363 FlagUser = User;
7364 break;
7365 }
7366 }
7367 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007368
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007369 // If the user is a MFOCRF instruction, we know this is safe.
7370 // Otherwise we give up for right now.
7371 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman475871a2008-07-27 21:46:04 +00007372 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007373 }
7374 break;
7375 }
Chris Lattner90564f22006-04-18 17:59:36 +00007376 case ISD::BR_CC: {
7377 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007378 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner90564f22006-04-18 17:59:36 +00007379 // lowering is done pre-legalize, because the legalizer lowers the predicate
7380 // compare down to code that is difficult to reassemble.
7381 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007382 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00007383
7384 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
7385 // value. If so, pass-through the AND to get to the intrinsic.
7386 if (LHS.getOpcode() == ISD::AND &&
7387 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7388 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
7389 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7390 isa<ConstantSDNode>(LHS.getOperand(1)) &&
7391 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
7392 isZero())
7393 LHS = LHS.getOperand(0);
7394
7395 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7396 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
7397 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7398 isa<ConstantSDNode>(RHS)) {
7399 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
7400 "Counter decrement comparison is not EQ or NE");
7401
7402 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
7403 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
7404 (CC == ISD::SETNE && !Val);
7405
7406 // We now need to make the intrinsic dead (it cannot be instruction
7407 // selected).
7408 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
7409 assert(LHS.getNode()->hasOneUse() &&
7410 "Counter decrement has more than one use");
7411
7412 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
7413 N->getOperand(0), N->getOperand(4));
7414 }
7415
Chris Lattner90564f22006-04-18 17:59:36 +00007416 int CompareOpc;
7417 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007418
Chris Lattner90564f22006-04-18 17:59:36 +00007419 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7420 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7421 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7422 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007423
Chris Lattner90564f22006-04-18 17:59:36 +00007424 // If this is a comparison against something other than 0/1, then we know
7425 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007426 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007427 if (Val != 0 && Val != 1) {
7428 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7429 return N->getOperand(0);
7430 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007432 N->getOperand(0), N->getOperand(4));
7433 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007434
Chris Lattner90564f22006-04-18 17:59:36 +00007435 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007436
Chris Lattner90564f22006-04-18 17:59:36 +00007437 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007438 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007439 LHS.getOperand(2), // LHS of compare
7440 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007442 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007443 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007444 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007445
Chris Lattner90564f22006-04-18 17:59:36 +00007446 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007447 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007448 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007449 default: // Can't happen, don't crash on invalid number though.
7450 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007451 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007452 break;
7453 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007454 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007455 break;
7456 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007457 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007458 break;
7459 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007460 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007461 break;
7462 }
7463
Owen Anderson825b72b2009-08-11 20:47:22 +00007464 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7465 DAG.getConstant(CompOpc, MVT::i32),
7466 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007467 N->getOperand(4), CompNode.getValue(1));
7468 }
7469 break;
7470 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007472
Dan Gohman475871a2008-07-27 21:46:04 +00007473 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007474}
7475
Chris Lattner1a635d62006-04-14 06:01:58 +00007476//===----------------------------------------------------------------------===//
7477// Inline Assembly Support
7478//===----------------------------------------------------------------------===//
7479
Dan Gohman475871a2008-07-27 21:46:04 +00007480void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007481 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007482 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007483 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007484 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007485 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007486 switch (Op.getOpcode()) {
7487 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007488 case PPCISD::LBRX: {
7489 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007490 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007491 KnownZero = 0xFFFF0000;
7492 break;
7493 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007494 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007495 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007496 default: break;
7497 case Intrinsic::ppc_altivec_vcmpbfp_p:
7498 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7499 case Intrinsic::ppc_altivec_vcmpequb_p:
7500 case Intrinsic::ppc_altivec_vcmpequh_p:
7501 case Intrinsic::ppc_altivec_vcmpequw_p:
7502 case Intrinsic::ppc_altivec_vcmpgefp_p:
7503 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7504 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7505 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7506 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7507 case Intrinsic::ppc_altivec_vcmpgtub_p:
7508 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7509 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7510 KnownZero = ~1U; // All bits but the low one are known to be zero.
7511 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007512 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007513 }
7514 }
7515}
7516
7517
Chris Lattner4234f572007-03-25 02:14:49 +00007518/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007519/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007520PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007521PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7522 if (Constraint.size() == 1) {
7523 switch (Constraint[0]) {
7524 default: break;
7525 case 'b':
7526 case 'r':
7527 case 'f':
7528 case 'v':
7529 case 'y':
7530 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007531 case 'Z':
7532 // FIXME: While Z does indicate a memory constraint, it specifically
7533 // indicates an r+r address (used in conjunction with the 'y' modifier
7534 // in the replacement string). Currently, we're forcing the base
7535 // register to be r0 in the asm printer (which is interpreted as zero)
7536 // and forming the complete address in the second register. This is
7537 // suboptimal.
7538 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007539 }
7540 }
7541 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007542}
7543
John Thompson44ab89e2010-10-29 17:29:13 +00007544/// Examine constraint type and operand type and determine a weight value.
7545/// This object must already have been set up with the operand type
7546/// and the current alternative constraint selected.
7547TargetLowering::ConstraintWeight
7548PPCTargetLowering::getSingleConstraintMatchWeight(
7549 AsmOperandInfo &info, const char *constraint) const {
7550 ConstraintWeight weight = CW_Invalid;
7551 Value *CallOperandVal = info.CallOperandVal;
7552 // If we don't have a value, we can't do a match,
7553 // but allow it at the lowest weight.
7554 if (CallOperandVal == NULL)
7555 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007556 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007557 // Look at the constraint type.
7558 switch (*constraint) {
7559 default:
7560 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7561 break;
7562 case 'b':
7563 if (type->isIntegerTy())
7564 weight = CW_Register;
7565 break;
7566 case 'f':
7567 if (type->isFloatTy())
7568 weight = CW_Register;
7569 break;
7570 case 'd':
7571 if (type->isDoubleTy())
7572 weight = CW_Register;
7573 break;
7574 case 'v':
7575 if (type->isVectorTy())
7576 weight = CW_Register;
7577 break;
7578 case 'y':
7579 weight = CW_Register;
7580 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007581 case 'Z':
7582 weight = CW_Memory;
7583 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007584 }
7585 return weight;
7586}
7587
Scott Michelfdc40a02009-02-17 22:15:04 +00007588std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007589PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00007590 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007591 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007592 // GCC RS6000 Constraint Letters
7593 switch (Constraint[0]) {
7594 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007595 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7596 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7597 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007598 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007599 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007600 return std::make_pair(0U, &PPC::G8RCRegClass);
7601 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007602 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007603 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007604 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007605 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007606 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007607 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007608 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007609 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007610 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007611 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007612 }
7613 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007614
Chris Lattner331d1bc2006-11-02 01:44:04 +00007615 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007616}
Chris Lattner763317d2006-02-07 00:47:13 +00007617
Chris Lattner331d1bc2006-11-02 01:44:04 +00007618
Chris Lattner48884cd2007-08-25 00:47:38 +00007619/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007620/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007621void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007622 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007623 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007624 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007625 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007626
Eric Christopher100c8332011-06-02 23:16:42 +00007627 // Only support length 1 constraints.
7628 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007629
Eric Christopher100c8332011-06-02 23:16:42 +00007630 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007631 switch (Letter) {
7632 default: break;
7633 case 'I':
7634 case 'J':
7635 case 'K':
7636 case 'L':
7637 case 'M':
7638 case 'N':
7639 case 'O':
7640 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007641 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007642 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007643 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007644 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007645 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007646 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007647 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007648 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007649 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007650 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7651 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007652 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007653 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007654 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007655 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007656 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007657 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007658 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007659 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007660 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007661 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007662 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007663 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007664 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007665 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007666 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007667 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007668 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007669 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007670 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007671 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007672 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007673 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007674 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007675 }
7676 break;
7677 }
7678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007679
Gabor Greifba36cb52008-08-28 21:40:38 +00007680 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007681 Ops.push_back(Result);
7682 return;
7683 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007684
Chris Lattner763317d2006-02-07 00:47:13 +00007685 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007686 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007687}
Evan Chengc4c62572006-03-13 23:20:37 +00007688
Chris Lattnerc9addb72007-03-30 23:15:24 +00007689// isLegalAddressingMode - Return true if the addressing mode represented
7690// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007691bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007692 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007693 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007694
Chris Lattnerc9addb72007-03-30 23:15:24 +00007695 // PPC allows a sign-extended 16-bit immediate field.
7696 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7697 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007698
Chris Lattnerc9addb72007-03-30 23:15:24 +00007699 // No global is ever allowed as a base.
7700 if (AM.BaseGV)
7701 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007702
7703 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007704 switch (AM.Scale) {
7705 case 0: // "r+i" or just "i", depending on HasBaseReg.
7706 break;
7707 case 1:
7708 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7709 return false;
7710 // Otherwise we have r+r or r+i.
7711 break;
7712 case 2:
7713 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7714 return false;
7715 // Allow 2*r as r+r.
7716 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007717 default:
7718 // No other scales are supported.
7719 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007720 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007721
Chris Lattnerc9addb72007-03-30 23:15:24 +00007722 return true;
7723}
7724
Dan Gohmand858e902010-04-17 15:26:15 +00007725SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7726 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007727 MachineFunction &MF = DAG.getMachineFunction();
7728 MachineFrameInfo *MFI = MF.getFrameInfo();
7729 MFI->setReturnAddressIsTaken(true);
7730
Andrew Trickac6d9be2013-05-25 02:42:55 +00007731 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007732 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007733
Dale Johannesen08673d22010-05-03 22:59:34 +00007734 // Make sure the function does not optimize away the store of the RA to
7735 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007736 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007737 FuncInfo->setLRStoreRequired();
7738 bool isPPC64 = PPCSubTarget.isPPC64();
7739 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7740
7741 if (Depth > 0) {
7742 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7743 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007744
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007745 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007746 isPPC64? MVT::i64 : MVT::i32);
7747 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7748 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7749 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007750 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007751 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007752
Chris Lattner3fc027d2007-12-08 06:59:59 +00007753 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007754 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007755 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007756 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007757}
7758
Dan Gohmand858e902010-04-17 15:26:15 +00007759SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7760 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007761 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007762 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007763
Owen Andersone50ed302009-08-10 22:56:29 +00007764 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007765 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007766
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007767 MachineFunction &MF = DAG.getMachineFunction();
7768 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007769 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007770
7771 // Naked functions never have a frame pointer, and so we use r1. For all
7772 // other functions, this decision must be delayed until during PEI.
7773 unsigned FrameReg;
7774 if (MF.getFunction()->getAttributes().hasAttribute(
7775 AttributeSet::FunctionIndex, Attribute::Naked))
7776 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7777 else
7778 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7779
Dale Johannesen08673d22010-05-03 22:59:34 +00007780 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7781 PtrVT);
7782 while (Depth--)
7783 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007784 FrameAddr, MachinePointerInfo(), false, false,
7785 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007786 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007787}
Dan Gohman54aeea32008-10-21 03:41:46 +00007788
7789bool
7790PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7791 // The PowerPC target isn't yet aware of offsets.
7792 return false;
7793}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007794
Evan Cheng42642d02010-04-01 20:10:42 +00007795/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007796/// and store operations as a result of memset, memcpy, and memmove
7797/// lowering. If DstAlign is zero that means it's safe to destination
7798/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7799/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007800/// probably because the source does not need to be loaded. If 'IsMemset' is
7801/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7802/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7803/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007804/// It returns EVT::Other if the type should be determined using generic
7805/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007806EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7807 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007808 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007809 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007810 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007811 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007813 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007814 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007815 }
7816}
Hal Finkel3f31d492012-04-01 19:23:08 +00007817
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007818bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7819 bool *Fast) const {
7820 if (DisablePPCUnaligned)
7821 return false;
7822
7823 // PowerPC supports unaligned memory access for simple non-vector types.
7824 // Although accessing unaligned addresses is not as efficient as accessing
7825 // aligned addresses, it is generally more efficient than manual expansion,
7826 // and generally only traps for software emulation when crossing page
7827 // boundaries.
7828
7829 if (!VT.isSimple())
7830 return false;
7831
7832 if (VT.getSimpleVT().isVector())
7833 return false;
7834
7835 if (VT == MVT::ppcf128)
7836 return false;
7837
7838 if (Fast)
7839 *Fast = true;
7840
7841 return true;
7842}
7843
Stephen Line54885a2013-07-09 18:16:56 +00007844bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
7845 VT = VT.getScalarType();
7846
Hal Finkel070b8db2012-06-22 00:49:52 +00007847 if (!VT.isSimple())
7848 return false;
7849
7850 switch (VT.getSimpleVT().SimpleTy) {
7851 case MVT::f32:
7852 case MVT::f64:
Hal Finkel070b8db2012-06-22 00:49:52 +00007853 return true;
7854 default:
7855 break;
7856 }
7857
7858 return false;
7859}
7860
Hal Finkel3f31d492012-04-01 19:23:08 +00007861Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007862 if (DisableILPPref)
7863 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007864
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007865 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007866}
7867