blob: 7e3ad06ba6f1ee402315bc63645b178f0e3a4039 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000017#include "FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
35#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000073/// getCopyFromParts - Create a value that contains the specified legal parts
74/// combined into the value they represent. If the parts combine to a type
75/// larger then ValueVT then AssertOp can be used to specify whether the extra
76/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
77/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +000078static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +000079 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000080 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000081 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000083 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000084 SDValue Val = Parts[0];
85
86 if (NumParts > 1) {
87 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +000088 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 unsigned PartBits = PartVT.getSizeInBits();
90 unsigned ValueBits = ValueVT.getSizeInBits();
91
92 // Assemble the power of 2 part.
93 unsigned RoundParts = NumParts & (NumParts - 1) ?
94 1 << Log2_32(NumParts) : NumParts;
95 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +000097 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000098 SDValue Lo, Hi;
99
Owen Anderson23b9b192009-08-12 00:36:31 +0000100 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000103 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000105 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000106 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000108 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
109 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 if (TLI.isBigEndian())
113 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000114
Dale Johannesen66978ee2009-01-31 02:22:37 +0000115 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000116
117 if (RoundParts < NumParts) {
118 // Assemble the trailing non-power-of-2 part.
119 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000121 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000122 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 // Combine the round and odd parts.
125 Lo = Val;
126 if (TLI.isBigEndian())
127 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000129 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
130 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000132 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000133 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
134 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000136 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000138 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 unsigned NumIntermediates;
140 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000141 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000143 assert(NumRegs == NumParts
144 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000146 assert(RegisterVT == PartVT
147 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 assert(RegisterVT == Parts[0].getValueType() &&
149 "Part type doesn't match part!");
150
151 // Assemble the parts into intermediate operands.
152 SmallVector<SDValue, 8> Ops(NumIntermediates);
153 if (NumIntermediates == NumParts) {
154 // If the register was not expanded, truncate or copy the value,
155 // as appropriate.
156 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000157 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 PartVT, IntermediateVT);
159 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000160 // If the intermediate type was expanded, build the intermediate
161 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000162 assert(NumParts % NumIntermediates == 0 &&
163 "Must expand into a divisible number of parts!");
164 unsigned Factor = NumParts / NumIntermediates;
165 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000166 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000167 PartVT, IntermediateVT);
168 }
169
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000170 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
171 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000172 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000173 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000175 } else if (PartVT.isFloatingPoint()) {
176 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000178 "Unexpected split");
179 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
181 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000182 if (TLI.isBigEndian())
183 std::swap(Lo, Hi);
184 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
185 } else {
186 // FP split into integer parts (soft fp)
187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
188 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000190 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
192 }
193
194 // There is now one part, held in Val. Correct it to match ValueVT.
195 PartVT = Val.getValueType();
196
197 if (PartVT == ValueVT)
198 return Val;
199
200 if (PartVT.isVector()) {
201 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000202 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
205 if (ValueVT.isVector()) {
206 assert(ValueVT.getVectorElementType() == PartVT &&
207 ValueVT.getVectorNumElements() == 1 &&
208 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 }
211
212 if (PartVT.isInteger() &&
213 ValueVT.isInteger()) {
214 if (ValueVT.bitsLT(PartVT)) {
215 // For a truncate, see if we have any information to
216 // indicate whether the truncated bits will always be
217 // zero or sign-extension.
218 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000221 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000223 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000224 }
225 }
226
227 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000228 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000230 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
231 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000232 }
233
Bill Wendling4533cac2010-01-28 21:51:40 +0000234 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 }
236
Bill Wendling4533cac2010-01-28 21:51:40 +0000237 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
238 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000239
Torok Edwinc23197a2009-07-14 16:55:14 +0000240 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000241 return SDValue();
242}
243
244/// getCopyToParts - Create a series of nodes that contain the specified value
245/// split into legal parts. If the parts contain more bits than Val, then, for
246/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000247static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000248 SDValue Val, SDValue *Parts, unsigned NumParts,
249 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000252 EVT PtrVT = TLI.getPointerTy();
253 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000255 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000256 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
257
258 if (!NumParts)
259 return;
260
261 if (!ValueVT.isVector()) {
262 if (PartVT == ValueVT) {
263 assert(NumParts == 1 && "No-op copy with multiple parts!");
264 Parts[0] = Val;
265 return;
266 }
267
268 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
269 // If the parts cover more bits than the value has, promote the value.
270 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
271 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000272 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000273 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000274 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000275 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000276 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000277 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000278 }
279 } else if (PartBits == ValueVT.getSizeInBits()) {
280 // Different types of the same size.
281 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000282 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000283 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
284 // If the parts cover less bits than value has, truncate the value.
285 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000286 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000287 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000288 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 }
291 }
292
293 // The value may have changed - recompute ValueVT.
294 ValueVT = Val.getValueType();
295 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
296 "Failed to tile the value with PartVT!");
297
298 if (NumParts == 1) {
299 assert(PartVT == ValueVT && "Type conversion failed!");
300 Parts[0] = Val;
301 return;
302 }
303
304 // Expand the value into multiple parts.
305 if (NumParts & (NumParts - 1)) {
306 // The number of parts is not a power of 2. Split off and copy the tail.
307 assert(PartVT.isInteger() && ValueVT.isInteger() &&
308 "Do not know what to expand to!");
309 unsigned RoundParts = 1 << Log2_32(NumParts);
310 unsigned RoundBits = RoundParts * PartBits;
311 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000312 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000313 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000314 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000315 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000316 OddParts, PartVT);
317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 if (TLI.isBigEndian())
319 // The odd parts were reversed by getCopyToParts - unreverse them.
320 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000323 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 }
326
327 // The number of parts is a power of 2. Repeatedly bisect the value using
328 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000329 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000330 EVT::getIntegerVT(*DAG.getContext(),
331 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000332 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
335 for (unsigned i = 0; i < NumParts; i += StepSize) {
336 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000337 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 SDValue &Part0 = Parts[i];
339 SDValue &Part1 = Parts[i+StepSize/2];
340
Scott Michelfdc40a02009-02-17 22:15:04 +0000341 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000342 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000343 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000344 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000345 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 DAG.getConstant(0, PtrVT));
347
348 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000349 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000350 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000352 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 }
354 }
355 }
356
357 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000358 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359
360 return;
361 }
362
363 // Vector ValueVT.
364 if (NumParts == 1) {
365 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000366 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else {
369 assert(ValueVT.getVectorElementType() == PartVT &&
370 ValueVT.getVectorNumElements() == 1 &&
371 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000372 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000373 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000374 DAG.getConstant(0, PtrVT));
375 }
376 }
377
378 Parts[0] = Val;
379 return;
380 }
381
382 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000383 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000385 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
386 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000387 unsigned NumElements = ValueVT.getVectorNumElements();
388
389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
390 NumParts = NumRegs; // Silence a compiler warning.
391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
392
393 // Split the vector into intermediate operands.
394 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000395 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000396 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000397 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000398 IntermediateVT, Val,
399 DAG.getConstant(i * (NumElements / NumIntermediates),
400 PtrVT));
401 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000402 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000403 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000404 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000405 }
406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 // Split the intermediate operands into legal parts.
408 if (NumParts == NumIntermediates) {
409 // If the register was not expanded, promote or copy the value,
410 // as appropriate.
411 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000412 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 } else if (NumParts > 0) {
414 // If the intermediate type was expanded, split each the value into
415 // legal parts.
416 assert(NumParts % NumIntermediates == 0 &&
417 "Must expand into a divisible number of parts!");
418 unsigned Factor = NumParts / NumIntermediates;
419 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000420 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000421 }
422}
423
Dan Gohman462f6b52010-05-29 17:53:24 +0000424namespace {
425 /// RegsForValue - This struct represents the registers (physical or virtual)
426 /// that a particular set of values is assigned, and the type information
427 /// about the value. The most common situation is to represent one value at a
428 /// time, but struct or array values are handled element-wise as multiple
429 /// values. The splitting of aggregates is performed recursively, so that we
430 /// never have aggregate-typed registers. The values at this point do not
431 /// necessarily have legal types, so each value may require one or more
432 /// registers of some legal type.
433 ///
434 struct RegsForValue {
435 /// ValueVTs - The value types of the values, which may not be legal, and
436 /// may need be promoted or synthesized from one or more registers.
437 ///
438 SmallVector<EVT, 4> ValueVTs;
439
440 /// RegVTs - The value types of the registers. This is the same size as
441 /// ValueVTs and it records, for each value, what the type of the assigned
442 /// register or registers are. (Individual values are never synthesized
443 /// from more than one type of register.)
444 ///
445 /// With virtual registers, the contents of RegVTs is redundant with TLI's
446 /// getRegisterType member function, however when with physical registers
447 /// it is necessary to have a separate record of the types.
448 ///
449 SmallVector<EVT, 4> RegVTs;
450
451 /// Regs - This list holds the registers assigned to the values.
452 /// Each legal or promoted value requires one register, and each
453 /// expanded value requires multiple registers.
454 ///
455 SmallVector<unsigned, 4> Regs;
456
457 RegsForValue() {}
458
459 RegsForValue(const SmallVector<unsigned, 4> &regs,
460 EVT regvt, EVT valuevt)
461 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
462
463 RegsForValue(const SmallVector<unsigned, 4> &regs,
464 const SmallVector<EVT, 4> &regvts,
465 const SmallVector<EVT, 4> &valuevts)
466 : ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
467
468 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
469 unsigned Reg, const Type *Ty) {
470 ComputeValueVTs(tli, Ty, ValueVTs);
471
472 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
473 EVT ValueVT = ValueVTs[Value];
474 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
475 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
476 for (unsigned i = 0; i != NumRegs; ++i)
477 Regs.push_back(Reg + i);
478 RegVTs.push_back(RegisterVT);
479 Reg += NumRegs;
480 }
481 }
482
483 /// areValueTypesLegal - Return true if types of all the values are legal.
484 bool areValueTypesLegal(const TargetLowering &TLI) {
485 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
486 EVT RegisterVT = RegVTs[Value];
487 if (!TLI.isTypeLegal(RegisterVT))
488 return false;
489 }
490 return true;
491 }
492
493 /// append - Add the specified values to this one.
494 void append(const RegsForValue &RHS) {
495 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
496 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
497 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
498 }
499
500 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
501 /// this value and returns the result as a ValueVTs value. This uses
502 /// Chain/Flag as the input and updates them for the output Chain/Flag.
503 /// If the Flag pointer is NULL, no flag is used.
504 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
505 DebugLoc dl,
506 SDValue &Chain, SDValue *Flag) const;
507
508 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
509 /// specified value into the registers specified by this object. This uses
510 /// Chain/Flag as the input and updates them for the output Chain/Flag.
511 /// If the Flag pointer is NULL, no flag is used.
512 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
513 SDValue &Chain, SDValue *Flag) const;
514
515 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
516 /// operand list. This adds the code marker, matching input operand index
517 /// (if applicable), and includes the number of values added into it.
518 void AddInlineAsmOperands(unsigned Kind,
519 bool HasMatching, unsigned MatchingIdx,
520 SelectionDAG &DAG,
521 std::vector<SDValue> &Ops) const;
522 };
523}
524
525/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
526/// this value and returns the result as a ValueVT value. This uses
527/// Chain/Flag as the input and updates them for the output Chain/Flag.
528/// If the Flag pointer is NULL, no flag is used.
529SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
530 FunctionLoweringInfo &FuncInfo,
531 DebugLoc dl,
532 SDValue &Chain, SDValue *Flag) const {
533 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
534
535 // Assemble the legal parts into the final values.
536 SmallVector<SDValue, 4> Values(ValueVTs.size());
537 SmallVector<SDValue, 8> Parts;
538 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
539 // Copy the legal parts from the registers.
540 EVT ValueVT = ValueVTs[Value];
541 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
542 EVT RegisterVT = RegVTs[Value];
543
544 Parts.resize(NumRegs);
545 for (unsigned i = 0; i != NumRegs; ++i) {
546 SDValue P;
547 if (Flag == 0) {
548 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
549 } else {
550 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
551 *Flag = P.getValue(2);
552 }
553
554 Chain = P.getValue(1);
555
556 // If the source register was virtual and if we know something about it,
557 // add an assert node.
558 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
559 RegisterVT.isInteger() && !RegisterVT.isVector()) {
560 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
561 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
562 const FunctionLoweringInfo::LiveOutInfo &LOI =
563 FuncInfo.LiveOutRegInfo[SlotNo];
564
565 unsigned RegSize = RegisterVT.getSizeInBits();
566 unsigned NumSignBits = LOI.NumSignBits;
567 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
568
569 // FIXME: We capture more information than the dag can represent. For
570 // now, just use the tightest assertzext/assertsext possible.
571 bool isSExt = true;
572 EVT FromVT(MVT::Other);
573 if (NumSignBits == RegSize)
574 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
575 else if (NumZeroBits >= RegSize-1)
576 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
577 else if (NumSignBits > RegSize-8)
578 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
579 else if (NumZeroBits >= RegSize-8)
580 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
581 else if (NumSignBits > RegSize-16)
582 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
583 else if (NumZeroBits >= RegSize-16)
584 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
585 else if (NumSignBits > RegSize-32)
586 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
587 else if (NumZeroBits >= RegSize-32)
588 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
589
590 if (FromVT != MVT::Other)
591 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
592 RegisterVT, P, DAG.getValueType(FromVT));
593 }
594 }
595
596 Parts[i] = P;
597 }
598
599 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
600 NumRegs, RegisterVT, ValueVT);
601 Part += NumRegs;
602 Parts.clear();
603 }
604
605 return DAG.getNode(ISD::MERGE_VALUES, dl,
606 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
607 &Values[0], ValueVTs.size());
608}
609
610/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
611/// specified value into the registers specified by this object. This uses
612/// Chain/Flag as the input and updates them for the output Chain/Flag.
613/// If the Flag pointer is NULL, no flag is used.
614void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
615 SDValue &Chain, SDValue *Flag) const {
616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617
618 // Get the list of the values's legal parts.
619 unsigned NumRegs = Regs.size();
620 SmallVector<SDValue, 8> Parts(NumRegs);
621 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 getCopyToParts(DAG, dl,
627 Val.getValue(Val.getResNo() + Value),
628 &Parts[Part], NumParts, RegisterVT);
629 Part += NumParts;
630 }
631
632 // Copy the parts into the registers.
633 SmallVector<SDValue, 8> Chains(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue Part;
636 if (Flag == 0) {
637 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
638 } else {
639 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
640 *Flag = Part.getValue(1);
641 }
642
643 Chains[i] = Part.getValue(0);
644 }
645
646 if (NumRegs == 1 || Flag)
647 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
648 // flagged to it. That is the CopyToReg nodes and the user are considered
649 // a single scheduling unit. If we create a TokenFactor and return it as
650 // chain, then the TokenFactor is both a predecessor (operand) of the
651 // user as well as a successor (the TF operands are flagged to the user).
652 // c1, f1 = CopyToReg
653 // c2, f2 = CopyToReg
654 // c3 = TokenFactor c1, c2
655 // ...
656 // = op c3, ..., f2
657 Chain = Chains[NumRegs-1];
658 else
659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
660}
661
662/// AddInlineAsmOperands - Add this value to the specified inlineasm node
663/// operand list. This adds the code marker and includes the number of
664/// values added into it.
665void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
666 unsigned MatchingIdx,
667 SelectionDAG &DAG,
668 std::vector<SDValue> &Ops) const {
669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
670
671 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
672 if (HasMatching)
673 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
674 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
675 Ops.push_back(Res);
676
677 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
678 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
679 EVT RegisterVT = RegVTs[Value];
680 for (unsigned i = 0; i != NumRegs; ++i) {
681 assert(Reg < Regs.size() && "Mismatch in # registers expected");
682 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
683 }
684 }
685}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000686
Dan Gohman2048b852009-11-23 18:04:58 +0000687void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 AA = &aa;
689 GFI = gfi;
690 TD = DAG.getTarget().getTargetData();
691}
692
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000693/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000694/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695/// for a new block. This doesn't clear out information about
696/// additional blocks that are needed to complete switch lowering
697/// or PHI node updating; that information is cleared out as it is
698/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000699void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000701 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000702 PendingLoads.clear();
703 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000704 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000705 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000706}
707
708/// getRoot - Return the current virtual root of the Selection DAG,
709/// flushing any PendingLoad items. This must be done before emitting
710/// a store or any other node that may need to be ordered after any
711/// prior load instructions.
712///
Dan Gohman2048b852009-11-23 18:04:58 +0000713SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000714 if (PendingLoads.empty())
715 return DAG.getRoot();
716
717 if (PendingLoads.size() == 1) {
718 SDValue Root = PendingLoads[0];
719 DAG.setRoot(Root);
720 PendingLoads.clear();
721 return Root;
722 }
723
724 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 &PendingLoads[0], PendingLoads.size());
727 PendingLoads.clear();
728 DAG.setRoot(Root);
729 return Root;
730}
731
732/// getControlRoot - Similar to getRoot, but instead of flushing all the
733/// PendingLoad items, flush all the PendingExports items. It is necessary
734/// to do this before emitting a terminator instruction.
735///
Dan Gohman2048b852009-11-23 18:04:58 +0000736SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000737 SDValue Root = DAG.getRoot();
738
739 if (PendingExports.empty())
740 return Root;
741
742 // Turn all of the CopyToReg chains into one factored node.
743 if (Root.getOpcode() != ISD::EntryToken) {
744 unsigned i = 0, e = PendingExports.size();
745 for (; i != e; ++i) {
746 assert(PendingExports[i].getNode()->getNumOperands() > 1);
747 if (PendingExports[i].getNode()->getOperand(0) == Root)
748 break; // Don't add the root if we already indirectly depend on it.
749 }
750
751 if (i == e)
752 PendingExports.push_back(Root);
753 }
754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000756 &PendingExports[0],
757 PendingExports.size());
758 PendingExports.clear();
759 DAG.setRoot(Root);
760 return Root;
761}
762
Bill Wendling4533cac2010-01-28 21:51:40 +0000763void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
764 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
765 DAG.AssignOrdering(Node, SDNodeOrder);
766
767 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
768 AssignOrderingToNode(Node->getOperand(I).getNode());
769}
770
Dan Gohman46510a72010-04-15 01:51:59 +0000771void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000772 // Set up outgoing PHI node register values before emitting the terminator.
773 if (isa<TerminatorInst>(&I))
774 HandlePHINodesInSuccessorBlocks(I.getParent());
775
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000776 CurDebugLoc = I.getDebugLoc();
777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000779
Dan Gohman92884f72010-04-20 15:03:56 +0000780 if (!isa<TerminatorInst>(&I) && !HasTailCall)
781 CopyToExportRegsIfNeeded(&I);
782
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000783 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784}
785
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000786void SelectionDAGBuilder::visitPHI(const PHINode &) {
787 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
788}
789
Dan Gohman46510a72010-04-15 01:51:59 +0000790void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 // Note: this doesn't use InstVisitor, because it has to work with
792 // ConstantExpr's in addition to instructions.
793 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000794 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000795 // Build the switch statement using the Instruction.def file.
796#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000797 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798#include "llvm/Instruction.def"
799 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000800
801 // Assign the ordering to the freshly created DAG nodes.
802 if (NodeMap.count(&I)) {
803 ++SDNodeOrder;
804 AssignOrderingToNode(getValue(&I).getNode());
805 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000806}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000807
Dan Gohman2048b852009-11-23 18:04:58 +0000808SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000809 SDValue &N = NodeMap[V];
810 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000811
Dan Gohman383b5f62010-04-17 15:32:28 +0000812 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000813 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000814
Dan Gohman383b5f62010-04-17 15:32:28 +0000815 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000816 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817
Dan Gohman383b5f62010-04-17 15:32:28 +0000818 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000819 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 if (isa<ConstantPointerNull>(C))
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000822 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000823
Dan Gohman383b5f62010-04-17 15:32:28 +0000824 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000825 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000826
Nate Begeman9008ca62009-04-27 18:41:29 +0000827 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000828 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829
Dan Gohman383b5f62010-04-17 15:32:28 +0000830 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831 visit(CE->getOpcode(), *CE);
832 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000833 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000834 return N1;
835 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
838 SmallVector<SDValue, 4> Constants;
839 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
840 OI != OE; ++OI) {
841 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000842 // If the operand is an empty aggregate, there are no values.
843 if (!Val) continue;
844 // Add each leaf value from the operand to the Constants list
845 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000846 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
847 Constants.push_back(SDValue(Val, i));
848 }
Bill Wendling87710f02009-12-21 23:47:40 +0000849
Bill Wendling4533cac2010-01-28 21:51:40 +0000850 return DAG.getMergeValues(&Constants[0], Constants.size(),
851 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000852 }
853
Duncan Sands1df98592010-02-16 11:11:14 +0000854 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000855 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
856 "Unknown struct or array constant!");
857
Owen Andersone50ed302009-08-10 22:56:29 +0000858 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859 ComputeValueVTs(TLI, C->getType(), ValueVTs);
860 unsigned NumElts = ValueVTs.size();
861 if (NumElts == 0)
862 return SDValue(); // empty struct
863 SmallVector<SDValue, 4> Constants(NumElts);
864 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000865 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000867 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 else if (EltVT.isFloatingPoint())
869 Constants[i] = DAG.getConstantFP(0, EltVT);
870 else
871 Constants[i] = DAG.getConstant(0, EltVT);
872 }
Bill Wendling87710f02009-12-21 23:47:40 +0000873
Bill Wendling4533cac2010-01-28 21:51:40 +0000874 return DAG.getMergeValues(&Constants[0], NumElts,
875 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 }
877
Dan Gohman383b5f62010-04-17 15:32:28 +0000878 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000879 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000881 const VectorType *VecTy = cast<VectorType>(V->getType());
882 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000884 // Now that we know the number and type of the elements, get that number of
885 // elements into the Ops array based on what kind of constant it is.
886 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +0000887 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000888 for (unsigned i = 0; i != NumElements; ++i)
889 Ops.push_back(getValue(CP->getOperand(i)));
890 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000891 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000892 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000893
894 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000895 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896 Op = DAG.getConstantFP(0, EltVT);
897 else
898 Op = DAG.getConstant(0, EltVT);
899 Ops.assign(NumElements, Op);
900 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000901
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000902 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000903 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
904 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000907 // If this is a static alloca, generate it as the frameindex instead of
908 // computation.
909 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
910 DenseMap<const AllocaInst*, int>::iterator SI =
911 FuncInfo.StaticAllocaMap.find(AI);
912 if (SI != FuncInfo.StaticAllocaMap.end())
913 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
914 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000915
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000916 unsigned InReg = FuncInfo.ValueMap[V];
917 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000918
Dan Gohmanc7bd7b72010-06-21 16:02:28 +0000919 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
920 SDValue Chain = DAG.getEntryNode();
921 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922}
923
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000924/// Get the EVTs and ArgFlags collections that represent the legalized return
925/// type of the given function. This does not require a DAG or a return value,
926/// and is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000927static void getReturnInfo(const Type* ReturnType,
928 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000929 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Dan Gohmand858e902010-04-17 15:26:15 +0000930 const TargetLowering &TLI,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000931 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000932 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000933 ComputeValueVTs(TLI, ReturnType, ValueVTs);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000934 unsigned NumValues = ValueVTs.size();
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000935 if (NumValues == 0) return;
936 unsigned Offset = 0;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000937
938 for (unsigned j = 0, f = NumValues; j != f; ++j) {
939 EVT VT = ValueVTs[j];
940 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000941
942 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000943 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000944 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000945 ExtendKind = ISD::ZERO_EXTEND;
946
947 // FIXME: C calling convention requires the return type to be promoted to
948 // at least 32-bit. But this is not necessary for non-C calling
949 // conventions. The frontend should mark functions whose return values
950 // require promoting with signext or zeroext attributes.
951 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000952 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000953 if (VT.bitsLT(MinVT))
954 VT = MinVT;
955 }
956
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000957 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
958 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000959 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
960 PartVT.getTypeForEVT(ReturnType->getContext()));
961
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000962 // 'inreg' on function refers to return value
963 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000964 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000965 Flags.setInReg();
966
967 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000968 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000969 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000970 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000971 Flags.setZExt();
972
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000973 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000974 OutVTs.push_back(PartVT);
975 OutFlags.push_back(Flags);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000976 if (Offsets)
977 {
978 Offsets->push_back(Offset);
979 Offset += PartSize;
980 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000981 }
982 }
983}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984
Dan Gohman46510a72010-04-15 01:51:59 +0000985void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 SDValue Chain = getControlRoot();
987 SmallVector<ISD::OutputArg, 8> Outs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000988
Dan Gohman7451d3e2010-05-29 17:03:36 +0000989 if (!FuncInfo.CanLowerReturn) {
990 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000991 const Function *F = I.getParent()->getParent();
992
993 // Emit a store of the return value through the virtual register.
994 // Leave Outs empty so that LowerReturn won't try to load return
995 // registers the usual way.
996 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000997 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000998 PtrValueVTs);
999
1000 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1001 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001002
Owen Andersone50ed302009-08-10 22:56:29 +00001003 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001004 SmallVector<uint64_t, 4> Offsets;
1005 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001006 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001007
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001008 SmallVector<SDValue, 4> Chains(NumValues);
1009 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +00001010 for (unsigned i = 0; i != NumValues; ++i) {
1011 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
1012 DAG.getConstant(Offsets[i], PtrVT));
1013 Chains[i] =
1014 DAG.getStore(Chain, getCurDebugLoc(),
1015 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001016 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001017 }
1018
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001019 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1020 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001021 } else if (I.getNumOperands() != 0) {
1022 SmallVector<EVT, 4> ValueVTs;
1023 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1024 unsigned NumValues = ValueVTs.size();
1025 if (NumValues) {
1026 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001027 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1028 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001030 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001032 const Function *F = I.getParent()->getParent();
1033 if (F->paramHasAttr(0, Attribute::SExt))
1034 ExtendKind = ISD::SIGN_EXTEND;
1035 else if (F->paramHasAttr(0, Attribute::ZExt))
1036 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001038 // FIXME: C calling convention requires the return type to be promoted
1039 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001040 // conventions. The frontend should mark functions whose return values
1041 // require promoting with signext or zeroext attributes.
1042 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1043 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1044 if (VT.bitsLT(MinVT))
1045 VT = MinVT;
1046 }
1047
1048 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1049 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1050 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001051 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001052 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1053 &Parts[0], NumParts, PartVT, ExtendKind);
1054
1055 // 'inreg' on function refers to return value
1056 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1057 if (F->paramHasAttr(0, Attribute::InReg))
1058 Flags.setInReg();
1059
1060 // Propagate extension type if any
1061 if (F->paramHasAttr(0, Attribute::SExt))
1062 Flags.setSExt();
1063 else if (F->paramHasAttr(0, Attribute::ZExt))
1064 Flags.setZExt();
1065
1066 for (unsigned i = 0; i < NumParts; ++i)
1067 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Evan Cheng3927f432009-03-25 20:20:11 +00001068 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069 }
1070 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071
1072 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001073 CallingConv::ID CallConv =
1074 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
1076 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001077
1078 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001080 "LowerReturn didn't return a valid chain!");
1081
1082 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084}
1085
Dan Gohmanad62f532009-04-23 23:13:24 +00001086/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1087/// created for it, emit nodes to copy the value into the virtual
1088/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001089void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001090 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1091 if (VMI != FuncInfo.ValueMap.end()) {
1092 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1093 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001094 }
1095}
1096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1098/// the current basic block, add it to ValueMap now so that we'll get a
1099/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001100void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001101 // No need to export constants.
1102 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104 // Already exported?
1105 if (FuncInfo.isExportedInst(V)) return;
1106
1107 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1108 CopyValueToVirtualRegister(V, Reg);
1109}
1110
Dan Gohman46510a72010-04-15 01:51:59 +00001111bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001112 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113 // The operands of the setcc have to be in this block. We don't know
1114 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001115 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001116 // Can export from current BB.
1117 if (VI->getParent() == FromBB)
1118 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001120 // Is already exported, noop.
1121 return FuncInfo.isExportedInst(V);
1122 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124 // If this is an argument, we can export it if the BB is the entry block or
1125 // if it is already exported.
1126 if (isa<Argument>(V)) {
1127 if (FromBB == &FromBB->getParent()->getEntryBlock())
1128 return true;
1129
1130 // Otherwise, can only export this if it is already exported.
1131 return FuncInfo.isExportedInst(V);
1132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001134 // Otherwise, constants can always be exported.
1135 return true;
1136}
1137
1138static bool InBlock(const Value *V, const BasicBlock *BB) {
1139 if (const Instruction *I = dyn_cast<Instruction>(V))
1140 return I->getParent() == BB;
1141 return true;
1142}
1143
Dan Gohmanc2277342008-10-17 21:16:08 +00001144/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1145/// This function emits a branch and is used at the leaves of an OR or an
1146/// AND operator tree.
1147///
1148void
Dan Gohman46510a72010-04-15 01:51:59 +00001149SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001150 MachineBasicBlock *TBB,
1151 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001152 MachineBasicBlock *CurBB,
1153 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001154 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155
Dan Gohmanc2277342008-10-17 21:16:08 +00001156 // If the leaf of the tree is a comparison, merge the condition into
1157 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001158 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001159 // The operands of the cmp have to be in this block. We don't know
1160 // how to export them from some other block. If this is the first block
1161 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001162 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001163 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1164 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001166 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001167 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001168 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001169 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001170 } else {
1171 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001172 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001174
1175 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001176 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1177 SwitchCases.push_back(CB);
1178 return;
1179 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001180 }
1181
1182 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001183 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001184 NULL, TBB, FBB, CurBB);
1185 SwitchCases.push_back(CB);
1186}
1187
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001188/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001189void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001190 MachineBasicBlock *TBB,
1191 MachineBasicBlock *FBB,
1192 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001193 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001194 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001195 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001196 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001197 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001198 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1199 BOp->getParent() != CurBB->getBasicBlock() ||
1200 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1201 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001202 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203 return;
1204 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001206 // Create TmpBB after CurBB.
1207 MachineFunction::iterator BBI = CurBB;
1208 MachineFunction &MF = DAG.getMachineFunction();
1209 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1210 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 if (Opc == Instruction::Or) {
1213 // Codegen X | Y as:
1214 // jmp_if_X TBB
1215 // jmp TmpBB
1216 // TmpBB:
1217 // jmp_if_Y TBB
1218 // jmp FBB
1219 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001221 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001222 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001225 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001226 } else {
1227 assert(Opc == Instruction::And && "Unknown merge op!");
1228 // Codegen X & Y as:
1229 // jmp_if_X TmpBB
1230 // jmp FBB
1231 // TmpBB:
1232 // jmp_if_Y TBB
1233 // jmp FBB
1234 //
1235 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001238 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001241 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001242 }
1243}
1244
1245/// If the set of cases should be emitted as a series of branches, return true.
1246/// If we should emit this as a bunch of and/or'd together conditions, return
1247/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001248bool
Dan Gohman2048b852009-11-23 18:04:58 +00001249SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // If this is two comparisons of the same values or'd or and'd together, they
1253 // will get folded into a single comparison, so don't emit two blocks.
1254 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1255 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1256 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1257 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1258 return false;
1259 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001260
Chris Lattner133ce872010-01-02 00:00:03 +00001261 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1262 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1263 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1264 Cases[0].CC == Cases[1].CC &&
1265 isa<Constant>(Cases[0].CmpRHS) &&
1266 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1267 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1268 return false;
1269 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1270 return false;
1271 }
1272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 return true;
1274}
1275
Dan Gohman46510a72010-04-15 01:51:59 +00001276void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001277 MachineBasicBlock *BrMBB = FuncInfo.MBBMap[I.getParent()];
1278
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001279 // Update machine-CFG edges.
1280 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1281
1282 // Figure out which block is immediately after the current one.
1283 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001284 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001285 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 NextBlock = BBI;
1287
1288 if (I.isUnconditional()) {
1289 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001290 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001293 if (Succ0MBB != NextBlock)
1294 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001295 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001296 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 return;
1299 }
1300
1301 // If this condition is one of the special cases we handle, do special stuff
1302 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001303 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1305
1306 // If this is a series of conditions that are or'd or and'd together, emit
1307 // this as a sequence of branches instead of setcc's with and/or operations.
1308 // For example, instead of something like:
1309 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001310 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001312 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001313 // or C, F
1314 // jnz foo
1315 // Emit:
1316 // cmp A, B
1317 // je foo
1318 // cmp D, E
1319 // jle foo
1320 //
Dan Gohman46510a72010-04-15 01:51:59 +00001321 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001322 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 (BOp->getOpcode() == Instruction::And ||
1324 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001325 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1326 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 // If the compares in later blocks need to use values not currently
1328 // exported from this block, export them now. This block should always
1329 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001330 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 // Allow some cases to be rejected.
1333 if (ShouldEmitAsBranches(SwitchCases)) {
1334 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1335 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1336 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1337 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001340 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 SwitchCases.erase(SwitchCases.begin());
1342 return;
1343 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 // Okay, we decided not to do this, remove any inserted MBB's and clear
1346 // SwitchCases.
1347 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001348 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 SwitchCases.clear();
1351 }
1352 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001354 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001355 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001356 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Use visitSwitchCase to actually insert the fast branch sequence for this
1359 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001360 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361}
1362
1363/// visitSwitchCase - Emits the necessary code to represent a single node in
1364/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001365void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1366 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 SDValue Cond;
1368 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001369 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001370
1371 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 if (CB.CmpMHS == NULL) {
1373 // Fold "(X == true)" to X and "(X == false)" to !X to
1374 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001375 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001376 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001378 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001379 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001381 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 } else {
1385 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1386
Anton Korobeynikov23218582008-12-23 22:25:27 +00001387 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1388 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389
1390 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001391 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392
1393 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001394 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001395 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001397 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001398 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 DAG.getConstant(High-Low, VT), ISD::SETULE);
1401 }
1402 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001403
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001405 SwitchBB->addSuccessor(CB.TrueBB);
1406 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // Set NextBlock to be the MBB immediately after the current one, if any.
1409 // This is used to avoid emitting unnecessary branches to the next block.
1410 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001411 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001412 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 // If the lhs block is the next block, invert the condition so that we can
1416 // fall through to the lhs instead of the rhs block.
1417 if (CB.TrueBB == NextBlock) {
1418 std::swap(CB.TrueBB, CB.FalseBB);
1419 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001420 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001422
Dale Johannesenf5d97892009-02-04 01:48:28 +00001423 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001425 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001426
Dan Gohmandeca0522010-06-24 17:08:31 +00001427 // Insert the false branch.
1428 if (CB.FalseBB != NextBlock)
1429 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1430 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001431
1432 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433}
1434
1435/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001436void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 // Emit the code for the jump table
1438 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001439 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001440 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1441 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001443 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1444 MVT::Other, Index.getValue(1),
1445 Table, Index);
1446 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447}
1448
1449/// visitJumpTableHeader - This function emits necessary code to produce index
1450/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001451void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001452 JumpTableHeader &JTH,
1453 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001454 // Subtract the lowest switch case value from the value being switched on and
1455 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 // difference between smallest and largest cases.
1457 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001458 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001459 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001460 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001461
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001462 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001463 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001464 // can be used as an index into the jump table in a subsequent basic block.
1465 // This value may be smaller or larger than the target's pointer type, and
1466 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001467 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001470 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1471 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 JT.Reg = JumpTableReg;
1473
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001474 // Emit the range check for the jump table, and branch to the default block
1475 // for the switch statement if the value being switched on exceeds the largest
1476 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001477 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001478 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001479 DAG.getConstant(JTH.Last-JTH.First,VT),
1480 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481
1482 // Set NextBlock to be the MBB immediately after the current one, if any.
1483 // This is used to avoid emitting unnecessary branches to the next block.
1484 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001485 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001486
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001487 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488 NextBlock = BBI;
1489
Dale Johannesen66978ee2009-01-31 02:22:37 +00001490 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001492 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493
Bill Wendling4533cac2010-01-28 21:51:40 +00001494 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001495 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1496 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001497
Bill Wendling87710f02009-12-21 23:47:40 +00001498 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499}
1500
1501/// visitBitTestHeader - This function emits necessary code to produce value
1502/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001503void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1504 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 // Subtract the minimum value
1506 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001507 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001508 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001509 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510
1511 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001512 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001513 TLI.getSetCCResultType(Sub.getValueType()),
1514 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001515 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516
Bill Wendling87710f02009-12-21 23:47:40 +00001517 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1518 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519
Duncan Sands92abc622009-01-31 15:50:11 +00001520 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001521 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1522 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523
1524 // Set NextBlock to be the MBB immediately after the current one, if any.
1525 // This is used to avoid emitting unnecessary branches to the next block.
1526 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001527 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001528 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 NextBlock = BBI;
1530
1531 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1532
Dan Gohman99be8ae2010-04-19 22:41:47 +00001533 SwitchBB->addSuccessor(B.Default);
1534 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535
Dale Johannesen66978ee2009-01-31 02:22:37 +00001536 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001538 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001539
Bill Wendling4533cac2010-01-28 21:51:40 +00001540 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001541 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1542 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001543
Bill Wendling87710f02009-12-21 23:47:40 +00001544 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545}
1546
1547/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001548void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1549 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001550 BitTestCase &B,
1551 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001552 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001553 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001554 SDValue Cmp;
1555 if (CountPopulation_64(B.Mask) == 1) {
1556 // Testing for a single bit; just compare the shift count with what it
1557 // would need to be to shift a 1 bit in that position.
1558 Cmp = DAG.getSetCC(getCurDebugLoc(),
1559 TLI.getSetCCResultType(ShiftOp.getValueType()),
1560 ShiftOp,
1561 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1562 TLI.getPointerTy()),
1563 ISD::SETEQ);
1564 } else {
1565 // Make desired shift
1566 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1567 TLI.getPointerTy(),
1568 DAG.getConstant(1, TLI.getPointerTy()),
1569 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001570
Dan Gohman8e0163a2010-06-24 02:06:24 +00001571 // Emit bit tests and jumps
1572 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1573 TLI.getPointerTy(), SwitchVal,
1574 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1575 Cmp = DAG.getSetCC(getCurDebugLoc(),
1576 TLI.getSetCCResultType(AndOp.getValueType()),
1577 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1578 ISD::SETNE);
1579 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580
Dan Gohman99be8ae2010-04-19 22:41:47 +00001581 SwitchBB->addSuccessor(B.TargetBB);
1582 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001583
Dale Johannesen66978ee2009-01-31 02:22:37 +00001584 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001586 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587
1588 // Set NextBlock to be the MBB immediately after the current one, if any.
1589 // This is used to avoid emitting unnecessary branches to the next block.
1590 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001591 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001592 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593 NextBlock = BBI;
1594
Bill Wendling4533cac2010-01-28 21:51:40 +00001595 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001596 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1597 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001598
Bill Wendling87710f02009-12-21 23:47:40 +00001599 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600}
1601
Dan Gohman46510a72010-04-15 01:51:59 +00001602void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001603 MachineBasicBlock *InvokeMBB = FuncInfo.MBBMap[I.getParent()];
1604
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605 // Retrieve successors.
1606 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1607 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1608
Gabor Greifb67e6b32009-01-15 11:10:44 +00001609 const Value *Callee(I.getCalledValue());
1610 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611 visitInlineAsm(&I);
1612 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001613 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614
1615 // If the value of the invoke is used outside of its defining block, make it
1616 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001617 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618
1619 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001620 InvokeMBB->addSuccessor(Return);
1621 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001622
1623 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001624 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1625 MVT::Other, getControlRoot(),
1626 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627}
1628
Dan Gohman46510a72010-04-15 01:51:59 +00001629void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630}
1631
1632/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1633/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001634bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1635 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001636 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001637 MachineBasicBlock *Default,
1638 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001641 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001642 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001643 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001644 return false;
1645
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646 // Get the MachineFunction which holds the current MBB. This is used when
1647 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001648 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649
1650 // Figure out which block is immediately after the current one.
1651 MachineBasicBlock *NextBlock = 0;
1652 MachineFunction::iterator BBI = CR.CaseBB;
1653
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001654 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 NextBlock = BBI;
1656
1657 // TODO: If any two of the cases has the same destination, and if one value
1658 // is the same as the other, but has one bit unset that the other has set,
1659 // use bit manipulation to do two compares at once. For example:
1660 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001661
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001662 // Rearrange the case blocks so that the last one falls through if possible.
1663 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1664 // The last case block won't fall through into 'NextBlock' if we emit the
1665 // branches in this order. See if rearranging a case value would help.
1666 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1667 if (I->BB == NextBlock) {
1668 std::swap(*I, BackCase);
1669 break;
1670 }
1671 }
1672 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001673
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001674 // Create a CaseBlock record representing a conditional branch to
1675 // the Case's target mbb if the value being switched on SV is equal
1676 // to C.
1677 MachineBasicBlock *CurBlock = CR.CaseBB;
1678 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1679 MachineBasicBlock *FallThrough;
1680 if (I != E-1) {
1681 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1682 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001683
1684 // Put SV in a virtual register to make it available from the new blocks.
1685 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686 } else {
1687 // If the last case doesn't match, go to the default block.
1688 FallThrough = Default;
1689 }
1690
Dan Gohman46510a72010-04-15 01:51:59 +00001691 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692 ISD::CondCode CC;
1693 if (I->High == I->Low) {
1694 // This is just small small case range :) containing exactly 1 case
1695 CC = ISD::SETEQ;
1696 LHS = SV; RHS = I->High; MHS = NULL;
1697 } else {
1698 CC = ISD::SETLE;
1699 LHS = I->Low; MHS = SV; RHS = I->High;
1700 }
1701 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001702
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001703 // If emitting the first comparison, just call visitSwitchCase to emit the
1704 // code into the current block. Otherwise, push the CaseBlock onto the
1705 // vector to be later processed by SDISel, and insert the node's MBB
1706 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001707 if (CurBlock == SwitchBB)
1708 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709 else
1710 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001711
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712 CurBlock = FallThrough;
1713 }
1714
1715 return true;
1716}
1717
1718static inline bool areJTsAllowed(const TargetLowering &TLI) {
1719 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1721 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001722}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001723
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001724static APInt ComputeRange(const APInt &First, const APInt &Last) {
1725 APInt LastExt(Last), FirstExt(First);
1726 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1727 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1728 return (LastExt - FirstExt + 1ULL);
1729}
1730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001732bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1733 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001734 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001735 MachineBasicBlock* Default,
1736 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737 Case& FrontCase = *CR.Range.first;
1738 Case& BackCase = *(CR.Range.second-1);
1739
Chris Lattnere880efe2009-11-07 07:50:34 +00001740 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1741 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742
Chris Lattnere880efe2009-11-07 07:50:34 +00001743 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1745 I!=E; ++I)
1746 TSize += I->size();
1747
Dan Gohmane0567812010-04-08 23:03:40 +00001748 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001749 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001750
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001751 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001752 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753 if (Density < 0.4)
1754 return false;
1755
David Greene4b69d992010-01-05 01:24:57 +00001756 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001757 << "First entry: " << First << ". Last entry: " << Last << '\n'
1758 << "Range: " << Range
1759 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001760
1761 // Get the MachineFunction which holds the current MBB. This is used when
1762 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001763 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764
1765 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001767 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768
1769 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1770
1771 // Create a new basic block to hold the code for loading the address
1772 // of the jump table, and jumping to it. Update successor information;
1773 // we will either branch to the default case for the switch, or the jump
1774 // table.
1775 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1776 CurMF->insert(BBI, JumpTableBB);
1777 CR.CaseBB->addSuccessor(Default);
1778 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001779
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001780 // Build a vector of destination BBs, corresponding to each target
1781 // of the jump table. If the value of the jump table slot corresponds to
1782 // a case statement, push the case's BB onto the vector, otherwise, push
1783 // the default BB.
1784 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001785 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001787 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1788 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001789
1790 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001791 DestBBs.push_back(I->BB);
1792 if (TEI==High)
1793 ++I;
1794 } else {
1795 DestBBs.push_back(Default);
1796 }
1797 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001800 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1801 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001802 E = DestBBs.end(); I != E; ++I) {
1803 if (!SuccsHandled[(*I)->getNumber()]) {
1804 SuccsHandled[(*I)->getNumber()] = true;
1805 JumpTableBB->addSuccessor(*I);
1806 }
1807 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001808
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001809 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001810 unsigned JTEncoding = TLI.getJumpTableEncoding();
1811 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001812 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001813
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814 // Set the jump table information so that we can codegen it as a second
1815 // MachineBasicBlock
1816 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001817 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1818 if (CR.CaseBB == SwitchBB)
1819 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821 JTCases.push_back(JumpTableBlock(JTH, JT));
1822
1823 return true;
1824}
1825
1826/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1827/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001828bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1829 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001830 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001831 MachineBasicBlock *Default,
1832 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 // Get the MachineFunction which holds the current MBB. This is used when
1834 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001835 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836
1837 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001839 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840
1841 Case& FrontCase = *CR.Range.first;
1842 Case& BackCase = *(CR.Range.second-1);
1843 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1844
1845 // Size is the number of Cases represented by this range.
1846 unsigned Size = CR.Range.second - CR.Range.first;
1847
Chris Lattnere880efe2009-11-07 07:50:34 +00001848 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1849 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850 double FMetric = 0;
1851 CaseItr Pivot = CR.Range.first + Size/2;
1852
1853 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1854 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001855 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1857 I!=E; ++I)
1858 TSize += I->size();
1859
Chris Lattnere880efe2009-11-07 07:50:34 +00001860 APInt LSize = FrontCase.size();
1861 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001862 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001863 << "First: " << First << ", Last: " << Last <<'\n'
1864 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1866 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001867 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1868 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001869 APInt Range = ComputeRange(LEnd, RBegin);
1870 assert((Range - 2ULL).isNonNegative() &&
1871 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001872 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001873 (LEnd - First + 1ULL).roundToDouble();
1874 double RDensity = (double)RSize.roundToDouble() /
1875 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001876 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001877 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001878 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001879 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1880 << "LDensity: " << LDensity
1881 << ", RDensity: " << RDensity << '\n'
1882 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883 if (FMetric < Metric) {
1884 Pivot = J;
1885 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001886 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887 }
1888
1889 LSize += J->size();
1890 RSize -= J->size();
1891 }
1892 if (areJTsAllowed(TLI)) {
1893 // If our case is dense we *really* should handle it earlier!
1894 assert((FMetric > 0) && "Should handle dense range earlier!");
1895 } else {
1896 Pivot = CR.Range.first + Size/2;
1897 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001898
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 CaseRange LHSR(CR.Range.first, Pivot);
1900 CaseRange RHSR(Pivot, CR.Range.second);
1901 Constant *C = Pivot->Low;
1902 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001903
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001905 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001906 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001907 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001908 // Pivot's Value, then we can branch directly to the LHS's Target,
1909 // rather than creating a leaf node for it.
1910 if ((LHSR.second - LHSR.first) == 1 &&
1911 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001912 cast<ConstantInt>(C)->getValue() ==
1913 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914 TrueBB = LHSR.first->BB;
1915 } else {
1916 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1917 CurMF->insert(BBI, TrueBB);
1918 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001919
1920 // Put SV in a virtual register to make it available from the new blocks.
1921 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001922 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924 // Similar to the optimization above, if the Value being switched on is
1925 // known to be less than the Constant CR.LT, and the current Case Value
1926 // is CR.LT - 1, then we can branch directly to the target block for
1927 // the current Case Value, rather than emitting a RHS leaf node for it.
1928 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001929 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1930 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001931 FalseBB = RHSR.first->BB;
1932 } else {
1933 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1934 CurMF->insert(BBI, FalseBB);
1935 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001936
1937 // Put SV in a virtual register to make it available from the new blocks.
1938 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001939 }
1940
1941 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001942 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001943 // Otherwise, branch to LHS.
1944 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1945
Dan Gohman99be8ae2010-04-19 22:41:47 +00001946 if (CR.CaseBB == SwitchBB)
1947 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001948 else
1949 SwitchCases.push_back(CB);
1950
1951 return true;
1952}
1953
1954/// handleBitTestsSwitchCase - if current case range has few destination and
1955/// range span less, than machine word bitwidth, encode case range into series
1956/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001957bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1958 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001959 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001960 MachineBasicBlock* Default,
1961 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00001962 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001963 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964
1965 Case& FrontCase = *CR.Range.first;
1966 Case& BackCase = *(CR.Range.second-1);
1967
1968 // Get the MachineFunction which holds the current MBB. This is used when
1969 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001970 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001972 // If target does not have legal shift left, do not emit bit tests at all.
1973 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1974 return false;
1975
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1978 I!=E; ++I) {
1979 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001980 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001981 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 // Count unique destinations
1984 SmallSet<MachineBasicBlock*, 4> Dests;
1985 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1986 Dests.insert(I->BB);
1987 if (Dests.size() > 3)
1988 // Don't bother the code below, if there are too much unique destinations
1989 return false;
1990 }
David Greene4b69d992010-01-05 01:24:57 +00001991 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001992 << Dests.size() << '\n'
1993 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001996 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1997 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001998 APInt cmpRange = maxValue - minValue;
1999
David Greene4b69d992010-01-05 01:24:57 +00002000 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002001 << "Low bound: " << minValue << '\n'
2002 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002003
Dan Gohmane0567812010-04-08 23:03:40 +00002004 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005 (!(Dests.size() == 1 && numCmps >= 3) &&
2006 !(Dests.size() == 2 && numCmps >= 5) &&
2007 !(Dests.size() >= 3 && numCmps >= 6)))
2008 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002009
David Greene4b69d992010-01-05 01:24:57 +00002010 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002011 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013 // Optimize the case where all the case values fit in a
2014 // word without having to subtract minValue. In this case,
2015 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002016 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002017 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002019 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002020 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002021
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 CaseBitsVector CasesBits;
2023 unsigned i, count = 0;
2024
2025 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2026 MachineBasicBlock* Dest = I->BB;
2027 for (i = 0; i < count; ++i)
2028 if (Dest == CasesBits[i].BB)
2029 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 if (i == count) {
2032 assert((count < 3) && "Too much destinations to test!");
2033 CasesBits.push_back(CaseBits(0, Dest, 0));
2034 count++;
2035 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002036
2037 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2038 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2039
2040 uint64_t lo = (lowValue - lowBound).getZExtValue();
2041 uint64_t hi = (highValue - lowBound).getZExtValue();
2042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002043 for (uint64_t j = lo; j <= hi; j++) {
2044 CasesBits[i].Mask |= 1ULL << j;
2045 CasesBits[i].Bits++;
2046 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048 }
2049 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 BitTestInfo BTC;
2052
2053 // Figure out which block is immediately after the current one.
2054 MachineFunction::iterator BBI = CR.CaseBB;
2055 ++BBI;
2056
2057 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2058
David Greene4b69d992010-01-05 01:24:57 +00002059 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002061 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002062 << ", Bits: " << CasesBits[i].Bits
2063 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064
2065 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2066 CurMF->insert(BBI, CaseBB);
2067 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2068 CaseBB,
2069 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002070
2071 // Put SV in a virtual register to make it available from the new blocks.
2072 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074
2075 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002076 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 CR.CaseBB, Default, BTC);
2078
Dan Gohman99be8ae2010-04-19 22:41:47 +00002079 if (CR.CaseBB == SwitchBB)
2080 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 BitTestCases.push_back(BTB);
2083
2084 return true;
2085}
2086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002088size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2089 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091
2092 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002093 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2095 Cases.push_back(Case(SI.getSuccessorValue(i),
2096 SI.getSuccessorValue(i),
2097 SMBB));
2098 }
2099 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2100
2101 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 // Must recompute end() each iteration because it may be
2104 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002105 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2106 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2107 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 MachineBasicBlock* nextBB = J->BB;
2109 MachineBasicBlock* currentBB = I->BB;
2110
2111 // If the two neighboring cases go to the same destination, merge them
2112 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002113 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002114 I->High = J->High;
2115 J = Cases.erase(J);
2116 } else {
2117 I = J++;
2118 }
2119 }
2120
2121 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2122 if (I->Low != I->High)
2123 // A range counts double, since it requires two compares.
2124 ++numCmps;
2125 }
2126
2127 return numCmps;
2128}
2129
Dan Gohman46510a72010-04-15 01:51:59 +00002130void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002131 MachineBasicBlock *SwitchMBB = FuncInfo.MBBMap[SI.getParent()];
2132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002133 // Figure out which block is immediately after the current one.
2134 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002135 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2136
2137 // If there is only the default destination, branch to it if it is not the
2138 // next basic block. Otherwise, just fall through.
2139 if (SI.getNumOperands() == 2) {
2140 // Update machine-CFG edges.
2141
2142 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002143 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002144 if (Default != NextBlock)
2145 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2146 MVT::Other, getControlRoot(),
2147 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002148
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 return;
2150 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002151
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152 // If there are any non-default case statements, create a vector of Cases
2153 // representing each one, and sort the vector so that we can efficiently
2154 // create a binary search tree from them.
2155 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002156 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002157 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002158 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002159 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160
2161 // Get the Value to be switched on and default basic blocks, which will be
2162 // inserted into CaseBlock records, representing basic blocks in the binary
2163 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002164 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002165
2166 // Push the initial CaseRec onto the worklist
2167 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002168 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2169 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170
2171 while (!WorkList.empty()) {
2172 // Grab a record representing a case range to process off the worklist
2173 CaseRec CR = WorkList.back();
2174 WorkList.pop_back();
2175
Dan Gohman99be8ae2010-04-19 22:41:47 +00002176 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002179 // If the range has few cases (two or less) emit a series of specific
2180 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002181 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002183
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002184 // If the switch has more than 5 blocks, and at least 40% dense, and the
2185 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002187 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002188 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2191 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002192 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 }
2194}
2195
Dan Gohman46510a72010-04-15 01:51:59 +00002196void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00002197 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBBMap[I.getParent()];
2198
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002199 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002200 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002201 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002202 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002203 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002204 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002205 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2206 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002207 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002208
Bill Wendling4533cac2010-01-28 21:51:40 +00002209 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2210 MVT::Other, getControlRoot(),
2211 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002212}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213
Dan Gohman46510a72010-04-15 01:51:59 +00002214void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215 // -0.0 - X --> fneg
2216 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002217 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2219 const VectorType *DestTy = cast<VectorType>(I.getType());
2220 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002221 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002222 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002223 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002224 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002225 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002226 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2227 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 return;
2229 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002230 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002232
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002233 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002234 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002235 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002236 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2237 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002238 return;
2239 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002241 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242}
2243
Dan Gohman46510a72010-04-15 01:51:59 +00002244void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 SDValue Op1 = getValue(I.getOperand(0));
2246 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002247 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2248 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249}
2250
Dan Gohman46510a72010-04-15 01:51:59 +00002251void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252 SDValue Op1 = getValue(I.getOperand(0));
2253 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002254 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002255 Op2.getValueType() != TLI.getShiftAmountTy()) {
2256 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002257 EVT PTy = TLI.getPointerTy();
2258 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002259 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002260 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2261 TLI.getShiftAmountTy(), Op2);
2262 // If the operand is larger than the shift count type but the shift
2263 // count type has enough bits to represent any shift value, truncate
2264 // it now. This is a common case and it exposes the truncate to
2265 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002266 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002267 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2268 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2269 TLI.getShiftAmountTy(), Op2);
2270 // Otherwise we'll need to temporarily settle for some other
2271 // convenient type; type legalization will make adjustments as
2272 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002273 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002274 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002275 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002276 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002277 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002278 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002280
Bill Wendling4533cac2010-01-28 21:51:40 +00002281 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2282 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283}
2284
Dan Gohman46510a72010-04-15 01:51:59 +00002285void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002286 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002287 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002289 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002290 predicate = ICmpInst::Predicate(IC->getPredicate());
2291 SDValue Op1 = getValue(I.getOperand(0));
2292 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002293 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002294
Owen Andersone50ed302009-08-10 22:56:29 +00002295 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002296 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297}
2298
Dan Gohman46510a72010-04-15 01:51:59 +00002299void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002301 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002303 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002304 predicate = FCmpInst::Predicate(FC->getPredicate());
2305 SDValue Op1 = getValue(I.getOperand(0));
2306 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002307 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002308 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002309 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310}
2311
Dan Gohman46510a72010-04-15 01:51:59 +00002312void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002313 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002314 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2315 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002316 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002317
Bill Wendling49fcff82009-12-21 22:30:11 +00002318 SmallVector<SDValue, 4> Values(NumValues);
2319 SDValue Cond = getValue(I.getOperand(0));
2320 SDValue TrueVal = getValue(I.getOperand(1));
2321 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002322
Bill Wendling4533cac2010-01-28 21:51:40 +00002323 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002324 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002325 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2326 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002327 SDValue(TrueVal.getNode(),
2328 TrueVal.getResNo() + i),
2329 SDValue(FalseVal.getNode(),
2330 FalseVal.getResNo() + i));
2331
Bill Wendling4533cac2010-01-28 21:51:40 +00002332 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2333 DAG.getVTList(&ValueVTs[0], NumValues),
2334 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002335}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336
Dan Gohman46510a72010-04-15 01:51:59 +00002337void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2339 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002340 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002341 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342}
2343
Dan Gohman46510a72010-04-15 01:51:59 +00002344void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2346 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2347 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002348 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002349 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350}
2351
Dan Gohman46510a72010-04-15 01:51:59 +00002352void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2354 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2355 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002356 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002357 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358}
2359
Dan Gohman46510a72010-04-15 01:51:59 +00002360void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 // FPTrunc is never a no-op cast, no need to check
2362 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002363 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002364 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2365 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366}
2367
Dan Gohman46510a72010-04-15 01:51:59 +00002368void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 // FPTrunc is never a no-op cast, no need to check
2370 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002371 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002372 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373}
2374
Dan Gohman46510a72010-04-15 01:51:59 +00002375void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376 // FPToUI is never a no-op cast, no need to check
2377 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002378 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002379 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380}
2381
Dan Gohman46510a72010-04-15 01:51:59 +00002382void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383 // FPToSI is never a no-op cast, no need to check
2384 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002385 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002386 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387}
2388
Dan Gohman46510a72010-04-15 01:51:59 +00002389void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390 // UIToFP is never a no-op cast, no need to check
2391 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002392 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002393 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394}
2395
Dan Gohman46510a72010-04-15 01:51:59 +00002396void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002397 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002399 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002400 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401}
2402
Dan Gohman46510a72010-04-15 01:51:59 +00002403void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 // What to do depends on the size of the integer and the size of the pointer.
2405 // We can either truncate, zero extend, or no-op, accordingly.
2406 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002407 EVT SrcVT = N.getValueType();
2408 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002409 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410}
2411
Dan Gohman46510a72010-04-15 01:51:59 +00002412void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 // What to do depends on the size of the integer and the size of the pointer.
2414 // We can either truncate, zero extend, or no-op, accordingly.
2415 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002416 EVT SrcVT = N.getValueType();
2417 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002418 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419}
2420
Dan Gohman46510a72010-04-15 01:51:59 +00002421void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002423 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002424
Bill Wendling49fcff82009-12-21 22:30:11 +00002425 // BitCast assures us that source and destination are the same size so this is
2426 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002427 if (DestVT != N.getValueType())
2428 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2429 DestVT, N)); // convert types.
2430 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002431 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432}
2433
Dan Gohman46510a72010-04-15 01:51:59 +00002434void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435 SDValue InVec = getValue(I.getOperand(0));
2436 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002437 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002438 TLI.getPointerTy(),
2439 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002440 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2441 TLI.getValueType(I.getType()),
2442 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443}
2444
Dan Gohman46510a72010-04-15 01:51:59 +00002445void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002447 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002448 TLI.getPointerTy(),
2449 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002450 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2451 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452}
2453
Mon P Wangaeb06d22008-11-10 04:46:22 +00002454// Utility for visitShuffleVector - Returns true if the mask is mask starting
2455// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002456static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2457 unsigned MaskNumElts = Mask.size();
2458 for (unsigned i = 0; i != MaskNumElts; ++i)
2459 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002460 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002461 return true;
2462}
2463
Dan Gohman46510a72010-04-15 01:51:59 +00002464void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002465 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002466 SDValue Src1 = getValue(I.getOperand(0));
2467 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468
Nate Begeman9008ca62009-04-27 18:41:29 +00002469 // Convert the ConstantVector mask operand into an array of ints, with -1
2470 // representing undef values.
2471 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002472 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002473 unsigned MaskNumElts = MaskElts.size();
2474 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002475 if (isa<UndefValue>(MaskElts[i]))
2476 Mask.push_back(-1);
2477 else
2478 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2479 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002480
Owen Andersone50ed302009-08-10 22:56:29 +00002481 EVT VT = TLI.getValueType(I.getType());
2482 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002483 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002484
Mon P Wangc7849c22008-11-16 05:06:27 +00002485 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002486 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2487 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002488 return;
2489 }
2490
2491 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002492 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2493 // Mask is longer than the source vectors and is a multiple of the source
2494 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002495 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002496 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2497 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002498 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2499 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002500 return;
2501 }
2502
Mon P Wangc7849c22008-11-16 05:06:27 +00002503 // Pad both vectors with undefs to make them the same length as the mask.
2504 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002505 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2506 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002507 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002508
Nate Begeman9008ca62009-04-27 18:41:29 +00002509 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2510 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002511 MOps1[0] = Src1;
2512 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002513
2514 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2515 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002516 &MOps1[0], NumConcat);
2517 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002518 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002519 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002520
Mon P Wangaeb06d22008-11-10 04:46:22 +00002521 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002522 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002523 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002524 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002525 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002526 MappedOps.push_back(Idx);
2527 else
2528 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002529 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002530
Bill Wendling4533cac2010-01-28 21:51:40 +00002531 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2532 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002533 return;
2534 }
2535
Mon P Wangc7849c22008-11-16 05:06:27 +00002536 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002537 // Analyze the access pattern of the vector to see if we can extract
2538 // two subvectors and do the shuffle. The analysis is done by calculating
2539 // the range of elements the mask access on both vectors.
2540 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2541 int MaxRange[2] = {-1, -1};
2542
Nate Begeman5a5ca152009-04-29 05:20:52 +00002543 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002544 int Idx = Mask[i];
2545 int Input = 0;
2546 if (Idx < 0)
2547 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002548
Nate Begeman5a5ca152009-04-29 05:20:52 +00002549 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 Input = 1;
2551 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002552 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002553 if (Idx > MaxRange[Input])
2554 MaxRange[Input] = Idx;
2555 if (Idx < MinRange[Input])
2556 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002557 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002558
Mon P Wangc7849c22008-11-16 05:06:27 +00002559 // Check if the access is smaller than the vector size and can we find
2560 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002561 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2562 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002563 int StartIdx[2]; // StartIdx to extract from
2564 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002565 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002566 RangeUse[Input] = 0; // Unused
2567 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002568 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002569 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002570 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002571 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002572 RangeUse[Input] = 1; // Extract from beginning of the vector
2573 StartIdx[Input] = 0;
2574 } else {
2575 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002576 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002577 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002578 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002579 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002580 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002581 }
2582
Bill Wendling636e2582009-08-21 18:16:06 +00002583 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002584 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002585 return;
2586 }
2587 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2588 // Extract appropriate subvector and generate a vector shuffle
2589 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002590 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002591 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002592 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002593 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002594 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002595 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002596 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002597
Mon P Wangc7849c22008-11-16 05:06:27 +00002598 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002599 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002600 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 int Idx = Mask[i];
2602 if (Idx < 0)
2603 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002604 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002605 MappedOps.push_back(Idx - StartIdx[0]);
2606 else
2607 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002608 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002609
Bill Wendling4533cac2010-01-28 21:51:40 +00002610 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2611 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002612 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002613 }
2614 }
2615
Mon P Wangc7849c22008-11-16 05:06:27 +00002616 // We can't use either concat vectors or extract subvectors so fall back to
2617 // replacing the shuffle with extract and build vector.
2618 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002619 EVT EltVT = VT.getVectorElementType();
2620 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002621 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002622 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002624 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002625 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002627 SDValue Res;
2628
Nate Begeman5a5ca152009-04-29 05:20:52 +00002629 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002630 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2631 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002632 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002633 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2634 EltVT, Src2,
2635 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2636
2637 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002638 }
2639 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002640
Bill Wendling4533cac2010-01-28 21:51:40 +00002641 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2642 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002643}
2644
Dan Gohman46510a72010-04-15 01:51:59 +00002645void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002646 const Value *Op0 = I.getOperand(0);
2647 const Value *Op1 = I.getOperand(1);
2648 const Type *AggTy = I.getType();
2649 const Type *ValTy = Op1->getType();
2650 bool IntoUndef = isa<UndefValue>(Op0);
2651 bool FromUndef = isa<UndefValue>(Op1);
2652
2653 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2654 I.idx_begin(), I.idx_end());
2655
Owen Andersone50ed302009-08-10 22:56:29 +00002656 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002657 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002658 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002659 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2660
2661 unsigned NumAggValues = AggValueVTs.size();
2662 unsigned NumValValues = ValValueVTs.size();
2663 SmallVector<SDValue, 4> Values(NumAggValues);
2664
2665 SDValue Agg = getValue(Op0);
2666 SDValue Val = getValue(Op1);
2667 unsigned i = 0;
2668 // Copy the beginning value(s) from the original aggregate.
2669 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002670 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002671 SDValue(Agg.getNode(), Agg.getResNo() + i);
2672 // Copy values from the inserted value(s).
2673 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002674 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002675 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2676 // Copy remaining value(s) from the original aggregate.
2677 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002678 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002679 SDValue(Agg.getNode(), Agg.getResNo() + i);
2680
Bill Wendling4533cac2010-01-28 21:51:40 +00002681 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2682 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2683 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684}
2685
Dan Gohman46510a72010-04-15 01:51:59 +00002686void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687 const Value *Op0 = I.getOperand(0);
2688 const Type *AggTy = Op0->getType();
2689 const Type *ValTy = I.getType();
2690 bool OutOfUndef = isa<UndefValue>(Op0);
2691
2692 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2693 I.idx_begin(), I.idx_end());
2694
Owen Andersone50ed302009-08-10 22:56:29 +00002695 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002696 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2697
2698 unsigned NumValValues = ValValueVTs.size();
2699 SmallVector<SDValue, 4> Values(NumValValues);
2700
2701 SDValue Agg = getValue(Op0);
2702 // Copy out the selected value(s).
2703 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2704 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002705 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002706 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002707 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708
Bill Wendling4533cac2010-01-28 21:51:40 +00002709 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2710 DAG.getVTList(&ValValueVTs[0], NumValValues),
2711 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002712}
2713
Dan Gohman46510a72010-04-15 01:51:59 +00002714void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002715 SDValue N = getValue(I.getOperand(0));
2716 const Type *Ty = I.getOperand(0)->getType();
2717
Dan Gohman46510a72010-04-15 01:51:59 +00002718 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002720 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2722 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2723 if (Field) {
2724 // N = N + Offset
2725 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002726 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 DAG.getIntPtrConstant(Offset));
2728 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002729
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002731 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2732 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2733
2734 // Offset canonically 0 for unions, but type changes
2735 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002736 } else {
2737 Ty = cast<SequentialType>(Ty)->getElementType();
2738
2739 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002740 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002741 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002742 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002743 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002744 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002745 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002746 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002747 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002748 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2749 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002750 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002751 else
Evan Chengb1032a82009-02-09 20:54:38 +00002752 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002753
Dale Johannesen66978ee2009-01-31 02:22:37 +00002754 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002755 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756 continue;
2757 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002758
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002760 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2761 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 SDValue IdxN = getValue(Idx);
2763
2764 // If the index is smaller or larger than intptr_t, truncate or extend
2765 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002766 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002767
2768 // If this is a multiply by a power of two, turn it into a shl
2769 // immediately. This is a very common case.
2770 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002771 if (ElementSize.isPowerOf2()) {
2772 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002773 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002774 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002775 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002777 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002778 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002779 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780 }
2781 }
2782
Scott Michelfdc40a02009-02-17 22:15:04 +00002783 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002784 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785 }
2786 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788 setValue(&I, N);
2789}
2790
Dan Gohman46510a72010-04-15 01:51:59 +00002791void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002792 // If this is a fixed sized alloca in the entry block of the function,
2793 // allocate it statically on the stack.
2794 if (FuncInfo.StaticAllocaMap.count(&I))
2795 return; // getValue will auto-populate this.
2796
2797 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002798 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799 unsigned Align =
2800 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2801 I.getAlignment());
2802
2803 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002804
Owen Andersone50ed302009-08-10 22:56:29 +00002805 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002806 if (AllocSize.getValueType() != IntPtr)
2807 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2808
2809 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2810 AllocSize,
2811 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002812
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002813 // Handle alignment. If the requested alignment is less than or equal to
2814 // the stack alignment, ignore it. If the size is greater than or equal to
2815 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002816 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817 if (Align <= StackAlign)
2818 Align = 0;
2819
2820 // Round the size of the allocation up to the stack alignment size
2821 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002822 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002823 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002827 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002828 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002829 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2830
2831 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002832 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002833 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002834 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002835 setValue(&I, DSA);
2836 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002837
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002838 // Inform the Frame Information that we have just allocated a variable-sized
2839 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002840 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841}
2842
Dan Gohman46510a72010-04-15 01:51:59 +00002843void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844 const Value *SV = I.getOperand(0);
2845 SDValue Ptr = getValue(SV);
2846
2847 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002850 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851 unsigned Alignment = I.getAlignment();
2852
Owen Andersone50ed302009-08-10 22:56:29 +00002853 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002854 SmallVector<uint64_t, 4> Offsets;
2855 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2856 unsigned NumValues = ValueVTs.size();
2857 if (NumValues == 0)
2858 return;
2859
2860 SDValue Root;
2861 bool ConstantMemory = false;
2862 if (I.isVolatile())
2863 // Serialize volatile loads with other side effects.
2864 Root = getRoot();
2865 else if (AA->pointsToConstantMemory(SV)) {
2866 // Do not serialize (non-volatile) loads of constant memory with anything.
2867 Root = DAG.getEntryNode();
2868 ConstantMemory = true;
2869 } else {
2870 // Do not serialize non-volatile loads against each other.
2871 Root = DAG.getRoot();
2872 }
2873
2874 SmallVector<SDValue, 4> Values(NumValues);
2875 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002876 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002877 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002878 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2879 PtrVT, Ptr,
2880 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002881 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002882 A, SV, Offsets[i], isVolatile,
2883 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885 Values[i] = L;
2886 Chains[i] = L.getValue(1);
2887 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002889 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002890 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002891 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002892 if (isVolatile)
2893 DAG.setRoot(Chain);
2894 else
2895 PendingLoads.push_back(Chain);
2896 }
2897
Bill Wendling4533cac2010-01-28 21:51:40 +00002898 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2899 DAG.getVTList(&ValueVTs[0], NumValues),
2900 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002901}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002902
Dan Gohman46510a72010-04-15 01:51:59 +00002903void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2904 const Value *SrcV = I.getOperand(0);
2905 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002906
Owen Andersone50ed302009-08-10 22:56:29 +00002907 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908 SmallVector<uint64_t, 4> Offsets;
2909 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2910 unsigned NumValues = ValueVTs.size();
2911 if (NumValues == 0)
2912 return;
2913
2914 // Get the lowered operands. Note that we do this after
2915 // checking if NumResults is zero, because with zero results
2916 // the operands won't have values in the map.
2917 SDValue Src = getValue(SrcV);
2918 SDValue Ptr = getValue(PtrV);
2919
2920 SDValue Root = getRoot();
2921 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002922 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002924 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002926
2927 for (unsigned i = 0; i != NumValues; ++i) {
2928 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2929 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002930 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002931 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002932 Add, PtrV, Offsets[i], isVolatile,
2933 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002934 }
2935
Bill Wendling4533cac2010-01-28 21:51:40 +00002936 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2937 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002938}
2939
2940/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2941/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00002942void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00002943 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002944 bool HasChain = !I.doesNotAccessMemory();
2945 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2946
2947 // Build the operand list.
2948 SmallVector<SDValue, 8> Ops;
2949 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2950 if (OnlyLoad) {
2951 // We don't need to serialize loads against other loads.
2952 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002953 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002954 Ops.push_back(getRoot());
2955 }
2956 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002957
2958 // Info is set by getTgtMemInstrinsic
2959 TargetLowering::IntrinsicInfo Info;
2960 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2961
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002962 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002963 if (!IsTgtIntrinsic)
2964 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002965
2966 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00002967 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
2968 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002969 assert(TLI.isTypeLegal(Op.getValueType()) &&
2970 "Intrinsic uses a non-legal type?");
2971 Ops.push_back(Op);
2972 }
2973
Owen Andersone50ed302009-08-10 22:56:29 +00002974 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002975 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2976#ifndef NDEBUG
2977 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2978 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2979 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 }
Bob Wilson8d919552009-07-31 22:41:21 +00002981#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00002982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002984 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002985
Bob Wilson8d919552009-07-31 22:41:21 +00002986 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987
2988 // Create the node.
2989 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002990 if (IsTgtIntrinsic) {
2991 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002992 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002993 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002994 Info.memVT, Info.ptrVal, Info.offset,
2995 Info.align, Info.vol,
2996 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00002997 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002998 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002999 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003000 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003001 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003002 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003003 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003004 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003005 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003006 }
3007
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003008 if (HasChain) {
3009 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3010 if (OnlyLoad)
3011 PendingLoads.push_back(Chain);
3012 else
3013 DAG.setRoot(Chain);
3014 }
Bill Wendling856ff412009-12-22 00:12:37 +00003015
Benjamin Kramerf0127052010-01-05 13:12:22 +00003016 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003018 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003019 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003020 }
Bill Wendling856ff412009-12-22 00:12:37 +00003021
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022 setValue(&I, Result);
3023 }
3024}
3025
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003026/// GetSignificand - Get the significand and build it into a floating-point
3027/// number with exponent of 1:
3028///
3029/// Op = (Op & 0x007fffff) | 0x3f800000;
3030///
3031/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003032static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003033GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003034 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3035 DAG.getConstant(0x007fffff, MVT::i32));
3036 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3037 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003038 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003039}
3040
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003041/// GetExponent - Get the exponent:
3042///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003043/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003044///
3045/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003046static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003047GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003048 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3050 DAG.getConstant(0x7f800000, MVT::i32));
3051 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003052 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003053 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3054 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003055 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003056}
3057
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003058/// getF32Constant - Get 32-bit floating point constant.
3059static SDValue
3060getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003062}
3063
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003064/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065/// visitIntrinsicCall: I is a call instruction
3066/// Op is the associated NodeType for I
3067const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003068SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3069 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003070 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003071 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003072 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003073 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003074 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003075 getValue(I.getArgOperand(0)),
3076 getValue(I.getArgOperand(1)),
3077 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003078 setValue(&I, L);
3079 DAG.setRoot(L.getValue(1));
3080 return 0;
3081}
3082
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003083// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003084const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003085SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003086 SDValue Op1 = getValue(I.getArgOperand(0));
3087 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003088
Owen Anderson825b72b2009-08-11 20:47:22 +00003089 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003090 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003091 return 0;
3092}
Bill Wendling74c37652008-12-09 22:08:41 +00003093
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003094/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3095/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003096void
Dan Gohman46510a72010-04-15 01:51:59 +00003097SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003098 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003099 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003100
Gabor Greif0635f352010-06-25 09:38:13 +00003101 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003102 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003103 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003104
3105 // Put the exponent in the right bit position for later addition to the
3106 // final result:
3107 //
3108 // #define LOG2OFe 1.4426950f
3109 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003110 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003111 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003113
3114 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3116 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003117
3118 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003119 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003120 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003121
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003122 if (LimitFloatPrecision <= 6) {
3123 // For floating-point precision of 6:
3124 //
3125 // TwoToFractionalPartOfX =
3126 // 0.997535578f +
3127 // (0.735607626f + 0.252464424f * x) * x;
3128 //
3129 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003131 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003133 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3135 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003136 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003138
3139 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003141 TwoToFracPartOfX, IntegerPartOfX);
3142
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003144 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3145 // For floating-point precision of 12:
3146 //
3147 // TwoToFractionalPartOfX =
3148 // 0.999892986f +
3149 // (0.696457318f +
3150 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3151 //
3152 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003154 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003156 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3158 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003159 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3161 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003162 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003164
3165 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003167 TwoToFracPartOfX, IntegerPartOfX);
3168
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003170 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3171 // For floating-point precision of 18:
3172 //
3173 // TwoToFractionalPartOfX =
3174 // 0.999999982f +
3175 // (0.693148872f +
3176 // (0.240227044f +
3177 // (0.554906021e-1f +
3178 // (0.961591928e-2f +
3179 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3180 //
3181 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003183 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003184 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003185 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003186 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3187 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003188 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3190 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003191 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003192 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3193 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003194 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3196 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003197 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3199 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003200 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003201 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003203
3204 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003206 TwoToFracPartOfX, IntegerPartOfX);
3207
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003209 }
3210 } else {
3211 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003212 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003213 getValue(I.getArgOperand(0)).getValueType(),
3214 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003215 }
3216
Dale Johannesen59e577f2008-09-05 18:38:42 +00003217 setValue(&I, result);
3218}
3219
Bill Wendling39150252008-09-09 20:39:27 +00003220/// visitLog - Lower a log intrinsic. Handles the special sequences for
3221/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003222void
Dan Gohman46510a72010-04-15 01:51:59 +00003223SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003224 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003225 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003226
Gabor Greif0635f352010-06-25 09:38:13 +00003227 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003228 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003229 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003231
3232 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003233 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003235 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003236
3237 // Get the significand and build it into a floating-point number with
3238 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003239 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003240
3241 if (LimitFloatPrecision <= 6) {
3242 // For floating-point precision of 6:
3243 //
3244 // LogofMantissa =
3245 // -1.1609546f +
3246 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003247 //
Bill Wendling39150252008-09-09 20:39:27 +00003248 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003250 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003252 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3254 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003255 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003256
Scott Michelfdc40a02009-02-17 22:15:04 +00003257 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003259 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3260 // For floating-point precision of 12:
3261 //
3262 // LogOfMantissa =
3263 // -1.7417939f +
3264 // (2.8212026f +
3265 // (-1.4699568f +
3266 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3267 //
3268 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003270 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003272 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3274 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003275 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3277 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003278 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3280 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003282
Scott Michelfdc40a02009-02-17 22:15:04 +00003283 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003285 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3286 // For floating-point precision of 18:
3287 //
3288 // LogOfMantissa =
3289 // -2.1072184f +
3290 // (4.2372794f +
3291 // (-3.7029485f +
3292 // (2.2781945f +
3293 // (-0.87823314f +
3294 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3295 //
3296 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003298 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003300 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3302 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003303 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3305 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003306 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003307 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3308 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003309 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3311 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003312 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3314 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003315 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003316
Scott Michelfdc40a02009-02-17 22:15:04 +00003317 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003319 }
3320 } else {
3321 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003322 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003323 getValue(I.getArgOperand(0)).getValueType(),
3324 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003325 }
3326
Dale Johannesen59e577f2008-09-05 18:38:42 +00003327 setValue(&I, result);
3328}
3329
Bill Wendling3eb59402008-09-09 00:28:24 +00003330/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3331/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003332void
Dan Gohman46510a72010-04-15 01:51:59 +00003333SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003334 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003335 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003336
Gabor Greif0635f352010-06-25 09:38:13 +00003337 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003338 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003339 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003341
Bill Wendling39150252008-09-09 20:39:27 +00003342 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003343 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003344
Bill Wendling3eb59402008-09-09 00:28:24 +00003345 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003346 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003347 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003348
Bill Wendling3eb59402008-09-09 00:28:24 +00003349 // Different possible minimax approximations of significand in
3350 // floating-point for various degrees of accuracy over [1,2].
3351 if (LimitFloatPrecision <= 6) {
3352 // For floating-point precision of 6:
3353 //
3354 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3355 //
3356 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003360 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3362 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003363 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003364
Scott Michelfdc40a02009-02-17 22:15:04 +00003365 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003367 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3368 // For floating-point precision of 12:
3369 //
3370 // Log2ofMantissa =
3371 // -2.51285454f +
3372 // (4.07009056f +
3373 // (-2.12067489f +
3374 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003375 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003376 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003378 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003380 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3382 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003383 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3385 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003386 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3388 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003389 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003390
Scott Michelfdc40a02009-02-17 22:15:04 +00003391 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003393 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3394 // For floating-point precision of 18:
3395 //
3396 // Log2ofMantissa =
3397 // -3.0400495f +
3398 // (6.1129976f +
3399 // (-5.3420409f +
3400 // (3.2865683f +
3401 // (-1.2669343f +
3402 // (0.27515199f -
3403 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3404 //
3405 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003407 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003409 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003410 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3411 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003412 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3414 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003415 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003416 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3417 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003418 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003419 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3420 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003421 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3423 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003424 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003425
Scott Michelfdc40a02009-02-17 22:15:04 +00003426 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003428 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003429 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003430 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003431 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003432 getValue(I.getArgOperand(0)).getValueType(),
3433 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003434 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003435
Dale Johannesen59e577f2008-09-05 18:38:42 +00003436 setValue(&I, result);
3437}
3438
Bill Wendling3eb59402008-09-09 00:28:24 +00003439/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3440/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003441void
Dan Gohman46510a72010-04-15 01:51:59 +00003442SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003443 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003444 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003445
Gabor Greif0635f352010-06-25 09:38:13 +00003446 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003447 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003448 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003450
Bill Wendling39150252008-09-09 20:39:27 +00003451 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003452 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003455
3456 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003457 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003458 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003459
3460 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003461 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003462 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003463 // Log10ofMantissa =
3464 // -0.50419619f +
3465 // (0.60948995f - 0.10380950f * x) * x;
3466 //
3467 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003469 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003471 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3473 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003474 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003475
Scott Michelfdc40a02009-02-17 22:15:04 +00003476 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003478 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3479 // For floating-point precision of 12:
3480 //
3481 // Log10ofMantissa =
3482 // -0.64831180f +
3483 // (0.91751397f +
3484 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3485 //
3486 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3492 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3495 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003497
Scott Michelfdc40a02009-02-17 22:15:04 +00003498 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003500 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003501 // For floating-point precision of 18:
3502 //
3503 // Log10ofMantissa =
3504 // -0.84299375f +
3505 // (1.5327582f +
3506 // (-1.0688956f +
3507 // (0.49102474f +
3508 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3509 //
3510 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003512 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003514 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3516 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003517 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3519 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003520 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3522 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003523 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3525 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003526 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003527
Scott Michelfdc40a02009-02-17 22:15:04 +00003528 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003530 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003531 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003532 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003533 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003534 getValue(I.getArgOperand(0)).getValueType(),
3535 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003536 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003537
Dale Johannesen59e577f2008-09-05 18:38:42 +00003538 setValue(&I, result);
3539}
3540
Bill Wendlinge10c8142008-09-09 22:39:21 +00003541/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3542/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003543void
Dan Gohman46510a72010-04-15 01:51:59 +00003544SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003545 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003546 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003547
Gabor Greif0635f352010-06-25 09:38:13 +00003548 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003549 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003550 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003551
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003553
3554 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3556 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003557
3558 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003560 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003561
3562 if (LimitFloatPrecision <= 6) {
3563 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003564 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003565 // TwoToFractionalPartOfX =
3566 // 0.997535578f +
3567 // (0.735607626f + 0.252464424f * x) * x;
3568 //
3569 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003571 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003573 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3575 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003576 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003578 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003580
Scott Michelfdc40a02009-02-17 22:15:04 +00003581 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003583 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3584 // For floating-point precision of 12:
3585 //
3586 // TwoToFractionalPartOfX =
3587 // 0.999892986f +
3588 // (0.696457318f +
3589 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3590 //
3591 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003593 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3597 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3600 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003603 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003605
Scott Michelfdc40a02009-02-17 22:15:04 +00003606 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003608 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3609 // For floating-point precision of 18:
3610 //
3611 // TwoToFractionalPartOfX =
3612 // 0.999999982f +
3613 // (0.693148872f +
3614 // (0.240227044f +
3615 // (0.554906021e-1f +
3616 // (0.961591928e-2f +
3617 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3618 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003622 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3624 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003625 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3627 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003628 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3630 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003631 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3633 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003634 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3636 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003637 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003639 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003641
Scott Michelfdc40a02009-02-17 22:15:04 +00003642 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003644 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003645 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003646 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003647 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003648 getValue(I.getArgOperand(0)).getValueType(),
3649 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003650 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003651
Dale Johannesen601d3c02008-09-05 01:48:15 +00003652 setValue(&I, result);
3653}
3654
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003655/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3656/// limited-precision mode with x == 10.0f.
3657void
Dan Gohman46510a72010-04-15 01:51:59 +00003658SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003659 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003660 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003661 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003662 bool IsExp10 = false;
3663
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003665 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003666 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3667 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3668 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3669 APFloat Ten(10.0f);
3670 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3671 }
3672 }
3673 }
3674
3675 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003676 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003677
3678 // Put the exponent in the right bit position for later addition to the
3679 // final result:
3680 //
3681 // #define LOG2OF10 3.3219281f
3682 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003686
3687 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3689 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003690
3691 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003693 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003694
3695 if (LimitFloatPrecision <= 6) {
3696 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003697 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003698 // twoToFractionalPartOfX =
3699 // 0.997535578f +
3700 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003701 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003702 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3708 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003711 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003713
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003714 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003716 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3717 // For floating-point precision of 12:
3718 //
3719 // TwoToFractionalPartOfX =
3720 // 0.999892986f +
3721 // (0.696457318f +
3722 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3723 //
3724 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003726 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003728 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3730 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003731 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3733 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003734 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003736 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003738
Scott Michelfdc40a02009-02-17 22:15:04 +00003739 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003741 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3742 // For floating-point precision of 18:
3743 //
3744 // TwoToFractionalPartOfX =
3745 // 0.999999982f +
3746 // (0.693148872f +
3747 // (0.240227044f +
3748 // (0.554906021e-1f +
3749 // (0.961591928e-2f +
3750 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3751 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3757 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003758 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3760 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003761 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3763 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003764 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3766 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003767 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3769 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003770 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003772 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003774
Scott Michelfdc40a02009-02-17 22:15:04 +00003775 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003777 }
3778 } else {
3779 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003780 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003781 getValue(I.getArgOperand(0)).getValueType(),
3782 getValue(I.getArgOperand(0)),
3783 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003784 }
3785
3786 setValue(&I, result);
3787}
3788
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003789
3790/// ExpandPowI - Expand a llvm.powi intrinsic.
3791static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3792 SelectionDAG &DAG) {
3793 // If RHS is a constant, we can expand this out to a multiplication tree,
3794 // otherwise we end up lowering to a call to __powidf2 (for example). When
3795 // optimizing for size, we only want to do this if the expansion would produce
3796 // a small number of multiplies, otherwise we do the full expansion.
3797 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3798 // Get the exponent as a positive value.
3799 unsigned Val = RHSC->getSExtValue();
3800 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003801
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003802 // powi(x, 0) -> 1.0
3803 if (Val == 0)
3804 return DAG.getConstantFP(1.0, LHS.getValueType());
3805
Dan Gohmanae541aa2010-04-15 04:33:49 +00003806 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003807 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3808 // If optimizing for size, don't insert too many multiplies. This
3809 // inserts up to 5 multiplies.
3810 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3811 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003812 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003813 // powi(x,15) generates one more multiply than it should), but this has
3814 // the benefit of being both really simple and much better than a libcall.
3815 SDValue Res; // Logically starts equal to 1.0
3816 SDValue CurSquare = LHS;
3817 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003818 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003819 if (Res.getNode())
3820 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3821 else
3822 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003823 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003824
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003825 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3826 CurSquare, CurSquare);
3827 Val >>= 1;
3828 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003829
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003830 // If the original was negative, invert the result, producing 1/(x*x*x).
3831 if (RHSC->getSExtValue() < 0)
3832 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3833 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3834 return Res;
3835 }
3836 }
3837
3838 // Otherwise, expand to a libcall.
3839 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3840}
3841
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003842/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3843/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3844/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003845bool
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003846SelectionDAGBuilder::EmitFuncArgumentDbgValue(const DbgValueInst &DI,
3847 const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003848 uint64_t Offset,
3849 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003850 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003851 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003852
Devang Patel719f6a92010-04-29 20:40:36 +00003853 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003854 // Ignore inlined function arguments here.
3855 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003856 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003857 return false;
3858
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003859 MachineBasicBlock *MBB = FuncInfo.MBBMap[DI.getParent()];
3860 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003861 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003862
3863 unsigned Reg = 0;
3864 if (N.getOpcode() == ISD::CopyFromReg) {
3865 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003866 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003867 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3868 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3869 if (PR)
3870 Reg = PR;
3871 }
3872 }
3873
Evan Chenga36acad2010-04-29 06:33:38 +00003874 if (!Reg) {
3875 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3876 if (VMI == FuncInfo.ValueMap.end())
3877 return false;
3878 Reg = VMI->second;
3879 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003880
3881 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3882 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3883 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003884 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003885 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003886 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003887}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003888
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003889// VisualStudio defines setjmp as _setjmp
3890#if defined(_MSC_VER) && defined(setjmp)
3891#define setjmp_undefined_for_visual_studio
3892#undef setjmp
3893#endif
3894
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003895/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3896/// we want to emit this as a call to a named external function, return the name
3897/// otherwise lower it and return null.
3898const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003899SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003900 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003901 SDValue Res;
3902
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003903 switch (Intrinsic) {
3904 default:
3905 // By default, turn this into a target intrinsic node.
3906 visitTargetIntrinsic(I, Intrinsic);
3907 return 0;
3908 case Intrinsic::vastart: visitVAStart(I); return 0;
3909 case Intrinsic::vaend: visitVAEnd(I); return 0;
3910 case Intrinsic::vacopy: visitVACopy(I); return 0;
3911 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003912 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003913 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003914 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003915 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003916 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003917 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003918 return 0;
3919 case Intrinsic::setjmp:
3920 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003921 case Intrinsic::longjmp:
3922 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003923 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003924 // Assert for address < 256 since we support only user defined address
3925 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003926 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003927 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003928 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003929 < 256 &&
3930 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003931 SDValue Op1 = getValue(I.getArgOperand(0));
3932 SDValue Op2 = getValue(I.getArgOperand(1));
3933 SDValue Op3 = getValue(I.getArgOperand(2));
3934 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3935 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003936 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00003937 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003938 return 0;
3939 }
Chris Lattner824b9582008-11-21 16:42:48 +00003940 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003941 // Assert for address < 256 since we support only user defined address
3942 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003943 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003944 < 256 &&
3945 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003946 SDValue Op1 = getValue(I.getArgOperand(0));
3947 SDValue Op2 = getValue(I.getArgOperand(1));
3948 SDValue Op3 = getValue(I.getArgOperand(2));
3949 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3950 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003951 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003952 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003953 return 0;
3954 }
Chris Lattner824b9582008-11-21 16:42:48 +00003955 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003956 // Assert for address < 256 since we support only user defined address
3957 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003958 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003959 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003960 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003961 < 256 &&
3962 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003963 SDValue Op1 = getValue(I.getArgOperand(0));
3964 SDValue Op2 = getValue(I.getArgOperand(1));
3965 SDValue Op3 = getValue(I.getArgOperand(2));
3966 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3967 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003968
3969 // If the source and destination are known to not be aliases, we can
3970 // lower memmove as memcpy.
3971 uint64_t Size = -1ULL;
3972 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003973 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00003974 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003975 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003976 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003977 false, I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003978 return 0;
3979 }
3980
Mon P Wang20adc9d2010-04-04 03:10:48 +00003981 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003982 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003983 return 0;
3984 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003985 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00003986 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00003987 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00003988 return 0;
3989
Devang Patelac1ceb32009-10-09 22:42:28 +00003990 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00003991 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00003992 bool isParameter =
3993 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00003994 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00003995 if (!Address)
3996 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00003997 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00003998 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00003999 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004000 if (AI) {
4001 // Don't handle byval arguments or VLAs, for example.
4002 // Non-byval arguments are handled here (they refer to the stack temporary
4003 // alloca at this point).
4004 DenseMap<const AllocaInst*, int>::iterator SI =
4005 FuncInfo.StaticAllocaMap.find(AI);
4006 if (SI == FuncInfo.StaticAllocaMap.end())
4007 return 0; // VLAs.
4008 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00004009
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004010 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4011 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4012 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
4013 }
4014
4015 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4016 // but do not always have a corresponding SDNode built. The SDNodeOrder
4017 // absolute, but not relative, values are different depending on whether
4018 // debug info exists.
4019 ++SDNodeOrder;
4020 SDValue &N = NodeMap[Address];
4021 SDDbgValue *SDV;
4022 if (N.getNode()) {
4023 if (isParameter && !AI) {
4024 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4025 if (FINode)
4026 // Byval parameter. We have a frame index at this point.
4027 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4028 0, dl, SDNodeOrder);
4029 else
4030 // Can't do anything with other non-AI cases yet. This might be a
4031 // parameter of a callee function that got inlined, for example.
4032 return 0;
4033 } else if (AI)
4034 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4035 0, dl, SDNodeOrder);
4036 else
4037 // Can't do anything with other non-AI cases yet.
4038 return 0;
4039 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4040 } else {
4041 // This isn't useful, but it shows what we're missing.
4042 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4043 0, dl, SDNodeOrder);
4044 DAG.AddDbgValue(SDV, 0, isParameter);
4045 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004046 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004047 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004048 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004049 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004050 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004051 return 0;
4052
4053 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004054 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004055 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004056 if (!V)
4057 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004058
4059 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4060 // but do not always have a corresponding SDNode built. The SDNodeOrder
4061 // absolute, but not relative, values are different depending on whether
4062 // debug info exists.
4063 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004064 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004065 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004066 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4067 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004068 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004069 bool createUndef = false;
4070 // FIXME : Why not use getValue() directly ?
Devang Patel9126c0d2010-06-01 19:59:01 +00004071 SDValue N = NodeMap[V];
4072 if (!N.getNode() && isa<Argument>(V))
4073 // Check unused arguments map.
4074 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004075 if (N.getNode()) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004076 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4077 SDV = DAG.getDbgValue(Variable, N.getNode(),
4078 N.getResNo(), Offset, dl, SDNodeOrder);
4079 DAG.AddDbgValue(SDV, N.getNode(), false);
4080 }
Devang Pateld47f3c82010-05-05 22:29:00 +00004081 } else if (isa<PHINode>(V) && !V->use_empty()) {
4082 SDValue N = getValue(V);
4083 if (N.getNode()) {
4084 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4085 SDV = DAG.getDbgValue(Variable, N.getNode(),
4086 N.getResNo(), Offset, dl, SDNodeOrder);
4087 DAG.AddDbgValue(SDV, N.getNode(), false);
4088 }
4089 } else
4090 createUndef = true;
4091 } else
4092 createUndef = true;
4093 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004094 // We may expand this to cover more cases. One case where we have no
4095 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004096 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4097 Offset, dl, SDNodeOrder);
4098 DAG.AddDbgValue(SDV, 0, false);
4099 }
Devang Patel00190342010-03-15 19:15:44 +00004100 }
4101
4102 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004103 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004104 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004105 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004106 // Don't handle byval struct arguments or VLAs, for example.
4107 if (!AI)
4108 return 0;
4109 DenseMap<const AllocaInst*, int>::iterator SI =
4110 FuncInfo.StaticAllocaMap.find(AI);
4111 if (SI == FuncInfo.StaticAllocaMap.end())
4112 return 0; // VLAs.
4113 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004114
Chris Lattner512063d2010-04-05 06:19:28 +00004115 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4116 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4117 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004118 return 0;
4119 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004120 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004121 // Insert the EXCEPTIONADDR instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00004122 assert(FuncInfo.MBBMap[I.getParent()]->isLandingPad() &&
4123 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004125 SDValue Ops[1];
4126 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004127 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004128 setValue(&I, Op);
4129 DAG.setRoot(Op.getValue(1));
4130 return 0;
4131 }
4132
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004133 case Intrinsic::eh_selector: {
Dan Gohman99be8ae2010-04-19 22:41:47 +00004134 MachineBasicBlock *CallMBB = FuncInfo.MBBMap[I.getParent()];
Chris Lattner512063d2010-04-05 06:19:28 +00004135 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004136 if (CallMBB->isLandingPad())
4137 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004138 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004139#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004140 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004141#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004142 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4143 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004144 if (Reg) FuncInfo.MBBMap[I.getParent()]->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004145 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004146
Chris Lattner3a5815f2009-09-17 23:54:54 +00004147 // Insert the EHSELECTION instruction.
4148 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4149 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004150 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004151 Ops[1] = getRoot();
4152 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004153 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004154 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004155 return 0;
4156 }
4157
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004158 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004159 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004160 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004161 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4162 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004163 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004164 return 0;
4165 }
4166
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004167 case Intrinsic::eh_return_i32:
4168 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004169 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4170 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4171 MVT::Other,
4172 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004173 getValue(I.getArgOperand(0)),
4174 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004175 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004176 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004177 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004178 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004179 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004180 EVT VT = getValue(I.getArgOperand(0)).getValueType();
4181 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004182 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004183 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004184 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004185 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004186 TLI.getPointerTy()),
4187 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004188 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004189 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004190 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004191 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4192 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004193 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004194 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004195 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004196 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004197 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004198 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004199 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004200
Chris Lattner512063d2010-04-05 06:19:28 +00004201 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004202 return 0;
4203 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004204 case Intrinsic::eh_sjlj_setjmp: {
4205 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004206 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004207 return 0;
4208 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004209 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004210 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4211 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004212 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004213 return 0;
4214 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004215
Mon P Wang77cdf302008-11-10 20:54:11 +00004216 case Intrinsic::convertff:
4217 case Intrinsic::convertfsi:
4218 case Intrinsic::convertfui:
4219 case Intrinsic::convertsif:
4220 case Intrinsic::convertuif:
4221 case Intrinsic::convertss:
4222 case Intrinsic::convertsu:
4223 case Intrinsic::convertus:
4224 case Intrinsic::convertuu: {
4225 ISD::CvtCode Code = ISD::CVT_INVALID;
4226 switch (Intrinsic) {
4227 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4228 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4229 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4230 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4231 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4232 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4233 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4234 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4235 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4236 }
Owen Andersone50ed302009-08-10 22:56:29 +00004237 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004238 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004239 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4240 DAG.getValueType(DestVT),
4241 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004242 getValue(I.getArgOperand(1)),
4243 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004244 Code);
4245 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004246 return 0;
4247 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004248 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004249 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004250 getValue(I.getArgOperand(0)).getValueType(),
4251 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004252 return 0;
4253 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004254 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4255 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004256 return 0;
4257 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004258 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004259 getValue(I.getArgOperand(0)).getValueType(),
4260 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004261 return 0;
4262 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004263 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004264 getValue(I.getArgOperand(0)).getValueType(),
4265 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004266 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004267 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004268 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004269 return 0;
4270 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004271 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004272 return 0;
4273 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004274 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004275 return 0;
4276 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004277 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004278 return 0;
4279 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004280 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004281 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004282 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004283 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004284 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004285 case Intrinsic::convert_to_fp16:
4286 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004287 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004288 return 0;
4289 case Intrinsic::convert_from_fp16:
4290 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004291 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004292 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004293 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004294 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004295 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004296 return 0;
4297 }
4298 case Intrinsic::readcyclecounter: {
4299 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004300 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4301 DAG.getVTList(MVT::i64, MVT::Other),
4302 &Op, 1);
4303 setValue(&I, Res);
4304 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004305 return 0;
4306 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004307 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004308 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004309 getValue(I.getArgOperand(0)).getValueType(),
4310 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004311 return 0;
4312 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004313 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004314 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004315 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004316 return 0;
4317 }
4318 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004319 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004320 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004321 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004322 return 0;
4323 }
4324 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004325 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004326 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004327 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004328 return 0;
4329 }
4330 case Intrinsic::stacksave: {
4331 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004332 Res = DAG.getNode(ISD::STACKSAVE, dl,
4333 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4334 setValue(&I, Res);
4335 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 return 0;
4337 }
4338 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004339 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004340 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004341 return 0;
4342 }
Bill Wendling57344502008-11-18 11:01:33 +00004343 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004344 // Emit code into the DAG to store the stack guard onto the stack.
4345 MachineFunction &MF = DAG.getMachineFunction();
4346 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004347 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004348
Gabor Greif0635f352010-06-25 09:38:13 +00004349 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4350 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004351
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004352 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004353 MFI->setStackProtectorIndex(FI);
4354
4355 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4356
4357 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004358 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4359 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004360 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004361 setValue(&I, Res);
4362 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004363 return 0;
4364 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004365 case Intrinsic::objectsize: {
4366 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004367 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004368
4369 assert(CI && "Non-constant type in __builtin_object_size?");
4370
Gabor Greif0635f352010-06-25 09:38:13 +00004371 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004372 EVT Ty = Arg.getValueType();
4373
Dan Gohmane368b462010-06-18 14:22:04 +00004374 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004375 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004376 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004377 Res = DAG.getConstant(0, Ty);
4378
4379 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004380 return 0;
4381 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004382 case Intrinsic::var_annotation:
4383 // Discard annotate attributes
4384 return 0;
4385
4386 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004387 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004388
4389 SDValue Ops[6];
4390 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004391 Ops[1] = getValue(I.getArgOperand(0));
4392 Ops[2] = getValue(I.getArgOperand(1));
4393 Ops[3] = getValue(I.getArgOperand(2));
4394 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004395 Ops[5] = DAG.getSrcValue(F);
4396
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004397 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4398 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4399 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004400
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004401 setValue(&I, Res);
4402 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004403 return 0;
4404 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004405 case Intrinsic::gcroot:
4406 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004407 const Value *Alloca = I.getArgOperand(0);
4408 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004410 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4411 GFI->addStackRoot(FI->getIndex(), TypeMap);
4412 }
4413 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004414 case Intrinsic::gcread:
4415 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004416 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004417 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004418 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004419 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004420 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004421 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004422 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004423 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004424 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004425 return implVisitAluOverflow(I, ISD::UADDO);
4426 case Intrinsic::sadd_with_overflow:
4427 return implVisitAluOverflow(I, ISD::SADDO);
4428 case Intrinsic::usub_with_overflow:
4429 return implVisitAluOverflow(I, ISD::USUBO);
4430 case Intrinsic::ssub_with_overflow:
4431 return implVisitAluOverflow(I, ISD::SSUBO);
4432 case Intrinsic::umul_with_overflow:
4433 return implVisitAluOverflow(I, ISD::UMULO);
4434 case Intrinsic::smul_with_overflow:
4435 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004437 case Intrinsic::prefetch: {
4438 SDValue Ops[4];
4439 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004440 Ops[1] = getValue(I.getArgOperand(0));
4441 Ops[2] = getValue(I.getArgOperand(1));
4442 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004443 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004444 return 0;
4445 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004447 case Intrinsic::memory_barrier: {
4448 SDValue Ops[6];
4449 Ops[0] = getRoot();
4450 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004451 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004452
Bill Wendling4533cac2010-01-28 21:51:40 +00004453 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004454 return 0;
4455 }
4456 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004457 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004458 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004459 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004460 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004461 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004462 getValue(I.getArgOperand(0)),
4463 getValue(I.getArgOperand(1)),
4464 getValue(I.getArgOperand(2)),
4465 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004466 setValue(&I, L);
4467 DAG.setRoot(L.getValue(1));
4468 return 0;
4469 }
4470 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004471 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004472 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004473 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004475 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004476 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004477 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004478 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004479 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004480 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004481 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004482 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004483 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004484 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004485 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004487 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004488 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004489 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004490 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004491 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004492
4493 case Intrinsic::invariant_start:
4494 case Intrinsic::lifetime_start:
4495 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004496 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004497 return 0;
4498 case Intrinsic::invariant_end:
4499 case Intrinsic::lifetime_end:
4500 // Discard region information.
4501 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004502 }
4503}
4504
Dan Gohman46510a72010-04-15 01:51:59 +00004505void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004506 bool isTailCall,
4507 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4509 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004510 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004511 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004512 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004513
4514 TargetLowering::ArgListTy Args;
4515 TargetLowering::ArgListEntry Entry;
4516 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004517
4518 // Check whether the function can return without sret-demotion.
4519 SmallVector<EVT, 4> OutVTs;
4520 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4521 SmallVector<uint64_t, 4> Offsets;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004522 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Bill Wendlinge80ae832009-12-22 00:50:32 +00004523 OutVTs, OutsFlags, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004524
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004525 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004526 FTy->isVarArg(), OutVTs, OutsFlags, DAG);
4527
4528 SDValue DemoteStackSlot;
4529
4530 if (!CanLowerReturn) {
4531 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4532 FTy->getReturnType());
4533 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4534 FTy->getReturnType());
4535 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004536 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004537 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4538
4539 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4540 Entry.Node = DemoteStackSlot;
4541 Entry.Ty = StackSlotPtrType;
4542 Entry.isSExt = false;
4543 Entry.isZExt = false;
4544 Entry.isInReg = false;
4545 Entry.isSRet = true;
4546 Entry.isNest = false;
4547 Entry.isByVal = false;
4548 Entry.Alignment = Align;
4549 Args.push_back(Entry);
4550 RetTy = Type::getVoidTy(FTy->getContext());
4551 }
4552
Dan Gohman46510a72010-04-15 01:51:59 +00004553 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004554 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004555 SDValue ArgNode = getValue(*i);
4556 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4557
4558 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004559 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4560 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4561 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4562 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4563 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4564 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004565 Entry.Alignment = CS.getParamAlignment(attrInd);
4566 Args.push_back(Entry);
4567 }
4568
Chris Lattner512063d2010-04-05 06:19:28 +00004569 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004570 // Insert a label before the invoke call to mark the try range. This can be
4571 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004572 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004573
Jim Grosbachca752c92010-01-28 01:45:32 +00004574 // For SjLj, keep track of which landing pads go with which invokes
4575 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004576 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004577 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004578 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004579 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004580 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004581 }
4582
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004583 // Both PendingLoads and PendingExports must be flushed here;
4584 // this call might not return.
4585 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004586 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004587 }
4588
Dan Gohman98ca4f22009-08-05 01:29:28 +00004589 // Check if target-independent constraints permit a tail call here.
4590 // Target-dependent constraints are checked within TLI.LowerCallTo.
4591 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004592 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004593 isTailCall = false;
4594
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004595 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004596 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004597 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004598 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004599 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004600 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004601 isTailCall,
4602 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004603 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004604 assert((isTailCall || Result.second.getNode()) &&
4605 "Non-null chain expected with non-tail call!");
4606 assert((Result.second.getNode() || !Result.first.getNode()) &&
4607 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004608 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004610 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004611 // The instruction result is the result of loading from the
4612 // hidden sret parameter.
4613 SmallVector<EVT, 1> PVTs;
4614 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4615
4616 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4617 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4618 EVT PtrVT = PVTs[0];
4619 unsigned NumValues = OutVTs.size();
4620 SmallVector<SDValue, 4> Values(NumValues);
4621 SmallVector<SDValue, 4> Chains(NumValues);
4622
4623 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004624 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4625 DemoteStackSlot,
4626 DAG.getConstant(Offsets[i], PtrVT));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004627 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004628 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004629 Values[i] = L;
4630 Chains[i] = L.getValue(1);
4631 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004632
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004633 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4634 MVT::Other, &Chains[0], NumValues);
4635 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004636
4637 // Collect the legal value parts into potentially illegal values
4638 // that correspond to the original function's return values.
4639 SmallVector<EVT, 4> RetTys;
4640 RetTy = FTy->getReturnType();
4641 ComputeValueVTs(TLI, RetTy, RetTys);
4642 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4643 SmallVector<SDValue, 4> ReturnValues;
4644 unsigned CurReg = 0;
4645 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4646 EVT VT = RetTys[I];
4647 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4648 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4649
4650 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004651 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004652 RegisterVT, VT, AssertOp);
4653 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004654 CurReg += NumRegs;
4655 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004656
Bill Wendling4533cac2010-01-28 21:51:40 +00004657 setValue(CS.getInstruction(),
4658 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4659 DAG.getVTList(&RetTys[0], RetTys.size()),
4660 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004661
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004662 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004663
4664 // As a special case, a null chain means that a tail call has been emitted and
4665 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004666 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004667 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004668 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004669 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670
Chris Lattner512063d2010-04-05 06:19:28 +00004671 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672 // Insert a label at the end of the invoke call to mark the try range. This
4673 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004674 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004675 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676
4677 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004678 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 }
4680}
4681
Chris Lattner8047d9a2009-12-24 00:37:38 +00004682/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4683/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004684static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4685 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004686 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004687 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004688 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004689 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004690 if (C->isNullValue())
4691 continue;
4692 // Unknown instruction.
4693 return false;
4694 }
4695 return true;
4696}
4697
Dan Gohman46510a72010-04-15 01:51:59 +00004698static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4699 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004700 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004701
Chris Lattner8047d9a2009-12-24 00:37:38 +00004702 // Check to see if this load can be trivially constant folded, e.g. if the
4703 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004704 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004705 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004706 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004707 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004708
Dan Gohman46510a72010-04-15 01:51:59 +00004709 if (const Constant *LoadCst =
4710 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4711 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004712 return Builder.getValue(LoadCst);
4713 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004714
Chris Lattner8047d9a2009-12-24 00:37:38 +00004715 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4716 // still constant memory, the input chain can be the entry node.
4717 SDValue Root;
4718 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004719
Chris Lattner8047d9a2009-12-24 00:37:38 +00004720 // Do not serialize (non-volatile) loads of constant memory with anything.
4721 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4722 Root = Builder.DAG.getEntryNode();
4723 ConstantMemory = true;
4724 } else {
4725 // Do not serialize non-volatile loads against each other.
4726 Root = Builder.DAG.getRoot();
4727 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004728
Chris Lattner8047d9a2009-12-24 00:37:38 +00004729 SDValue Ptr = Builder.getValue(PtrVal);
4730 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4731 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004732 false /*volatile*/,
4733 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004734
Chris Lattner8047d9a2009-12-24 00:37:38 +00004735 if (!ConstantMemory)
4736 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4737 return LoadVal;
4738}
4739
4740
4741/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4742/// If so, return true and lower it, otherwise return false and it will be
4743/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004744bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004745 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
4746 if (I.getNumOperands() != 4)
4747 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004748
Gabor Greif0635f352010-06-25 09:38:13 +00004749 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004750 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004751 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004752 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004753 return false;
4754
Gabor Greif0635f352010-06-25 09:38:13 +00004755 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004756
Chris Lattner8047d9a2009-12-24 00:37:38 +00004757 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4758 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004759 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4760 bool ActuallyDoIt = true;
4761 MVT LoadVT;
4762 const Type *LoadTy;
4763 switch (Size->getZExtValue()) {
4764 default:
4765 LoadVT = MVT::Other;
4766 LoadTy = 0;
4767 ActuallyDoIt = false;
4768 break;
4769 case 2:
4770 LoadVT = MVT::i16;
4771 LoadTy = Type::getInt16Ty(Size->getContext());
4772 break;
4773 case 4:
4774 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004775 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004776 break;
4777 case 8:
4778 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004779 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004780 break;
4781 /*
4782 case 16:
4783 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004784 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004785 LoadTy = VectorType::get(LoadTy, 4);
4786 break;
4787 */
4788 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004789
Chris Lattner04b091a2009-12-24 01:07:17 +00004790 // This turns into unaligned loads. We only do this if the target natively
4791 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4792 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004793
Chris Lattner04b091a2009-12-24 01:07:17 +00004794 // Require that we can find a legal MVT, and only do this if the target
4795 // supports unaligned loads of that type. Expanding into byte loads would
4796 // bloat the code.
4797 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4798 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4799 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4800 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4801 ActuallyDoIt = false;
4802 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004803
Chris Lattner04b091a2009-12-24 01:07:17 +00004804 if (ActuallyDoIt) {
4805 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4806 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004807
Chris Lattner04b091a2009-12-24 01:07:17 +00004808 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4809 ISD::SETNE);
4810 EVT CallVT = TLI.getValueType(I.getType(), true);
4811 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4812 return true;
4813 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004814 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004815
4816
Chris Lattner8047d9a2009-12-24 00:37:38 +00004817 return false;
4818}
4819
4820
Dan Gohman46510a72010-04-15 01:51:59 +00004821void SelectionDAGBuilder::visitCall(const CallInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004822 const char *RenameFn = 0;
4823 if (Function *F = I.getCalledFunction()) {
4824 if (F->isDeclaration()) {
Dan Gohman55e59c12010-04-19 19:05:59 +00004825 const TargetIntrinsicInfo *II = TM.getIntrinsicInfo();
Dale Johannesen49de9822009-02-05 01:49:45 +00004826 if (II) {
4827 if (unsigned IID = II->getIntrinsicID(F)) {
4828 RenameFn = visitIntrinsicCall(I, IID);
4829 if (!RenameFn)
4830 return;
4831 }
4832 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004833 if (unsigned IID = F->getIntrinsicID()) {
4834 RenameFn = visitIntrinsicCall(I, IID);
4835 if (!RenameFn)
4836 return;
4837 }
4838 }
4839
4840 // Check for well-known libc/libm calls. If the function is internal, it
4841 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004842 if (!F->hasLocalLinkage() && F->hasName()) {
4843 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004844 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004845 if (I.getNumOperands() == 3 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004846 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4847 I.getType() == I.getArgOperand(0)->getType() &&
4848 I.getType() == I.getArgOperand(1)->getType()) {
4849 SDValue LHS = getValue(I.getArgOperand(0));
4850 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004851 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4852 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004853 return;
4854 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004855 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004856 if (I.getNumOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004857 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4858 I.getType() == I.getArgOperand(0)->getType()) {
4859 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004860 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4861 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004862 return;
4863 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004864 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004865 if (I.getNumOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004866 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4867 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004868 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004869 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004870 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4871 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004872 return;
4873 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004874 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004875 if (I.getNumOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004876 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4877 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004878 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004879 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004880 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4881 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004882 return;
4883 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004884 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4885 if (I.getNumOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004886 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4887 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004888 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004889 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004890 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4891 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004892 return;
4893 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004894 } else if (Name == "memcmp") {
4895 if (visitMemCmpCall(I))
4896 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004897 }
4898 }
Gabor Greif0635f352010-06-25 09:38:13 +00004899 } else if (isa<InlineAsm>(I.getCalledValue())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004900 visitInlineAsm(&I);
4901 return;
4902 }
4903
4904 SDValue Callee;
4905 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004906 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004907 else
Bill Wendling056292f2008-09-16 21:48:12 +00004908 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909
Bill Wendling0d580132009-12-23 01:28:19 +00004910 // Check if we can potentially perform a tail call. More detailed checking is
4911 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004912 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913}
4914
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917/// AsmOperandInfo - This contains information for each constraint that we are
4918/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004919class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004920 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004921public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004922 /// CallOperand - If this is the result output operand or a clobber
4923 /// this is null, otherwise it is the incoming operand to the CallInst.
4924 /// This gets modified as the asm is processed.
4925 SDValue CallOperand;
4926
4927 /// AssignedRegs - If this is a register or register class operand, this
4928 /// contains the set of register corresponding to the operand.
4929 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004930
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004931 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4932 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4933 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4936 /// busy in OutputRegs/InputRegs.
4937 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004938 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004939 std::set<unsigned> &InputRegs,
4940 const TargetRegisterInfo &TRI) const {
4941 if (isOutReg) {
4942 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4943 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4944 }
4945 if (isInReg) {
4946 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4947 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4948 }
4949 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004950
Owen Andersone50ed302009-08-10 22:56:29 +00004951 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004952 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004954 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004955 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004956 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004958
Chris Lattner81249c92008-10-17 17:05:25 +00004959 if (isa<BasicBlock>(CallOperandVal))
4960 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004961
Chris Lattner81249c92008-10-17 17:05:25 +00004962 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004963
Chris Lattner81249c92008-10-17 17:05:25 +00004964 // If this is an indirect operand, the operand is a pointer to the
4965 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004966 if (isIndirect) {
4967 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
4968 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00004969 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00004970 OpTy = PtrTy->getElementType();
4971 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004972
Chris Lattner81249c92008-10-17 17:05:25 +00004973 // If OpTy is not a single value, it may be a struct/union that we
4974 // can tile with integers.
4975 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4976 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4977 switch (BitSize) {
4978 default: break;
4979 case 1:
4980 case 8:
4981 case 16:
4982 case 32:
4983 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004984 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004985 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004986 break;
4987 }
4988 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004989
Chris Lattner81249c92008-10-17 17:05:25 +00004990 return TLI.getValueType(OpTy, true);
4991 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004993private:
4994 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4995 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004996 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004997 const TargetRegisterInfo &TRI) {
4998 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4999 Regs.insert(Reg);
5000 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5001 for (; *Aliases; ++Aliases)
5002 Regs.insert(*Aliases);
5003 }
5004};
Dan Gohman462f6b52010-05-29 17:53:24 +00005005
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005006} // end llvm namespace.
5007
Dan Gohman462f6b52010-05-29 17:53:24 +00005008/// isAllocatableRegister - If the specified register is safe to allocate,
5009/// i.e. it isn't a stack pointer or some other special register, return the
5010/// register class for the register. Otherwise, return null.
5011static const TargetRegisterClass *
5012isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5013 const TargetLowering &TLI,
5014 const TargetRegisterInfo *TRI) {
5015 EVT FoundVT = MVT::Other;
5016 const TargetRegisterClass *FoundRC = 0;
5017 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5018 E = TRI->regclass_end(); RCI != E; ++RCI) {
5019 EVT ThisVT = MVT::Other;
5020
5021 const TargetRegisterClass *RC = *RCI;
5022 // If none of the value types for this register class are valid, we
5023 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5024 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5025 I != E; ++I) {
5026 if (TLI.isTypeLegal(*I)) {
5027 // If we have already found this register in a different register class,
5028 // choose the one with the largest VT specified. For example, on
5029 // PowerPC, we favor f64 register classes over f32.
5030 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5031 ThisVT = *I;
5032 break;
5033 }
5034 }
5035 }
5036
5037 if (ThisVT == MVT::Other) continue;
5038
5039 // NOTE: This isn't ideal. In particular, this might allocate the
5040 // frame pointer in functions that need it (due to them not being taken
5041 // out of allocation, because a variable sized allocation hasn't been seen
5042 // yet). This is a slight code pessimization, but should still work.
5043 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5044 E = RC->allocation_order_end(MF); I != E; ++I)
5045 if (*I == Reg) {
5046 // We found a matching register class. Keep looking at others in case
5047 // we find one with larger registers that this physreg is also in.
5048 FoundRC = RC;
5049 FoundVT = ThisVT;
5050 break;
5051 }
5052 }
5053 return FoundRC;
5054}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005055
5056/// GetRegistersForValue - Assign registers (virtual or physical) for the
5057/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005058/// register allocator to handle the assignment process. However, if the asm
5059/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005060/// allocation. This produces generally horrible, but correct, code.
5061///
5062/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063/// Input and OutputRegs are the set of already allocated physical registers.
5064///
Dan Gohman2048b852009-11-23 18:04:58 +00005065void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005066GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005067 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005068 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005069 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005071 // Compute whether this value requires an input register, an output register,
5072 // or both.
5073 bool isOutReg = false;
5074 bool isInReg = false;
5075 switch (OpInfo.Type) {
5076 case InlineAsm::isOutput:
5077 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005078
5079 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005080 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005081 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005082 break;
5083 case InlineAsm::isInput:
5084 isInReg = true;
5085 isOutReg = false;
5086 break;
5087 case InlineAsm::isClobber:
5088 isOutReg = true;
5089 isInReg = true;
5090 break;
5091 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005092
5093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005094 MachineFunction &MF = DAG.getMachineFunction();
5095 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005097 // If this is a constraint for a single physreg, or a constraint for a
5098 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005099 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005100 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5101 OpInfo.ConstraintVT);
5102
5103 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005105 // If this is a FP input in an integer register (or visa versa) insert a bit
5106 // cast of the input value. More generally, handle any case where the input
5107 // value disagrees with the register class we plan to stick this in.
5108 if (OpInfo.Type == InlineAsm::isInput &&
5109 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005110 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005111 // types are identical size, use a bitcast to convert (e.g. two differing
5112 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005113 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005114 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005115 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005116 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005117 OpInfo.ConstraintVT = RegVT;
5118 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5119 // If the input is a FP value and we want it in FP registers, do a
5120 // bitcast to the corresponding integer type. This turns an f64 value
5121 // into i64, which can be passed with two i32 values on a 32-bit
5122 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005123 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005124 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005125 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005126 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005127 OpInfo.ConstraintVT = RegVT;
5128 }
5129 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005130
Owen Anderson23b9b192009-08-12 00:36:31 +00005131 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005133
Owen Andersone50ed302009-08-10 22:56:29 +00005134 EVT RegVT;
5135 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005136
5137 // If this is a constraint for a specific physical register, like {r17},
5138 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005139 if (unsigned AssignedReg = PhysReg.first) {
5140 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005142 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005143
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144 // Get the actual register value type. This is important, because the user
5145 // may have asked for (e.g.) the AX register in i32 type. We need to
5146 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005147 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005148
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005149 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005150 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005151
5152 // If this is an expanded reference, add the rest of the regs to Regs.
5153 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005154 TargetRegisterClass::iterator I = RC->begin();
5155 for (; *I != AssignedReg; ++I)
5156 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005158 // Already added the first reg.
5159 --NumRegs; ++I;
5160 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005161 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005162 Regs.push_back(*I);
5163 }
5164 }
Bill Wendling651ad132009-12-22 01:25:10 +00005165
Dan Gohman7451d3e2010-05-29 17:03:36 +00005166 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005167 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5168 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5169 return;
5170 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005172 // Otherwise, if this was a reference to an LLVM register class, create vregs
5173 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005174 if (const TargetRegisterClass *RC = PhysReg.second) {
5175 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005177 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178
Evan Chengfb112882009-03-23 08:01:15 +00005179 // Create the appropriate number of virtual registers.
5180 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5181 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005182 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005183
Dan Gohman7451d3e2010-05-29 17:03:36 +00005184 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005185 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005186 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005187
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005188 // This is a reference to a register class that doesn't directly correspond
5189 // to an LLVM register class. Allocate NumRegs consecutive, available,
5190 // registers from the class.
5191 std::vector<unsigned> RegClassRegs
5192 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5193 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005195 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5196 unsigned NumAllocated = 0;
5197 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5198 unsigned Reg = RegClassRegs[i];
5199 // See if this register is available.
5200 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5201 (isInReg && InputRegs.count(Reg))) { // Already used.
5202 // Make sure we find consecutive registers.
5203 NumAllocated = 0;
5204 continue;
5205 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207 // Check to see if this register is allocatable (i.e. don't give out the
5208 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005209 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5210 if (!RC) { // Couldn't allocate this register.
5211 // Reset NumAllocated to make sure we return consecutive registers.
5212 NumAllocated = 0;
5213 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005216 // Okay, this register is good, we can use it.
5217 ++NumAllocated;
5218
5219 // If we allocated enough consecutive registers, succeed.
5220 if (NumAllocated == NumRegs) {
5221 unsigned RegStart = (i-NumAllocated)+1;
5222 unsigned RegEnd = i+1;
5223 // Mark all of the allocated registers used.
5224 for (unsigned i = RegStart; i != RegEnd; ++i)
5225 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005226
Dan Gohman7451d3e2010-05-29 17:03:36 +00005227 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005228 OpInfo.ConstraintVT);
5229 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5230 return;
5231 }
5232 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005234 // Otherwise, we couldn't allocate enough registers for this.
5235}
5236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237/// visitInlineAsm - Handle a call to an InlineAsm object.
5238///
Dan Gohman46510a72010-04-15 01:51:59 +00005239void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5240 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241
5242 /// ConstraintOperands - Information about all of the constraints.
5243 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005245 std::set<unsigned> OutputRegs, InputRegs;
5246
5247 // Do a prepass over the constraints, canonicalizing them, and building up the
5248 // ConstraintOperands list.
5249 std::vector<InlineAsm::ConstraintInfo>
5250 ConstraintInfos = IA->ParseConstraints();
5251
Evan Chengda43bcf2008-09-24 00:05:32 +00005252 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005253
Chris Lattner6c147292009-04-30 00:48:50 +00005254 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005255
Chris Lattner6c147292009-04-30 00:48:50 +00005256 // We won't need to flush pending loads if this asm doesn't touch
5257 // memory and is nonvolatile.
5258 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005259 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005260 else
5261 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005262
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005263 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5264 unsigned ResNo = 0; // ResNo - The result number of the next output.
5265 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5266 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5267 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005268
Owen Anderson825b72b2009-08-11 20:47:22 +00005269 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005270
5271 // Compute the value type for each operand.
5272 switch (OpInfo.Type) {
5273 case InlineAsm::isOutput:
5274 // Indirect outputs just consume an argument.
5275 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005276 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005277 break;
5278 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005279
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005280 // The return value of the call is this value. As such, there is no
5281 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005282 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005283 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005284 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5285 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5286 } else {
5287 assert(ResNo == 0 && "Asm only has one result!");
5288 OpVT = TLI.getValueType(CS.getType());
5289 }
5290 ++ResNo;
5291 break;
5292 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005293 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005294 break;
5295 case InlineAsm::isClobber:
5296 // Nothing to do.
5297 break;
5298 }
5299
5300 // If this is an input or an indirect output, process the call argument.
5301 // BasicBlocks are labels, currently appearing only in asm's.
5302 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005303 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005304 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5305
Dan Gohman46510a72010-04-15 01:51:59 +00005306 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005307 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005308 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005310 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005311
Owen Anderson1d0be152009-08-13 21:58:54 +00005312 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005313 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005316 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005317
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005318 // Second pass over the constraints: compute which constraint option to use
5319 // and assign registers to constraints that want a specific physreg.
5320 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5321 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005322
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005323 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005324 // matching input. If their types mismatch, e.g. one is an integer, the
5325 // other is floating point, or their sizes are different, flag it as an
5326 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005327 if (OpInfo.hasMatchingInput()) {
5328 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005329
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005330 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005331 if ((OpInfo.ConstraintVT.isInteger() !=
5332 Input.ConstraintVT.isInteger()) ||
5333 (OpInfo.ConstraintVT.getSizeInBits() !=
5334 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005335 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005336 " with a matching output constraint of"
5337 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005338 }
5339 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005340 }
5341 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005342
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005344 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005345
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005346 // If this is a memory input, and if the operand is not indirect, do what we
5347 // need to to provide an address for the memory input.
5348 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5349 !OpInfo.isIndirect) {
5350 assert(OpInfo.Type == InlineAsm::isInput &&
5351 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353 // Memory operands really want the address of the value. If we don't have
5354 // an indirect input, put it in the constpool if we can, otherwise spill
5355 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005356
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005357 // If the operand is a float, integer, or vector constant, spill to a
5358 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005359 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5361 isa<ConstantVector>(OpVal)) {
5362 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5363 TLI.getPointerTy());
5364 } else {
5365 // Otherwise, create a stack slot and emit a store to it before the
5366 // asm.
5367 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005368 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5370 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005371 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005373 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005374 OpInfo.CallOperand, StackSlot, NULL, 0,
5375 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 OpInfo.CallOperand = StackSlot;
5377 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 // There is no longer a Value* corresponding to this operand.
5380 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005382 // It is now an indirect operand.
5383 OpInfo.isIndirect = true;
5384 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 // If this constraint is for a specific register, allocate it before
5387 // anything else.
5388 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005389 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005390 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391
Bill Wendling651ad132009-12-22 01:25:10 +00005392 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005394 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005395 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005396 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5397 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005399 // C_Register operands have already been allocated, Other/Memory don't need
5400 // to be.
5401 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005402 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005403 }
5404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005405 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5406 std::vector<SDValue> AsmNodeOperands;
5407 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5408 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005409 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5410 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005411
Chris Lattnerdecc2672010-04-07 05:20:54 +00005412 // If we have a !srcloc metadata node associated with it, we want to attach
5413 // this to the ultimately generated inline asm machineinstr. To do this, we
5414 // pass in the third operand as this (potentially null) inline asm MDNode.
5415 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5416 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418 // Loop over all of the inputs, copying the operand values into the
5419 // appropriate registers and processing the output regs.
5420 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005422 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5423 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005424
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005425 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5426 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5427
5428 switch (OpInfo.Type) {
5429 case InlineAsm::isOutput: {
5430 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5431 OpInfo.ConstraintType != TargetLowering::C_Register) {
5432 // Memory output, or 'other' output (e.g. 'X' constraint).
5433 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5434
5435 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005436 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5437 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005438 TLI.getPointerTy()));
5439 AsmNodeOperands.push_back(OpInfo.CallOperand);
5440 break;
5441 }
5442
5443 // Otherwise, this is a register or register class output.
5444
5445 // Copy the output from the appropriate register. Find a register that
5446 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005447 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005448 report_fatal_error("Couldn't allocate output reg for constraint '" +
5449 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450
5451 // If this is an indirect operand, store through the pointer after the
5452 // asm.
5453 if (OpInfo.isIndirect) {
5454 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5455 OpInfo.CallOperandVal));
5456 } else {
5457 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005458 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 // Concatenate this output onto the outputs list.
5460 RetValRegs.append(OpInfo.AssignedRegs);
5461 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005463 // Add information to the INLINEASM node to know that this register is
5464 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005465 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005466 InlineAsm::Kind_RegDefEarlyClobber :
5467 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005468 false,
5469 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005470 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005471 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 break;
5473 }
5474 case InlineAsm::isInput: {
5475 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005476
Chris Lattner6bdcda32008-10-17 16:47:46 +00005477 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478 // If this is required to match an output register we have already set,
5479 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005480 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005482 // Scan until we find the definition we already emitted of this operand.
5483 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005484 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 for (; OperandNo; --OperandNo) {
5486 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005487 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005488 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005489 assert((InlineAsm::isRegDefKind(OpFlag) ||
5490 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5491 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005492 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005493 }
5494
Evan Cheng697cbbf2009-03-20 18:03:34 +00005495 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005496 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005497 if (InlineAsm::isRegDefKind(OpFlag) ||
5498 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005499 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005500 if (OpInfo.isIndirect) {
5501 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005502 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005503 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5504 " don't know how to handle tied "
5505 "indirect register inputs");
5506 }
5507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005509 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005510 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005511 MatchedRegs.RegVTs.push_back(RegVT);
5512 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005513 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005514 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005515 MatchedRegs.Regs.push_back
5516 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005517
5518 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005519 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005520 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005521 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005522 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005523 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005526
5527 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5528 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5529 "Unexpected number of operands");
5530 // Add information to the INLINEASM node to know about this input.
5531 // See InlineAsm.h isUseOperandTiedToDef.
5532 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5533 OpInfo.getMatchedOperand());
5534 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5535 TLI.getPointerTy()));
5536 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5537 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005538 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005539
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005541 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 std::vector<SDValue> Ops;
5545 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005546 hasMemory, Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005547 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005548 report_fatal_error("Invalid operand for inline asm constraint '" +
5549 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005551 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005552 unsigned ResOpType =
5553 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005554 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 TLI.getPointerTy()));
5556 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5557 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005558 }
5559
5560 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005561 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5562 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5563 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005564
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005566 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005567 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 TLI.getPointerTy()));
5569 AsmNodeOperands.push_back(InOperandVal);
5570 break;
5571 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5574 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5575 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005576 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005577 "Don't know how to handle indirect register inputs yet!");
5578
5579 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005580 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005581 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005582 report_fatal_error("Couldn't allocate input reg for constraint '" +
5583 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005584
Dale Johannesen66978ee2009-01-31 02:22:37 +00005585 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005586 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005587
Chris Lattnerdecc2672010-04-07 05:20:54 +00005588 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005589 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005590 break;
5591 }
5592 case InlineAsm::isClobber: {
5593 // Add the clobbered value to the operand list, so that the register
5594 // allocator is aware that the physreg got clobbered.
5595 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005596 OpInfo.AssignedRegs.AddInlineAsmOperands(
5597 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005598 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005599 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 break;
5601 }
5602 }
5603 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005604
Chris Lattnerdecc2672010-04-07 05:20:54 +00005605 // Finish up input operands. Set the input chain and add the flag last.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005606 AsmNodeOperands[0] = Chain;
5607 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005608
Dale Johannesen66978ee2009-01-31 02:22:37 +00005609 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 &AsmNodeOperands[0], AsmNodeOperands.size());
5612 Flag = Chain.getValue(1);
5613
5614 // If this asm returns a register value, copy the result from that register
5615 // and set it as the value of the call.
5616 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005617 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005618 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005619
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005620 // FIXME: Why don't we do this for inline asms with MRVs?
5621 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005622 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005623
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005624 // If any of the results of the inline asm is a vector, it may have the
5625 // wrong width/num elts. This can happen for register classes that can
5626 // contain multiple different value types. The preg or vreg allocated may
5627 // not have the same VT as was expected. Convert it to the right type
5628 // with bit_convert.
5629 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005630 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005631 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005632
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005633 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005634 ResultType.isInteger() && Val.getValueType().isInteger()) {
5635 // If a result value was tied to an input value, the computed result may
5636 // have a wider width than the expected result. Extract the relevant
5637 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005638 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005639 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005640
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005641 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005642 }
Dan Gohman95915732008-10-18 01:03:45 +00005643
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005645 // Don't need to use this as a chain in this case.
5646 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5647 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005649
Dan Gohman46510a72010-04-15 01:51:59 +00005650 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 // Process indirect outputs, first output all of the flagged copies out of
5653 // physregs.
5654 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5655 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005656 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005657 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005658 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5660 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005661
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 // Emit the non-flagged stores from the physregs.
5663 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005664 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5665 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5666 StoresToEmit[i].first,
5667 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005668 StoresToEmit[i].second, 0,
5669 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005670 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005671 }
5672
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005676
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677 DAG.setRoot(Chain);
5678}
5679
Dan Gohman46510a72010-04-15 01:51:59 +00005680void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005681 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5682 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005683 getValue(I.getArgOperand(0)),
5684 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685}
5686
Dan Gohman46510a72010-04-15 01:51:59 +00005687void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005688 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5689 getRoot(), getValue(I.getOperand(0)),
5690 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005691 setValue(&I, V);
5692 DAG.setRoot(V.getValue(1));
5693}
5694
Dan Gohman46510a72010-04-15 01:51:59 +00005695void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005696 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5697 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005698 getValue(I.getArgOperand(0)),
5699 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700}
5701
Dan Gohman46510a72010-04-15 01:51:59 +00005702void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005703 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5704 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005705 getValue(I.getArgOperand(0)),
5706 getValue(I.getArgOperand(1)),
5707 DAG.getSrcValue(I.getArgOperand(0)),
5708 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005709}
5710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005712/// implementation, which just calls LowerCall.
5713/// FIXME: When all targets are
5714/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005715std::pair<SDValue, SDValue>
5716TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5717 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005718 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005719 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005720 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005722 ArgListTy &Args, SelectionDAG &DAG,
5723 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005725 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005727 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005728 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5729 for (unsigned Value = 0, NumValues = ValueVTs.size();
5730 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005731 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005732 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005733 SDValue Op = SDValue(Args[i].Node.getNode(),
5734 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 ISD::ArgFlagsTy Flags;
5736 unsigned OriginalAlignment =
5737 getTargetData()->getABITypeAlignment(ArgTy);
5738
5739 if (Args[i].isZExt)
5740 Flags.setZExt();
5741 if (Args[i].isSExt)
5742 Flags.setSExt();
5743 if (Args[i].isInReg)
5744 Flags.setInReg();
5745 if (Args[i].isSRet)
5746 Flags.setSRet();
5747 if (Args[i].isByVal) {
5748 Flags.setByVal();
5749 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5750 const Type *ElementTy = Ty->getElementType();
5751 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005752 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 // For ByVal, alignment should come from FE. BE will guess if this
5754 // info is not there but there are cases it cannot get right.
5755 if (Args[i].Alignment)
5756 FrameAlign = Args[i].Alignment;
5757 Flags.setByValAlign(FrameAlign);
5758 Flags.setByValSize(FrameSize);
5759 }
5760 if (Args[i].isNest)
5761 Flags.setNest();
5762 Flags.setOrigAlign(OriginalAlignment);
5763
Owen Anderson23b9b192009-08-12 00:36:31 +00005764 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5765 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005766 SmallVector<SDValue, 4> Parts(NumParts);
5767 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5768
5769 if (Args[i].isSExt)
5770 ExtendKind = ISD::SIGN_EXTEND;
5771 else if (Args[i].isZExt)
5772 ExtendKind = ISD::ZERO_EXTEND;
5773
Bill Wendling46ada192010-03-02 01:55:18 +00005774 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005775 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776
Dan Gohman98ca4f22009-08-05 01:29:28 +00005777 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005779 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5780 if (NumParts > 1 && j == 0)
5781 MyFlags.Flags.setSplit();
5782 else if (j != 0)
5783 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784
Dan Gohman98ca4f22009-08-05 01:29:28 +00005785 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005786 }
5787 }
5788 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005789
Dan Gohman98ca4f22009-08-05 01:29:28 +00005790 // Handle the incoming return values from the call.
5791 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005792 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005795 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005796 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5797 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005798 for (unsigned i = 0; i != NumRegs; ++i) {
5799 ISD::InputArg MyFlags;
5800 MyFlags.VT = RegisterVT;
5801 MyFlags.Used = isReturnValueUsed;
5802 if (RetSExt)
5803 MyFlags.Flags.setSExt();
5804 if (RetZExt)
5805 MyFlags.Flags.setZExt();
5806 if (isInreg)
5807 MyFlags.Flags.setInReg();
5808 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005809 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810 }
5811
Dan Gohman98ca4f22009-08-05 01:29:28 +00005812 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005813 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005814 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005815
5816 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005818 "LowerCall didn't return a valid chain!");
5819 assert((!isTailCall || InVals.empty()) &&
5820 "LowerCall emitted a return value for a tail call!");
5821 assert((isTailCall || InVals.size() == Ins.size()) &&
5822 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005823
5824 // For a tail call, the return value is merely live-out and there aren't
5825 // any nodes in the DAG representing it. Return a special value to
5826 // indicate that a tail call has been emitted and no more Instructions
5827 // should be processed in the current block.
5828 if (isTailCall) {
5829 DAG.setRoot(Chain);
5830 return std::make_pair(SDValue(), SDValue());
5831 }
5832
Evan Chengaf1871f2010-03-11 19:38:18 +00005833 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5834 assert(InVals[i].getNode() &&
5835 "LowerCall emitted a null value!");
5836 assert(Ins[i].VT == InVals[i].getValueType() &&
5837 "LowerCall emitted a value with the wrong type!");
5838 });
5839
Dan Gohman98ca4f22009-08-05 01:29:28 +00005840 // Collect the legal value parts into potentially illegal values
5841 // that correspond to the original function's return values.
5842 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5843 if (RetSExt)
5844 AssertOp = ISD::AssertSext;
5845 else if (RetZExt)
5846 AssertOp = ISD::AssertZext;
5847 SmallVector<SDValue, 4> ReturnValues;
5848 unsigned CurReg = 0;
5849 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005850 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005851 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5852 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005853
Bill Wendling46ada192010-03-02 01:55:18 +00005854 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005855 NumRegs, RegisterVT, VT,
5856 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005857 CurReg += NumRegs;
5858 }
5859
5860 // For a function returning void, there is no return value. We can't create
5861 // such a node, so we just return a null return value in that case. In
5862 // that case, nothing will actualy look at the value.
5863 if (ReturnValues.empty())
5864 return std::make_pair(SDValue(), Chain);
5865
5866 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5867 DAG.getVTList(&RetTys[0], RetTys.size()),
5868 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005869 return std::make_pair(Res, Chain);
5870}
5871
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005872void TargetLowering::LowerOperationWrapper(SDNode *N,
5873 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005874 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005875 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005876 if (Res.getNode())
5877 Results.push_back(Res);
5878}
5879
Dan Gohmand858e902010-04-17 15:26:15 +00005880SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005881 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005882 return SDValue();
5883}
5884
Dan Gohman46510a72010-04-15 01:51:59 +00005885void
5886SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmanc7bd7b72010-06-21 16:02:28 +00005887 SDValue Op = getValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 assert((Op.getOpcode() != ISD::CopyFromReg ||
5889 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5890 "Copy from a reg to the same reg!");
5891 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5892
Owen Anderson23b9b192009-08-12 00:36:31 +00005893 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005895 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 PendingExports.push_back(Chain);
5897}
5898
5899#include "llvm/CodeGen/SelectionDAGISel.h"
5900
Dan Gohman46510a72010-04-15 01:51:59 +00005901void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005903 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005904 SelectionDAG &DAG = SDB->DAG;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005905 SDValue OldRoot = DAG.getRoot();
Dan Gohman2048b852009-11-23 18:04:58 +00005906 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005907 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005908 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005909
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005910 // Check whether the function can return without sret-demotion.
5911 SmallVector<EVT, 4> OutVTs;
5912 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005913 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005914 OutVTs, OutsFlags, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005915
Dan Gohman7451d3e2010-05-29 17:03:36 +00005916 FuncInfo->CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(),
5917 F.isVarArg(),
5918 OutVTs, OutsFlags, DAG);
5919 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005920 // Put in an sret pointer parameter before all the other parameters.
5921 SmallVector<EVT, 1> ValueVTs;
5922 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5923
5924 // NOTE: Assuming that a pointer will never break down to more than one VT
5925 // or one register.
5926 ISD::ArgFlagsTy Flags;
5927 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005928 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005929 ISD::InputArg RetArg(Flags, RegisterVT, true);
5930 Ins.push_back(RetArg);
5931 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005932
Dan Gohman98ca4f22009-08-05 01:29:28 +00005933 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005934 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005935 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005936 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005937 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005938 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5939 bool isArgValueUsed = !I->use_empty();
5940 for (unsigned Value = 0, NumValues = ValueVTs.size();
5941 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005942 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005943 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005944 ISD::ArgFlagsTy Flags;
5945 unsigned OriginalAlignment =
5946 TD->getABITypeAlignment(ArgTy);
5947
5948 if (F.paramHasAttr(Idx, Attribute::ZExt))
5949 Flags.setZExt();
5950 if (F.paramHasAttr(Idx, Attribute::SExt))
5951 Flags.setSExt();
5952 if (F.paramHasAttr(Idx, Attribute::InReg))
5953 Flags.setInReg();
5954 if (F.paramHasAttr(Idx, Attribute::StructRet))
5955 Flags.setSRet();
5956 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5957 Flags.setByVal();
5958 const PointerType *Ty = cast<PointerType>(I->getType());
5959 const Type *ElementTy = Ty->getElementType();
5960 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5961 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5962 // For ByVal, alignment should be passed from FE. BE will guess if
5963 // this info is not there but there are cases it cannot get right.
5964 if (F.getParamAlignment(Idx))
5965 FrameAlign = F.getParamAlignment(Idx);
5966 Flags.setByValAlign(FrameAlign);
5967 Flags.setByValSize(FrameSize);
5968 }
5969 if (F.paramHasAttr(Idx, Attribute::Nest))
5970 Flags.setNest();
5971 Flags.setOrigAlign(OriginalAlignment);
5972
Owen Anderson23b9b192009-08-12 00:36:31 +00005973 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5974 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005975 for (unsigned i = 0; i != NumRegs; ++i) {
5976 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5977 if (NumRegs > 1 && i == 0)
5978 MyFlags.Flags.setSplit();
5979 // if it isn't first piece, alignment must be 1
5980 else if (i > 0)
5981 MyFlags.Flags.setOrigAlign(1);
5982 Ins.push_back(MyFlags);
5983 }
5984 }
5985 }
5986
5987 // Call the target to set up the argument values.
5988 SmallVector<SDValue, 8> InVals;
5989 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5990 F.isVarArg(), Ins,
5991 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005992
5993 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005994 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005995 "LowerFormalArguments didn't return a valid chain!");
5996 assert(InVals.size() == Ins.size() &&
5997 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00005998 DEBUG({
5999 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6000 assert(InVals[i].getNode() &&
6001 "LowerFormalArguments emitted a null value!");
6002 assert(Ins[i].VT == InVals[i].getValueType() &&
6003 "LowerFormalArguments emitted a value with the wrong type!");
6004 }
6005 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006006
Dan Gohman5e866062009-08-06 15:37:27 +00006007 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006008 DAG.setRoot(NewRoot);
6009
6010 // Set up the argument values.
6011 unsigned i = 0;
6012 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006013 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006014 // Create a virtual register for the sret pointer, and put in a copy
6015 // from the sret argument into it.
6016 SmallVector<EVT, 1> ValueVTs;
6017 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6018 EVT VT = ValueVTs[0];
6019 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6020 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006021 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006022 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006023
Dan Gohman2048b852009-11-23 18:04:58 +00006024 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006025 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6026 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006027 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006028 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6029 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006030 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006031
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006032 // i indexes lowered arguments. Bump it past the hidden sret argument.
6033 // Idx indexes LLVM arguments. Don't touch it.
6034 ++i;
6035 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006036
Dan Gohman46510a72010-04-15 01:51:59 +00006037 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006038 ++I, ++Idx) {
6039 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006040 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006041 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006043
6044 // If this argument is unused then remember its value. It is used to generate
6045 // debugging information.
6046 if (I->use_empty() && NumValues)
6047 SDB->setUnusedArgValue(I, InVals[i]);
6048
Dan Gohman98ca4f22009-08-05 01:29:28 +00006049 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006050 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006051 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6052 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006053
6054 if (!I->use_empty()) {
6055 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6056 if (F.paramHasAttr(Idx, Attribute::SExt))
6057 AssertOp = ISD::AssertSext;
6058 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6059 AssertOp = ISD::AssertZext;
6060
Bill Wendling46ada192010-03-02 01:55:18 +00006061 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006062 NumParts, PartVT, VT,
6063 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006064 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006065
Dan Gohman98ca4f22009-08-05 01:29:28 +00006066 i += NumParts;
6067 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006068
Dan Gohman98ca4f22009-08-05 01:29:28 +00006069 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006070 SDValue Res;
6071 if (!ArgValues.empty())
6072 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6073 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006074 SDB->setValue(I, Res);
6075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 // If this argument is live outside of the entry block, insert a copy from
6077 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006078 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006079 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006080 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006081
Dan Gohman98ca4f22009-08-05 01:29:28 +00006082 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006083
6084 // Finally, if the target has anything special to do, allow it to do so.
6085 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006086 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087}
6088
6089/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6090/// ensure constants are generated when needed. Remember the virtual registers
6091/// that need to be added to the Machine PHI nodes as input. We cannot just
6092/// directly add them, because expansion might result in multiple MBB's for one
6093/// BB. As such, the start of the BB might correspond to a different MBB than
6094/// the end.
6095///
6096void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006097SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006098 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099
6100 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6101
6102 // Check successor nodes' PHI nodes that expect a constant to be available
6103 // from this block.
6104 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006105 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006107 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006109 // If this terminator has multiple identical successors (common for
6110 // switches), only handle each succ once.
6111 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114
6115 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6116 // nodes and Machine PHI nodes, but the incoming operands have not been
6117 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006118 for (BasicBlock::const_iterator I = SuccBB->begin();
6119 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 // Ignore dead phi's.
6121 if (PN->use_empty()) continue;
6122
6123 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006124 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006125
Dan Gohman46510a72010-04-15 01:51:59 +00006126 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006127 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 if (RegOut == 0) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006129 RegOut = FuncInfo.CreateRegForValue(C);
6130 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 }
6132 Reg = RegOut;
6133 } else {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006134 Reg = FuncInfo.ValueMap[PHIOp];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006135 if (Reg == 0) {
6136 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006137 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006138 "Didn't codegen value into a register!??");
Dan Gohmanf81eca02010-04-22 20:46:50 +00006139 Reg = FuncInfo.CreateRegForValue(PHIOp);
6140 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006141 }
6142 }
6143
6144 // Remember that this register needs to added to the machine PHI node as
6145 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006146 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6148 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006149 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006150 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006152 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006153 Reg += NumRegisters;
6154 }
6155 }
6156 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006157 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006158}