blob: eb3ed3bf30ecc7ce6a7b687544710a45e9b58ea2 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 let MIOperandInfo = (ops GPR, i32imm);
36}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Evan Chengf49810c2009-06-23 17:48:47 +000054def t2_so_imm : Operand<i32>,
55 PatLeaf<(imm), [{
Jim Grosbach64171712010-02-16 21:07:46 +000056 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000057}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Jim Grosbach64171712010-02-16 21:07:46 +000059// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000060// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
70}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000072// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
73// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
74// to get the first/second pieces.
75def t2_so_imm2part : Operand<i32>,
76 PatLeaf<(imm), [{
77 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
78 }]> {
79}
80
81def t2_so_imm2part_1 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
86def t2_so_imm2part_2 : SDNodeXForm<imm, [{
87 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
88 return CurDAG->getTargetConstant(V, MVT::i32);
89}]>;
90
Jim Grosbach15e6ef82009-11-23 20:35:53 +000091def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
92 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
93 }]> {
94}
95
96def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
101def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
102 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
103 return CurDAG->getTargetConstant(V, MVT::i32);
104}]>;
105
Evan Chenga67efd12009-06-23 19:39:13 +0000106/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
107def imm1_31 : PatLeaf<(i32 imm), [{
108 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
109}]>;
110
Evan Chengf49810c2009-06-23 17:48:47 +0000111/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000112def imm0_4095 : Operand<i32>,
113 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000114 return (uint32_t)N->getZExtValue() < 4096;
115}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000116
Jim Grosbach64171712010-02-16 21:07:46 +0000117def imm0_4095_neg : PatLeaf<(i32 imm), [{
118 return (uint32_t)(-N->getZExtValue()) < 4096;
119}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000120
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121def imm0_255_neg : PatLeaf<(i32 imm), [{
122 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000123}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000124
Evan Cheng055b0312009-06-29 07:51:04 +0000125// Define Thumb2 specific addressing modes.
126
127// t2addrmode_imm12 := reg + imm12
128def t2addrmode_imm12 : Operand<i32>,
129 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
130 let PrintMethod = "printT2AddrModeImm12Operand";
131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
138 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
139}
140
Evan Cheng6d94f112009-07-03 00:06:39 +0000141def t2am_imm8_offset : Operand<i32>,
142 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenge88d5ce2009-07-02 07:28:31 +0000143 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
144}
145
Evan Cheng5c874172009-07-09 22:21:59 +0000146// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin6647cea2009-06-30 22:50:01 +0000147def t2addrmode_imm8s4 : Operand<i32>,
148 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng5c874172009-07-09 22:21:59 +0000149 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000150 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
151}
152
Evan Chengcba962d2009-07-09 20:40:44 +0000153// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000154def t2addrmode_so_reg : Operand<i32>,
155 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
156 let PrintMethod = "printT2AddrModeSoRegOperand";
157 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
158}
159
160
Anton Korobeynikov52237112009-06-17 18:13:58 +0000161//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000162// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000163//
164
Evan Chenga67efd12009-06-23 19:39:13 +0000165/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000166/// unary operation that produces a value. These are predicable and can be
167/// changed to modify CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +0000168multiclass T2I_un_irs<bits<4> opcod, string opc, PatFrag opnode,
169 bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000170 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000171 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000172 opc, "\t$dst, $src",
Evan Chenga67efd12009-06-23 19:39:13 +0000173 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
174 let isAsCheapAsAMove = Cheap;
175 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000176 let Inst{31-27} = 0b11110;
177 let Inst{25} = 0;
178 let Inst{24-21} = opcod;
179 let Inst{20} = ?; // The S bit.
180 let Inst{19-16} = 0b1111; // Rn
181 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000182 }
183 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000184 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000185 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000186 [(set GPR:$dst, (opnode GPR:$src))]> {
187 let Inst{31-27} = 0b11101;
188 let Inst{26-25} = 0b01;
189 let Inst{24-21} = opcod;
190 let Inst{20} = ?; // The S bit.
191 let Inst{19-16} = 0b1111; // Rn
192 let Inst{14-12} = 0b000; // imm3
193 let Inst{7-6} = 0b00; // imm2
194 let Inst{5-4} = 0b00; // type
195 }
Evan Chenga67efd12009-06-23 19:39:13 +0000196 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000197 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000198 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000199 [(set GPR:$dst, (opnode t2_so_reg:$src))]> {
200 let Inst{31-27} = 0b11101;
201 let Inst{26-25} = 0b01;
202 let Inst{24-21} = opcod;
203 let Inst{20} = ?; // The S bit.
204 let Inst{19-16} = 0b1111; // Rn
205 }
Evan Chenga67efd12009-06-23 19:39:13 +0000206}
207
208/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000209// binary operation that produces a value. These are predicable and can be
210/// changed to modify CPSR.
Jim Grosbach64171712010-02-16 21:07:46 +0000211multiclass T2I_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
David Goodwin1f096272009-07-27 23:34:12 +0000212 bit Commutable = 0, string wide =""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000213 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000214 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000215 opc, "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000216 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
217 let Inst{31-27} = 0b11110;
218 let Inst{25} = 0;
219 let Inst{24-21} = opcod;
220 let Inst{20} = ?; // The S bit.
221 let Inst{15} = 0;
222 }
Evan Chenga67efd12009-06-23 19:39:13 +0000223 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000224 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000225 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Evan Cheng8de898a2009-06-26 00:19:44 +0000226 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
227 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000228 let Inst{31-27} = 0b11101;
229 let Inst{26-25} = 0b01;
230 let Inst{24-21} = opcod;
231 let Inst{20} = ?; // The S bit.
232 let Inst{14-12} = 0b000; // imm3
233 let Inst{7-6} = 0b00; // imm2
234 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000235 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000236 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000237 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000238 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000239 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
240 let Inst{31-27} = 0b11101;
241 let Inst{26-25} = 0b01;
242 let Inst{24-21} = opcod;
243 let Inst{20} = ?; // The S bit.
244 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000245}
246
David Goodwin1f096272009-07-27 23:34:12 +0000247/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
248// the ".w" prefix to indicate that they are wide.
Johnny Chend68e1192009-12-15 17:24:14 +0000249multiclass T2I_bin_w_irs<bits<4> opcod, string opc, PatFrag opnode,
250 bit Commutable = 0> :
251 T2I_bin_irs<opcod, opc, opnode, Commutable, ".w">;
David Goodwin1f096272009-07-27 23:34:12 +0000252
Evan Cheng1e249e32009-06-25 20:59:23 +0000253/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
254/// reversed. It doesn't define the 'rr' form since it's handled by its
255/// T2I_bin_irs counterpart.
Johnny Chend68e1192009-12-15 17:24:14 +0000256multiclass T2I_rbin_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000257 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000258 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000259 opc, ".w\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000260 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
261 let Inst{31-27} = 0b11110;
262 let Inst{25} = 0;
263 let Inst{24-21} = opcod;
264 let Inst{20} = 0; // The S bit.
265 let Inst{15} = 0;
266 }
Evan Chengf49810c2009-06-23 17:48:47 +0000267 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000268 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000269 opc, "\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000270 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
271 let Inst{31-27} = 0b11101;
272 let Inst{26-25} = 0b01;
273 let Inst{24-21} = opcod;
274 let Inst{20} = 0; // The S bit.
275 }
Evan Chengf49810c2009-06-23 17:48:47 +0000276}
277
Evan Chenga67efd12009-06-23 19:39:13 +0000278/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000279/// instruction modifies the CPSR register.
280let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000281multiclass T2I_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
282 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000283 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000284 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000285 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000286 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
287 let Inst{31-27} = 0b11110;
288 let Inst{25} = 0;
289 let Inst{24-21} = opcod;
290 let Inst{20} = 1; // The S bit.
291 let Inst{15} = 0;
292 }
Evan Chenga67efd12009-06-23 19:39:13 +0000293 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000294 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000295 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000296 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
297 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000298 let Inst{31-27} = 0b11101;
299 let Inst{26-25} = 0b01;
300 let Inst{24-21} = opcod;
301 let Inst{20} = 1; // The S bit.
302 let Inst{14-12} = 0b000; // imm3
303 let Inst{7-6} = 0b00; // imm2
304 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000305 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000306 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000307 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000308 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000309 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
310 let Inst{31-27} = 0b11101;
311 let Inst{26-25} = 0b01;
312 let Inst{24-21} = opcod;
313 let Inst{20} = 1; // The S bit.
314 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000315}
316}
317
Evan Chenga67efd12009-06-23 19:39:13 +0000318/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
319/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000320multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
321 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000322 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000323 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000324 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000325 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
326 let Inst{31-27} = 0b11110;
327 let Inst{25} = 0;
328 let Inst{24} = 1;
329 let Inst{23-21} = op23_21;
330 let Inst{20} = 0; // The S bit.
331 let Inst{15} = 0;
332 }
Evan Chengf49810c2009-06-23 17:48:47 +0000333 // 12-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000334 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000335 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000336 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
337 let Inst{31-27} = 0b11110;
338 let Inst{25} = 1;
339 let Inst{24} = 0;
340 let Inst{23-21} = op23_21;
341 let Inst{20} = 0; // The S bit.
342 let Inst{15} = 0;
343 }
Evan Chenga67efd12009-06-23 19:39:13 +0000344 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000345 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000346 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000347 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
348 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000349 let Inst{31-27} = 0b11101;
350 let Inst{26-25} = 0b01;
351 let Inst{24} = 1;
352 let Inst{23-21} = op23_21;
353 let Inst{20} = 0; // The S bit.
354 let Inst{14-12} = 0b000; // imm3
355 let Inst{7-6} = 0b00; // imm2
356 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000357 }
Evan Chengf49810c2009-06-23 17:48:47 +0000358 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000359 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000360 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000361 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
362 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000363 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000364 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000365 let Inst{23-21} = op23_21;
366 let Inst{20} = 0; // The S bit.
367 }
Evan Chengf49810c2009-06-23 17:48:47 +0000368}
369
Jim Grosbach6935efc2009-11-24 00:20:27 +0000370/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000371/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000372/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000373let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000374multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
375 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000376 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000377 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000378 opc, "\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000379 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000380 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000381 let Inst{31-27} = 0b11110;
382 let Inst{25} = 0;
383 let Inst{24-21} = opcod;
384 let Inst{20} = 0; // The S bit.
385 let Inst{15} = 0;
386 }
Evan Chenga67efd12009-06-23 19:39:13 +0000387 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000388 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000389 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000390 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000391 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000392 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000393 let Inst{31-27} = 0b11101;
394 let Inst{26-25} = 0b01;
395 let Inst{24-21} = opcod;
396 let Inst{20} = 0; // The S bit.
397 let Inst{14-12} = 0b000; // imm3
398 let Inst{7-6} = 0b00; // imm2
399 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000400 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000401 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000402 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000403 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000404 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000405 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000406 let Inst{31-27} = 0b11101;
407 let Inst{26-25} = 0b01;
408 let Inst{24-21} = opcod;
409 let Inst{20} = 0; // The S bit.
410 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000411}
412
413// Carry setting variants
414let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000415multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
416 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000417 // shifted imm
Johnny Chenb5031ad2010-03-02 19:38:59 +0000418 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
419 opc, "\t$dst, $lhs, $rhs",
420 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
421 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000422 let Inst{31-27} = 0b11110;
423 let Inst{25} = 0;
424 let Inst{24-21} = opcod;
425 let Inst{20} = 1; // The S bit.
426 let Inst{15} = 0;
427 }
Evan Cheng62674222009-06-25 23:34:10 +0000428 // register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000429 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
430 opc, ".w\t$dst, $lhs, $rhs",
431 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
432 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000433 let isCommutable = Commutable;
434 let Inst{31-27} = 0b11101;
435 let Inst{26-25} = 0b01;
436 let Inst{24-21} = opcod;
437 let Inst{20} = 1; // The S bit.
438 let Inst{14-12} = 0b000; // imm3
439 let Inst{7-6} = 0b00; // imm2
440 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000441 }
Evan Cheng62674222009-06-25 23:34:10 +0000442 // shifted register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000443 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
444 opc, ".w\t$dst, $lhs, $rhs",
445 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
446 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11101;
448 let Inst{26-25} = 0b01;
449 let Inst{24-21} = opcod;
450 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000451 }
Evan Chengf49810c2009-06-23 17:48:47 +0000452}
453}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000454}
Evan Chengf49810c2009-06-23 17:48:47 +0000455
David Goodwinaf0d08d2009-07-27 16:31:55 +0000456/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Cheng1e249e32009-06-25 20:59:23 +0000457let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000458multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000459 // shifted imm
Evan Chenge8af1f92009-08-10 02:37:24 +0000460 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000461 IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000462 !strconcat(opc, "${s}.w\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000463 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
464 let Inst{31-27} = 0b11110;
465 let Inst{25} = 0;
466 let Inst{24-21} = opcod;
467 let Inst{20} = 1; // The S bit.
468 let Inst{15} = 0;
469 }
Evan Chengf49810c2009-06-23 17:48:47 +0000470 // shifted register
Evan Chenge8af1f92009-08-10 02:37:24 +0000471 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000472 IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000473 !strconcat(opc, "${s}\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000474 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
475 let Inst{31-27} = 0b11101;
476 let Inst{26-25} = 0b01;
477 let Inst{24-21} = opcod;
478 let Inst{20} = 1; // The S bit.
479 }
Evan Chengf49810c2009-06-23 17:48:47 +0000480}
481}
482
Evan Chenga67efd12009-06-23 19:39:13 +0000483/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
484// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000485multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000486 // 5-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000487 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000488 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000489 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]> {
490 let Inst{31-27} = 0b11101;
491 let Inst{26-21} = 0b010010;
492 let Inst{19-16} = 0b1111; // Rn
493 let Inst{5-4} = opcod;
494 }
Evan Chenga67efd12009-06-23 19:39:13 +0000495 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000496 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000497 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000498 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
499 let Inst{31-27} = 0b11111;
500 let Inst{26-23} = 0b0100;
501 let Inst{22-21} = opcod;
502 let Inst{15-12} = 0b1111;
503 let Inst{7-4} = 0b0000;
504 }
Evan Chenga67efd12009-06-23 19:39:13 +0000505}
Evan Chengf49810c2009-06-23 17:48:47 +0000506
Johnny Chend68e1192009-12-15 17:24:14 +0000507/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000508/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000509/// a explicit result, only implicitly set CPSR.
David Goodwinc27a4542009-07-20 22:13:31 +0000510let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000511multiclass T2I_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000512 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000513 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000514 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000515 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
516 let Inst{31-27} = 0b11110;
517 let Inst{25} = 0;
518 let Inst{24-21} = opcod;
519 let Inst{20} = 1; // The S bit.
520 let Inst{15} = 0;
521 let Inst{11-8} = 0b1111; // Rd
522 }
Evan Chenga67efd12009-06-23 19:39:13 +0000523 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000524 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000525 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000526 [(opnode GPR:$lhs, GPR:$rhs)]> {
527 let Inst{31-27} = 0b11101;
528 let Inst{26-25} = 0b01;
529 let Inst{24-21} = opcod;
530 let Inst{20} = 1; // The S bit.
531 let Inst{14-12} = 0b000; // imm3
532 let Inst{11-8} = 0b1111; // Rd
533 let Inst{7-6} = 0b00; // imm2
534 let Inst{5-4} = 0b00; // type
535 }
Evan Chengf49810c2009-06-23 17:48:47 +0000536 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000537 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000538 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000539 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
540 let Inst{31-27} = 0b11101;
541 let Inst{26-25} = 0b01;
542 let Inst{24-21} = opcod;
543 let Inst{20} = 1; // The S bit.
544 let Inst{11-8} = 0b1111; // Rd
545 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000546}
547}
548
Evan Chengf3c21b82009-06-30 02:15:48 +0000549/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000550multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000551 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000552 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000553 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
554 let Inst{31-27} = 0b11111;
555 let Inst{26-25} = 0b00;
556 let Inst{24} = signed;
557 let Inst{23} = 1;
558 let Inst{22-21} = opcod;
559 let Inst{20} = 1; // load
560 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000561 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000562 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000563 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
564 let Inst{31-27} = 0b11111;
565 let Inst{26-25} = 0b00;
566 let Inst{24} = signed;
567 let Inst{23} = 0;
568 let Inst{22-21} = opcod;
569 let Inst{20} = 1; // load
570 let Inst{11} = 1;
571 // Offset: index==TRUE, wback==FALSE
572 let Inst{10} = 1; // The P bit.
573 let Inst{8} = 0; // The W bit.
574 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000575 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000576 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000577 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
578 let Inst{31-27} = 0b11111;
579 let Inst{26-25} = 0b00;
580 let Inst{24} = signed;
581 let Inst{23} = 0;
582 let Inst{22-21} = opcod;
583 let Inst{20} = 1; // load
584 let Inst{11-6} = 0b000000;
585 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000586 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000587 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000588 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
589 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000590 let Inst{31-27} = 0b11111;
591 let Inst{26-25} = 0b00;
592 let Inst{24} = signed;
593 let Inst{23} = ?; // add = (U == '1')
594 let Inst{22-21} = opcod;
595 let Inst{20} = 1; // load
596 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000597 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000598}
599
David Goodwin73b8f162009-06-30 22:11:34 +0000600/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000601multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000602 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000603 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000604 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
605 let Inst{31-27} = 0b11111;
606 let Inst{26-23} = 0b0001;
607 let Inst{22-21} = opcod;
608 let Inst{20} = 0; // !load
609 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000610 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000611 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000612 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
613 let Inst{31-27} = 0b11111;
614 let Inst{26-23} = 0b0000;
615 let Inst{22-21} = opcod;
616 let Inst{20} = 0; // !load
617 let Inst{11} = 1;
618 // Offset: index==TRUE, wback==FALSE
619 let Inst{10} = 1; // The P bit.
620 let Inst{8} = 0; // The W bit.
621 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000622 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000623 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000624 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
625 let Inst{31-27} = 0b11111;
626 let Inst{26-23} = 0b0000;
627 let Inst{22-21} = opcod;
628 let Inst{20} = 0; // !load
629 let Inst{11-6} = 0b000000;
630 }
David Goodwin73b8f162009-06-30 22:11:34 +0000631}
632
Evan Chengd27c9fc2009-07-03 01:43:10 +0000633/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
634/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000635multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000636 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000637 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000638 [(set GPR:$dst, (opnode GPR:$src))]> {
639 let Inst{31-27} = 0b11111;
640 let Inst{26-23} = 0b0100;
641 let Inst{22-20} = opcod;
642 let Inst{19-16} = 0b1111; // Rn
643 let Inst{15-12} = 0b1111;
644 let Inst{7} = 1;
645 let Inst{5-4} = 0b00; // rotate
646 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000647 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000648 opc, ".w\t$dst, $src, ror $rot",
Johnny Chend68e1192009-12-15 17:24:14 +0000649 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]> {
650 let Inst{31-27} = 0b11111;
651 let Inst{26-23} = 0b0100;
652 let Inst{22-20} = opcod;
653 let Inst{19-16} = 0b1111; // Rn
654 let Inst{15-12} = 0b1111;
655 let Inst{7} = 1;
656 let Inst{5-4} = {?,?}; // rotate
657 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000658}
659
Johnny Chen93042d12010-03-02 18:14:57 +0000660// DO variant - disassembly only, no pattern
661
662multiclass T2I_unary_rrot_DO<bits<3> opcod, string opc> {
663 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
664 opc, "\t$dst, $src", []> {
665 let Inst{31-27} = 0b11111;
666 let Inst{26-23} = 0b0100;
667 let Inst{22-20} = opcod;
668 let Inst{19-16} = 0b1111; // Rn
669 let Inst{15-12} = 0b1111;
670 let Inst{7} = 1;
671 let Inst{5-4} = 0b00; // rotate
672 }
673 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
674 opc, "\t$dst, $src, ror $rot", []> {
675 let Inst{31-27} = 0b11111;
676 let Inst{26-23} = 0b0100;
677 let Inst{22-20} = opcod;
678 let Inst{19-16} = 0b1111; // Rn
679 let Inst{15-12} = 0b1111;
680 let Inst{7} = 1;
681 let Inst{5-4} = {?,?}; // rotate
682 }
683}
684
Evan Chengd27c9fc2009-07-03 01:43:10 +0000685/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
686/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000687multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000688 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000689 opc, "\t$dst, $LHS, $RHS",
Johnny Chend68e1192009-12-15 17:24:14 +0000690 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]> {
691 let Inst{31-27} = 0b11111;
692 let Inst{26-23} = 0b0100;
693 let Inst{22-20} = opcod;
694 let Inst{15-12} = 0b1111;
695 let Inst{7} = 1;
696 let Inst{5-4} = 0b00; // rotate
697 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000698 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng699beba2009-10-27 00:08:59 +0000699 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chengd27c9fc2009-07-03 01:43:10 +0000700 [(set GPR:$dst, (opnode GPR:$LHS,
Johnny Chend68e1192009-12-15 17:24:14 +0000701 (rotr GPR:$RHS, rot_imm:$rot)))]> {
702 let Inst{31-27} = 0b11111;
703 let Inst{26-23} = 0b0100;
704 let Inst{22-20} = opcod;
705 let Inst{15-12} = 0b1111;
706 let Inst{7} = 1;
707 let Inst{5-4} = {?,?}; // rotate
708 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000709}
710
Johnny Chen93042d12010-03-02 18:14:57 +0000711// DO variant - disassembly only, no pattern
712
713multiclass T2I_bin_rrot_DO<bits<3> opcod, string opc> {
714 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
715 opc, "\t$dst, $LHS, $RHS", []> {
716 let Inst{31-27} = 0b11111;
717 let Inst{26-23} = 0b0100;
718 let Inst{22-20} = opcod;
719 let Inst{15-12} = 0b1111;
720 let Inst{7} = 1;
721 let Inst{5-4} = 0b00; // rotate
722 }
723 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
724 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot", []> {
725 let Inst{31-27} = 0b11111;
726 let Inst{26-23} = 0b0100;
727 let Inst{22-20} = opcod;
728 let Inst{15-12} = 0b1111;
729 let Inst{7} = 1;
730 let Inst{5-4} = {?,?}; // rotate
731 }
732}
733
Anton Korobeynikov52237112009-06-17 18:13:58 +0000734//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000735// Instructions
736//===----------------------------------------------------------------------===//
737
738//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000739// Miscellaneous Instructions.
740//
741
Evan Chenga09b9ca2009-06-24 23:47:58 +0000742// LEApcrel - Load a pc-relative address into a register without offending the
743// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000744def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000745 "adr$p.w\t$dst, #$label", []> {
746 let Inst{31-27} = 0b11110;
747 let Inst{25-24} = 0b10;
748 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
749 let Inst{22} = 0;
750 let Inst{20} = 0;
751 let Inst{19-16} = 0b1111; // Rn
752 let Inst{15} = 0;
753}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000754def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000755 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000756 "adr$p.w\t$dst, #${label}_${id}", []> {
757 let Inst{31-27} = 0b11110;
758 let Inst{25-24} = 0b10;
759 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
760 let Inst{22} = 0;
761 let Inst{20} = 0;
762 let Inst{19-16} = 0b1111; // Rn
763 let Inst{15} = 0;
764}
Evan Chenga09b9ca2009-06-24 23:47:58 +0000765
Evan Cheng86198642009-08-07 00:34:42 +0000766// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000767def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000768 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
769 let Inst{31-27} = 0b11110;
770 let Inst{25} = 0;
771 let Inst{24-21} = 0b1000;
772 let Inst{20} = ?; // The S bit.
773 let Inst{19-16} = 0b1101; // Rn = sp
774 let Inst{15} = 0;
775}
Jim Grosbach64171712010-02-16 21:07:46 +0000776def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000777 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
778 let Inst{31-27} = 0b11110;
779 let Inst{25} = 1;
780 let Inst{24-21} = 0b0000;
781 let Inst{20} = 0; // The S bit.
782 let Inst{19-16} = 0b1101; // Rn = sp
783 let Inst{15} = 0;
784}
Evan Cheng86198642009-08-07 00:34:42 +0000785
786// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000787def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000788 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
789 let Inst{31-27} = 0b11101;
790 let Inst{26-25} = 0b01;
791 let Inst{24-21} = 0b1000;
792 let Inst{20} = ?; // The S bit.
793 let Inst{19-16} = 0b1101; // Rn = sp
794 let Inst{15} = 0;
795}
Evan Cheng86198642009-08-07 00:34:42 +0000796
797// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000798def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000799 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
800 let Inst{31-27} = 0b11110;
801 let Inst{25} = 0;
802 let Inst{24-21} = 0b1101;
803 let Inst{20} = ?; // The S bit.
804 let Inst{19-16} = 0b1101; // Rn = sp
805 let Inst{15} = 0;
806}
David Goodwin5d598aa2009-08-19 18:00:44 +0000807def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000808 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
809 let Inst{31-27} = 0b11110;
810 let Inst{25} = 1;
811 let Inst{24-21} = 0b0101;
812 let Inst{20} = 0; // The S bit.
813 let Inst{19-16} = 0b1101; // Rn = sp
814 let Inst{15} = 0;
815}
Evan Cheng86198642009-08-07 00:34:42 +0000816
817// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000818def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
819 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000820 "sub", "\t$dst, $sp, $rhs", []> {
821 let Inst{31-27} = 0b11101;
822 let Inst{26-25} = 0b01;
823 let Inst{24-21} = 0b1101;
824 let Inst{20} = ?; // The S bit.
825 let Inst{19-16} = 0b1101; // Rn = sp
826 let Inst{15} = 0;
827}
Evan Cheng86198642009-08-07 00:34:42 +0000828
Johnny Chen93042d12010-03-02 18:14:57 +0000829// Signed and unsigned division, for disassembly only
830def t2SDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
831 "sdiv", "\t$dst, $a, $b", []> {
832 let Inst{31-27} = 0b11111;
833 let Inst{26-21} = 0b011100;
834 let Inst{20} = 0b1;
835 let Inst{15-12} = 0b1111;
836 let Inst{7-4} = 0b1111;
837}
838
839def t2UDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
840 "udiv", "\t$dst, $a, $b", []> {
841 let Inst{31-27} = 0b11111;
842 let Inst{26-21} = 0b011101;
843 let Inst{20} = 0b1;
844 let Inst{15-12} = 0b1111;
845 let Inst{7-4} = 0b1111;
846}
847
Evan Cheng86198642009-08-07 00:34:42 +0000848// Pseudo instruction that will expand into a t2SUBrSPi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000849let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng86198642009-08-07 00:34:42 +0000850def t2SUBrSPi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000851 NoItinerary, "@ sub.w\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000852def t2SUBrSPi12_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000853 NoItinerary, "@ subw\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000854def t2SUBrSPs_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000855 NoItinerary, "@ sub\t$dst, $sp, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000856} // usesCustomInserter
Evan Cheng86198642009-08-07 00:34:42 +0000857
858
Evan Chenga09b9ca2009-06-24 23:47:58 +0000859//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000860// Load / store Instructions.
861//
862
Evan Cheng055b0312009-06-29 07:51:04 +0000863// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000864let canFoldAsLoad = 1, isReMaterializable = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000865defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000866
Evan Chengf3c21b82009-06-30 02:15:48 +0000867// Loads with zero extension
Johnny Chend68e1192009-12-15 17:24:14 +0000868defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
869defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000870
Evan Chengf3c21b82009-06-30 02:15:48 +0000871// Loads with sign extension
Johnny Chend68e1192009-12-15 17:24:14 +0000872defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
873defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000874
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000875let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000876// Load doubleword
Johnny Chend68e1192009-12-15 17:24:14 +0000877def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000878 (ins t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000879 IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000880def t2LDRDpci : T2Ii8s4<?, ?, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000881 (ins i32imm:$addr), IIC_iLoadi,
Johnny Chen83142992010-01-05 22:37:28 +0000882 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000883 let Inst{19-16} = 0b1111; // Rn
884}
Evan Chengf3c21b82009-06-30 02:15:48 +0000885}
886
887// zextload i1 -> zextload i8
888def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
889 (t2LDRBi12 t2addrmode_imm12:$addr)>;
890def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
891 (t2LDRBi8 t2addrmode_imm8:$addr)>;
892def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
893 (t2LDRBs t2addrmode_so_reg:$addr)>;
894def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
895 (t2LDRBpci tconstpool:$addr)>;
896
897// extload -> zextload
898// FIXME: Reduce the number of patterns by legalizing extload to zextload
899// earlier?
900def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
901 (t2LDRBi12 t2addrmode_imm12:$addr)>;
902def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
903 (t2LDRBi8 t2addrmode_imm8:$addr)>;
904def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
905 (t2LDRBs t2addrmode_so_reg:$addr)>;
906def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
907 (t2LDRBpci tconstpool:$addr)>;
908
909def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
910 (t2LDRBi12 t2addrmode_imm12:$addr)>;
911def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
912 (t2LDRBi8 t2addrmode_imm8:$addr)>;
913def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
914 (t2LDRBs t2addrmode_so_reg:$addr)>;
915def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
916 (t2LDRBpci tconstpool:$addr)>;
917
918def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
919 (t2LDRHi12 t2addrmode_imm12:$addr)>;
920def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
921 (t2LDRHi8 t2addrmode_imm8:$addr)>;
922def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
923 (t2LDRHs t2addrmode_so_reg:$addr)>;
924def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
925 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000926
Evan Chenge88d5ce2009-07-02 07:28:31 +0000927// Indexed loads
Evan Cheng78236f82009-07-03 00:08:19 +0000928let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000929def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000930 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000931 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000932 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000933 []>;
934
Johnny Chend68e1192009-12-15 17:24:14 +0000935def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000936 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000937 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000938 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000939 []>;
940
Johnny Chend68e1192009-12-15 17:24:14 +0000941def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000942 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000943 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000944 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000945 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000946def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000947 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000948 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000949 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000950 []>;
951
Johnny Chend68e1192009-12-15 17:24:14 +0000952def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000953 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000954 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000955 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000956 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000957def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000958 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000959 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000960 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000961 []>;
962
Johnny Chend68e1192009-12-15 17:24:14 +0000963def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000964 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000965 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000966 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000967 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000968def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000969 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000970 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000971 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000972 []>;
973
Johnny Chend68e1192009-12-15 17:24:14 +0000974def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000975 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000976 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000977 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000978 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000979def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000980 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000981 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000982 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000983 []>;
Evan Cheng78236f82009-07-03 00:08:19 +0000984}
Evan Cheng4fbb9962009-07-02 23:16:11 +0000985
Johnny Chene54a3ef2010-03-03 18:45:36 +0000986// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
987// for disassembly only.
988// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
989class T2IldT<bit signed, bits<2> type, string opc>
990 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi, opc,
991 "\t$dst, $addr", []> {
992 let Inst{31-27} = 0b11111;
993 let Inst{26-25} = 0b00;
994 let Inst{24} = signed;
995 let Inst{23} = 0;
996 let Inst{22-21} = type;
997 let Inst{20} = 1; // load
998 let Inst{11} = 1;
999 let Inst{10-8} = 0b110; // PUW.
1000}
1001
1002def t2LDRT : T2IldT<0, 0b10, "ldrt">;
1003def t2LDRBT : T2IldT<0, 0b00, "ldrbt">;
1004def t2LDRHT : T2IldT<0, 0b01, "ldrht">;
1005def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt">;
1006def t2LDRSHT : T2IldT<1, 0b01, "ldrsht">;
1007
David Goodwin73b8f162009-06-30 22:11:34 +00001008// Store
Jim Grosbach80dc1162010-02-16 21:23:02 +00001009defm t2STR :T2I_st<0b10,"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
1010defm t2STRB:T2I_st<0b00,"strb",BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1011defm t2STRH:T2I_st<0b01,"strh",BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001012
David Goodwin6647cea2009-06-30 22:50:01 +00001013// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001014let mayLoad = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001015def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001016 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +00001017 IIC_iStorer, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001018
Evan Cheng6d94f112009-07-03 00:06:39 +00001019// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001020def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001021 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001022 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001023 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001024 [(set GPR:$base_wb,
1025 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1026
Johnny Chend68e1192009-12-15 17:24:14 +00001027def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001028 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001029 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001030 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001031 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001032 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001033
Johnny Chend68e1192009-12-15 17:24:14 +00001034def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001035 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001036 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001037 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001038 [(set GPR:$base_wb,
1039 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1040
Johnny Chend68e1192009-12-15 17:24:14 +00001041def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001042 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001043 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001044 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001045 [(set GPR:$base_wb,
1046 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1047
Johnny Chend68e1192009-12-15 17:24:14 +00001048def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001049 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001050 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001051 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001052 [(set GPR:$base_wb,
1053 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1054
Johnny Chend68e1192009-12-15 17:24:14 +00001055def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001056 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001057 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001058 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001059 [(set GPR:$base_wb,
1060 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1061
Johnny Chene54a3ef2010-03-03 18:45:36 +00001062// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1063// only.
1064// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
1065class T2IstT<bits<2> type, string opc>
1066 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), IIC_iStorei, opc,
1067 "\t$src, $addr", []> {
1068 let Inst{31-27} = 0b11111;
1069 let Inst{26-25} = 0b00;
1070 let Inst{24} = 0; // not signed
1071 let Inst{23} = 0;
1072 let Inst{22-21} = type;
1073 let Inst{20} = 0; // store
1074 let Inst{11} = 1;
1075 let Inst{10-8} = 0b110; // PUW
1076}
1077
1078def t2STRT : T2IstT<0b10, "strt">;
1079def t2STRBT : T2IstT<0b00, "strbt">;
1080def t2STRHT : T2IstT<0b01, "strht">;
David Goodwind1fa1202009-07-01 00:01:13 +00001081
Evan Cheng5c874172009-07-09 22:21:59 +00001082// FIXME: ldrd / strd pre / post variants
Evan Cheng2889cce2009-07-03 00:18:36 +00001083
Johnny Chen0635fc52010-03-04 17:40:44 +00001084// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1085// data/instruction access. These are for disassembly only.
1086multiclass T2Ipl<bit instr, bit write, string opc> {
1087
1088 def i12 : T2I<(outs), (ins t2addrmode_imm12:$addr), IIC_iLoadi, opc,
1089 "\t$addr", []> {
1090 let Inst{31-25} = 0b1111100;
1091 let Inst{24} = instr;
1092 let Inst{23} = 1; // U = 1
1093 let Inst{22} = 0;
1094 let Inst{21} = write;
1095 let Inst{20} = 1;
1096 let Inst{15-12} = 0b1111;
1097 }
1098
1099 def i8 : T2I<(outs), (ins t2addrmode_imm8:$addr), IIC_iLoadi, opc,
1100 "\t$addr", []> {
1101 let Inst{31-25} = 0b1111100;
1102 let Inst{24} = instr;
1103 let Inst{23} = 0; // U = 0
1104 let Inst{22} = 0;
1105 let Inst{21} = write;
1106 let Inst{20} = 1;
1107 let Inst{15-12} = 0b1111;
1108 let Inst{11-8} = 0b1100;
1109 }
1110
1111 // A8.6.118 #0 and #-0 differs. Maps -0 to -1, -1 to -2, ..., etc.
1112 def pci : T2I<(outs), (ins GPR:$base, i32imm:$imm), IIC_iLoadi, opc,
1113 "\t[pc, ${imm:negzero}]", []> {
1114 let Inst{31-25} = 0b1111100;
1115 let Inst{24} = instr;
1116 let Inst{23} = ?; // add = (U == 1)
1117 let Inst{22} = 0;
1118 let Inst{21} = write;
1119 let Inst{20} = 1;
1120 let Inst{19-16} = 0b1111; // Rn = 0b1111
1121 let Inst{15-12} = 0b1111;
1122 }
1123
1124 def r : T2I<(outs), (ins GPR:$base, GPR:$a), IIC_iLoadi, opc,
1125 "\t[$base, $a]", []> {
1126 let Inst{31-25} = 0b1111100;
1127 let Inst{24} = instr;
1128 let Inst{23} = 0; // add = TRUE for T1
1129 let Inst{22} = 0;
1130 let Inst{21} = write;
1131 let Inst{20} = 1;
1132 let Inst{15-12} = 0b1111;
1133 let Inst{11-6} = 0000000;
1134 let Inst{5-4} = 0b00; // no shift is applied
1135 }
1136
1137 def s : T2I<(outs), (ins GPR:$base, GPR:$a, i32imm:$shamt), IIC_iLoadi, opc,
1138 "\t[$base, $a, lsl $shamt]", []> {
1139 let Inst{31-25} = 0b1111100;
1140 let Inst{24} = instr;
1141 let Inst{23} = 0; // add = TRUE for T1
1142 let Inst{22} = 0;
1143 let Inst{21} = write;
1144 let Inst{20} = 1;
1145 let Inst{15-12} = 0b1111;
1146 let Inst{11-6} = 0000000;
1147 }
1148}
1149
1150defm t2PLD : T2Ipl<0, 0, "pld">;
1151defm t2PLDW : T2Ipl<0, 1, "pldw">;
1152defm t2PLI : T2Ipl<1, 0, "pli">;
1153
Evan Cheng2889cce2009-07-03 00:18:36 +00001154//===----------------------------------------------------------------------===//
1155// Load / store multiple Instructions.
1156//
1157
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001158let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng2889cce2009-07-03 00:18:36 +00001159def t2LDM : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001160 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001161 IIC_iLoadm, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001162 let Inst{31-27} = 0b11101;
1163 let Inst{26-25} = 0b00;
1164 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1165 let Inst{22} = 0;
1166 let Inst{21} = ?; // The W bit.
1167 let Inst{20} = 1; // Load
1168}
Evan Cheng2889cce2009-07-03 00:18:36 +00001169
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001170let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng2889cce2009-07-03 00:18:36 +00001171def t2STM : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001172 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001173 IIC_iStorem, "stm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001174 let Inst{31-27} = 0b11101;
1175 let Inst{26-25} = 0b00;
1176 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1177 let Inst{22} = 0;
1178 let Inst{21} = ?; // The W bit.
1179 let Inst{20} = 0; // Store
1180}
Evan Cheng2889cce2009-07-03 00:18:36 +00001181
Evan Cheng9cb9e672009-06-27 02:26:13 +00001182//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001183// Move Instructions.
1184//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001185
Evan Chengf49810c2009-06-23 17:48:47 +00001186let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001187def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001188 "mov", ".w\t$dst, $src", []> {
1189 let Inst{31-27} = 0b11101;
1190 let Inst{26-25} = 0b01;
1191 let Inst{24-21} = 0b0010;
1192 let Inst{20} = ?; // The S bit.
1193 let Inst{19-16} = 0b1111; // Rn
1194 let Inst{14-12} = 0b000;
1195 let Inst{7-4} = 0b0000;
1196}
Evan Chengf49810c2009-06-23 17:48:47 +00001197
Evan Cheng5adb66a2009-09-28 09:14:39 +00001198// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1199let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001200def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001201 "mov", ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001202 [(set GPR:$dst, t2_so_imm:$src)]> {
1203 let Inst{31-27} = 0b11110;
1204 let Inst{25} = 0;
1205 let Inst{24-21} = 0b0010;
1206 let Inst{20} = ?; // The S bit.
1207 let Inst{19-16} = 0b1111; // Rn
1208 let Inst{15} = 0;
1209}
David Goodwin83b35932009-06-26 16:10:07 +00001210
1211let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001212def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001213 "movw", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001214 [(set GPR:$dst, imm0_65535:$src)]> {
1215 let Inst{31-27} = 0b11110;
1216 let Inst{25} = 1;
1217 let Inst{24-21} = 0b0010;
1218 let Inst{20} = 0; // The S bit.
1219 let Inst{15} = 0;
1220}
Evan Chengf49810c2009-06-23 17:48:47 +00001221
Evan Cheng3850a6a2009-06-23 05:23:49 +00001222let Constraints = "$src = $dst" in
Evan Cheng5adb66a2009-09-28 09:14:39 +00001223def t2MOVTi16 : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001224 "movt", "\t$dst, $imm",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001225 [(set GPR:$dst,
Johnny Chend68e1192009-12-15 17:24:14 +00001226 (or (and GPR:$src, 0xffff), lo16AllZero:$imm))]> {
1227 let Inst{31-27} = 0b11110;
1228 let Inst{25} = 1;
1229 let Inst{24-21} = 0b0110;
1230 let Inst{20} = 0; // The S bit.
1231 let Inst{15} = 0;
1232}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001233
Evan Cheng20956592009-10-21 08:15:52 +00001234def : T2Pat<(or GPR:$src, 0xffff0000), (t2MOVTi16 GPR:$src, 0xffff)>;
1235
Anton Korobeynikov52237112009-06-17 18:13:58 +00001236//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001237// Extend Instructions.
1238//
1239
1240// Sign extenders
1241
Johnny Chend68e1192009-12-15 17:24:14 +00001242defm t2SXTB : T2I_unary_rrot<0b100, "sxtb",
1243 UnOpFrag<(sext_inreg node:$Src, i8)>>;
1244defm t2SXTH : T2I_unary_rrot<0b000, "sxth",
1245 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001246defm t2SXTB16 : T2I_unary_rrot_DO<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001247
Johnny Chend68e1192009-12-15 17:24:14 +00001248defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001249 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001250defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001251 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001252defm t2SXTAB16 : T2I_bin_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001253
Johnny Chen93042d12010-03-02 18:14:57 +00001254// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001255
1256// Zero extenders
1257
1258let AddedComplexity = 16 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001259defm t2UXTB : T2I_unary_rrot<0b101, "uxtb",
1260 UnOpFrag<(and node:$Src, 0x000000FF)>>;
1261defm t2UXTH : T2I_unary_rrot<0b001, "uxth",
1262 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1263defm t2UXTB16 : T2I_unary_rrot<0b011, "uxtb16",
1264 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001265
1266def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1267 (t2UXTB16r_rot GPR:$Src, 24)>;
1268def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
1269 (t2UXTB16r_rot GPR:$Src, 8)>;
1270
Johnny Chend68e1192009-12-15 17:24:14 +00001271defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001272 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001273defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001274 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001275defm t2UXTAB16 : T2I_bin_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001276}
1277
1278//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001279// Arithmetic Instructions.
1280//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001281
Johnny Chend68e1192009-12-15 17:24:14 +00001282defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1283 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1284defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1285 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001286
Evan Chengf49810c2009-06-23 17:48:47 +00001287// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001288defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
1289 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1290defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
1291 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001292
Johnny Chend68e1192009-12-15 17:24:14 +00001293defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001294 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001295defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001296 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001297defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001298 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001299defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001300 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001301
David Goodwin752aa7d2009-07-27 16:39:05 +00001302// RSB
Johnny Chend68e1192009-12-15 17:24:14 +00001303defm t2RSB : T2I_rbin_is <0b1110, "rsb",
1304 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1305defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1306 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001307
1308// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001309let AddedComplexity = 1 in
1310def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1311 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
Evan Cheng9cb9e672009-06-27 02:26:13 +00001312def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1313 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1314def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1315 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001316
Johnny Chen93042d12010-03-02 18:14:57 +00001317// Select Bytes -- for disassembly only
1318
1319def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1320 "\t$dst, $a, $b", []> {
1321 let Inst{31-27} = 0b11111;
1322 let Inst{26-24} = 0b010;
1323 let Inst{23} = 0b1;
1324 let Inst{22-20} = 0b010;
1325 let Inst{15-12} = 0b1111;
1326 let Inst{7} = 0b1;
1327 let Inst{6-4} = 0b000;
1328}
1329
Johnny Chenadc77332010-02-26 22:04:29 +00001330// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1331// And Miscellaneous operations -- for disassembly only
1332class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc>
1333 : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, opc,
1334 "\t$dst, $a, $b", [/* For disassembly only; pattern left blank */]> {
1335 let Inst{31-27} = 0b11111;
1336 let Inst{26-23} = 0b0101;
1337 let Inst{22-20} = op22_20;
1338 let Inst{15-12} = 0b1111;
1339 let Inst{7-4} = op7_4;
1340}
1341
1342// Saturating add/subtract -- for disassembly only
1343
1344def t2QADD : T2I_pam<0b000, 0b1000, "qadd">;
1345def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1346def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1347def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1348def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1349def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1350def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
1351def t2QSUB : T2I_pam<0b000, 0b1010, "qsub">;
1352def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1353def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1354def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1355def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1356def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1357def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1358def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1359def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1360
1361// Signed/Unsigned add/subtract -- for disassembly only
1362
1363def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1364def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1365def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1366def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1367def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1368def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1369def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1370def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1371def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1372def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1373def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1374def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1375
1376// Signed/Unsigned halving add/subtract -- for disassembly only
1377
1378def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1379def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1380def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1381def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1382def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1383def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1384def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1385def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1386def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1387def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1388def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1389def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1390
1391// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1392
1393def t2USAD8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1394 NoItinerary, "usad8", "\t$dst, $a, $b", []> {
1395 let Inst{15-12} = 0b1111;
1396}
1397def t2USADA8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst),
1398 (ins GPR:$a, GPR:$b, GPR:$acc), NoItinerary, "usada8",
1399 "\t$dst, $a, $b, $acc", []>;
1400
1401// Signed/Unsigned saturate -- for disassembly only
1402
1403def t2SSATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001404 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001405 [/* For disassembly only; pattern left blank */]> {
1406 let Inst{31-27} = 0b11110;
1407 let Inst{25-22} = 0b1100;
1408 let Inst{20} = 0;
1409 let Inst{15} = 0;
1410 let Inst{21} = 0; // sh = '0'
1411}
1412
1413def t2SSATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001414 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001415 [/* For disassembly only; pattern left blank */]> {
1416 let Inst{31-27} = 0b11110;
1417 let Inst{25-22} = 0b1100;
1418 let Inst{20} = 0;
1419 let Inst{15} = 0;
1420 let Inst{21} = 1; // sh = '1'
1421}
1422
1423def t2SSAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1424 "ssat16", "\t$dst, $bit_pos, $a",
1425 [/* For disassembly only; pattern left blank */]> {
1426 let Inst{31-27} = 0b11110;
1427 let Inst{25-22} = 0b1100;
1428 let Inst{20} = 0;
1429 let Inst{15} = 0;
1430 let Inst{21} = 1; // sh = '1'
1431 let Inst{14-12} = 0b000; // imm3 = '000'
1432 let Inst{7-6} = 0b00; // imm2 = '00'
1433}
1434
1435def t2USATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001436 NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001437 [/* For disassembly only; pattern left blank */]> {
1438 let Inst{31-27} = 0b11110;
1439 let Inst{25-22} = 0b1110;
1440 let Inst{20} = 0;
1441 let Inst{15} = 0;
1442 let Inst{21} = 0; // sh = '0'
1443}
1444
1445def t2USATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001446 NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001447 [/* For disassembly only; pattern left blank */]> {
1448 let Inst{31-27} = 0b11110;
1449 let Inst{25-22} = 0b1110;
1450 let Inst{20} = 0;
1451 let Inst{15} = 0;
1452 let Inst{21} = 1; // sh = '1'
1453}
1454
1455def t2USAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1456 "usat16", "\t$dst, $bit_pos, $a",
1457 [/* For disassembly only; pattern left blank */]> {
1458 let Inst{31-27} = 0b11110;
1459 let Inst{25-22} = 0b1110;
1460 let Inst{20} = 0;
1461 let Inst{15} = 0;
1462 let Inst{21} = 1; // sh = '1'
1463 let Inst{14-12} = 0b000; // imm3 = '000'
1464 let Inst{7-6} = 0b00; // imm2 = '00'
1465}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001466
Evan Chengf49810c2009-06-23 17:48:47 +00001467//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001468// Shift and rotate Instructions.
1469//
1470
Johnny Chend68e1192009-12-15 17:24:14 +00001471defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1472defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1473defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1474defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001475
David Goodwinca01a8d2009-09-01 18:32:09 +00001476let Uses = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001477def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001478 "rrx", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001479 [(set GPR:$dst, (ARMrrx GPR:$src))]> {
1480 let Inst{31-27} = 0b11101;
1481 let Inst{26-25} = 0b01;
1482 let Inst{24-21} = 0b0010;
1483 let Inst{20} = ?; // The S bit.
1484 let Inst{19-16} = 0b1111; // Rn
1485 let Inst{14-12} = 0b000;
1486 let Inst{7-4} = 0b0011;
1487}
David Goodwinca01a8d2009-09-01 18:32:09 +00001488}
Evan Chenga67efd12009-06-23 19:39:13 +00001489
David Goodwin3583df72009-07-28 17:06:49 +00001490let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001491def t2MOVsrl_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001492 "lsrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001493 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]> {
1494 let Inst{31-27} = 0b11101;
1495 let Inst{26-25} = 0b01;
1496 let Inst{24-21} = 0b0010;
1497 let Inst{20} = 1; // The S bit.
1498 let Inst{19-16} = 0b1111; // Rn
1499 let Inst{5-4} = 0b01; // Shift type.
1500 // Shift amount = Inst{14-12:7-6} = 1.
1501 let Inst{14-12} = 0b000;
1502 let Inst{7-6} = 0b01;
1503}
David Goodwin5d598aa2009-08-19 18:00:44 +00001504def t2MOVsra_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001505 "asrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001506 [(set GPR:$dst, (ARMsra_flag GPR:$src))]> {
1507 let Inst{31-27} = 0b11101;
1508 let Inst{26-25} = 0b01;
1509 let Inst{24-21} = 0b0010;
1510 let Inst{20} = 1; // The S bit.
1511 let Inst{19-16} = 0b1111; // Rn
1512 let Inst{5-4} = 0b10; // Shift type.
1513 // Shift amount = Inst{14-12:7-6} = 1.
1514 let Inst{14-12} = 0b000;
1515 let Inst{7-6} = 0b01;
1516}
David Goodwin3583df72009-07-28 17:06:49 +00001517}
1518
Evan Chenga67efd12009-06-23 19:39:13 +00001519//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001520// Bitwise Instructions.
1521//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001522
Johnny Chend68e1192009-12-15 17:24:14 +00001523defm t2AND : T2I_bin_w_irs<0b0000, "and",
1524 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1525defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
1526 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1527defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
1528 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001529
Johnny Chend68e1192009-12-15 17:24:14 +00001530defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
1531 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001532
Evan Chengf49810c2009-06-23 17:48:47 +00001533let Constraints = "$src = $dst" in
David Goodwin5d598aa2009-08-19 18:00:44 +00001534def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001535 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Johnny Chend68e1192009-12-15 17:24:14 +00001536 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]> {
1537 let Inst{31-27} = 0b11110;
1538 let Inst{25} = 1;
1539 let Inst{24-20} = 0b10110;
1540 let Inst{19-16} = 0b1111; // Rn
1541 let Inst{15} = 0;
1542}
Evan Chengf49810c2009-06-23 17:48:47 +00001543
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001544def t2SBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001545 IIC_iALUi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
1546 let Inst{31-27} = 0b11110;
1547 let Inst{25} = 1;
1548 let Inst{24-20} = 0b10100;
1549 let Inst{15} = 0;
1550}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001551
1552def t2UBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001553 IIC_iALUi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
1554 let Inst{31-27} = 0b11110;
1555 let Inst{25} = 1;
1556 let Inst{24-20} = 0b11100;
1557 let Inst{15} = 0;
1558}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001559
Johnny Chen9474d552010-02-02 19:31:58 +00001560// A8.6.18 BFI - Bitfield insert (Encoding T1)
1561// Added for disassembler with the pattern field purposely left blank.
1562// FIXME: Utilize this instruction in codgen.
1563def t2BFI : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1564 IIC_iALUi, "bfi", "\t$dst, $src, $lsb, $width", []> {
1565 let Inst{31-27} = 0b11110;
1566 let Inst{25} = 1;
1567 let Inst{24-20} = 0b10110;
1568 let Inst{15} = 0;
1569}
Evan Chengf49810c2009-06-23 17:48:47 +00001570
Johnny Chend68e1192009-12-15 17:24:14 +00001571defm t2ORN : T2I_bin_irs<0b0011, "orn", BinOpFrag<(or node:$LHS,
1572 (not node:$RHS))>>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001573
1574// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1575let AddedComplexity = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001576defm t2MVN : T2I_un_irs <0b0011, "mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001577
1578
1579def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
1580 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
1581
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001582// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
David Goodwin8f652532009-07-30 21:51:41 +00001583def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001584 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001585 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001586
1587def : T2Pat<(t2_so_imm_not:$src),
1588 (t2MVNi t2_so_imm_not:$src)>;
1589
Evan Chengf49810c2009-06-23 17:48:47 +00001590//===----------------------------------------------------------------------===//
1591// Multiply Instructions.
1592//
Evan Cheng8de898a2009-06-26 00:19:44 +00001593let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001594def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001595 "mul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001596 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]> {
1597 let Inst{31-27} = 0b11111;
1598 let Inst{26-23} = 0b0110;
1599 let Inst{22-20} = 0b000;
1600 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1601 let Inst{7-4} = 0b0000; // Multiply
1602}
Evan Chengf49810c2009-06-23 17:48:47 +00001603
David Goodwin5d598aa2009-08-19 18:00:44 +00001604def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001605 "mla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001606 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]> {
1607 let Inst{31-27} = 0b11111;
1608 let Inst{26-23} = 0b0110;
1609 let Inst{22-20} = 0b000;
1610 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1611 let Inst{7-4} = 0b0000; // Multiply
1612}
Evan Chengf49810c2009-06-23 17:48:47 +00001613
David Goodwin5d598aa2009-08-19 18:00:44 +00001614def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001615 "mls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001616 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]> {
1617 let Inst{31-27} = 0b11111;
1618 let Inst{26-23} = 0b0110;
1619 let Inst{22-20} = 0b000;
1620 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1621 let Inst{7-4} = 0b0001; // Multiply and Subtract
1622}
Evan Chengf49810c2009-06-23 17:48:47 +00001623
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001624// Extra precision multiplies with low / high results
1625let neverHasSideEffects = 1 in {
1626let isCommutable = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001627def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001628 "smull", "\t$ldst, $hdst, $a, $b", []> {
1629 let Inst{31-27} = 0b11111;
1630 let Inst{26-23} = 0b0111;
1631 let Inst{22-20} = 0b000;
1632 let Inst{7-4} = 0b0000;
1633}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001634
David Goodwin5d598aa2009-08-19 18:00:44 +00001635def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001636 "umull", "\t$ldst, $hdst, $a, $b", []> {
1637 let Inst{31-27} = 0b11111;
1638 let Inst{26-23} = 0b0111;
1639 let Inst{22-20} = 0b010;
1640 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001641}
Johnny Chend68e1192009-12-15 17:24:14 +00001642} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001643
1644// Multiply + accumulate
David Goodwin5d598aa2009-08-19 18:00:44 +00001645def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001646 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1647 let Inst{31-27} = 0b11111;
1648 let Inst{26-23} = 0b0111;
1649 let Inst{22-20} = 0b100;
1650 let Inst{7-4} = 0b0000;
1651}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001652
David Goodwin5d598aa2009-08-19 18:00:44 +00001653def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001654 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1655 let Inst{31-27} = 0b11111;
1656 let Inst{26-23} = 0b0111;
1657 let Inst{22-20} = 0b110;
1658 let Inst{7-4} = 0b0000;
1659}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001660
David Goodwin5d598aa2009-08-19 18:00:44 +00001661def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001662 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1663 let Inst{31-27} = 0b11111;
1664 let Inst{26-23} = 0b0111;
1665 let Inst{22-20} = 0b110;
1666 let Inst{7-4} = 0b0110;
1667}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001668} // neverHasSideEffects
1669
Johnny Chen93042d12010-03-02 18:14:57 +00001670// Rounding variants of the below included for disassembly only
1671
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001672// Most significant word multiply
David Goodwin5d598aa2009-08-19 18:00:44 +00001673def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001674 "smmul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001675 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]> {
1676 let Inst{31-27} = 0b11111;
1677 let Inst{26-23} = 0b0110;
1678 let Inst{22-20} = 0b101;
1679 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1680 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1681}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001682
Johnny Chen93042d12010-03-02 18:14:57 +00001683def t2SMMULR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
1684 "smmulr", "\t$dst, $a, $b", []> {
1685 let Inst{31-27} = 0b11111;
1686 let Inst{26-23} = 0b0110;
1687 let Inst{22-20} = 0b101;
1688 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1689 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1690}
1691
David Goodwin5d598aa2009-08-19 18:00:44 +00001692def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001693 "smmla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001694 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]> {
1695 let Inst{31-27} = 0b11111;
1696 let Inst{26-23} = 0b0110;
1697 let Inst{22-20} = 0b101;
1698 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1699 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1700}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001701
Johnny Chen93042d12010-03-02 18:14:57 +00001702def t2SMMLAR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1703 "smmlar", "\t$dst, $a, $b, $c", []> {
1704 let Inst{31-27} = 0b11111;
1705 let Inst{26-23} = 0b0110;
1706 let Inst{22-20} = 0b101;
1707 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1708 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1709}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001710
David Goodwin5d598aa2009-08-19 18:00:44 +00001711def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001712 "smmls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001713 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]> {
1714 let Inst{31-27} = 0b11111;
1715 let Inst{26-23} = 0b0110;
1716 let Inst{22-20} = 0b110;
1717 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1718 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1719}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001720
Johnny Chen93042d12010-03-02 18:14:57 +00001721def t2SMMLSR : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1722 "smmlsr", "\t$dst, $a, $b, $c", []> {
1723 let Inst{31-27} = 0b11111;
1724 let Inst{26-23} = 0b0110;
1725 let Inst{22-20} = 0b110;
1726 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1727 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1728}
1729
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001730multiclass T2I_smul<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001731 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001732 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001733 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001734 (sext_inreg GPR:$b, i16)))]> {
1735 let Inst{31-27} = 0b11111;
1736 let Inst{26-23} = 0b0110;
1737 let Inst{22-20} = 0b001;
1738 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1739 let Inst{7-6} = 0b00;
1740 let Inst{5-4} = 0b00;
1741 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001742
David Goodwin5d598aa2009-08-19 18:00:44 +00001743 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001744 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001745 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001746 (sra GPR:$b, (i32 16))))]> {
1747 let Inst{31-27} = 0b11111;
1748 let Inst{26-23} = 0b0110;
1749 let Inst{22-20} = 0b001;
1750 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1751 let Inst{7-6} = 0b00;
1752 let Inst{5-4} = 0b01;
1753 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001754
David Goodwin5d598aa2009-08-19 18:00:44 +00001755 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001756 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001757 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001758 (sext_inreg GPR:$b, i16)))]> {
1759 let Inst{31-27} = 0b11111;
1760 let Inst{26-23} = 0b0110;
1761 let Inst{22-20} = 0b001;
1762 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1763 let Inst{7-6} = 0b00;
1764 let Inst{5-4} = 0b10;
1765 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001766
David Goodwin5d598aa2009-08-19 18:00:44 +00001767 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001768 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001769 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001770 (sra GPR:$b, (i32 16))))]> {
1771 let Inst{31-27} = 0b11111;
1772 let Inst{26-23} = 0b0110;
1773 let Inst{22-20} = 0b001;
1774 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1775 let Inst{7-6} = 0b00;
1776 let Inst{5-4} = 0b11;
1777 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001778
David Goodwin5d598aa2009-08-19 18:00:44 +00001779 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001780 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001781 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001782 (sext_inreg GPR:$b, i16)), (i32 16)))]> {
1783 let Inst{31-27} = 0b11111;
1784 let Inst{26-23} = 0b0110;
1785 let Inst{22-20} = 0b011;
1786 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1787 let Inst{7-6} = 0b00;
1788 let Inst{5-4} = 0b00;
1789 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001790
David Goodwin5d598aa2009-08-19 18:00:44 +00001791 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001792 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001793 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001794 (sra GPR:$b, (i32 16))), (i32 16)))]> {
1795 let Inst{31-27} = 0b11111;
1796 let Inst{26-23} = 0b0110;
1797 let Inst{22-20} = 0b011;
1798 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1799 let Inst{7-6} = 0b00;
1800 let Inst{5-4} = 0b01;
1801 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001802}
1803
1804
1805multiclass T2I_smla<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001806 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001807 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001808 [(set GPR:$dst, (add GPR:$acc,
1809 (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001810 (sext_inreg GPR:$b, i16))))]> {
1811 let Inst{31-27} = 0b11111;
1812 let Inst{26-23} = 0b0110;
1813 let Inst{22-20} = 0b001;
1814 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1815 let Inst{7-6} = 0b00;
1816 let Inst{5-4} = 0b00;
1817 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001818
David Goodwin5d598aa2009-08-19 18:00:44 +00001819 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001820 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001821 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001822 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001823 let Inst{31-27} = 0b11111;
1824 let Inst{26-23} = 0b0110;
1825 let Inst{22-20} = 0b001;
1826 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1827 let Inst{7-6} = 0b00;
1828 let Inst{5-4} = 0b01;
1829 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001830
David Goodwin5d598aa2009-08-19 18:00:44 +00001831 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001832 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001833 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001834 (sext_inreg GPR:$b, i16))))]> {
1835 let Inst{31-27} = 0b11111;
1836 let Inst{26-23} = 0b0110;
1837 let Inst{22-20} = 0b001;
1838 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1839 let Inst{7-6} = 0b00;
1840 let Inst{5-4} = 0b10;
1841 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001842
David Goodwin5d598aa2009-08-19 18:00:44 +00001843 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001844 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001845 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001846 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001847 let Inst{31-27} = 0b11111;
1848 let Inst{26-23} = 0b0110;
1849 let Inst{22-20} = 0b001;
1850 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1851 let Inst{7-6} = 0b00;
1852 let Inst{5-4} = 0b11;
1853 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001854
David Goodwin5d598aa2009-08-19 18:00:44 +00001855 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001856 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001857 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001858 (sext_inreg GPR:$b, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001859 let Inst{31-27} = 0b11111;
1860 let Inst{26-23} = 0b0110;
1861 let Inst{22-20} = 0b011;
1862 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1863 let Inst{7-6} = 0b00;
1864 let Inst{5-4} = 0b00;
1865 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001866
David Goodwin5d598aa2009-08-19 18:00:44 +00001867 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001868 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001869 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001870 (sra GPR:$b, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001871 let Inst{31-27} = 0b11111;
1872 let Inst{26-23} = 0b0110;
1873 let Inst{22-20} = 0b011;
1874 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1875 let Inst{7-6} = 0b00;
1876 let Inst{5-4} = 0b01;
1877 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001878}
1879
1880defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1881defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1882
Johnny Chenadc77332010-02-26 22:04:29 +00001883// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
1884def t2SMLALBB : T2I_mac<1, 0b100, 0b1000, (outs GPR:$ldst,GPR:$hdst),
1885 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1886 [/* For disassembly only; pattern left blank */]>;
1887def t2SMLALBT : T2I_mac<1, 0b100, 0b1001, (outs GPR:$ldst,GPR:$hdst),
1888 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1889 [/* For disassembly only; pattern left blank */]>;
1890def t2SMLALTB : T2I_mac<1, 0b100, 0b1010, (outs GPR:$ldst,GPR:$hdst),
1891 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1892 [/* For disassembly only; pattern left blank */]>;
1893def t2SMLALTT : T2I_mac<1, 0b100, 0b1011, (outs GPR:$ldst,GPR:$hdst),
1894 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1895 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001896
Johnny Chenadc77332010-02-26 22:04:29 +00001897// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1898// These are for disassembly only.
1899
1900def t2SMUAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1901 IIC_iMAC32, "smuad", "\t$dst, $a, $b", []> {
1902 let Inst{15-12} = 0b1111;
1903}
1904def t2SMUADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1905 IIC_iMAC32, "smuadx", "\t$dst, $a, $b", []> {
1906 let Inst{15-12} = 0b1111;
1907}
1908def t2SMUSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1909 IIC_iMAC32, "smusd", "\t$dst, $a, $b", []> {
1910 let Inst{15-12} = 0b1111;
1911}
1912def t2SMUSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1913 IIC_iMAC32, "smusdx", "\t$dst, $a, $b", []> {
1914 let Inst{15-12} = 0b1111;
1915}
1916def t2SMLAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst),
1917 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlad",
1918 "\t$dst, $a, $b, $acc", []>;
1919def t2SMLADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst),
1920 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smladx",
1921 "\t$dst, $a, $b, $acc", []>;
1922def t2SMLSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst),
1923 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsd",
1924 "\t$dst, $a, $b, $acc", []>;
1925def t2SMLSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst),
1926 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsdx",
1927 "\t$dst, $a, $b, $acc", []>;
1928def t2SMLALD : T2I_mac<1, 0b100, 0b1100, (outs GPR:$ldst,GPR:$hdst),
1929 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlald",
1930 "\t$ldst, $hdst, $a, $b", []>;
1931def t2SMLALDX : T2I_mac<1, 0b100, 0b1101, (outs GPR:$ldst,GPR:$hdst),
1932 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaldx",
1933 "\t$ldst, $hdst, $a, $b", []>;
1934def t2SMLSLD : T2I_mac<1, 0b101, 0b1100, (outs GPR:$ldst,GPR:$hdst),
1935 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsld",
1936 "\t$ldst, $hdst, $a, $b", []>;
1937def t2SMLSLDX : T2I_mac<1, 0b101, 0b1101, (outs GPR:$ldst,GPR:$hdst),
1938 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsldx",
1939 "\t$ldst, $hdst, $a, $b", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00001940
1941//===----------------------------------------------------------------------===//
1942// Misc. Arithmetic Instructions.
1943//
1944
Jim Grosbach80dc1162010-02-16 21:23:02 +00001945class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
1946 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001947 : T2I<oops, iops, itin, opc, asm, pattern> {
1948 let Inst{31-27} = 0b11111;
1949 let Inst{26-22} = 0b01010;
1950 let Inst{21-20} = op1;
1951 let Inst{15-12} = 0b1111;
1952 let Inst{7-6} = 0b10;
1953 let Inst{5-4} = op2;
1954}
Evan Chengf49810c2009-06-23 17:48:47 +00001955
Johnny Chend68e1192009-12-15 17:24:14 +00001956def t2CLZ : T2I_misc<0b11, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1957 "clz", "\t$dst, $src", [(set GPR:$dst, (ctlz GPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00001958
Jim Grosbach3482c802010-01-18 19:58:49 +00001959def t2RBIT : T2I_misc<0b01, 0b10, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001960 "rbit", "\t$dst, $src",
1961 [(set GPR:$dst, (ARMrbit GPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00001962
Johnny Chend68e1192009-12-15 17:24:14 +00001963def t2REV : T2I_misc<0b01, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1964 "rev", ".w\t$dst, $src", [(set GPR:$dst, (bswap GPR:$src))]>;
1965
1966def t2REV16 : T2I_misc<0b01, 0b01, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1967 "rev16", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00001968 [(set GPR:$dst,
1969 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1970 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1971 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1972 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
1973
Johnny Chend68e1192009-12-15 17:24:14 +00001974def t2REVSH : T2I_misc<0b01, 0b11, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1975 "revsh", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00001976 [(set GPR:$dst,
1977 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +00001978 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
Evan Chengf49810c2009-06-23 17:48:47 +00001979 (shl GPR:$src, (i32 8))), i16))]>;
1980
Evan Cheng40289b02009-07-07 05:35:52 +00001981def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001982 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00001983 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1984 (and (shl GPR:$src2, (i32 imm:$shamt)),
Johnny Chend68e1192009-12-15 17:24:14 +00001985 0xFFFF0000)))]> {
1986 let Inst{31-27} = 0b11101;
1987 let Inst{26-25} = 0b01;
1988 let Inst{24-20} = 0b01100;
1989 let Inst{5} = 0; // BT form
1990 let Inst{4} = 0;
1991}
Evan Cheng40289b02009-07-07 05:35:52 +00001992
1993// Alternate cases for PKHBT where identities eliminate some nodes.
1994def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1995 (t2PKHBT GPR:$src1, GPR:$src2, 0)>;
1996def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1997 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1998
1999def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00002000 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00002001 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2002 (and (sra GPR:$src2, imm16_31:$shamt),
Johnny Chend68e1192009-12-15 17:24:14 +00002003 0xFFFF)))]> {
2004 let Inst{31-27} = 0b11101;
2005 let Inst{26-25} = 0b01;
2006 let Inst{24-20} = 0b01100;
2007 let Inst{5} = 1; // TB form
2008 let Inst{4} = 0;
2009}
Evan Cheng40289b02009-07-07 05:35:52 +00002010
2011// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2012// a shift amount of 0 is *not legal* here, it is PKHBT instead.
2013def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
2014 (t2PKHTB GPR:$src1, GPR:$src2, 16)>;
2015def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
2016 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2017 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002018
2019//===----------------------------------------------------------------------===//
2020// Comparison Instructions...
2021//
2022
Johnny Chend68e1192009-12-15 17:24:14 +00002023defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
2024 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2025defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
2026 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002027
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002028//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2029// Compare-to-zero still works out, just not the relationals
2030//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2031// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002032defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
2033 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002034
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002035//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2036// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002037
David Goodwinc0309b42009-06-29 15:33:01 +00002038def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002039 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002040
Johnny Chend68e1192009-12-15 17:24:14 +00002041defm t2TST : T2I_cmp_irs<0b0000, "tst",
2042 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
2043defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
2044 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002045
2046// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
2047// Short range conditional branch. Looks awesome for loops. Need to figure
2048// out how to use this one.
2049
Evan Chenge253c952009-07-07 20:39:03 +00002050
2051// Conditional moves
2052// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002053// a two-value operand where a dag node expects two operands. :(
David Goodwin5d598aa2009-08-19 18:00:44 +00002054def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00002055 "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002056 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002057 RegConstraint<"$false = $dst"> {
2058 let Inst{31-27} = 0b11101;
2059 let Inst{26-25} = 0b01;
2060 let Inst{24-21} = 0b0010;
2061 let Inst{20} = 0; // The S bit.
2062 let Inst{19-16} = 0b1111; // Rn
2063 let Inst{14-12} = 0b000;
2064 let Inst{7-4} = 0b0000;
2065}
Evan Chenge253c952009-07-07 20:39:03 +00002066
David Goodwin5d598aa2009-08-19 18:00:44 +00002067def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00002068 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002069[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002070 RegConstraint<"$false = $dst"> {
2071 let Inst{31-27} = 0b11110;
2072 let Inst{25} = 0;
2073 let Inst{24-21} = 0b0010;
2074 let Inst{20} = 0; // The S bit.
2075 let Inst{19-16} = 0b1111; // Rn
2076 let Inst{15} = 0;
2077}
Evan Chengf49810c2009-06-23 17:48:47 +00002078
Johnny Chend68e1192009-12-15 17:24:14 +00002079class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2080 string opc, string asm, list<dag> pattern>
2081 : T2I<oops, iops, itin, opc, asm, pattern> {
2082 let Inst{31-27} = 0b11101;
2083 let Inst{26-25} = 0b01;
2084 let Inst{24-21} = 0b0010;
2085 let Inst{20} = 0; // The S bit.
2086 let Inst{19-16} = 0b1111; // Rn
2087 let Inst{5-4} = opcod; // Shift type.
2088}
2089def t2MOVCClsl : T2I_movcc_sh<0b00, (outs GPR:$dst),
2090 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2091 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
2092 RegConstraint<"$false = $dst">;
2093def t2MOVCClsr : T2I_movcc_sh<0b01, (outs GPR:$dst),
2094 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2095 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
2096 RegConstraint<"$false = $dst">;
2097def t2MOVCCasr : T2I_movcc_sh<0b10, (outs GPR:$dst),
2098 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2099 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
2100 RegConstraint<"$false = $dst">;
2101def t2MOVCCror : T2I_movcc_sh<0b11, (outs GPR:$dst),
2102 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2103 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
2104 RegConstraint<"$false = $dst">;
Evan Cheng13f8b362009-08-01 01:43:45 +00002105
David Goodwin5e47a9a2009-06-30 18:04:13 +00002106//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002107// Atomic operations intrinsics
2108//
2109
2110// memory barriers protect the atomic sequences
2111let hasSideEffects = 1 in {
2112def t2Int_MemBarrierV7 : AInoP<(outs), (ins),
2113 Pseudo, NoItinerary,
2114 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002115 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002116 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002117 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002118 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00002119 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002120}
2121
2122def t2Int_SyncBarrierV7 : AInoP<(outs), (ins),
2123 Pseudo, NoItinerary,
2124 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002125 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002126 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002127 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002128 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00002129 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002130}
2131}
2132
Johnny Chena4339822010-03-03 00:16:28 +00002133// Helper class for multiclass T2MemB -- for disassembly only
2134class T2I_memb<string opc, string asm>
2135 : T2I<(outs), (ins), NoItinerary, opc, asm,
2136 [/* For disassembly only; pattern left blank */]>,
2137 Requires<[IsThumb2, HasV7]> {
2138 let Inst{31-20} = 0xf3b;
2139 let Inst{15-14} = 0b10;
2140 let Inst{12} = 0;
2141}
2142
2143multiclass T2MemB<bits<4> op7_4, string opc> {
2144
2145 def st : T2I_memb<opc, "\tst"> {
2146 let Inst{7-4} = op7_4;
2147 let Inst{3-0} = 0b1110;
2148 }
2149
2150 def ish : T2I_memb<opc, "\tish"> {
2151 let Inst{7-4} = op7_4;
2152 let Inst{3-0} = 0b1011;
2153 }
2154
2155 def ishst : T2I_memb<opc, "\tishst"> {
2156 let Inst{7-4} = op7_4;
2157 let Inst{3-0} = 0b1010;
2158 }
2159
2160 def nsh : T2I_memb<opc, "\tnsh"> {
2161 let Inst{7-4} = op7_4;
2162 let Inst{3-0} = 0b0111;
2163 }
2164
2165 def nshst : T2I_memb<opc, "\tnshst"> {
2166 let Inst{7-4} = op7_4;
2167 let Inst{3-0} = 0b0110;
2168 }
2169
2170 def osh : T2I_memb<opc, "\tosh"> {
2171 let Inst{7-4} = op7_4;
2172 let Inst{3-0} = 0b0011;
2173 }
2174
2175 def oshst : T2I_memb<opc, "\toshst"> {
2176 let Inst{7-4} = op7_4;
2177 let Inst{3-0} = 0b0010;
2178 }
2179}
2180
2181// These DMB variants are for disassembly only.
2182defm t2DMB : T2MemB<0b0101, "dmb">;
2183
2184// These DSB variants are for disassembly only.
2185defm t2DSB : T2MemB<0b0100, "dsb">;
2186
2187// ISB has only full system option -- for disassembly only
2188def t2ISBsy : T2I_memb<"isb", ""> {
2189 let Inst{7-4} = 0b0110;
2190 let Inst{3-0} = 0b1111;
2191}
2192
Johnny Chend68e1192009-12-15 17:24:14 +00002193class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2194 InstrItinClass itin, string opc, string asm, string cstr,
2195 list<dag> pattern, bits<4> rt2 = 0b1111>
2196 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2197 let Inst{31-27} = 0b11101;
2198 let Inst{26-20} = 0b0001101;
2199 let Inst{11-8} = rt2;
2200 let Inst{7-6} = 0b01;
2201 let Inst{5-4} = opcod;
2202 let Inst{3-0} = 0b1111;
2203}
2204class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2205 InstrItinClass itin, string opc, string asm, string cstr,
2206 list<dag> pattern, bits<4> rt2 = 0b1111>
2207 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2208 let Inst{31-27} = 0b11101;
2209 let Inst{26-20} = 0b0001100;
2210 let Inst{11-8} = rt2;
2211 let Inst{7-6} = 0b01;
2212 let Inst{5-4} = opcod;
2213}
2214
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002215let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00002216def t2LDREXB : T2I_ldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2217 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2218 "", []>;
2219def t2LDREXH : T2I_ldrex<0b01, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2220 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2221 "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002222def t2LDREX : Thumb2I<(outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002223 Size4Bytes, NoItinerary,
2224 "ldrex", "\t$dest, [$ptr]", "",
2225 []> {
2226 let Inst{31-27} = 0b11101;
2227 let Inst{26-20} = 0b0000101;
2228 let Inst{11-8} = 0b1111;
2229 let Inst{7-0} = 0b00000000; // imm8 = 0
2230}
2231def t2LDREXD : T2I_ldrex<0b11, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
2232 AddrModeNone, Size4Bytes, NoItinerary,
2233 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2234 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002235}
2236
Jim Grosbach587b0722009-12-16 19:44:06 +00002237let mayStore = 1, Constraints = "@earlyclobber $success" in {
Johnny Chend68e1192009-12-15 17:24:14 +00002238def t2STREXB : T2I_strex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2239 AddrModeNone, Size4Bytes, NoItinerary,
2240 "strexb", "\t$success, $src, [$ptr]", "", []>;
2241def t2STREXH : T2I_strex<0b01, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2242 AddrModeNone, Size4Bytes, NoItinerary,
2243 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002244def t2STREX : Thumb2I<(outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002245 AddrModeNone, Size4Bytes, NoItinerary,
2246 "strex", "\t$success, $src, [$ptr]", "",
2247 []> {
2248 let Inst{31-27} = 0b11101;
2249 let Inst{26-20} = 0b0000100;
2250 let Inst{7-0} = 0b00000000; // imm8 = 0
2251}
2252def t2STREXD : T2I_strex<0b11, (outs GPR:$success),
2253 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2254 AddrModeNone, Size4Bytes, NoItinerary,
2255 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2256 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002257}
2258
Johnny Chen10a77e12010-03-02 22:11:06 +00002259// Clear-Exclusive is for disassembly only.
2260def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2261 [/* For disassembly only; pattern left blank */]>,
2262 Requires<[IsARM, HasV7]> {
2263 let Inst{31-20} = 0xf3b;
2264 let Inst{15-14} = 0b10;
2265 let Inst{12} = 0;
2266 let Inst{7-4} = 0b0010;
2267}
2268
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002269//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002270// TLS Instructions
2271//
2272
2273// __aeabi_read_tp preserves the registers r1-r3.
2274let isCall = 1,
2275 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002276 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002277 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002278 [(set R0, ARMthread_pointer)]> {
2279 let Inst{31-27} = 0b11110;
2280 let Inst{15-14} = 0b11;
2281 let Inst{12} = 1;
2282 }
David Goodwin334c2642009-07-08 16:09:28 +00002283}
2284
2285//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002286// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002287// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002288// address and save #0 in R0 for the non-longjmp case.
2289// Since by its nature we may be coming from some other function to get
2290// here, and we're using the stack frame for the containing function to
2291// save/restore registers, we can't keep anything live in regs across
2292// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2293// when we get here from a longjmp(). We force everthing out of registers
2294// except for our own input by listing the relevant registers in Defs. By
2295// doing so, we also cause the prologue/epilogue code to actively preserve
2296// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002297// The current SP is passed in $val, and we reuse the reg as a scratch.
2298let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002299 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2300 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002301 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
2302 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002303 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins GPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00002304 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +00002305 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
2306 "\tmov\t$val, pc\n"
2307 "\tadds\t$val, #9\n"
2308 "\tstr\t$val, [$src, #4]\n"
Evan Cheng699beba2009-10-27 00:08:59 +00002309 "\tmovs\tr0, #0\n"
2310 "\tb\t1f\n"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002311 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00002312 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002313 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, tGPR:$val))]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002314}
2315
2316
2317
2318//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002319// Control-Flow Instructions
2320//
2321
Evan Chengc50a1cb2009-07-09 22:58:39 +00002322// FIXME: remove when we have a way to marking a MI with these properties.
2323// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2324// operand list.
2325// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002326let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2327 hasExtraDefRegAllocReq = 1 in
Evan Chengc50a1cb2009-07-09 22:58:39 +00002328 def t2LDM_RET : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00002329 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Evan Cheng699beba2009-10-27 00:08:59 +00002330 IIC_Br, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb",
Johnny Chend68e1192009-12-15 17:24:14 +00002331 []> {
2332 let Inst{31-27} = 0b11101;
2333 let Inst{26-25} = 0b00;
2334 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
2335 let Inst{22} = 0;
2336 let Inst{21} = ?; // The W bit.
2337 let Inst{20} = 1; // Load
2338}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002339
David Goodwin5e47a9a2009-06-30 18:04:13 +00002340let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2341let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002342def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002343 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002344 [(br bb:$target)]> {
2345 let Inst{31-27} = 0b11110;
2346 let Inst{15-14} = 0b10;
2347 let Inst{12} = 1;
2348}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002349
Evan Cheng5657c012009-07-29 02:18:14 +00002350let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00002351def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002352 T2JTI<(outs),
2353 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +00002354 IIC_Br, "mov\tpc, $target\n$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002355 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2356 let Inst{31-27} = 0b11101;
2357 let Inst{26-20} = 0b0100100;
2358 let Inst{19-16} = 0b1111;
2359 let Inst{14-12} = 0b000;
2360 let Inst{11-8} = 0b1111; // Rd = pc
2361 let Inst{7-4} = 0b0000;
2362}
Evan Cheng5657c012009-07-29 02:18:14 +00002363
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002364// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00002365def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002366 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002367 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002368 IIC_Br, "tbb\t$index\n$jt", []> {
2369 let Inst{31-27} = 0b11101;
2370 let Inst{26-20} = 0b0001101;
2371 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2372 let Inst{15-8} = 0b11110000;
2373 let Inst{7-4} = 0b0000; // B form
2374}
Evan Cheng5657c012009-07-29 02:18:14 +00002375
2376def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002377 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002378 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002379 IIC_Br, "tbh\t$index\n$jt", []> {
2380 let Inst{31-27} = 0b11101;
2381 let Inst{26-20} = 0b0001101;
2382 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2383 let Inst{15-8} = 0b11110000;
2384 let Inst{7-4} = 0b0001; // H form
2385}
Johnny Chen93042d12010-03-02 18:14:57 +00002386
2387// Generic versions of the above two instructions, for disassembly only
2388
2389def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2390 "tbb", "\t[$a, $b]", []>{
2391 let Inst{31-27} = 0b11101;
2392 let Inst{26-20} = 0b0001101;
2393 let Inst{15-8} = 0b11110000;
2394 let Inst{7-4} = 0b0000; // B form
2395}
2396
2397def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2398 "tbh", "\t[$a, $b, lsl #1]", []> {
2399 let Inst{31-27} = 0b11101;
2400 let Inst{26-20} = 0b0001101;
2401 let Inst{15-8} = 0b11110000;
2402 let Inst{7-4} = 0b0001; // H form
2403}
Evan Cheng5657c012009-07-29 02:18:14 +00002404} // isNotDuplicable, isIndirectBranch
2405
David Goodwinc9a59b52009-06-30 19:50:22 +00002406} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002407
2408// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2409// a two-value operand where a dag node expects two operands. :(
2410let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002411def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002412 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002413 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2414 let Inst{31-27} = 0b11110;
2415 let Inst{15-14} = 0b10;
2416 let Inst{12} = 0;
2417}
Evan Chengf49810c2009-06-23 17:48:47 +00002418
Evan Cheng06e16582009-07-10 01:54:42 +00002419
2420// IT block
2421def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002422 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002423 "it$mask\t$cc", "", []> {
2424 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002425 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002426 let Inst{15-8} = 0b10111111;
2427}
Evan Cheng06e16582009-07-10 01:54:42 +00002428
Johnny Chence6275f2010-02-25 19:05:29 +00002429// Branch and Exchange Jazelle -- for disassembly only
2430// Rm = Inst{19-16}
2431def t2BXJ : T2I<(outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
2432 [/* For disassembly only; pattern left blank */]> {
2433 let Inst{31-27} = 0b11110;
2434 let Inst{26} = 0;
2435 let Inst{25-20} = 0b111100;
2436 let Inst{15-14} = 0b10;
2437 let Inst{12} = 0;
2438}
2439
Johnny Chen93042d12010-03-02 18:14:57 +00002440// Change Processor State is a system instruction -- for disassembly only.
2441// The singleton $opt operand contains the following information:
2442// opt{4-0} = mode from Inst{4-0}
2443// opt{5} = changemode from Inst{17}
2444// opt{8-6} = AIF from Inst{8-6}
2445// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
2446def t2CPS : T2XI<(outs),(ins i32imm:$opt), NoItinerary, "cps${opt:cps}",
2447 [/* For disassembly only; pattern left blank */]> {
2448 let Inst{31-27} = 0b11110;
2449 let Inst{26} = 0;
2450 let Inst{25-20} = 0b111010;
2451 let Inst{15-14} = 0b10;
2452 let Inst{12} = 0;
2453}
2454
Johnny Chen0f7866e2010-03-03 02:09:43 +00002455// A6.3.4 Branches and miscellaneous control
2456// Table A6-14 Change Processor State, and hint instructions
2457// Helper class for disassembly only.
2458class T2I_hint<bits<8> op7_0, string opc, string asm>
2459 : T2I<(outs), (ins), NoItinerary, opc, asm,
2460 [/* For disassembly only; pattern left blank */]> {
2461 let Inst{31-20} = 0xf3a;
2462 let Inst{15-14} = 0b10;
2463 let Inst{12} = 0;
2464 let Inst{10-8} = 0b000;
2465 let Inst{7-0} = op7_0;
2466}
2467
2468def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
2469def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
2470def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
2471def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
2472def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
2473
2474def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
2475 [/* For disassembly only; pattern left blank */]> {
2476 let Inst{31-20} = 0xf3a;
2477 let Inst{15-14} = 0b10;
2478 let Inst{12} = 0;
2479 let Inst{10-8} = 0b000;
2480 let Inst{7-4} = 0b1111;
2481}
2482
Johnny Chen6341c5a2010-02-25 20:25:24 +00002483// Secure Monitor Call is a system instruction -- for disassembly only
2484// Option = Inst{19-16}
2485def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
2486 [/* For disassembly only; pattern left blank */]> {
2487 let Inst{31-27} = 0b11110;
2488 let Inst{26-20} = 0b1111111;
2489 let Inst{15-12} = 0b1000;
2490}
2491
2492// Store Return State is a system instruction -- for disassembly only
2493def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
2494 [/* For disassembly only; pattern left blank */]> {
2495 let Inst{31-27} = 0b11101;
2496 let Inst{26-20} = 0b0000010; // W = 1
2497}
2498
2499def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
2500 [/* For disassembly only; pattern left blank */]> {
2501 let Inst{31-27} = 0b11101;
2502 let Inst{26-20} = 0b0000000; // W = 0
2503}
2504
2505def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
2506 [/* For disassembly only; pattern left blank */]> {
2507 let Inst{31-27} = 0b11101;
2508 let Inst{26-20} = 0b0011010; // W = 1
2509}
2510
2511def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
2512 [/* For disassembly only; pattern left blank */]> {
2513 let Inst{31-27} = 0b11101;
2514 let Inst{26-20} = 0b0011000; // W = 0
2515}
2516
2517// Return From Exception is a system instruction -- for disassembly only
2518def t2RFEDBW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfedb", "\t$base!",
2519 [/* For disassembly only; pattern left blank */]> {
2520 let Inst{31-27} = 0b11101;
2521 let Inst{26-20} = 0b0000011; // W = 1
2522}
2523
2524def t2RFEDB : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeab", "\t$base",
2525 [/* For disassembly only; pattern left blank */]> {
2526 let Inst{31-27} = 0b11101;
2527 let Inst{26-20} = 0b0000001; // W = 0
2528}
2529
2530def t2RFEIAW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base!",
2531 [/* For disassembly only; pattern left blank */]> {
2532 let Inst{31-27} = 0b11101;
2533 let Inst{26-20} = 0b0011011; // W = 1
2534}
2535
2536def t2RFEIA : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base",
2537 [/* For disassembly only; pattern left blank */]> {
2538 let Inst{31-27} = 0b11101;
2539 let Inst{26-20} = 0b0011001; // W = 0
2540}
2541
Evan Chengf49810c2009-06-23 17:48:47 +00002542//===----------------------------------------------------------------------===//
2543// Non-Instruction Patterns
2544//
2545
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002546// Two piece so_imms.
2547def : T2Pat<(or GPR:$LHS, t2_so_imm2part:$RHS),
2548 (t2ORRri (t2ORRri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2549 (t2_so_imm2part_2 imm:$RHS))>;
2550def : T2Pat<(xor GPR:$LHS, t2_so_imm2part:$RHS),
2551 (t2EORri (t2EORri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2552 (t2_so_imm2part_2 imm:$RHS))>;
2553def : T2Pat<(add GPR:$LHS, t2_so_imm2part:$RHS),
2554 (t2ADDri (t2ADDri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2555 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002556def : T2Pat<(add GPR:$LHS, t2_so_neg_imm2part:$RHS),
2557 (t2SUBri (t2SUBri GPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
2558 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002559
Evan Cheng5adb66a2009-09-28 09:14:39 +00002560// 32-bit immediate using movw + movt.
2561// This is a single pseudo instruction to make it re-materializable. Remove
2562// when we can do generalized remat.
2563let isReMaterializable = 1 in
2564def t2MOVi32imm : T2Ix2<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00002565 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002566 [(set GPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00002567
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002568// ConstantPool, GlobalAddress, and JumpTable
2569def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
2570 Requires<[IsThumb2, DontUseMovt]>;
2571def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
2572def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
2573 Requires<[IsThumb2, UseMovt]>;
2574
2575def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2576 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
2577
Evan Chengb9803a82009-11-06 23:52:48 +00002578// Pseudo instruction that combines ldr from constpool and add pc. This should
2579// be expanded into two instructions late to allow if-conversion and
2580// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00002581let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00002582def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
2583 NoItinerary, "@ ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
2584 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
2585 imm:$cp))]>,
2586 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00002587
2588//===----------------------------------------------------------------------===//
2589// Move between special register and ARM core register -- for disassembly only
2590//
2591
2592// Rd = Instr{11-8}
2593def t2MRS : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
2594 [/* For disassembly only; pattern left blank */]> {
2595 let Inst{31-27} = 0b11110;
2596 let Inst{26} = 0;
2597 let Inst{25-21} = 0b11111;
2598 let Inst{20} = 0; // The R bit.
2599 let Inst{15-14} = 0b10;
2600 let Inst{12} = 0;
2601}
2602
2603// Rd = Instr{11-8}
2604def t2MRSsys : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
2605 [/* For disassembly only; pattern left blank */]> {
2606 let Inst{31-27} = 0b11110;
2607 let Inst{26} = 0;
2608 let Inst{25-21} = 0b11111;
2609 let Inst{20} = 1; // The R bit.
2610 let Inst{15-14} = 0b10;
2611 let Inst{12} = 0;
2612}
2613
2614// FIXME: mask is ignored for the time being.
2615// Rn = Inst{19-16}
2616def t2MSR : T2I<(outs), (ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
2617 [/* For disassembly only; pattern left blank */]> {
2618 let Inst{31-27} = 0b11110;
2619 let Inst{26} = 0;
2620 let Inst{25-21} = 0b11100;
2621 let Inst{20} = 0; // The R bit.
2622 let Inst{15-14} = 0b10;
2623 let Inst{12} = 0;
2624}
2625
2626// FIXME: mask is ignored for the time being.
2627// Rn = Inst{19-16}
2628def t2MSRsys : T2I<(outs), (ins GPR:$src), NoItinerary, "msr", "\tspsr, $src",
2629 [/* For disassembly only; pattern left blank */]> {
2630 let Inst{31-27} = 0b11110;
2631 let Inst{26} = 0;
2632 let Inst{25-21} = 0b11100;
2633 let Inst{20} = 1; // The R bit.
2634 let Inst{15-14} = 0b10;
2635 let Inst{12} = 0;
2636}