blob: 105f20b44898fff42f603e335765ca4fff52314a [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PhiElimination.cpp - Eliminate PHI nodes by inserting copies ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This pass eliminates machine instruction PHI nodes by inserting copy
11// instructions. This destroys SSA information, but is the desired input for
12// some register allocators.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "phielim"
Lang Hames6ffaeb42009-07-21 23:47:33 +000017#include "PHIElimination.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "llvm/CodeGen/LiveVariables.h"
19#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen4e3a7412009-11-14 00:38:06 +000020#include "llvm/CodeGen/MachineDominators.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng59d43002008-04-11 17:54:45 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng7e3584d2010-08-17 01:20:36 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner4052b292010-02-09 19:54:29 +000025#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +000026#include "llvm/Function.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/Target/TargetMachine.h"
Evan Cheng7b66cd12008-04-03 16:38:20 +000028#include "llvm/ADT/SmallPtrSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/ADT/STLExtras.h"
30#include "llvm/ADT/Statistic.h"
31#include "llvm/Support/Compiler.h"
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +000032#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include <algorithm>
Evan Cheng0d34ac92008-04-02 17:23:50 +000034#include <map>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035using namespace llvm;
36
37STATISTIC(NumAtomic, "Number of atomic phis lowered");
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +000038STATISTIC(NumReused, "Number of reused lowered phis");
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +000039
Lang Hames6ffaeb42009-07-21 23:47:33 +000040char PHIElimination::ID = 0;
41static RegisterPass<PHIElimination>
Dan Gohman089efff2008-05-13 00:00:25 +000042X("phi-node-elimination", "Eliminate PHI nodes for register allocation");
43
Owen Anderson75693222010-08-06 18:33:48 +000044char &llvm::PHIEliminationID = PHIElimination::ID;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045
Lang Hames6ffaeb42009-07-21 23:47:33 +000046void llvm::PHIElimination::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanecb436f2009-07-31 23:37:33 +000047 AU.addPreserved<LiveVariables>();
Evan Cheng7e3584d2010-08-17 01:20:36 +000048 AU.addRequired<MachineLoopInfo>();
Jakob Stoklund Olesen4e3a7412009-11-14 00:38:06 +000049 AU.addPreserved<MachineDominatorTree>();
Evan Cheng7e3584d2010-08-17 01:20:36 +000050 AU.addPreservedID(MachineLoopInfoID);
Dan Gohmanecb436f2009-07-31 23:37:33 +000051 MachineFunctionPass::getAnalysisUsage(AU);
52}
Lang Hames6ffaeb42009-07-21 23:47:33 +000053
Evan Chengee176512010-05-04 17:12:26 +000054bool llvm::PHIElimination::runOnMachineFunction(MachineFunction &MF) {
55 MRI = &MF.getRegInfo();
Evan Cheng7b66cd12008-04-03 16:38:20 +000056
Evan Cheng7b66cd12008-04-03 16:38:20 +000057 bool Changed = false;
58
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +000059 // Split critical edges to help the coalescer
Jakob Stoklund Olesenf1a48f52009-11-18 18:01:35 +000060 if (LiveVariables *LV = getAnalysisIfAvailable<LiveVariables>())
Evan Chengee176512010-05-04 17:12:26 +000061 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
62 Changed |= SplitPHIEdges(MF, *I, *LV);
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +000063
64 // Populate VRegPHIUseCount
Evan Chengee176512010-05-04 17:12:26 +000065 analyzePHINodes(MF);
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +000066
Evan Cheng7b66cd12008-04-03 16:38:20 +000067 // Eliminate PHI instructions by inserting copies into predecessor blocks.
Evan Chengee176512010-05-04 17:12:26 +000068 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
69 Changed |= EliminatePHINodes(MF, *I);
Evan Cheng7b66cd12008-04-03 16:38:20 +000070
71 // Remove dead IMPLICIT_DEF instructions.
Bill Wendling901d4f32009-12-17 23:42:32 +000072 for (SmallPtrSet<MachineInstr*, 4>::iterator I = ImpDefs.begin(),
Evan Cheng7b66cd12008-04-03 16:38:20 +000073 E = ImpDefs.end(); I != E; ++I) {
74 MachineInstr *DefMI = *I;
75 unsigned DefReg = DefMI->getOperand(0).getReg();
Evan Cheng83975ff2010-03-25 01:01:37 +000076 if (MRI->use_nodbg_empty(DefReg))
Evan Cheng7b66cd12008-04-03 16:38:20 +000077 DefMI->eraseFromParent();
78 }
79
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +000080 // Clean up the lowered PHI instructions.
81 for (LoweredPHIMap::iterator I = LoweredPHIs.begin(), E = LoweredPHIs.end();
82 I != E; ++I)
Evan Chengee176512010-05-04 17:12:26 +000083 MF.DeleteMachineInstr(I->first);
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +000084
Bill Wendling901d4f32009-12-17 23:42:32 +000085 LoweredPHIs.clear();
Evan Cheng7b66cd12008-04-03 16:38:20 +000086 ImpDefs.clear();
87 VRegPHIUseCount.clear();
Evan Chengee176512010-05-04 17:12:26 +000088
Evan Cheng7b66cd12008-04-03 16:38:20 +000089 return Changed;
90}
91
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092/// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions in
93/// predecessor basic blocks.
94///
Lang Hames6ffaeb42009-07-21 23:47:33 +000095bool llvm::PHIElimination::EliminatePHINodes(MachineFunction &MF,
96 MachineBasicBlock &MBB) {
Chris Lattner4052b292010-02-09 19:54:29 +000097 if (MBB.empty() || !MBB.front().isPHI())
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 return false; // Quick exit for basic blocks without PHIs.
99
100 // Get an iterator to the first instruction after the last PHI node (this may
101 // also be the end of the basic block).
Duncan Sands5ce58d02009-03-17 09:46:22 +0000102 MachineBasicBlock::iterator AfterPHIsIt = SkipPHIsAndLabels(MBB, MBB.begin());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103
Chris Lattner4052b292010-02-09 19:54:29 +0000104 while (MBB.front().isPHI())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 LowerAtomicPHINode(MBB, AfterPHIsIt);
106
107 return true;
108}
109
Evan Chenga43fc8c2008-06-19 01:21:26 +0000110/// isSourceDefinedByImplicitDef - Return true if all sources of the phi node
111/// are implicit_def's.
Bill Wendling49beda22008-05-12 22:15:05 +0000112static bool isSourceDefinedByImplicitDef(const MachineInstr *MPhi,
Evan Chenga43fc8c2008-06-19 01:21:26 +0000113 const MachineRegisterInfo *MRI) {
Evan Cheng7418d082008-05-10 00:17:50 +0000114 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2) {
115 unsigned SrcReg = MPhi->getOperand(i).getReg();
Bill Wendling49beda22008-05-12 22:15:05 +0000116 const MachineInstr *DefMI = MRI->getVRegDef(SrcReg);
Chris Lattner4052b292010-02-09 19:54:29 +0000117 if (!DefMI || !DefMI->isImplicitDef())
Evan Cheng7418d082008-05-10 00:17:50 +0000118 return false;
119 }
120 return true;
Evan Cheng59d43002008-04-11 17:54:45 +0000121}
122
Jakob Stoklund Olesenabb56222009-11-13 21:56:15 +0000123// FindCopyInsertPoint - Find a safe place in MBB to insert a copy from SrcReg
124// when following the CFG edge to SuccMBB. This needs to be after any def of
125// SrcReg, but before any subsequent point where control flow might jump out of
126// the basic block.
Lang Hames6ffaeb42009-07-21 23:47:33 +0000127MachineBasicBlock::iterator
128llvm::PHIElimination::FindCopyInsertPoint(MachineBasicBlock &MBB,
Jakob Stoklund Olesenabb56222009-11-13 21:56:15 +0000129 MachineBasicBlock &SuccMBB,
Lang Hames6ffaeb42009-07-21 23:47:33 +0000130 unsigned SrcReg) {
Duncan Sands5ce58d02009-03-17 09:46:22 +0000131 // Handle the trivial case trivially.
132 if (MBB.empty())
133 return MBB.begin();
Evan Cheng81b44352009-03-13 22:59:14 +0000134
Jakob Stoklund Olesenabb56222009-11-13 21:56:15 +0000135 // Usually, we just want to insert the copy before the first terminator
136 // instruction. However, for the edge going to a landing pad, we must insert
137 // the copy before the call/invoke instruction.
138 if (!SuccMBB.isLandingPad())
Duncan Sands5ce58d02009-03-17 09:46:22 +0000139 return MBB.getFirstTerminator();
140
Lang Hames248a8542009-11-16 02:00:09 +0000141 // Discover any defs/uses in this basic block.
Duncan Sands5ce58d02009-03-17 09:46:22 +0000142 SmallPtrSet<MachineInstr*, 8> DefUsesInMBB;
Lang Hames248a8542009-11-16 02:00:09 +0000143 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(SrcReg),
144 RE = MRI->reg_end(); RI != RE; ++RI) {
Duncan Sands5ce58d02009-03-17 09:46:22 +0000145 MachineInstr *DefUseMI = &*RI;
146 if (DefUseMI->getParent() == &MBB)
147 DefUsesInMBB.insert(DefUseMI);
Evan Cheng81b44352009-03-13 22:59:14 +0000148 }
149
Duncan Sands5ce58d02009-03-17 09:46:22 +0000150 MachineBasicBlock::iterator InsertPoint;
151 if (DefUsesInMBB.empty()) {
Jakob Stoklund Olesenabb56222009-11-13 21:56:15 +0000152 // No defs. Insert the copy at the start of the basic block.
Duncan Sands5ce58d02009-03-17 09:46:22 +0000153 InsertPoint = MBB.begin();
154 } else if (DefUsesInMBB.size() == 1) {
Lang Hames248a8542009-11-16 02:00:09 +0000155 // Insert the copy immediately after the def/use.
Duncan Sands5ce58d02009-03-17 09:46:22 +0000156 InsertPoint = *DefUsesInMBB.begin();
157 ++InsertPoint;
158 } else {
Lang Hames248a8542009-11-16 02:00:09 +0000159 // Insert the copy immediately after the last def/use.
Duncan Sands5ce58d02009-03-17 09:46:22 +0000160 InsertPoint = MBB.end();
161 while (!DefUsesInMBB.count(&*--InsertPoint)) {}
162 ++InsertPoint;
Evan Cheng81b44352009-03-13 22:59:14 +0000163 }
Duncan Sands5ce58d02009-03-17 09:46:22 +0000164
165 // Make sure the copy goes after any phi nodes however.
166 return SkipPHIsAndLabels(MBB, InsertPoint);
Evan Cheng81b44352009-03-13 22:59:14 +0000167}
168
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169/// LowerAtomicPHINode - Lower the PHI node at the top of the specified block,
170/// under the assuption that it needs to be lowered in a way that supports
171/// atomic execution of PHIs. This lowering method is always correct all of the
172/// time.
Jakob Stoklund Olesen4e45f872009-11-10 22:00:56 +0000173///
Lang Hames6ffaeb42009-07-21 23:47:33 +0000174void llvm::PHIElimination::LowerAtomicPHINode(
175 MachineBasicBlock &MBB,
176 MachineBasicBlock::iterator AfterPHIsIt) {
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000177 ++NumAtomic;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 // Unlink the PHI node from the basic block, but don't delete the PHI yet.
179 MachineInstr *MPhi = MBB.remove(MBB.begin());
180
Evan Cheng59d43002008-04-11 17:54:45 +0000181 unsigned NumSrcs = (MPhi->getNumOperands() - 1) / 2;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 unsigned DestReg = MPhi->getOperand(0).getReg();
Evan Chenge52c1912008-07-03 09:09:37 +0000183 bool isDead = MPhi->getOperand(0).isDead();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184
185 // Create a new register for the incoming PHI arguments.
186 MachineFunction &MF = *MBB.getParent();
Evan Chenge52c1912008-07-03 09:09:37 +0000187 unsigned IncomingReg = 0;
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000188 bool reusedIncoming = false; // Is IncomingReg reused from an earlier PHI?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189
Bill Wendling49beda22008-05-12 22:15:05 +0000190 // Insert a register to register copy at the top of the current block (but
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 // after any remaining phi nodes) which copies the new incoming register
192 // into the phi node destination.
Owen Anderson8f2c8932007-12-31 06:32:00 +0000193 const TargetInstrInfo *TII = MF.getTarget().getInstrInfo();
Evan Cheng7418d082008-05-10 00:17:50 +0000194 if (isSourceDefinedByImplicitDef(MPhi, MRI))
Evan Chenge52c1912008-07-03 09:09:37 +0000195 // If all sources of a PHI node are implicit_def, just emit an
196 // implicit_def instead of a copy.
Bill Wendling57c81152009-02-03 02:29:34 +0000197 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
Chris Lattner4052b292010-02-09 19:54:29 +0000198 TII->get(TargetOpcode::IMPLICIT_DEF), DestReg);
Evan Chenge52c1912008-07-03 09:09:37 +0000199 else {
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000200 // Can we reuse an earlier PHI node? This only happens for critical edges,
201 // typically those created by tail duplication.
202 unsigned &entry = LoweredPHIs[MPhi];
203 if (entry) {
204 // An identical PHI node was already lowered. Reuse the incoming register.
205 IncomingReg = entry;
206 reusedIncoming = true;
207 ++NumReused;
David Greene70df7da2010-01-05 01:24:24 +0000208 DEBUG(dbgs() << "Reusing %reg" << IncomingReg << " for " << *MPhi);
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000209 } else {
Jakob Stoklund Olesen49a439e2010-07-10 19:08:25 +0000210 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(DestReg);
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000211 entry = IncomingReg = MF.getRegInfo().createVirtualRegister(RC);
212 }
Jakob Stoklund Olesen49a439e2010-07-10 19:08:25 +0000213 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
214 TII->get(TargetOpcode::COPY), DestReg)
215 .addReg(IncomingReg);
Evan Chenge52c1912008-07-03 09:09:37 +0000216 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217
Bill Wendling49beda22008-05-12 22:15:05 +0000218 // Update live variable information if there is any.
Duncan Sands4e0d6a72009-01-28 13:14:17 +0000219 LiveVariables *LV = getAnalysisIfAvailable<LiveVariables>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 if (LV) {
221 MachineInstr *PHICopy = prior(AfterPHIsIt);
222
Evan Chenge52c1912008-07-03 09:09:37 +0000223 if (IncomingReg) {
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000224 LiveVariables::VarInfo &VI = LV->getVarInfo(IncomingReg);
225
Evan Chenge52c1912008-07-03 09:09:37 +0000226 // Increment use count of the newly created virtual register.
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000227 VI.NumUses++;
Jakob Stoklund Olesen4bfc2ff2010-02-23 22:43:58 +0000228 LV->setPHIJoin(IncomingReg);
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000229
230 // When we are reusing the incoming register, it may already have been
231 // killed in this block. The old kill will also have been inserted at
232 // AfterPHIsIt, so it appears before the current PHICopy.
233 if (reusedIncoming)
234 if (MachineInstr *OldKill = VI.findKill(&MBB)) {
David Greene70df7da2010-01-05 01:24:24 +0000235 DEBUG(dbgs() << "Remove old kill from " << *OldKill);
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000236 LV->removeVirtualRegisterKilled(IncomingReg, OldKill);
237 DEBUG(MBB.dump());
238 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239
Evan Chenge52c1912008-07-03 09:09:37 +0000240 // Add information to LiveVariables to know that the incoming value is
241 // killed. Note that because the value is defined in several places (once
242 // each for each incoming block), the "def" block and instruction fields
243 // for the VarInfo is not filled in.
244 LV->addVirtualRegisterKilled(IncomingReg, PHICopy);
Evan Chenge52c1912008-07-03 09:09:37 +0000245 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246
Bill Wendling49beda22008-05-12 22:15:05 +0000247 // Since we are going to be deleting the PHI node, if it is the last use of
248 // any registers, or if the value itself is dead, we need to move this
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 // information over to the new copy we just inserted.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 LV->removeVirtualRegistersKilled(MPhi);
251
252 // If the result is dead, update LV.
Evan Chenge52c1912008-07-03 09:09:37 +0000253 if (isDead) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 LV->addVirtualRegisterDead(DestReg, PHICopy);
Evan Chenge52c1912008-07-03 09:09:37 +0000255 LV->removeVirtualRegisterDead(DestReg, MPhi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257 }
258
Bill Wendling49beda22008-05-12 22:15:05 +0000259 // Adjust the VRegPHIUseCount map to account for the removal of this PHI node.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000261 --VRegPHIUseCount[BBVRegPair(MPhi->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner6017d482007-12-30 23:10:15 +0000262 MPhi->getOperand(i).getReg())];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263
Bill Wendling49beda22008-05-12 22:15:05 +0000264 // Now loop over all of the incoming arguments, changing them to copy into the
265 // IncomingReg register in the corresponding predecessor basic block.
Evan Cheng7b66cd12008-04-03 16:38:20 +0000266 SmallPtrSet<MachineBasicBlock*, 8> MBBsInsertedInto;
Evan Cheng59d43002008-04-11 17:54:45 +0000267 for (int i = NumSrcs - 1; i >= 0; --i) {
268 unsigned SrcReg = MPhi->getOperand(i*2+1).getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +0000269 assert(TargetRegisterInfo::isVirtualRegister(SrcReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 "Machine PHI Operands must all be virtual registers!");
271
Lang Hames26a3c1b2009-07-23 04:34:03 +0000272 // Get the MachineBasicBlock equivalent of the BasicBlock that is the source
273 // path the PHI.
274 MachineBasicBlock &opBlock = *MPhi->getOperand(i*2+2).getMBB();
275
Bill Wendling49beda22008-05-12 22:15:05 +0000276 // If source is defined by an implicit def, there is no need to insert a
Evan Chenge52c1912008-07-03 09:09:37 +0000277 // copy.
Evan Cheng7b66cd12008-04-03 16:38:20 +0000278 MachineInstr *DefMI = MRI->getVRegDef(SrcReg);
Chris Lattner4052b292010-02-09 19:54:29 +0000279 if (DefMI->isImplicitDef()) {
Evan Cheng7b66cd12008-04-03 16:38:20 +0000280 ImpDefs.insert(DefMI);
281 continue;
282 }
283
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 // Check to make sure we haven't already emitted the copy for this block.
Bill Wendling49beda22008-05-12 22:15:05 +0000285 // This can happen because PHI nodes may have multiple entries for the same
286 // basic block.
Evan Cheng7b66cd12008-04-03 16:38:20 +0000287 if (!MBBsInsertedInto.insert(&opBlock))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 continue; // If the copy has already been emitted, we're done.
Jakob Stoklund Olesen4e45f872009-11-10 22:00:56 +0000289
Bill Wendling49beda22008-05-12 22:15:05 +0000290 // Find a safe location to insert the copy, this may be the first terminator
291 // in the block (or end()).
Jakob Stoklund Olesenabb56222009-11-13 21:56:15 +0000292 MachineBasicBlock::iterator InsertPos =
293 FindCopyInsertPoint(opBlock, MBB, SrcReg);
Evan Cheng81b44352009-03-13 22:59:14 +0000294
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 // Insert the copy.
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000296 if (!reusedIncoming && IncomingReg)
Jakob Stoklund Olesen49a439e2010-07-10 19:08:25 +0000297 BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
298 TII->get(TargetOpcode::COPY), IncomingReg).addReg(SrcReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299
300 // Now update live variable information if we have it. Otherwise we're done
301 if (!LV) continue;
Jakob Stoklund Olesen4e45f872009-11-10 22:00:56 +0000302
Bill Wendling49beda22008-05-12 22:15:05 +0000303 // We want to be able to insert a kill of the register if this PHI (aka, the
304 // copy we just inserted) is the last use of the source value. Live
305 // variable analysis conservatively handles this by saying that the value is
306 // live until the end of the block the PHI entry lives in. If the value
307 // really is dead at the PHI copy, there will be no successor blocks which
308 // have the value live-in.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309
Bill Wendling49beda22008-05-12 22:15:05 +0000310 // Also check to see if this register is in use by another PHI node which
311 // has not yet been eliminated. If so, it will be killed at an appropriate
312 // point later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313
314 // Is it used by any PHI instructions in this block?
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000315 bool ValueIsUsed = VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316
Bill Wendling49beda22008-05-12 22:15:05 +0000317 // Okay, if we now know that the value is not live out of the block, we can
318 // add a kill marker in this block saying that it kills the incoming value!
Jakob Stoklund Olesen9a929cf2009-12-01 17:13:31 +0000319 if (!ValueIsUsed && !LV->isLiveOut(SrcReg, opBlock)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 // In our final twist, we have to decide which instruction kills the
Bill Wendling49beda22008-05-12 22:15:05 +0000321 // register. In most cases this is the copy, however, the first
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 // terminator instruction at the end of the block may also use the value.
323 // In this case, we should mark *it* as being the killing block, not the
324 // copy.
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000325 MachineBasicBlock::iterator KillInst;
Evan Cheng7b66cd12008-04-03 16:38:20 +0000326 MachineBasicBlock::iterator Term = opBlock.getFirstTerminator();
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000327 if (Term != opBlock.end() && Term->readsRegister(SrcReg)) {
328 KillInst = Term;
Jakob Stoklund Olesen4e45f872009-11-10 22:00:56 +0000329
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330 // Check that no other terminators use values.
331#ifndef NDEBUG
Chris Lattnerb44b4292009-12-03 00:50:42 +0000332 for (MachineBasicBlock::iterator TI = llvm::next(Term);
333 TI != opBlock.end(); ++TI) {
Evan Cheng7b66cd12008-04-03 16:38:20 +0000334 assert(!TI->readsRegister(SrcReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 "Terminator instructions cannot use virtual registers unless"
336 "they are the first terminator in a block!");
337 }
338#endif
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000339 } else if (reusedIncoming || !IncomingReg) {
340 // We may have to rewind a bit if we didn't insert a copy this time.
341 KillInst = Term;
342 while (KillInst != opBlock.begin())
343 if ((--KillInst)->readsRegister(SrcReg))
344 break;
345 } else {
346 // We just inserted this copy.
347 KillInst = prior(InsertPos);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 }
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000349 assert(KillInst->readsRegister(SrcReg) && "Cannot find kill instruction");
Jakob Stoklund Olesen4e45f872009-11-10 22:00:56 +0000350
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 // Finally, mark it killed.
352 LV->addVirtualRegisterKilled(SrcReg, KillInst);
353
354 // This vreg no longer lives all of the way through opBlock.
355 unsigned opBlockNum = opBlock.getNumber();
Jakob Stoklund Olesen4e45f872009-11-10 22:00:56 +0000356 LV->getVarInfo(SrcReg).AliveBlocks.reset(opBlockNum);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 }
358 }
Jakob Stoklund Olesen4e45f872009-11-10 22:00:56 +0000359
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000360 // Really delete the PHI instruction now, if it is not in the LoweredPHIs map.
361 if (reusedIncoming || !IncomingReg)
362 MF.DeleteMachineInstr(MPhi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363}
364
365/// analyzePHINodes - Gather information about the PHI nodes in here. In
366/// particular, we want to map the number of uses of a virtual register which is
367/// used in a PHI node. We map that to the BB the vreg is coming from. This is
368/// used later to determine when the vreg is killed in the BB.
369///
Evan Chengee176512010-05-04 17:12:26 +0000370void llvm::PHIElimination::analyzePHINodes(const MachineFunction& MF) {
371 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 I != E; ++I)
373 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
Chris Lattner4052b292010-02-09 19:54:29 +0000374 BBI != BBE && BBI->isPHI(); ++BBI)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000376 ++VRegPHIUseCount[BBVRegPair(BBI->getOperand(i+1).getMBB()->getNumber(),
Chris Lattner6017d482007-12-30 23:10:15 +0000377 BBI->getOperand(i).getReg())];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378}
Jakob Stoklund Olesen4e45f872009-11-10 22:00:56 +0000379
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +0000380bool llvm::PHIElimination::SplitPHIEdges(MachineFunction &MF,
Jakob Stoklund Olesenf1a48f52009-11-18 18:01:35 +0000381 MachineBasicBlock &MBB,
382 LiveVariables &LV) {
Chris Lattner4052b292010-02-09 19:54:29 +0000383 if (MBB.empty() || !MBB.front().isPHI() || MBB.isLandingPad())
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +0000384 return false; // Quick exit for basic blocks without PHIs.
Jakob Stoklund Olesenf1a48f52009-11-18 18:01:35 +0000385
Evan Cheng7e3584d2010-08-17 01:20:36 +0000386 bool Changed = false;
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +0000387 for (MachineBasicBlock::const_iterator BBI = MBB.begin(), BBE = MBB.end();
Chris Lattner4052b292010-02-09 19:54:29 +0000388 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +0000389 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
390 unsigned Reg = BBI->getOperand(i).getReg();
391 MachineBasicBlock *PreMBB = BBI->getOperand(i+1).getMBB();
392 // We break edges when registers are live out from the predecessor block
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +0000393 // (not considering PHI nodes). If the register is live in to this block
394 // anyway, we would gain nothing from splitting.
Jakob Stoklund Olesen9a929cf2009-12-01 17:13:31 +0000395 if (!LV.isLiveIn(Reg, MBB) && LV.isLiveOut(Reg, *PreMBB))
Evan Cheng7e3584d2010-08-17 01:20:36 +0000396 Changed |= PreMBB->SplitCriticalEdge(&MBB, this) != 0;
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +0000397 }
398 }
Jakob Stoklund Olesen409558d2009-11-11 19:31:31 +0000399 return true;
Jakob Stoklund Olesenbe9cdbf2009-11-10 22:01:05 +0000400}