blob: e735f94e7f6e4d4acfa6820838bc14cb138ca624 [file] [log] [blame]
Chris Lattner72614082002-10-25 22:55:53 +00001//===-- InstSelectSimple.cpp - A simple instruction selector for x86 ------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3e130a22003-01-13 00:32:26 +000010// This file defines a simple peephole instruction selector for the x86 target
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
Chris Lattner6fc3c522002-11-17 21:11:55 +000015#include "X86InstrBuilder.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000016#include "X86InstrInfo.h"
17#include "llvm/Constants.h"
18#include "llvm/DerivedTypes.h"
Chris Lattner72614082002-10-25 22:55:53 +000019#include "llvm/Function.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000020#include "llvm/Instructions.h"
Chris Lattner44827152003-12-28 09:47:19 +000021#include "llvm/IntrinsicLowering.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000022#include "llvm/Pass.h"
23#include "llvm/CodeGen/MachineConstantPool.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner341a9372002-10-29 17:43:55 +000025#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner94af4142002-12-25 05:13:53 +000026#include "llvm/CodeGen/SSARegMap.h"
Misha Brukmand2cc0172002-11-20 00:58:23 +000027#include "llvm/Target/MRegisterInfo.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000028#include "llvm/Target/TargetMachine.h"
Chris Lattner3f1e8e72004-02-22 07:04:00 +000029#include "llvm/Support/GetElementPtrTypeIterator.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000030#include "llvm/Support/InstVisitor.h"
Chris Lattnercf93cdd2004-01-30 22:13:44 +000031#include "llvm/Support/CFG.h"
Chris Lattner986618e2004-02-22 19:47:26 +000032#include "Support/Statistic.h"
Chris Lattner44827152003-12-28 09:47:19 +000033using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000034
Chris Lattner986618e2004-02-22 19:47:26 +000035namespace {
36 Statistic<>
37 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
38}
Chris Lattnercf93cdd2004-01-30 22:13:44 +000039
Chris Lattner72614082002-10-25 22:55:53 +000040namespace {
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000041 struct ISel : public FunctionPass, InstVisitor<ISel> {
42 TargetMachine &TM;
Chris Lattnereca195e2003-05-08 19:44:13 +000043 MachineFunction *F; // The function we are compiling into
44 MachineBasicBlock *BB; // The current MBB we are compiling
45 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Chris Lattner0e5b79c2004-02-15 01:04:03 +000046 int ReturnAddressIndex; // FrameIndex for the return address
Chris Lattner72614082002-10-25 22:55:53 +000047
Chris Lattner72614082002-10-25 22:55:53 +000048 std::map<Value*, unsigned> RegMap; // Mapping between Val's and SSA Regs
49
Chris Lattner333b2fa2002-12-13 10:09:43 +000050 // MBBMap - Mapping between LLVM BB -> Machine BB
51 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
52
Chris Lattnerf70e0c22003-12-28 21:23:38 +000053 ISel(TargetMachine &tm) : TM(tm), F(0), BB(0) {}
Chris Lattner72614082002-10-25 22:55:53 +000054
55 /// runOnFunction - Top level implementation of instruction selection for
56 /// the entire function.
57 ///
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000058 bool runOnFunction(Function &Fn) {
Chris Lattner44827152003-12-28 09:47:19 +000059 // First pass over the function, lower any unknown intrinsic functions
60 // with the IntrinsicLowering class.
61 LowerUnknownIntrinsicFunctionCalls(Fn);
62
Chris Lattner36b36032002-10-29 23:40:58 +000063 F = &MachineFunction::construct(&Fn, TM);
Chris Lattner333b2fa2002-12-13 10:09:43 +000064
Chris Lattner065faeb2002-12-28 20:24:02 +000065 // Create all of the machine basic blocks for the function...
Chris Lattner333b2fa2002-12-13 10:09:43 +000066 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
67 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
68
Chris Lattner14aa7fe2002-12-16 22:54:46 +000069 BB = &F->front();
Chris Lattnerdbd73722003-05-06 21:32:22 +000070
Chris Lattner0e5b79c2004-02-15 01:04:03 +000071 // Set up a frame object for the return address. This is used by the
72 // llvm.returnaddress & llvm.frameaddress intrinisics.
73 ReturnAddressIndex = F->getFrameInfo()->CreateFixedObject(4, -4);
74
Chris Lattnerdbd73722003-05-06 21:32:22 +000075 // Copy incoming arguments off of the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +000076 LoadArgumentsToVirtualRegs(Fn);
Chris Lattner14aa7fe2002-12-16 22:54:46 +000077
Chris Lattner333b2fa2002-12-13 10:09:43 +000078 // Instruction select everything except PHI nodes
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000079 visit(Fn);
Chris Lattner333b2fa2002-12-13 10:09:43 +000080
81 // Select the PHI nodes
82 SelectPHINodes();
83
Chris Lattner986618e2004-02-22 19:47:26 +000084 // Insert the FP_REG_KILL instructions into blocks that need them.
85 InsertFPRegKills();
86
Chris Lattner72614082002-10-25 22:55:53 +000087 RegMap.clear();
Chris Lattner333b2fa2002-12-13 10:09:43 +000088 MBBMap.clear();
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000089 F = 0;
Chris Lattner2a865b02003-07-26 23:05:37 +000090 // We always build a machine code representation for the function
91 return true;
Chris Lattner72614082002-10-25 22:55:53 +000092 }
93
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000094 virtual const char *getPassName() const {
95 return "X86 Simple Instruction Selection";
96 }
97
Chris Lattner72614082002-10-25 22:55:53 +000098 /// visitBasicBlock - This method is called when we are visiting a new basic
Chris Lattner33f53b52002-10-29 20:48:56 +000099 /// block. This simply creates a new MachineBasicBlock to emit code into
100 /// and adds it to the current MachineFunction. Subsequent visit* for
101 /// instructions will be invoked for all instructions in the basic block.
Chris Lattner72614082002-10-25 22:55:53 +0000102 ///
103 void visitBasicBlock(BasicBlock &LLVM_BB) {
Chris Lattner333b2fa2002-12-13 10:09:43 +0000104 BB = MBBMap[&LLVM_BB];
Chris Lattner72614082002-10-25 22:55:53 +0000105 }
106
Chris Lattner44827152003-12-28 09:47:19 +0000107 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
108 /// function, lowering any calls to unknown intrinsic functions into the
109 /// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +0000110 ///
Chris Lattner44827152003-12-28 09:47:19 +0000111 void LowerUnknownIntrinsicFunctionCalls(Function &F);
112
Chris Lattner065faeb2002-12-28 20:24:02 +0000113 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
114 /// from the stack into virtual registers.
115 ///
116 void LoadArgumentsToVirtualRegs(Function &F);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000117
118 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
119 /// because we have to generate our sources into the source basic blocks,
120 /// not the current one.
121 ///
122 void SelectPHINodes();
123
Chris Lattner986618e2004-02-22 19:47:26 +0000124 /// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks
125 /// that need them. This only occurs due to the floating point stackifier
126 /// not being aggressive enough to handle arbitrary global stackification.
127 ///
128 void InsertFPRegKills();
129
Chris Lattner72614082002-10-25 22:55:53 +0000130 // Visitation methods for various instructions. These methods simply emit
131 // fixed X86 code for each instruction.
132 //
Brian Gaekefa8d5712002-11-22 11:07:01 +0000133
134 // Control flow operators
Chris Lattner72614082002-10-25 22:55:53 +0000135 void visitReturnInst(ReturnInst &RI);
Chris Lattner2df035b2002-11-02 19:27:56 +0000136 void visitBranchInst(BranchInst &BI);
Chris Lattner3e130a22003-01-13 00:32:26 +0000137
138 struct ValueRecord {
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000139 Value *Val;
Chris Lattner3e130a22003-01-13 00:32:26 +0000140 unsigned Reg;
141 const Type *Ty;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000142 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
143 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
Chris Lattner3e130a22003-01-13 00:32:26 +0000144 };
145 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000146 const std::vector<ValueRecord> &Args);
Brian Gaekefa8d5712002-11-22 11:07:01 +0000147 void visitCallInst(CallInst &I);
Brian Gaeked0fde302003-11-11 22:41:34 +0000148 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
Chris Lattnere2954c82002-11-02 20:04:26 +0000149
150 // Arithmetic operators
Chris Lattnerf01729e2002-11-02 20:54:46 +0000151 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
Chris Lattner68aad932002-11-02 20:13:22 +0000152 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
153 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000154 void doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +0000155 unsigned DestReg, const Type *DestTy,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000156 unsigned Op0Reg, unsigned Op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000157 void doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000158 MachineBasicBlock::iterator MBBI,
Chris Lattnerb2acc512003-10-19 21:09:10 +0000159 unsigned DestReg, const Type *DestTy,
160 unsigned Op0Reg, unsigned Op1Val);
Chris Lattnerca9671d2002-11-02 20:28:58 +0000161 void visitMul(BinaryOperator &B);
Chris Lattnere2954c82002-11-02 20:04:26 +0000162
Chris Lattnerf01729e2002-11-02 20:54:46 +0000163 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
164 void visitRem(BinaryOperator &B) { visitDivRem(B); }
165 void visitDivRem(BinaryOperator &B);
166
Chris Lattnere2954c82002-11-02 20:04:26 +0000167 // Bitwise operators
Chris Lattner68aad932002-11-02 20:13:22 +0000168 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
169 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
170 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
Chris Lattnere2954c82002-11-02 20:04:26 +0000171
Chris Lattner6d40c192003-01-16 16:43:00 +0000172 // Comparison operators...
173 void visitSetCondInst(SetCondInst &I);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000174 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
175 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000176 MachineBasicBlock::iterator MBBI);
Chris Lattner12d96a02004-03-30 21:22:00 +0000177 void visitSelectInst(SelectInst &SI);
178
Chris Lattnerb2acc512003-10-19 21:09:10 +0000179
Chris Lattner6fc3c522002-11-17 21:11:55 +0000180 // Memory Instructions
181 void visitLoadInst(LoadInst &I);
182 void visitStoreInst(StoreInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000183 void visitGetElementPtrInst(GetElementPtrInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000184 void visitAllocaInst(AllocaInst &I);
Chris Lattner3e130a22003-01-13 00:32:26 +0000185 void visitMallocInst(MallocInst &I);
186 void visitFreeInst(FreeInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000187
Chris Lattnere2954c82002-11-02 20:04:26 +0000188 // Other operators
Brian Gaekea1719c92002-10-31 23:03:59 +0000189 void visitShiftInst(ShiftInst &I);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000190 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
Brian Gaekefa8d5712002-11-22 11:07:01 +0000191 void visitCastInst(CastInst &I);
Chris Lattner73815062003-10-18 05:56:40 +0000192 void visitVANextInst(VANextInst &I);
193 void visitVAArgInst(VAArgInst &I);
Chris Lattner72614082002-10-25 22:55:53 +0000194
195 void visitInstruction(Instruction &I) {
196 std::cerr << "Cannot instruction select: " << I;
197 abort();
198 }
199
Brian Gaeke95780cc2002-12-13 07:56:18 +0000200 /// promote32 - Make a value 32-bits wide, and put it somewhere.
Chris Lattner3e130a22003-01-13 00:32:26 +0000201 ///
202 void promote32(unsigned targetReg, const ValueRecord &VR);
203
Chris Lattner721d2d42004-03-08 01:18:36 +0000204 /// getAddressingMode - Get the addressing mode to use to address the
205 /// specified value. The returned value should be used with addFullAddress.
206 void getAddressingMode(Value *Addr, unsigned &BaseReg, unsigned &Scale,
207 unsigned &IndexReg, unsigned &Disp);
208
209
210 /// getGEPIndex - This is used to fold GEP instructions into X86 addressing
211 /// expressions.
Chris Lattnerb6bac512004-02-25 06:13:04 +0000212 void getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
213 std::vector<Value*> &GEPOps,
214 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
215 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
216
217 /// isGEPFoldable - Return true if the specified GEP can be completely
218 /// folded into the addressing mode of a load/store or lea instruction.
219 bool isGEPFoldable(MachineBasicBlock *MBB,
220 Value *Src, User::op_iterator IdxBegin,
221 User::op_iterator IdxEnd, unsigned &BaseReg,
222 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
223
Chris Lattner3e130a22003-01-13 00:32:26 +0000224 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
225 /// constant expression GEP support.
226 ///
Chris Lattner827832c2004-02-22 17:05:38 +0000227 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Chris Lattner333b2fa2002-12-13 10:09:43 +0000228 Value *Src, User::op_iterator IdxBegin,
Chris Lattnerc0812d82002-12-13 06:56:29 +0000229 User::op_iterator IdxEnd, unsigned TargetReg);
230
Chris Lattner548f61d2003-04-23 17:22:12 +0000231 /// emitCastOperation - Common code shared between visitCastInst and
232 /// constant expression cast support.
Misha Brukman538607f2004-03-01 23:53:11 +0000233 ///
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000234 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +0000235 Value *Src, const Type *DestTy, unsigned TargetReg);
236
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000237 /// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
238 /// and constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000239 ///
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000240 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000241 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000242 Value *Op0, Value *Op1,
243 unsigned OperatorClass, unsigned TargetReg);
244
Chris Lattnercadff442003-10-23 17:21:43 +0000245 void emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000246 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +0000247 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
248 const Type *Ty, unsigned TargetReg);
249
Chris Lattner58c41fe2003-08-24 19:19:47 +0000250 /// emitSetCCOperation - Common code shared between visitSetCondInst and
251 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000252 ///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000253 void emitSetCCOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000254 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000255 Value *Op0, Value *Op1, unsigned Opcode,
256 unsigned TargetReg);
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000257
258 /// emitShiftOperation - Common code shared between visitShiftInst and
259 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000260 ///
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000261 void emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000262 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000263 Value *Op, Value *ShiftAmount, bool isLeftShift,
264 const Type *ResultTy, unsigned DestReg);
265
Chris Lattner12d96a02004-03-30 21:22:00 +0000266 /// emitSelectOperation - Common code shared between visitSelectInst and the
267 /// constant expression support.
268 void emitSelectOperation(MachineBasicBlock *MBB,
269 MachineBasicBlock::iterator IP,
270 Value *Cond, Value *TrueVal, Value *FalseVal,
271 unsigned DestReg);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000272
Chris Lattnerc5291f52002-10-27 21:16:59 +0000273 /// copyConstantToRegister - Output the instructions required to put the
274 /// specified constant into the specified register.
275 ///
Chris Lattner8a307e82002-12-16 19:32:50 +0000276 void copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000277 MachineBasicBlock::iterator MBBI,
Chris Lattner8a307e82002-12-16 19:32:50 +0000278 Constant *C, unsigned Reg);
Chris Lattnerc5291f52002-10-27 21:16:59 +0000279
Chris Lattner3e130a22003-01-13 00:32:26 +0000280 /// makeAnotherReg - This method returns the next register number we haven't
281 /// yet used.
282 ///
283 /// Long values are handled somewhat specially. They are always allocated
284 /// as pairs of 32 bit integer values. The register number returned is the
285 /// lower 32 bits of the long value, and the regNum+1 is the upper 32 bits
286 /// of the long value.
287 ///
Chris Lattnerc0812d82002-12-13 06:56:29 +0000288 unsigned makeAnotherReg(const Type *Ty) {
Chris Lattner7db1fa92003-07-30 05:33:48 +0000289 assert(dynamic_cast<const X86RegisterInfo*>(TM.getRegisterInfo()) &&
290 "Current target doesn't have X86 reg info??");
291 const X86RegisterInfo *MRI =
292 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Chris Lattner3e130a22003-01-13 00:32:26 +0000293 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000294 const TargetRegisterClass *RC = MRI->getRegClassForType(Type::IntTy);
295 // Create the lower part
296 F->getSSARegMap()->createVirtualRegister(RC);
297 // Create the upper part.
298 return F->getSSARegMap()->createVirtualRegister(RC)-1;
Chris Lattner3e130a22003-01-13 00:32:26 +0000299 }
300
Chris Lattnerc0812d82002-12-13 06:56:29 +0000301 // Add the mapping of regnumber => reg class to MachineFunction
Chris Lattner7db1fa92003-07-30 05:33:48 +0000302 const TargetRegisterClass *RC = MRI->getRegClassForType(Ty);
Chris Lattner3e130a22003-01-13 00:32:26 +0000303 return F->getSSARegMap()->createVirtualRegister(RC);
Brian Gaeke20244b72002-12-12 15:33:40 +0000304 }
305
Chris Lattner72614082002-10-25 22:55:53 +0000306 /// getReg - This method turns an LLVM value into a register number. This
307 /// is guaranteed to produce the same register number for a particular value
308 /// every time it is queried.
309 ///
310 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000311 unsigned getReg(Value *V) {
312 // Just append to the end of the current bb.
313 MachineBasicBlock::iterator It = BB->end();
314 return getReg(V, BB, It);
315 }
Brian Gaeke71794c02002-12-13 11:22:48 +0000316 unsigned getReg(Value *V, MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000317 MachineBasicBlock::iterator IPt) {
Chris Lattner72614082002-10-25 22:55:53 +0000318 unsigned &Reg = RegMap[V];
Misha Brukmand2cc0172002-11-20 00:58:23 +0000319 if (Reg == 0) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000320 Reg = makeAnotherReg(V->getType());
Misha Brukmand2cc0172002-11-20 00:58:23 +0000321 RegMap[V] = Reg;
Misha Brukmand2cc0172002-11-20 00:58:23 +0000322 }
Chris Lattner72614082002-10-25 22:55:53 +0000323
Chris Lattner6f8fd252002-10-27 21:23:43 +0000324 // If this operand is a constant, emit the code to copy the constant into
325 // the register here...
326 //
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000327 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattner8a307e82002-12-16 19:32:50 +0000328 copyConstantToRegister(MBB, IPt, C, Reg);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000329 RegMap.erase(V); // Assign a new name to this constant if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000330 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
331 // Move the address of the global into the register
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000332 BuildMI(*MBB, IPt, X86::MOV32ri, 1, Reg).addGlobalAddress(GV);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000333 RegMap.erase(V); // Assign a new name to this address if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000334 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000335
Chris Lattner72614082002-10-25 22:55:53 +0000336 return Reg;
337 }
Chris Lattner72614082002-10-25 22:55:53 +0000338 };
339}
340
Chris Lattner43189d12002-11-17 20:07:45 +0000341/// TypeClass - Used by the X86 backend to group LLVM types by their basic X86
342/// Representation.
343///
344enum TypeClass {
Chris Lattner94af4142002-12-25 05:13:53 +0000345 cByte, cShort, cInt, cFP, cLong
Chris Lattner43189d12002-11-17 20:07:45 +0000346};
347
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000348/// getClass - Turn a primitive type into a "class" number which is based on the
349/// size of the type, and whether or not it is floating point.
350///
Chris Lattner43189d12002-11-17 20:07:45 +0000351static inline TypeClass getClass(const Type *Ty) {
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000352 switch (Ty->getPrimitiveID()) {
353 case Type::SByteTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000354 case Type::UByteTyID: return cByte; // Byte operands are class #0
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000355 case Type::ShortTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000356 case Type::UShortTyID: return cShort; // Short operands are class #1
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000357 case Type::IntTyID:
358 case Type::UIntTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000359 case Type::PointerTyID: return cInt; // Int's and pointers are class #2
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000360
Chris Lattner94af4142002-12-25 05:13:53 +0000361 case Type::FloatTyID:
362 case Type::DoubleTyID: return cFP; // Floating Point is #3
Chris Lattner3e130a22003-01-13 00:32:26 +0000363
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000364 case Type::LongTyID:
Chris Lattner3e130a22003-01-13 00:32:26 +0000365 case Type::ULongTyID: return cLong; // Longs are class #4
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000366 default:
367 assert(0 && "Invalid type to getClass!");
Chris Lattner43189d12002-11-17 20:07:45 +0000368 return cByte; // not reached
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000369 }
370}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000371
Chris Lattner6b993cc2002-12-15 08:02:15 +0000372// getClassB - Just like getClass, but treat boolean values as bytes.
373static inline TypeClass getClassB(const Type *Ty) {
374 if (Ty == Type::BoolTy) return cByte;
375 return getClass(Ty);
376}
377
Chris Lattner06925362002-11-17 21:56:38 +0000378
Chris Lattnerc5291f52002-10-27 21:16:59 +0000379/// copyConstantToRegister - Output the instructions required to put the
380/// specified constant into the specified register.
381///
Chris Lattner8a307e82002-12-16 19:32:50 +0000382void ISel::copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000383 MachineBasicBlock::iterator IP,
Chris Lattner8a307e82002-12-16 19:32:50 +0000384 Constant *C, unsigned R) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000385 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000386 unsigned Class = 0;
387 switch (CE->getOpcode()) {
388 case Instruction::GetElementPtr:
Brian Gaeke68b1edc2002-12-16 04:23:29 +0000389 emitGEPOperation(MBB, IP, CE->getOperand(0),
Chris Lattner333b2fa2002-12-13 10:09:43 +0000390 CE->op_begin()+1, CE->op_end(), R);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000391 return;
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000392 case Instruction::Cast:
Chris Lattner548f61d2003-04-23 17:22:12 +0000393 emitCastOperation(MBB, IP, CE->getOperand(0), CE->getType(), R);
Chris Lattner4b12cde2003-04-21 21:33:44 +0000394 return;
Chris Lattnerc0812d82002-12-13 06:56:29 +0000395
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000396 case Instruction::Xor: ++Class; // FALL THROUGH
397 case Instruction::Or: ++Class; // FALL THROUGH
398 case Instruction::And: ++Class; // FALL THROUGH
399 case Instruction::Sub: ++Class; // FALL THROUGH
400 case Instruction::Add:
401 emitSimpleBinaryOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
402 Class, R);
403 return;
404
Chris Lattnercadff442003-10-23 17:21:43 +0000405 case Instruction::Mul: {
406 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
407 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
408 doMultiply(MBB, IP, R, CE->getType(), Op0Reg, Op1Reg);
409 return;
410 }
411 case Instruction::Div:
412 case Instruction::Rem: {
413 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
414 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
415 emitDivRemOperation(MBB, IP, Op0Reg, Op1Reg,
416 CE->getOpcode() == Instruction::Div,
417 CE->getType(), R);
418 return;
419 }
420
Chris Lattner58c41fe2003-08-24 19:19:47 +0000421 case Instruction::SetNE:
422 case Instruction::SetEQ:
423 case Instruction::SetLT:
424 case Instruction::SetGT:
425 case Instruction::SetLE:
426 case Instruction::SetGE:
427 emitSetCCOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
428 CE->getOpcode(), R);
429 return;
430
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000431 case Instruction::Shl:
432 case Instruction::Shr:
433 emitShiftOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000434 CE->getOpcode() == Instruction::Shl, CE->getType(), R);
435 return;
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000436
Chris Lattner12d96a02004-03-30 21:22:00 +0000437 case Instruction::Select:
438 emitSelectOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
439 CE->getOperand(2), R);
440 return;
441
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000442 default:
443 std::cerr << "Offending expr: " << C << "\n";
Chris Lattnerb2acc512003-10-19 21:09:10 +0000444 assert(0 && "Constant expression not yet handled!\n");
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000445 }
Brian Gaeke20244b72002-12-12 15:33:40 +0000446 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000447
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000448 if (C->getType()->isIntegral()) {
Chris Lattner6b993cc2002-12-15 08:02:15 +0000449 unsigned Class = getClassB(C->getType());
Chris Lattner3e130a22003-01-13 00:32:26 +0000450
451 if (Class == cLong) {
452 // Copy the value into the register pair.
Chris Lattnerc07736a2003-07-23 15:22:26 +0000453 uint64_t Val = cast<ConstantInt>(C)->getRawValue();
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000454 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(Val & 0xFFFFFFFF);
455 BuildMI(*MBB, IP, X86::MOV32ri, 1, R+1).addImm(Val >> 32);
Chris Lattner3e130a22003-01-13 00:32:26 +0000456 return;
457 }
458
Chris Lattner94af4142002-12-25 05:13:53 +0000459 assert(Class <= cInt && "Type not handled yet!");
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000460
461 static const unsigned IntegralOpcodeTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000462 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000463 };
464
Chris Lattner6b993cc2002-12-15 08:02:15 +0000465 if (C->getType() == Type::BoolTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000466 BuildMI(*MBB, IP, X86::MOV8ri, 1, R).addImm(C == ConstantBool::True);
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000467 } else {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000468 ConstantInt *CI = cast<ConstantInt>(C);
Chris Lattneree352852004-02-29 07:22:16 +0000469 BuildMI(*MBB, IP, IntegralOpcodeTab[Class],1,R).addImm(CI->getRawValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000470 }
Chris Lattner94af4142002-12-25 05:13:53 +0000471 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Chris Lattneraf703622004-02-02 18:56:30 +0000472 if (CFP->isExactlyValue(+0.0))
Chris Lattneree352852004-02-29 07:22:16 +0000473 BuildMI(*MBB, IP, X86::FLD0, 0, R);
Chris Lattneraf703622004-02-02 18:56:30 +0000474 else if (CFP->isExactlyValue(+1.0))
Chris Lattneree352852004-02-29 07:22:16 +0000475 BuildMI(*MBB, IP, X86::FLD1, 0, R);
Chris Lattner94af4142002-12-25 05:13:53 +0000476 else {
Chris Lattner3e130a22003-01-13 00:32:26 +0000477 // Otherwise we need to spill the constant to memory...
478 MachineConstantPool *CP = F->getConstantPool();
479 unsigned CPI = CP->getConstantPoolIndex(CFP);
Chris Lattner6c09db22003-10-20 04:11:23 +0000480 const Type *Ty = CFP->getType();
481
482 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000483 unsigned LoadOpcode = Ty == Type::FloatTy ? X86::FLD32m : X86::FLD64m;
Chris Lattneree352852004-02-29 07:22:16 +0000484 addConstantPoolReference(BuildMI(*MBB, IP, LoadOpcode, 4, R), CPI);
Chris Lattner94af4142002-12-25 05:13:53 +0000485 }
486
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000487 } else if (isa<ConstantPointerNull>(C)) {
Brian Gaeke20244b72002-12-12 15:33:40 +0000488 // Copy zero (null pointer) to the register.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000489 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(0);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000490 } else if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(C)) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000491 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addGlobalAddress(CPR->getValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000492 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +0000493 std::cerr << "Offending constant: " << C << "\n";
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000494 assert(0 && "Type not handled yet!");
Chris Lattnerc5291f52002-10-27 21:16:59 +0000495 }
496}
497
Chris Lattner065faeb2002-12-28 20:24:02 +0000498/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
499/// the stack into virtual registers.
500///
501void ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
502 // Emit instructions to load the arguments... On entry to a function on the
503 // X86, the stack frame looks like this:
504 //
505 // [ESP] -- return address
Chris Lattner3e130a22003-01-13 00:32:26 +0000506 // [ESP + 4] -- first argument (leftmost lexically)
507 // [ESP + 8] -- second argument, if first argument is four bytes in size
Chris Lattner065faeb2002-12-28 20:24:02 +0000508 // ...
509 //
Chris Lattnerf158da22003-01-16 02:20:12 +0000510 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Chris Lattneraa09b752002-12-28 21:08:28 +0000511 MachineFrameInfo *MFI = F->getFrameInfo();
Chris Lattner065faeb2002-12-28 20:24:02 +0000512
513 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
514 unsigned Reg = getReg(*I);
515
Chris Lattner065faeb2002-12-28 20:24:02 +0000516 int FI; // Frame object index
Chris Lattner065faeb2002-12-28 20:24:02 +0000517 switch (getClassB(I->getType())) {
518 case cByte:
Chris Lattneraa09b752002-12-28 21:08:28 +0000519 FI = MFI->CreateFixedObject(1, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000520 addFrameReference(BuildMI(BB, X86::MOV8rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000521 break;
522 case cShort:
Chris Lattneraa09b752002-12-28 21:08:28 +0000523 FI = MFI->CreateFixedObject(2, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000524 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000525 break;
526 case cInt:
Chris Lattneraa09b752002-12-28 21:08:28 +0000527 FI = MFI->CreateFixedObject(4, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000528 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000529 break;
Chris Lattner3e130a22003-01-13 00:32:26 +0000530 case cLong:
531 FI = MFI->CreateFixedObject(8, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000532 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
533 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg+1), FI, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +0000534 ArgOffset += 4; // longs require 4 additional bytes
535 break;
Chris Lattner065faeb2002-12-28 20:24:02 +0000536 case cFP:
537 unsigned Opcode;
538 if (I->getType() == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000539 Opcode = X86::FLD32m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000540 FI = MFI->CreateFixedObject(4, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000541 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000542 Opcode = X86::FLD64m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000543 FI = MFI->CreateFixedObject(8, ArgOffset);
544 ArgOffset += 4; // doubles require 4 additional bytes
Chris Lattner065faeb2002-12-28 20:24:02 +0000545 }
546 addFrameReference(BuildMI(BB, Opcode, 4, Reg), FI);
547 break;
548 default:
549 assert(0 && "Unhandled argument type!");
550 }
Chris Lattner3e130a22003-01-13 00:32:26 +0000551 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +0000552 }
Chris Lattnereca195e2003-05-08 19:44:13 +0000553
554 // If the function takes variable number of arguments, add a frame offset for
555 // the start of the first vararg value... this is used to expand
556 // llvm.va_start.
557 if (Fn.getFunctionType()->isVarArg())
558 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000559}
560
561
Chris Lattner333b2fa2002-12-13 10:09:43 +0000562/// SelectPHINodes - Insert machine code to generate phis. This is tricky
563/// because we have to generate our sources into the source basic blocks, not
564/// the current one.
565///
566void ISel::SelectPHINodes() {
Chris Lattner3501fea2003-01-14 22:00:31 +0000567 const TargetInstrInfo &TII = TM.getInstrInfo();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000568 const Function &LF = *F->getFunction(); // The LLVM function...
569 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
570 const BasicBlock *BB = I;
Chris Lattner168aa902004-02-29 07:10:16 +0000571 MachineBasicBlock &MBB = *MBBMap[I];
Chris Lattner333b2fa2002-12-13 10:09:43 +0000572
573 // Loop over all of the PHI nodes in the LLVM basic block...
Chris Lattner168aa902004-02-29 07:10:16 +0000574 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000575 for (BasicBlock::const_iterator I = BB->begin();
Chris Lattnera81fc682003-10-19 00:26:11 +0000576 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
Chris Lattner3e130a22003-01-13 00:32:26 +0000577
Chris Lattner333b2fa2002-12-13 10:09:43 +0000578 // Create a new machine instr PHI node, and insert it.
Chris Lattner3e130a22003-01-13 00:32:26 +0000579 unsigned PHIReg = getReg(*PN);
Chris Lattner168aa902004-02-29 07:10:16 +0000580 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
581 X86::PHI, PN->getNumOperands(), PHIReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000582
583 MachineInstr *LongPhiMI = 0;
Chris Lattner168aa902004-02-29 07:10:16 +0000584 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
585 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
586 X86::PHI, PN->getNumOperands(), PHIReg+1);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000587
Chris Lattnera6e73f12003-05-12 14:22:21 +0000588 // PHIValues - Map of blocks to incoming virtual registers. We use this
589 // so that we only initialize one incoming value for a particular block,
590 // even if the block has multiple entries in the PHI node.
591 //
592 std::map<MachineBasicBlock*, unsigned> PHIValues;
593
Chris Lattner333b2fa2002-12-13 10:09:43 +0000594 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
595 MachineBasicBlock *PredMBB = MBBMap[PN->getIncomingBlock(i)];
Chris Lattnera6e73f12003-05-12 14:22:21 +0000596 unsigned ValReg;
597 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
598 PHIValues.lower_bound(PredMBB);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000599
Chris Lattnera6e73f12003-05-12 14:22:21 +0000600 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
601 // We already inserted an initialization of the register for this
602 // predecessor. Recycle it.
603 ValReg = EntryIt->second;
604
605 } else {
Chris Lattnera81fc682003-10-19 00:26:11 +0000606 // Get the incoming value into a virtual register.
Chris Lattnera6e73f12003-05-12 14:22:21 +0000607 //
Chris Lattnera81fc682003-10-19 00:26:11 +0000608 Value *Val = PN->getIncomingValue(i);
609
610 // If this is a constant or GlobalValue, we may have to insert code
611 // into the basic block to compute it into a virtual register.
612 if (isa<Constant>(Val) || isa<GlobalValue>(Val)) {
Chris Lattner6f2ab042004-03-30 19:10:12 +0000613 if (isa<ConstantExpr>(Val)) {
614 // Because we don't want to clobber any values which might be in
615 // physical registers with the computation of this constant (which
616 // might be arbitrarily complex if it is a constant expression),
617 // just insert the computation at the top of the basic block.
618 MachineBasicBlock::iterator PI = PredMBB->begin();
619
620 // Skip over any PHI nodes though!
621 while (PI != PredMBB->end() && PI->getOpcode() == X86::PHI)
622 ++PI;
623
624 ValReg = getReg(Val, PredMBB, PI);
625 } else {
626 // Simple constants get emitted at the end of the basic block,
627 // before any terminator instructions. We "know" that the code to
628 // move a constant into a register will never clobber any flags.
629 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
630 }
Chris Lattnera81fc682003-10-19 00:26:11 +0000631 } else {
632 ValReg = getReg(Val);
633 }
Chris Lattnera6e73f12003-05-12 14:22:21 +0000634
635 // Remember that we inserted a value for this PHI for this predecessor
636 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
637 }
638
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000639 PhiMI->addRegOperand(ValReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000640 PhiMI->addMachineBasicBlockOperand(PredMBB);
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000641 if (LongPhiMI) {
642 LongPhiMI->addRegOperand(ValReg+1);
643 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
644 }
Chris Lattner333b2fa2002-12-13 10:09:43 +0000645 }
Chris Lattner168aa902004-02-29 07:10:16 +0000646
647 // Now that we emitted all of the incoming values for the PHI node, make
648 // sure to reposition the InsertPoint after the PHI that we just added.
649 // This is needed because we might have inserted a constant into this
650 // block, right after the PHI's which is before the old insert point!
651 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
652 ++PHIInsertPoint;
Chris Lattner333b2fa2002-12-13 10:09:43 +0000653 }
654 }
655}
656
Chris Lattner986618e2004-02-22 19:47:26 +0000657/// RequiresFPRegKill - The floating point stackifier pass cannot insert
658/// compensation code on critical edges. As such, it requires that we kill all
659/// FP registers on the exit from any blocks that either ARE critical edges, or
660/// branch to a block that has incoming critical edges.
661///
662/// Note that this kill instruction will eventually be eliminated when
663/// restrictions in the stackifier are relaxed.
664///
665static bool RequiresFPRegKill(const BasicBlock *BB) {
666#if 0
667 for (succ_const_iterator SI = succ_begin(BB), E = succ_end(BB); SI!=E; ++SI) {
668 const BasicBlock *Succ = *SI;
669 pred_const_iterator PI = pred_begin(Succ), PE = pred_end(Succ);
670 ++PI; // Block have at least one predecessory
671 if (PI != PE) { // If it has exactly one, this isn't crit edge
672 // If this block has more than one predecessor, check all of the
673 // predecessors to see if they have multiple successors. If so, then the
674 // block we are analyzing needs an FPRegKill.
675 for (PI = pred_begin(Succ); PI != PE; ++PI) {
676 const BasicBlock *Pred = *PI;
677 succ_const_iterator SI2 = succ_begin(Pred);
678 ++SI2; // There must be at least one successor of this block.
679 if (SI2 != succ_end(Pred))
680 return true; // Yes, we must insert the kill on this edge.
681 }
682 }
683 }
684 // If we got this far, there is no need to insert the kill instruction.
685 return false;
686#else
687 return true;
688#endif
689}
690
691// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks that
692// need them. This only occurs due to the floating point stackifier not being
693// aggressive enough to handle arbitrary global stackification.
694//
695// Currently we insert an FP_REG_KILL instruction into each block that uses or
696// defines a floating point virtual register.
697//
698// When the global register allocators (like linear scan) finally update live
699// variable analysis, we can keep floating point values in registers across
700// portions of the CFG that do not involve critical edges. This will be a big
701// win, but we are waiting on the global allocators before we can do this.
702//
703// With a bit of work, the floating point stackifier pass can be enhanced to
704// break critical edges as needed (to make a place to put compensation code),
705// but this will require some infrastructure improvements as well.
706//
707void ISel::InsertFPRegKills() {
708 SSARegMap &RegMap = *F->getSSARegMap();
Chris Lattner986618e2004-02-22 19:47:26 +0000709
710 for (MachineFunction::iterator BB = F->begin(), E = F->end(); BB != E; ++BB) {
Chris Lattner986618e2004-02-22 19:47:26 +0000711 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end(); I!=E; ++I)
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000712 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
713 MachineOperand& MO = I->getOperand(i);
714 if (MO.isRegister() && MO.getReg()) {
715 unsigned Reg = MO.getReg();
Chris Lattner986618e2004-02-22 19:47:26 +0000716 if (MRegisterInfo::isVirtualRegister(Reg))
Chris Lattner65cf42d2004-02-23 07:29:45 +0000717 if (RegMap.getRegClass(Reg)->getSize() == 10)
718 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000719 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000720 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000721 // If we haven't found an FP register use or def in this basic block, check
722 // to see if any of our successors has an FP PHI node, which will cause a
723 // copy to be inserted into this block.
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000724 for (succ_const_iterator SI = succ_begin(BB->getBasicBlock()),
725 E = succ_end(BB->getBasicBlock()); SI != E; ++SI) {
726 MachineBasicBlock *SBB = MBBMap[*SI];
727 for (MachineBasicBlock::iterator I = SBB->begin();
728 I != SBB->end() && I->getOpcode() == X86::PHI; ++I) {
729 if (RegMap.getRegClass(I->getOperand(0).getReg())->getSize() == 10)
730 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000731 }
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000732 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000733 continue;
734 UsesFPReg:
735 // Okay, this block uses an FP register. If the block has successors (ie,
736 // it's not an unwind/return), insert the FP_REG_KILL instruction.
737 if (BB->getBasicBlock()->getTerminator()->getNumSuccessors() &&
738 RequiresFPRegKill(BB->getBasicBlock())) {
Chris Lattneree352852004-02-29 07:22:16 +0000739 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
Chris Lattner65cf42d2004-02-23 07:29:45 +0000740 ++NumFPKill;
Chris Lattner986618e2004-02-22 19:47:26 +0000741 }
742 }
743}
744
745
Chris Lattner307ecba2004-03-30 22:39:09 +0000746// canFoldSetCCIntoBranchOrSelect - Return the setcc instruction if we can fold
747// it into the conditional branch or select instruction which is the only user
748// of the cc instruction. This is the case if the conditional branch is the
749// only user of the setcc, and if the setcc is in the same basic block as the
750// conditional branch. We also don't handle long arguments below, so we reject
751// them here as well.
Chris Lattner6d40c192003-01-16 16:43:00 +0000752//
Chris Lattner307ecba2004-03-30 22:39:09 +0000753static SetCondInst *canFoldSetCCIntoBranchOrSelect(Value *V) {
Chris Lattner6d40c192003-01-16 16:43:00 +0000754 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
Chris Lattner307ecba2004-03-30 22:39:09 +0000755 if (SCI->hasOneUse()) {
756 Instruction *User = cast<Instruction>(SCI->use_back());
757 if ((isa<BranchInst>(User) || isa<SelectInst>(User)) &&
758 SCI->getParent() == User->getParent() &&
759 getClassB(SCI->getOperand(0)->getType()) != cLong)
Chris Lattner6d40c192003-01-16 16:43:00 +0000760 return SCI;
761 }
762 return 0;
763}
Chris Lattner333b2fa2002-12-13 10:09:43 +0000764
Chris Lattner6d40c192003-01-16 16:43:00 +0000765// Return a fixed numbering for setcc instructions which does not depend on the
766// order of the opcodes.
767//
768static unsigned getSetCCNumber(unsigned Opcode) {
769 switch(Opcode) {
770 default: assert(0 && "Unknown setcc instruction!");
771 case Instruction::SetEQ: return 0;
772 case Instruction::SetNE: return 1;
773 case Instruction::SetLT: return 2;
Chris Lattner55f6fab2003-01-16 18:07:23 +0000774 case Instruction::SetGE: return 3;
775 case Instruction::SetGT: return 4;
776 case Instruction::SetLE: return 5;
Chris Lattner6d40c192003-01-16 16:43:00 +0000777 }
778}
Chris Lattner06925362002-11-17 21:56:38 +0000779
Chris Lattner6d40c192003-01-16 16:43:00 +0000780// LLVM -> X86 signed X86 unsigned
781// ----- ---------- ------------
782// seteq -> sete sete
783// setne -> setne setne
784// setlt -> setl setb
Chris Lattner55f6fab2003-01-16 18:07:23 +0000785// setge -> setge setae
Chris Lattner6d40c192003-01-16 16:43:00 +0000786// setgt -> setg seta
787// setle -> setle setbe
Chris Lattnerb2acc512003-10-19 21:09:10 +0000788// ----
789// sets // Used by comparison with 0 optimization
790// setns
791static const unsigned SetCCOpcodeTab[2][8] = {
792 { X86::SETEr, X86::SETNEr, X86::SETBr, X86::SETAEr, X86::SETAr, X86::SETBEr,
793 0, 0 },
794 { X86::SETEr, X86::SETNEr, X86::SETLr, X86::SETGEr, X86::SETGr, X86::SETLEr,
795 X86::SETSr, X86::SETNSr },
Chris Lattner6d40c192003-01-16 16:43:00 +0000796};
797
Chris Lattnerb2acc512003-10-19 21:09:10 +0000798// EmitComparison - This function emits a comparison of the two operands,
799// returning the extended setcc code to use.
800unsigned ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
801 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000802 MachineBasicBlock::iterator IP) {
Brian Gaeke1749d632002-11-07 17:59:21 +0000803 // The arguments are already supposed to be of the same type.
Chris Lattner6d40c192003-01-16 16:43:00 +0000804 const Type *CompTy = Op0->getType();
Chris Lattner3e130a22003-01-13 00:32:26 +0000805 unsigned Class = getClassB(CompTy);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000806 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattner333864d2003-06-05 19:30:30 +0000807
808 // Special case handling of: cmp R, i
809 if (Class == cByte || Class == cShort || Class == cInt)
810 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000811 uint64_t Op1v = cast<ConstantInt>(CI)->getRawValue();
812
Chris Lattner333864d2003-06-05 19:30:30 +0000813 // Mask off any upper bits of the constant, if there are any...
814 Op1v &= (1ULL << (8 << Class)) - 1;
815
Chris Lattnerb2acc512003-10-19 21:09:10 +0000816 // If this is a comparison against zero, emit more efficient code. We
817 // can't handle unsigned comparisons against zero unless they are == or
818 // !=. These should have been strength reduced already anyway.
819 if (Op1v == 0 && (CompTy->isSigned() || OpNum < 2)) {
820 static const unsigned TESTTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000821 X86::TEST8rr, X86::TEST16rr, X86::TEST32rr
Chris Lattnerb2acc512003-10-19 21:09:10 +0000822 };
Chris Lattneree352852004-02-29 07:22:16 +0000823 BuildMI(*MBB, IP, TESTTab[Class], 2).addReg(Op0r).addReg(Op0r);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000824
825 if (OpNum == 2) return 6; // Map jl -> js
826 if (OpNum == 3) return 7; // Map jg -> jns
827 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000828 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000829
830 static const unsigned CMPTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000831 X86::CMP8ri, X86::CMP16ri, X86::CMP32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +0000832 };
833
Chris Lattneree352852004-02-29 07:22:16 +0000834 BuildMI(*MBB, IP, CMPTab[Class], 2).addReg(Op0r).addImm(Op1v);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000835 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000836 }
837
Chris Lattner9f08a922004-02-03 18:54:04 +0000838 // Special case handling of comparison against +/- 0.0
839 if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op1))
840 if (CFP->isExactlyValue(+0.0) || CFP->isExactlyValue(-0.0)) {
Chris Lattneree352852004-02-29 07:22:16 +0000841 BuildMI(*MBB, IP, X86::FTST, 1).addReg(Op0r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000842 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000843 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner9f08a922004-02-03 18:54:04 +0000844 return OpNum;
845 }
846
Chris Lattner58c41fe2003-08-24 19:19:47 +0000847 unsigned Op1r = getReg(Op1, MBB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +0000848 switch (Class) {
849 default: assert(0 && "Unknown type class!");
850 // Emit: cmp <var1>, <var2> (do the comparison). We can
851 // compare 8-bit with 8-bit, 16-bit with 16-bit, 32-bit with
852 // 32-bit.
853 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000854 BuildMI(*MBB, IP, X86::CMP8rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000855 break;
856 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000857 BuildMI(*MBB, IP, X86::CMP16rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000858 break;
859 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000860 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000861 break;
862 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +0000863 BuildMI(*MBB, IP, X86::FpUCOM, 2).addReg(Op0r).addReg(Op1r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000864 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000865 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +0000866 break;
867
868 case cLong:
869 if (OpNum < 2) { // seteq, setne
870 unsigned LoTmp = makeAnotherReg(Type::IntTy);
871 unsigned HiTmp = makeAnotherReg(Type::IntTy);
872 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000873 BuildMI(*MBB, IP, X86::XOR32rr, 2, LoTmp).addReg(Op0r).addReg(Op1r);
874 BuildMI(*MBB, IP, X86::XOR32rr, 2, HiTmp).addReg(Op0r+1).addReg(Op1r+1);
875 BuildMI(*MBB, IP, X86::OR32rr, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Chris Lattner3e130a22003-01-13 00:32:26 +0000876 break; // Allow the sete or setne to be generated from flags set by OR
877 } else {
878 // Emit a sequence of code which compares the high and low parts once
879 // each, then uses a conditional move to handle the overflow case. For
880 // example, a setlt for long would generate code like this:
881 //
882 // AL = lo(op1) < lo(op2) // Signedness depends on operands
883 // BL = hi(op1) < hi(op2) // Always unsigned comparison
884 // dest = hi(op1) == hi(op2) ? AL : BL;
885 //
886
Chris Lattner6d40c192003-01-16 16:43:00 +0000887 // FIXME: This would be much better if we had hierarchical register
Chris Lattner3e130a22003-01-13 00:32:26 +0000888 // classes! Until then, hardcode registers so that we can deal with their
889 // aliases (because we don't have conditional byte moves).
890 //
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000891 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattneree352852004-02-29 07:22:16 +0000892 BuildMI(*MBB, IP, SetCCOpcodeTab[0][OpNum], 0, X86::AL);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000893 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r+1).addReg(Op1r+1);
Chris Lattneree352852004-02-29 07:22:16 +0000894 BuildMI(*MBB, IP, SetCCOpcodeTab[CompTy->isSigned()][OpNum], 0, X86::BL);
895 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::BH);
896 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::AH);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000897 BuildMI(*MBB, IP, X86::CMOVE16rr, 2, X86::BX).addReg(X86::BX)
Chris Lattneree352852004-02-29 07:22:16 +0000898 .addReg(X86::AX);
Chris Lattner6d40c192003-01-16 16:43:00 +0000899 // NOTE: visitSetCondInst knows that the value is dumped into the BL
900 // register at this point for long values...
Chris Lattnerb2acc512003-10-19 21:09:10 +0000901 return OpNum;
Chris Lattner3e130a22003-01-13 00:32:26 +0000902 }
903 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000904 return OpNum;
Chris Lattner6d40c192003-01-16 16:43:00 +0000905}
Chris Lattner3e130a22003-01-13 00:32:26 +0000906
Chris Lattner6d40c192003-01-16 16:43:00 +0000907/// SetCC instructions - Here we just emit boilerplate code to set a byte-sized
908/// register, then move it to wherever the result should be.
909///
910void ISel::visitSetCondInst(SetCondInst &I) {
Chris Lattner307ecba2004-03-30 22:39:09 +0000911 if (canFoldSetCCIntoBranchOrSelect(&I))
912 return; // Fold this into a branch or select.
Chris Lattner6d40c192003-01-16 16:43:00 +0000913
Chris Lattner6d40c192003-01-16 16:43:00 +0000914 unsigned DestReg = getReg(I);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000915 MachineBasicBlock::iterator MII = BB->end();
916 emitSetCCOperation(BB, MII, I.getOperand(0), I.getOperand(1), I.getOpcode(),
917 DestReg);
918}
Chris Lattner6d40c192003-01-16 16:43:00 +0000919
Chris Lattner58c41fe2003-08-24 19:19:47 +0000920/// emitSetCCOperation - Common code shared between visitSetCondInst and
921/// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000922///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000923void ISel::emitSetCCOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000924 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000925 Value *Op0, Value *Op1, unsigned Opcode,
926 unsigned TargetReg) {
927 unsigned OpNum = getSetCCNumber(Opcode);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000928 OpNum = EmitComparison(OpNum, Op0, Op1, MBB, IP);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000929
Chris Lattnerb2acc512003-10-19 21:09:10 +0000930 const Type *CompTy = Op0->getType();
931 unsigned CompClass = getClassB(CompTy);
932 bool isSigned = CompTy->isSigned() && CompClass != cFP;
933
934 if (CompClass != cLong || OpNum < 2) {
Chris Lattner6d40c192003-01-16 16:43:00 +0000935 // Handle normal comparisons with a setcc instruction...
Chris Lattneree352852004-02-29 07:22:16 +0000936 BuildMI(*MBB, IP, SetCCOpcodeTab[isSigned][OpNum], 0, TargetReg);
Chris Lattner6d40c192003-01-16 16:43:00 +0000937 } else {
938 // Handle long comparisons by copying the value which is already in BL into
939 // the register we want...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000940 BuildMI(*MBB, IP, X86::MOV8rr, 1, TargetReg).addReg(X86::BL);
Chris Lattner6d40c192003-01-16 16:43:00 +0000941 }
Brian Gaeke1749d632002-11-07 17:59:21 +0000942}
Chris Lattner51b49a92002-11-02 19:45:49 +0000943
Chris Lattner12d96a02004-03-30 21:22:00 +0000944void ISel::visitSelectInst(SelectInst &SI) {
945 unsigned DestReg = getReg(SI);
946 MachineBasicBlock::iterator MII = BB->end();
947 emitSelectOperation(BB, MII, SI.getCondition(), SI.getTrueValue(),
948 SI.getFalseValue(), DestReg);
949}
950
951/// emitSelect - Common code shared between visitSelectInst and the constant
952/// expression support.
953void ISel::emitSelectOperation(MachineBasicBlock *MBB,
954 MachineBasicBlock::iterator IP,
955 Value *Cond, Value *TrueVal, Value *FalseVal,
956 unsigned DestReg) {
957 unsigned SelectClass = getClassB(TrueVal->getType());
958
959 // We don't support 8-bit conditional moves. If we have incoming constants,
960 // transform them into 16-bit constants to avoid having a run-time conversion.
961 if (SelectClass == cByte) {
962 if (Constant *T = dyn_cast<Constant>(TrueVal))
963 TrueVal = ConstantExpr::getCast(T, Type::ShortTy);
964 if (Constant *F = dyn_cast<Constant>(FalseVal))
965 FalseVal = ConstantExpr::getCast(F, Type::ShortTy);
966 }
967
Chris Lattner307ecba2004-03-30 22:39:09 +0000968
969 unsigned Opcode;
970 if (SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(Cond)) {
971 // We successfully folded the setcc into the select instruction.
972
973 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
974 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), MBB,
975 IP);
976
977 const Type *CompTy = SCI->getOperand(0)->getType();
978 bool isSigned = CompTy->isSigned() && getClassB(CompTy) != cFP;
979
980 // LLVM -> X86 signed X86 unsigned
981 // ----- ---------- ------------
982 // seteq -> cmovNE cmovNE
983 // setne -> cmovE cmovE
984 // setlt -> cmovGE cmovAE
985 // setge -> cmovL cmovB
986 // setgt -> cmovLE cmovBE
987 // setle -> cmovG cmovA
988 // ----
989 // cmovNS // Used by comparison with 0 optimization
990 // cmovS
991
992 switch (SelectClass) {
Chris Lattner352eb482004-03-31 22:03:35 +0000993 default: assert(0 && "Unknown value class!");
994 case cFP: {
995 // Annoyingly, we don't have a full set of floating point conditional
996 // moves. :(
997 static const unsigned OpcodeTab[2][8] = {
998 { X86::FCMOVNE, X86::FCMOVE, X86::FCMOVAE, X86::FCMOVB,
999 X86::FCMOVBE, X86::FCMOVA, 0, 0 },
1000 { X86::FCMOVNE, X86::FCMOVE, 0, 0, 0, 0, 0, 0 },
1001 };
1002 Opcode = OpcodeTab[isSigned][OpNum];
1003
1004 // If opcode == 0, we hit a case that we don't support. Output a setcc
1005 // and compare the result against zero.
1006 if (Opcode == 0) {
1007 unsigned CompClass = getClassB(CompTy);
1008 unsigned CondReg;
1009 if (CompClass != cLong || OpNum < 2) {
1010 CondReg = makeAnotherReg(Type::BoolTy);
1011 // Handle normal comparisons with a setcc instruction...
1012 BuildMI(*MBB, IP, SetCCOpcodeTab[isSigned][OpNum], 0, CondReg);
1013 } else {
1014 // Long comparisons end up in the BL register.
1015 CondReg = X86::BL;
1016 }
1017
Chris Lattner68626c22004-03-31 22:22:36 +00001018 BuildMI(*MBB, IP, X86::TEST8rr, 2).addReg(CondReg).addReg(CondReg);
Chris Lattner352eb482004-03-31 22:03:35 +00001019 Opcode = X86::FCMOVE;
1020 }
1021 break;
1022 }
Chris Lattner307ecba2004-03-30 22:39:09 +00001023 case cByte:
1024 case cShort: {
1025 static const unsigned OpcodeTab[2][8] = {
1026 { X86::CMOVNE16rr, X86::CMOVE16rr, X86::CMOVAE16rr, X86::CMOVB16rr,
1027 X86::CMOVBE16rr, X86::CMOVA16rr, 0, 0 },
1028 { X86::CMOVNE16rr, X86::CMOVE16rr, X86::CMOVGE16rr, X86::CMOVL16rr,
1029 X86::CMOVLE16rr, X86::CMOVG16rr, X86::CMOVNS16rr, X86::CMOVS16rr },
1030 };
1031 Opcode = OpcodeTab[isSigned][OpNum];
1032 break;
1033 }
1034 case cInt:
1035 case cLong: {
1036 static const unsigned OpcodeTab[2][8] = {
1037 { X86::CMOVNE32rr, X86::CMOVE32rr, X86::CMOVAE32rr, X86::CMOVB32rr,
1038 X86::CMOVBE32rr, X86::CMOVA32rr, 0, 0 },
1039 { X86::CMOVNE32rr, X86::CMOVE32rr, X86::CMOVGE32rr, X86::CMOVL32rr,
1040 X86::CMOVLE32rr, X86::CMOVG32rr, X86::CMOVNS32rr, X86::CMOVS32rr },
1041 };
1042 Opcode = OpcodeTab[isSigned][OpNum];
1043 break;
1044 }
1045 }
1046 } else {
1047 // Get the value being branched on, and use it to set the condition codes.
1048 unsigned CondReg = getReg(Cond, MBB, IP);
Chris Lattner68626c22004-03-31 22:22:36 +00001049 BuildMI(*MBB, IP, X86::TEST8rr, 2).addReg(CondReg).addReg(CondReg);
Chris Lattner307ecba2004-03-30 22:39:09 +00001050 switch (SelectClass) {
Chris Lattner352eb482004-03-31 22:03:35 +00001051 default: assert(0 && "Unknown value class!");
1052 case cFP: Opcode = X86::FCMOVE; break;
Chris Lattner307ecba2004-03-30 22:39:09 +00001053 case cByte:
Chris Lattner352eb482004-03-31 22:03:35 +00001054 case cShort: Opcode = X86::CMOVE16rr; break;
Chris Lattner307ecba2004-03-30 22:39:09 +00001055 case cInt:
Chris Lattner352eb482004-03-31 22:03:35 +00001056 case cLong: Opcode = X86::CMOVE32rr; break;
Chris Lattner307ecba2004-03-30 22:39:09 +00001057 }
1058 }
Chris Lattner12d96a02004-03-30 21:22:00 +00001059
1060 unsigned TrueReg = getReg(TrueVal, MBB, IP);
1061 unsigned FalseReg = getReg(FalseVal, MBB, IP);
1062 unsigned RealDestReg = DestReg;
Chris Lattner12d96a02004-03-30 21:22:00 +00001063
Chris Lattner12d96a02004-03-30 21:22:00 +00001064
1065 // Annoyingly enough, X86 doesn't HAVE 8-bit conditional moves. Because of
1066 // this, we have to promote the incoming values to 16 bits, perform a 16-bit
1067 // cmove, then truncate the result.
1068 if (SelectClass == cByte) {
1069 DestReg = makeAnotherReg(Type::ShortTy);
1070 if (getClassB(TrueVal->getType()) == cByte) {
1071 // Promote the true value, by storing it into AL, and reading from AX.
1072 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::AL).addReg(TrueReg);
1073 BuildMI(*MBB, IP, X86::MOV8ri, 1, X86::AH).addImm(0);
1074 TrueReg = makeAnotherReg(Type::ShortTy);
1075 BuildMI(*MBB, IP, X86::MOV16rr, 1, TrueReg).addReg(X86::AX);
1076 }
1077 if (getClassB(FalseVal->getType()) == cByte) {
1078 // Promote the true value, by storing it into CL, and reading from CX.
1079 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(FalseReg);
1080 BuildMI(*MBB, IP, X86::MOV8ri, 1, X86::CH).addImm(0);
1081 FalseReg = makeAnotherReg(Type::ShortTy);
1082 BuildMI(*MBB, IP, X86::MOV16rr, 1, FalseReg).addReg(X86::CX);
1083 }
1084 }
1085
1086 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(TrueReg).addReg(FalseReg);
1087
1088 switch (SelectClass) {
1089 case cByte:
1090 // We did the computation with 16-bit registers. Truncate back to our
1091 // result by copying into AX then copying out AL.
1092 BuildMI(*MBB, IP, X86::MOV16rr, 1, X86::AX).addReg(DestReg);
1093 BuildMI(*MBB, IP, X86::MOV8rr, 1, RealDestReg).addReg(X86::AL);
1094 break;
1095 case cLong:
1096 // Move the upper half of the value as well.
1097 BuildMI(*MBB, IP, Opcode, 2,DestReg+1).addReg(TrueReg+1).addReg(FalseReg+1);
1098 break;
1099 }
1100}
Chris Lattner58c41fe2003-08-24 19:19:47 +00001101
1102
1103
Brian Gaekec2505982002-11-30 11:57:28 +00001104/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
1105/// operand, in the specified target register.
Misha Brukman538607f2004-03-01 23:53:11 +00001106///
Chris Lattner3e130a22003-01-13 00:32:26 +00001107void ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
1108 bool isUnsigned = VR.Ty->isUnsigned();
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001109
Chris Lattner29bf0622004-04-06 01:21:00 +00001110 Value *Val = VR.Val;
1111 const Type *Ty = VR.Ty;
Chris Lattner502e36c2004-04-06 01:25:33 +00001112 if (Val) {
Chris Lattner29bf0622004-04-06 01:21:00 +00001113 if (Constant *C = dyn_cast<Constant>(Val)) {
1114 Val = ConstantExpr::getCast(C, Type::IntTy);
1115 Ty = Type::IntTy;
1116 }
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001117
Chris Lattner502e36c2004-04-06 01:25:33 +00001118 // If this is a simple constant, just emit a MOVri directly to avoid the
1119 // copy.
1120 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
1121 int TheVal = CI->getRawValue() & 0xFFFFFFFF;
1122 BuildMI(BB, X86::MOV32ri, 1, targetReg).addImm(TheVal);
1123 return;
1124 }
1125 }
1126
Chris Lattner29bf0622004-04-06 01:21:00 +00001127 // Make sure we have the register number for this value...
1128 unsigned Reg = Val ? getReg(Val) : VR.Reg;
1129
1130 switch (getClassB(Ty)) {
Chris Lattner94af4142002-12-25 05:13:53 +00001131 case cByte:
1132 // Extend value into target register (8->32)
1133 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001134 BuildMI(BB, X86::MOVZX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001135 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001136 BuildMI(BB, X86::MOVSX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001137 break;
1138 case cShort:
1139 // Extend value into target register (16->32)
1140 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001141 BuildMI(BB, X86::MOVZX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001142 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001143 BuildMI(BB, X86::MOVSX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001144 break;
1145 case cInt:
1146 // Move value into target register (32->32)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001147 BuildMI(BB, X86::MOV32rr, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001148 break;
1149 default:
1150 assert(0 && "Unpromotable operand class in promote32");
1151 }
Brian Gaekec2505982002-11-30 11:57:28 +00001152}
Chris Lattnerc5291f52002-10-27 21:16:59 +00001153
Chris Lattner72614082002-10-25 22:55:53 +00001154/// 'ret' instruction - Here we are interested in meeting the x86 ABI. As such,
1155/// we have the following possibilities:
1156///
1157/// ret void: No return value, simply emit a 'ret' instruction
1158/// ret sbyte, ubyte : Extend value into EAX and return
1159/// ret short, ushort: Extend value into EAX and return
1160/// ret int, uint : Move value into EAX and return
1161/// ret pointer : Move value into EAX and return
Chris Lattner06925362002-11-17 21:56:38 +00001162/// ret long, ulong : Move value into EAX/EDX and return
1163/// ret float/double : Top of FP stack
Chris Lattner72614082002-10-25 22:55:53 +00001164///
Chris Lattner3e130a22003-01-13 00:32:26 +00001165void ISel::visitReturnInst(ReturnInst &I) {
Chris Lattner94af4142002-12-25 05:13:53 +00001166 if (I.getNumOperands() == 0) {
1167 BuildMI(BB, X86::RET, 0); // Just emit a 'ret' instruction
1168 return;
1169 }
1170
1171 Value *RetVal = I.getOperand(0);
Chris Lattner3e130a22003-01-13 00:32:26 +00001172 switch (getClassB(RetVal->getType())) {
Chris Lattner94af4142002-12-25 05:13:53 +00001173 case cByte: // integral return values: extend or move into EAX and return
1174 case cShort:
1175 case cInt:
Chris Lattner29bf0622004-04-06 01:21:00 +00001176 promote32(X86::EAX, ValueRecord(RetVal));
Chris Lattnerdbd73722003-05-06 21:32:22 +00001177 // Declare that EAX is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +00001178 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::EAX).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +00001179 break;
Chris Lattner29bf0622004-04-06 01:21:00 +00001180 case cFP: { // Floats & Doubles: Return in ST(0)
1181 unsigned RetReg = getReg(RetVal);
Chris Lattner3e130a22003-01-13 00:32:26 +00001182 BuildMI(BB, X86::FpSETRESULT, 1).addReg(RetReg);
Chris Lattnerdbd73722003-05-06 21:32:22 +00001183 // Declare that top-of-stack is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +00001184 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::ST0).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +00001185 break;
Chris Lattner29bf0622004-04-06 01:21:00 +00001186 }
1187 case cLong: {
1188 unsigned RetReg = getReg(RetVal);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001189 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(RetReg);
1190 BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(RetReg+1);
Chris Lattnerdbd73722003-05-06 21:32:22 +00001191 // Declare that EAX & EDX are live on exit
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001192 BuildMI(BB, X86::IMPLICIT_USE, 3).addReg(X86::EAX).addReg(X86::EDX)
1193 .addReg(X86::ESP);
Chris Lattner3e130a22003-01-13 00:32:26 +00001194 break;
Chris Lattner29bf0622004-04-06 01:21:00 +00001195 }
Chris Lattner94af4142002-12-25 05:13:53 +00001196 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001197 visitInstruction(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001198 }
Chris Lattner43189d12002-11-17 20:07:45 +00001199 // Emit a 'ret' instruction
Chris Lattner94af4142002-12-25 05:13:53 +00001200 BuildMI(BB, X86::RET, 0);
Chris Lattner72614082002-10-25 22:55:53 +00001201}
1202
Chris Lattner55f6fab2003-01-16 18:07:23 +00001203// getBlockAfter - Return the basic block which occurs lexically after the
1204// specified one.
1205static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1206 Function::iterator I = BB; ++I; // Get iterator to next block
1207 return I != BB->getParent()->end() ? &*I : 0;
1208}
1209
Chris Lattner51b49a92002-11-02 19:45:49 +00001210/// visitBranchInst - Handle conditional and unconditional branches here. Note
1211/// that since code layout is frozen at this point, that if we are trying to
1212/// jump to a block that is the immediate successor of the current block, we can
Chris Lattner6d40c192003-01-16 16:43:00 +00001213/// just make a fall-through (but we don't currently).
Chris Lattner51b49a92002-11-02 19:45:49 +00001214///
Chris Lattner94af4142002-12-25 05:13:53 +00001215void ISel::visitBranchInst(BranchInst &BI) {
Chris Lattner55f6fab2003-01-16 18:07:23 +00001216 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
1217
1218 if (!BI.isConditional()) { // Unconditional branch?
Chris Lattnercf93cdd2004-01-30 22:13:44 +00001219 if (BI.getSuccessor(0) != NextBB)
Chris Lattner55f6fab2003-01-16 18:07:23 +00001220 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
Chris Lattner6d40c192003-01-16 16:43:00 +00001221 return;
1222 }
1223
1224 // See if we can fold the setcc into the branch itself...
Chris Lattner307ecba2004-03-30 22:39:09 +00001225 SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(BI.getCondition());
Chris Lattner6d40c192003-01-16 16:43:00 +00001226 if (SCI == 0) {
1227 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1228 // computed some other way...
Chris Lattner065faeb2002-12-28 20:24:02 +00001229 unsigned condReg = getReg(BI.getCondition());
Chris Lattner68626c22004-03-31 22:22:36 +00001230 BuildMI(BB, X86::TEST8rr, 2).addReg(condReg).addReg(condReg);
Chris Lattner55f6fab2003-01-16 18:07:23 +00001231 if (BI.getSuccessor(1) == NextBB) {
1232 if (BI.getSuccessor(0) != NextBB)
1233 BuildMI(BB, X86::JNE, 1).addPCDisp(BI.getSuccessor(0));
1234 } else {
1235 BuildMI(BB, X86::JE, 1).addPCDisp(BI.getSuccessor(1));
1236
1237 if (BI.getSuccessor(0) != NextBB)
1238 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
1239 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001240 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001241 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001242
1243 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Chris Lattner58c41fe2003-08-24 19:19:47 +00001244 MachineBasicBlock::iterator MII = BB->end();
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001245 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001246
1247 const Type *CompTy = SCI->getOperand(0)->getType();
1248 bool isSigned = CompTy->isSigned() && getClassB(CompTy) != cFP;
Chris Lattner6d40c192003-01-16 16:43:00 +00001249
Chris Lattnerb2acc512003-10-19 21:09:10 +00001250
Chris Lattner6d40c192003-01-16 16:43:00 +00001251 // LLVM -> X86 signed X86 unsigned
1252 // ----- ---------- ------------
1253 // seteq -> je je
1254 // setne -> jne jne
1255 // setlt -> jl jb
Chris Lattner55f6fab2003-01-16 18:07:23 +00001256 // setge -> jge jae
Chris Lattner6d40c192003-01-16 16:43:00 +00001257 // setgt -> jg ja
1258 // setle -> jle jbe
Chris Lattnerb2acc512003-10-19 21:09:10 +00001259 // ----
1260 // js // Used by comparison with 0 optimization
1261 // jns
1262
1263 static const unsigned OpcodeTab[2][8] = {
1264 { X86::JE, X86::JNE, X86::JB, X86::JAE, X86::JA, X86::JBE, 0, 0 },
1265 { X86::JE, X86::JNE, X86::JL, X86::JGE, X86::JG, X86::JLE,
1266 X86::JS, X86::JNS },
Chris Lattner6d40c192003-01-16 16:43:00 +00001267 };
1268
Chris Lattner55f6fab2003-01-16 18:07:23 +00001269 if (BI.getSuccessor(0) != NextBB) {
1270 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(0));
1271 if (BI.getSuccessor(1) != NextBB)
1272 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(1));
1273 } else {
1274 // Change to the inverse condition...
1275 if (BI.getSuccessor(1) != NextBB) {
1276 OpNum ^= 1;
1277 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(1));
1278 }
1279 }
Chris Lattner2df035b2002-11-02 19:27:56 +00001280}
1281
Chris Lattner3e130a22003-01-13 00:32:26 +00001282
1283/// doCall - This emits an abstract call instruction, setting up the arguments
1284/// and the return value as appropriate. For the actual function call itself,
1285/// it inserts the specified CallMI instruction into the stream.
1286///
1287void ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001288 const std::vector<ValueRecord> &Args) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001289
Chris Lattner065faeb2002-12-28 20:24:02 +00001290 // Count how many bytes are to be pushed on the stack...
1291 unsigned NumBytes = 0;
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001292
Chris Lattner3e130a22003-01-13 00:32:26 +00001293 if (!Args.empty()) {
1294 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1295 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001296 case cByte: case cShort: case cInt:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001297 NumBytes += 4; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001298 case cLong:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001299 NumBytes += 8; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001300 case cFP:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001301 NumBytes += Args[i].Ty == Type::FloatTy ? 4 : 8;
1302 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001303 default: assert(0 && "Unknown class!");
1304 }
1305
1306 // Adjust the stack pointer for the new arguments...
Chris Lattneree352852004-02-29 07:22:16 +00001307 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Chris Lattner065faeb2002-12-28 20:24:02 +00001308
1309 // Arguments go on the stack in reverse order, as specified by the ABI.
1310 unsigned ArgOffset = 0;
Chris Lattner3e130a22003-01-13 00:32:26 +00001311 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattnerce6096f2004-03-01 02:34:08 +00001312 unsigned ArgReg;
Chris Lattner3e130a22003-01-13 00:32:26 +00001313 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001314 case cByte:
Chris Lattner21585222004-03-01 02:42:43 +00001315 case cShort:
1316 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1317 // Zero/Sign extend constant, then stuff into memory.
1318 ConstantInt *Val = cast<ConstantInt>(Args[i].Val);
1319 Val = cast<ConstantInt>(ConstantExpr::getCast(Val, Type::IntTy));
1320 addRegOffset(BuildMI(BB, X86::MOV32mi, 5), X86::ESP, ArgOffset)
1321 .addImm(Val->getRawValue() & 0xFFFFFFFF);
1322 } else {
1323 // Promote arg to 32 bits wide into a temporary register...
1324 ArgReg = makeAnotherReg(Type::UIntTy);
1325 promote32(ArgReg, Args[i]);
1326 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1327 X86::ESP, ArgOffset).addReg(ArgReg);
1328 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001329 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001330 case cInt:
Chris Lattner21585222004-03-01 02:42:43 +00001331 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1332 unsigned Val = cast<ConstantInt>(Args[i].Val)->getRawValue();
1333 addRegOffset(BuildMI(BB, X86::MOV32mi, 5),
1334 X86::ESP, ArgOffset).addImm(Val);
1335 } else {
1336 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1337 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1338 X86::ESP, ArgOffset).addReg(ArgReg);
1339 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001340 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001341 case cLong:
Chris Lattner92900a62004-04-06 03:23:00 +00001342 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1343 uint64_t Val = cast<ConstantInt>(Args[i].Val)->getRawValue();
1344 addRegOffset(BuildMI(BB, X86::MOV32mi, 5),
1345 X86::ESP, ArgOffset).addImm(Val & ~0U);
1346 addRegOffset(BuildMI(BB, X86::MOV32mi, 5),
1347 X86::ESP, ArgOffset+4).addImm(Val >> 32ULL);
1348 } else {
1349 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1350 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1351 X86::ESP, ArgOffset).addReg(ArgReg);
1352 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1353 X86::ESP, ArgOffset+4).addReg(ArgReg+1);
1354 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001355 ArgOffset += 4; // 8 byte entry, not 4.
1356 break;
1357
Chris Lattner065faeb2002-12-28 20:24:02 +00001358 case cFP:
Chris Lattnerce6096f2004-03-01 02:34:08 +00001359 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001360 if (Args[i].Ty == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001361 addRegOffset(BuildMI(BB, X86::FST32m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001362 X86::ESP, ArgOffset).addReg(ArgReg);
1363 } else {
1364 assert(Args[i].Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001365 addRegOffset(BuildMI(BB, X86::FST64m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001366 X86::ESP, ArgOffset).addReg(ArgReg);
1367 ArgOffset += 4; // 8 byte entry, not 4.
1368 }
1369 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001370
Chris Lattner3e130a22003-01-13 00:32:26 +00001371 default: assert(0 && "Unknown class!");
Chris Lattner065faeb2002-12-28 20:24:02 +00001372 }
1373 ArgOffset += 4;
Chris Lattner94af4142002-12-25 05:13:53 +00001374 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001375 } else {
Chris Lattneree352852004-02-29 07:22:16 +00001376 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(0);
Chris Lattner94af4142002-12-25 05:13:53 +00001377 }
Chris Lattner6e49a4b2002-12-13 14:13:27 +00001378
Chris Lattner3e130a22003-01-13 00:32:26 +00001379 BB->push_back(CallMI);
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001380
Chris Lattneree352852004-02-29 07:22:16 +00001381 BuildMI(BB, X86::ADJCALLSTACKUP, 1).addImm(NumBytes);
Chris Lattnera3243642002-12-04 23:45:28 +00001382
1383 // If there is a return value, scavenge the result from the location the call
1384 // leaves it in...
1385 //
Chris Lattner3e130a22003-01-13 00:32:26 +00001386 if (Ret.Ty != Type::VoidTy) {
1387 unsigned DestClass = getClassB(Ret.Ty);
1388 switch (DestClass) {
Brian Gaeke20244b72002-12-12 15:33:40 +00001389 case cByte:
1390 case cShort:
1391 case cInt: {
1392 // Integral results are in %eax, or the appropriate portion
1393 // thereof.
1394 static const unsigned regRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001395 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr
Brian Gaeke20244b72002-12-12 15:33:40 +00001396 };
1397 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX };
Chris Lattner3e130a22003-01-13 00:32:26 +00001398 BuildMI(BB, regRegMove[DestClass], 1, Ret.Reg).addReg(AReg[DestClass]);
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001399 break;
Brian Gaeke20244b72002-12-12 15:33:40 +00001400 }
Chris Lattner94af4142002-12-25 05:13:53 +00001401 case cFP: // Floating-point return values live in %ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +00001402 BuildMI(BB, X86::FpGETRESULT, 1, Ret.Reg);
Brian Gaeke20244b72002-12-12 15:33:40 +00001403 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001404 case cLong: // Long values are left in EDX:EAX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001405 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg).addReg(X86::EAX);
1406 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg+1).addReg(X86::EDX);
Chris Lattner3e130a22003-01-13 00:32:26 +00001407 break;
1408 default: assert(0 && "Unknown class!");
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001409 }
Chris Lattnera3243642002-12-04 23:45:28 +00001410 }
Brian Gaekefa8d5712002-11-22 11:07:01 +00001411}
Chris Lattner2df035b2002-11-02 19:27:56 +00001412
Chris Lattner3e130a22003-01-13 00:32:26 +00001413
1414/// visitCallInst - Push args on stack and do a procedure call instruction.
1415void ISel::visitCallInst(CallInst &CI) {
1416 MachineInstr *TheCall;
1417 if (Function *F = CI.getCalledFunction()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001418 // Is it an intrinsic function call?
Brian Gaeked0fde302003-11-11 22:41:34 +00001419 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001420 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1421 return;
1422 }
1423
Chris Lattner3e130a22003-01-13 00:32:26 +00001424 // Emit a CALL instruction with PC-relative displacement.
1425 TheCall = BuildMI(X86::CALLpcrel32, 1).addGlobalAddress(F, true);
1426 } else { // Emit an indirect call...
1427 unsigned Reg = getReg(CI.getCalledValue());
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001428 TheCall = BuildMI(X86::CALL32r, 1).addReg(Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001429 }
1430
1431 std::vector<ValueRecord> Args;
1432 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001433 Args.push_back(ValueRecord(CI.getOperand(i)));
Chris Lattner3e130a22003-01-13 00:32:26 +00001434
1435 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
1436 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001437}
Chris Lattner3e130a22003-01-13 00:32:26 +00001438
Chris Lattneraeb54b82003-08-28 21:23:43 +00001439
Chris Lattner44827152003-12-28 09:47:19 +00001440/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1441/// function, lowering any calls to unknown intrinsic functions into the
1442/// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +00001443///
Chris Lattner44827152003-12-28 09:47:19 +00001444void ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
1445 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1446 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1447 if (CallInst *CI = dyn_cast<CallInst>(I++))
1448 if (Function *F = CI->getCalledFunction())
1449 switch (F->getIntrinsicID()) {
Chris Lattneraed386e2003-12-28 09:53:23 +00001450 case Intrinsic::not_intrinsic:
Chris Lattner317201d2004-03-13 00:24:00 +00001451 case Intrinsic::vastart:
1452 case Intrinsic::vacopy:
1453 case Intrinsic::vaend:
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001454 case Intrinsic::returnaddress:
1455 case Intrinsic::frameaddress:
Chris Lattner915e5e52004-02-12 17:53:22 +00001456 case Intrinsic::memcpy:
Chris Lattner2a0f2242004-02-14 04:46:05 +00001457 case Intrinsic::memset:
Chris Lattner44827152003-12-28 09:47:19 +00001458 // We directly implement these intrinsics
1459 break;
1460 default:
1461 // All other intrinsic calls we must lower.
1462 Instruction *Before = CI->getPrev();
Chris Lattnerf70e0c22003-12-28 21:23:38 +00001463 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
Chris Lattner44827152003-12-28 09:47:19 +00001464 if (Before) { // Move iterator to instruction after call
1465 I = Before; ++I;
1466 } else {
1467 I = BB->begin();
1468 }
1469 }
1470
1471}
1472
Brian Gaeked0fde302003-11-11 22:41:34 +00001473void ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001474 unsigned TmpReg1, TmpReg2;
1475 switch (ID) {
Chris Lattner5634b9f2004-03-13 00:24:52 +00001476 case Intrinsic::vastart:
Chris Lattnereca195e2003-05-08 19:44:13 +00001477 // Get the address of the first vararg value...
Chris Lattner73815062003-10-18 05:56:40 +00001478 TmpReg1 = getReg(CI);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001479 addFrameReference(BuildMI(BB, X86::LEA32r, 5, TmpReg1), VarArgsFrameIndex);
Chris Lattnereca195e2003-05-08 19:44:13 +00001480 return;
1481
Chris Lattner5634b9f2004-03-13 00:24:52 +00001482 case Intrinsic::vacopy:
Chris Lattner73815062003-10-18 05:56:40 +00001483 TmpReg1 = getReg(CI);
1484 TmpReg2 = getReg(CI.getOperand(1));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001485 BuildMI(BB, X86::MOV32rr, 1, TmpReg1).addReg(TmpReg2);
Chris Lattnereca195e2003-05-08 19:44:13 +00001486 return;
Chris Lattner5634b9f2004-03-13 00:24:52 +00001487 case Intrinsic::vaend: return; // Noop on X86
Chris Lattnereca195e2003-05-08 19:44:13 +00001488
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001489 case Intrinsic::returnaddress:
1490 case Intrinsic::frameaddress:
1491 TmpReg1 = getReg(CI);
1492 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1493 if (ID == Intrinsic::returnaddress) {
1494 // Just load the return address
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001495 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001496 ReturnAddressIndex);
1497 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001498 addFrameReference(BuildMI(BB, X86::LEA32r, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001499 ReturnAddressIndex, -4);
1500 }
1501 } else {
1502 // Values other than zero are not implemented yet.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001503 BuildMI(BB, X86::MOV32ri, 1, TmpReg1).addImm(0);
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001504 }
1505 return;
1506
Chris Lattner915e5e52004-02-12 17:53:22 +00001507 case Intrinsic::memcpy: {
1508 assert(CI.getNumOperands() == 5 && "Illegal llvm.memcpy call!");
1509 unsigned Align = 1;
1510 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1511 Align = AlignC->getRawValue();
1512 if (Align == 0) Align = 1;
1513 }
1514
1515 // Turn the byte code into # iterations
Chris Lattner915e5e52004-02-12 17:53:22 +00001516 unsigned CountReg;
Chris Lattner2a0f2242004-02-14 04:46:05 +00001517 unsigned Opcode;
Chris Lattner915e5e52004-02-12 17:53:22 +00001518 switch (Align & 3) {
1519 case 2: // WORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001520 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1521 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
1522 } else {
1523 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001524 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001525 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner07122832004-02-13 23:36:47 +00001526 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001527 Opcode = X86::REP_MOVSW;
Chris Lattner915e5e52004-02-12 17:53:22 +00001528 break;
1529 case 0: // DWORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001530 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1531 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
1532 } else {
1533 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001534 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001535 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner07122832004-02-13 23:36:47 +00001536 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001537 Opcode = X86::REP_MOVSD;
Chris Lattner915e5e52004-02-12 17:53:22 +00001538 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001539 default: // BYTE aligned
Chris Lattner07122832004-02-13 23:36:47 +00001540 CountReg = getReg(CI.getOperand(3));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001541 Opcode = X86::REP_MOVSB;
Chris Lattner915e5e52004-02-12 17:53:22 +00001542 break;
1543 }
1544
1545 // No matter what the alignment is, we put the source in ESI, the
1546 // destination in EDI, and the count in ECX.
1547 TmpReg1 = getReg(CI.getOperand(1));
1548 TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001549 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1550 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
1551 BuildMI(BB, X86::MOV32rr, 1, X86::ESI).addReg(TmpReg2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001552 BuildMI(BB, Opcode, 0);
1553 return;
1554 }
1555 case Intrinsic::memset: {
1556 assert(CI.getNumOperands() == 5 && "Illegal llvm.memset call!");
1557 unsigned Align = 1;
1558 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1559 Align = AlignC->getRawValue();
1560 if (Align == 0) Align = 1;
Chris Lattner915e5e52004-02-12 17:53:22 +00001561 }
1562
Chris Lattner2a0f2242004-02-14 04:46:05 +00001563 // Turn the byte code into # iterations
Chris Lattner2a0f2242004-02-14 04:46:05 +00001564 unsigned CountReg;
1565 unsigned Opcode;
1566 if (ConstantInt *ValC = dyn_cast<ConstantInt>(CI.getOperand(2))) {
1567 unsigned Val = ValC->getRawValue() & 255;
1568
1569 // If the value is a constant, then we can potentially use larger copies.
1570 switch (Align & 3) {
1571 case 2: // WORD aligned
1572 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001573 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001574 } else {
1575 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001576 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001577 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001578 }
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001579 BuildMI(BB, X86::MOV16ri, 1, X86::AX).addImm((Val << 8) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001580 Opcode = X86::REP_STOSW;
1581 break;
1582 case 0: // DWORD aligned
1583 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001584 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001585 } else {
1586 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001587 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001588 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001589 }
1590 Val = (Val << 8) | Val;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001591 BuildMI(BB, X86::MOV32ri, 1, X86::EAX).addImm((Val << 16) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001592 Opcode = X86::REP_STOSD;
1593 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001594 default: // BYTE aligned
Chris Lattner2a0f2242004-02-14 04:46:05 +00001595 CountReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001596 BuildMI(BB, X86::MOV8ri, 1, X86::AL).addImm(Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001597 Opcode = X86::REP_STOSB;
1598 break;
1599 }
1600 } else {
1601 // If it's not a constant value we are storing, just fall back. We could
1602 // try to be clever to form 16 bit and 32 bit values, but we don't yet.
1603 unsigned ValReg = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001604 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(ValReg);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001605 CountReg = getReg(CI.getOperand(3));
1606 Opcode = X86::REP_STOSB;
1607 }
1608
1609 // No matter what the alignment is, we put the source in ESI, the
1610 // destination in EDI, and the count in ECX.
1611 TmpReg1 = getReg(CI.getOperand(1));
1612 //TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001613 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1614 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001615 BuildMI(BB, Opcode, 0);
Chris Lattner915e5e52004-02-12 17:53:22 +00001616 return;
1617 }
1618
Chris Lattner44827152003-12-28 09:47:19 +00001619 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
Chris Lattnereca195e2003-05-08 19:44:13 +00001620 }
1621}
1622
Chris Lattner7dee5da2004-03-08 01:58:35 +00001623static bool isSafeToFoldLoadIntoInstruction(LoadInst &LI, Instruction &User) {
1624 if (LI.getParent() != User.getParent())
1625 return false;
1626 BasicBlock::iterator It = &LI;
1627 // Check all of the instructions between the load and the user. We should
1628 // really use alias analysis here, but for now we just do something simple.
1629 for (++It; It != BasicBlock::iterator(&User); ++It) {
1630 switch (It->getOpcode()) {
Chris Lattner85c84e72004-03-18 06:29:54 +00001631 case Instruction::Free:
Chris Lattner7dee5da2004-03-08 01:58:35 +00001632 case Instruction::Store:
1633 case Instruction::Call:
1634 case Instruction::Invoke:
1635 return false;
1636 }
1637 }
1638 return true;
1639}
1640
Chris Lattnereca195e2003-05-08 19:44:13 +00001641
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001642/// visitSimpleBinary - Implement simple binary operators for integral types...
1643/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
1644/// Xor.
Misha Brukman538607f2004-03-01 23:53:11 +00001645///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001646void ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
1647 unsigned DestReg = getReg(B);
1648 MachineBasicBlock::iterator MI = BB->end();
Chris Lattner721d2d42004-03-08 01:18:36 +00001649 Value *Op0 = B.getOperand(0), *Op1 = B.getOperand(1);
1650
Chris Lattner7dee5da2004-03-08 01:58:35 +00001651 // Special case: op Reg, load [mem]
1652 if (isa<LoadInst>(Op0) && !isa<LoadInst>(Op1))
1653 if (!B.swapOperands())
1654 std::swap(Op0, Op1); // Make sure any loads are in the RHS.
1655
1656 unsigned Class = getClassB(B.getType());
1657 if (isa<LoadInst>(Op1) && Class < cFP &&
1658 isSafeToFoldLoadIntoInstruction(*cast<LoadInst>(Op1), B)) {
1659
1660 static const unsigned OpcodeTab[][3] = {
1661 // Arithmetic operators
1662 { X86::ADD8rm, X86::ADD16rm, X86::ADD32rm }, // ADD
1663 { X86::SUB8rm, X86::SUB16rm, X86::SUB32rm }, // SUB
1664
1665 // Bitwise operators
1666 { X86::AND8rm, X86::AND16rm, X86::AND32rm }, // AND
1667 { X86:: OR8rm, X86:: OR16rm, X86:: OR32rm }, // OR
1668 { X86::XOR8rm, X86::XOR16rm, X86::XOR32rm }, // XOR
1669 };
1670
1671 assert(Class < cFP && "General code handles 64-bit integer types!");
1672 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1673
1674 unsigned BaseReg, Scale, IndexReg, Disp;
1675 getAddressingMode(cast<LoadInst>(Op1)->getOperand(0), BaseReg,
1676 Scale, IndexReg, Disp);
1677
1678 unsigned Op0r = getReg(Op0);
1679 addFullAddress(BuildMI(BB, Opcode, 2, DestReg).addReg(Op0r),
1680 BaseReg, Scale, IndexReg, Disp);
1681 return;
1682 }
1683
Chris Lattner721d2d42004-03-08 01:18:36 +00001684 emitSimpleBinaryOperation(BB, MI, Op0, Op1, OperatorClass, DestReg);
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001685}
Chris Lattner3e130a22003-01-13 00:32:26 +00001686
Chris Lattnerb2acc512003-10-19 21:09:10 +00001687/// emitSimpleBinaryOperation - Implement simple binary operators for integral
1688/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
1689/// Or, 4 for Xor.
Chris Lattner68aad932002-11-02 20:13:22 +00001690///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001691/// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
1692/// and constant expression support.
Chris Lattnerb2acc512003-10-19 21:09:10 +00001693///
1694void ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001695 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001696 Value *Op0, Value *Op1,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001697 unsigned OperatorClass, unsigned DestReg) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001698 unsigned Class = getClassB(Op0->getType());
Chris Lattnerb2acc512003-10-19 21:09:10 +00001699
1700 // sub 0, X -> neg X
Chris Lattneredd5e492004-04-06 01:48:06 +00001701 if (OperatorClass == 1)
Chris Lattneraf703622004-02-02 18:56:30 +00001702 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0)) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001703 if (CI->isNullValue()) {
1704 unsigned op1Reg = getReg(Op1, MBB, IP);
Alkis Evlogimenosbee8a092004-04-02 18:11:32 +00001705 static unsigned const NEGTab[] = {
Chris Lattneredd5e492004-04-06 01:48:06 +00001706 X86::NEG8r, X86::NEG16r, X86::NEG32r, 0, X86::NEG32r
Alkis Evlogimenosbee8a092004-04-02 18:11:32 +00001707 };
1708 BuildMI(*MBB, IP, NEGTab[Class], 1, DestReg).addReg(op1Reg);
Chris Lattneredd5e492004-04-06 01:48:06 +00001709
1710 if (Class == cLong) {
1711 // We just emitted: Dl = neg Sl
1712 // Now emit : T = addc Sh, 0
1713 // : Dh = neg T
1714 unsigned T = makeAnotherReg(Type::IntTy);
1715 BuildMI(*MBB, IP, X86::ADC32ri, 2, T).addReg(op1Reg+1).addImm(0);
1716 BuildMI(*MBB, IP, X86::NEG32r, 1, DestReg+1).addReg(T);
1717 }
Alkis Evlogimenosbee8a092004-04-02 18:11:32 +00001718 return;
Chris Lattnerb2acc512003-10-19 21:09:10 +00001719 }
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001720 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op0))
1721 if (CFP->isExactlyValue(-0.0)) {
1722 // -0.0 - X === -X
1723 unsigned op1Reg = getReg(Op1, MBB, IP);
Chris Lattneree352852004-02-29 07:22:16 +00001724 BuildMI(*MBB, IP, X86::FCHS, 1, DestReg).addReg(op1Reg);
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001725 return;
1726 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001727
Chris Lattnerb2acc512003-10-19 21:09:10 +00001728 // Special case: op Reg, <const>
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001729 if (isa<ConstantInt>(Op1)) {
Chris Lattner721d2d42004-03-08 01:18:36 +00001730 ConstantInt *Op1C = cast<ConstantInt>(Op1);
1731 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001732
Chris Lattner721d2d42004-03-08 01:18:36 +00001733 // xor X, -1 -> not X
1734 if (OperatorClass == 4 && Op1C->isAllOnesValue()) {
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001735 static unsigned const NOTTab[] = {
1736 X86::NOT8r, X86::NOT16r, X86::NOT32r, 0, X86::NOT32r
1737 };
Chris Lattner721d2d42004-03-08 01:18:36 +00001738 BuildMI(*MBB, IP, NOTTab[Class], 1, DestReg).addReg(Op0r);
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001739 if (Class == cLong) // Invert the top part too
1740 BuildMI(*MBB, IP, X86::NOT32r, 1, DestReg+1).addReg(Op0r+1);
Chris Lattner721d2d42004-03-08 01:18:36 +00001741 return;
1742 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001743
Chris Lattner721d2d42004-03-08 01:18:36 +00001744 // add X, -1 -> dec X
Chris Lattner06521672004-04-06 03:36:57 +00001745 if (OperatorClass == 0 && Op1C->isAllOnesValue() && Class != cLong) {
1746 // Note that we can't use dec for 64-bit decrements, because it does not
1747 // set the carry flag!
1748 static unsigned const DECTab[] = { X86::DEC8r, X86::DEC16r, X86::DEC32r };
Chris Lattner721d2d42004-03-08 01:18:36 +00001749 BuildMI(*MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
1750 return;
1751 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001752
Chris Lattner721d2d42004-03-08 01:18:36 +00001753 // add X, 1 -> inc X
Chris Lattner06521672004-04-06 03:36:57 +00001754 if (OperatorClass == 0 && Op1C->equalsInt(1) && Class != cLong) {
1755 // Note that we can't use inc for 64-bit increments, because it does not
1756 // set the carry flag!
1757 static unsigned const INCTab[] = { X86::INC8r, X86::INC16r, X86::INC32r };
Alkis Evlogimenosbee8a092004-04-02 18:11:32 +00001758 BuildMI(*MBB, IP, INCTab[Class], 1, DestReg).addReg(Op0r);
Chris Lattner721d2d42004-03-08 01:18:36 +00001759 return;
1760 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001761
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001762 static const unsigned OpcodeTab[][5] = {
Chris Lattner721d2d42004-03-08 01:18:36 +00001763 // Arithmetic operators
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001764 { X86::ADD8ri, X86::ADD16ri, X86::ADD32ri, 0, X86::ADD32ri }, // ADD
1765 { X86::SUB8ri, X86::SUB16ri, X86::SUB32ri, 0, X86::SUB32ri }, // SUB
Chris Lattnerb2acc512003-10-19 21:09:10 +00001766
Chris Lattner721d2d42004-03-08 01:18:36 +00001767 // Bitwise operators
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001768 { X86::AND8ri, X86::AND16ri, X86::AND32ri, 0, X86::AND32ri }, // AND
1769 { X86:: OR8ri, X86:: OR16ri, X86:: OR32ri, 0, X86::OR32ri }, // OR
1770 { X86::XOR8ri, X86::XOR16ri, X86::XOR32ri, 0, X86::XOR32ri }, // XOR
Chris Lattner721d2d42004-03-08 01:18:36 +00001771 };
1772
Chris Lattner721d2d42004-03-08 01:18:36 +00001773 unsigned Opcode = OpcodeTab[OperatorClass][Class];
Chris Lattner33f7fa32004-04-06 03:15:53 +00001774 unsigned Op1l = cast<ConstantInt>(Op1C)->getRawValue();
Chris Lattner721d2d42004-03-08 01:18:36 +00001775
Chris Lattner33f7fa32004-04-06 03:15:53 +00001776 if (Class != cLong) {
1777 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addImm(Op1l);
1778 return;
1779 } else {
1780 // If this is a long value and the high or low bits have a special
1781 // property, emit some special cases.
1782 unsigned Op1h = cast<ConstantInt>(Op1C)->getRawValue() >> 32LL;
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001783
Chris Lattner33f7fa32004-04-06 03:15:53 +00001784 // If the constant is zero in the low 32-bits, just copy the low part
1785 // across and apply the normal 32-bit operation to the high parts. There
1786 // will be no carry or borrow into the top.
1787 if (Op1l == 0) {
1788 if (OperatorClass != 2) // All but and...
1789 BuildMI(*MBB, IP, X86::MOV32rr, 1, DestReg).addReg(Op0r);
1790 else
1791 BuildMI(*MBB, IP, X86::MOV32ri, 1, DestReg).addImm(0);
1792 BuildMI(*MBB, IP, OpcodeTab[OperatorClass][cLong], 2, DestReg+1)
1793 .addReg(Op0r+1).addImm(Op1h);
1794 return;
1795 }
1796
1797 // If this is a logical operation and the top 32-bits are zero, just
1798 // operate on the lower 32.
1799 if (Op1h == 0 && OperatorClass > 1) {
1800 BuildMI(*MBB, IP, OpcodeTab[OperatorClass][cLong], 2, DestReg)
1801 .addReg(Op0r).addImm(Op1l);
1802 if (OperatorClass != 2) // All but and
1803 BuildMI(*MBB, IP, X86::MOV32rr, 1, DestReg+1).addReg(Op0r+1);
1804 else
1805 BuildMI(*MBB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
1806 return;
1807 }
1808
1809 // TODO: We could handle lots of other special cases here, such as AND'ing
1810 // with 0xFFFFFFFF00000000 -> noop, etc.
1811
1812 // Otherwise, code generate the full operation with a constant.
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001813 static const unsigned TopTab[] = {
1814 X86::ADC32ri, X86::SBB32ri, X86::AND32ri, X86::OR32ri, X86::XOR32ri
1815 };
Chris Lattner33f7fa32004-04-06 03:15:53 +00001816
1817 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addImm(Op1l);
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001818 BuildMI(*MBB, IP, TopTab[OperatorClass], 2, DestReg+1)
Chris Lattner33f7fa32004-04-06 03:15:53 +00001819 .addReg(Op0r+1).addImm(Op1h);
1820 return;
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001821 }
Chris Lattner721d2d42004-03-08 01:18:36 +00001822 }
1823
1824 // Finally, handle the general case now.
Chris Lattner7ba92302004-04-06 02:13:25 +00001825 static const unsigned OpcodeTab[][5] = {
Chris Lattner721d2d42004-03-08 01:18:36 +00001826 // Arithmetic operators
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001827 { X86::ADD8rr, X86::ADD16rr, X86::ADD32rr, X86::FpADD, X86::ADD32rr },// ADD
1828 { X86::SUB8rr, X86::SUB16rr, X86::SUB32rr, X86::FpSUB, X86::SUB32rr },// SUB
Chris Lattner721d2d42004-03-08 01:18:36 +00001829
Chris Lattnerb2acc512003-10-19 21:09:10 +00001830 // Bitwise operators
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001831 { X86::AND8rr, X86::AND16rr, X86::AND32rr, 0, X86::AND32rr }, // AND
1832 { X86:: OR8rr, X86:: OR16rr, X86:: OR32rr, 0, X86:: OR32rr }, // OR
1833 { X86::XOR8rr, X86::XOR16rr, X86::XOR32rr, 0, X86::XOR32rr }, // XOR
Chris Lattnerb2acc512003-10-19 21:09:10 +00001834 };
Chris Lattner721d2d42004-03-08 01:18:36 +00001835
Chris Lattnerb2acc512003-10-19 21:09:10 +00001836 unsigned Opcode = OpcodeTab[OperatorClass][Class];
Chris Lattner721d2d42004-03-08 01:18:36 +00001837 assert(Opcode && "Floating point arguments to logical inst?");
1838 unsigned Op0r = getReg(Op0, MBB, IP);
1839 unsigned Op1r = getReg(Op1, MBB, IP);
1840 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
1841
Chris Lattnerab1d0e02004-04-06 02:11:49 +00001842 if (Class == cLong) { // Handle the upper 32 bits of long values...
Chris Lattner721d2d42004-03-08 01:18:36 +00001843 static const unsigned TopTab[] = {
1844 X86::ADC32rr, X86::SBB32rr, X86::AND32rr, X86::OR32rr, X86::XOR32rr
1845 };
1846 BuildMI(*MBB, IP, TopTab[OperatorClass], 2,
1847 DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
1848 }
Chris Lattnere2954c82002-11-02 20:04:26 +00001849}
1850
Chris Lattner3e130a22003-01-13 00:32:26 +00001851/// doMultiply - Emit appropriate instructions to multiply together the
1852/// registers op0Reg and op1Reg, and put the result in DestReg. The type of the
1853/// result should be given as DestTy.
1854///
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001855void ISel::doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +00001856 unsigned DestReg, const Type *DestTy,
Chris Lattner8a307e82002-12-16 19:32:50 +00001857 unsigned op0Reg, unsigned op1Reg) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001858 unsigned Class = getClass(DestTy);
Chris Lattner94af4142002-12-25 05:13:53 +00001859 switch (Class) {
1860 case cFP: // Floating point multiply
Chris Lattneree352852004-02-29 07:22:16 +00001861 BuildMI(*MBB, MBBI, X86::FpMUL, 2, DestReg).addReg(op0Reg).addReg(op1Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001862 return;
Chris Lattner0f1c4612003-06-21 17:16:58 +00001863 case cInt:
1864 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001865 BuildMI(*MBB, MBBI, Class == cInt ? X86::IMUL32rr:X86::IMUL16rr, 2, DestReg)
Chris Lattner0f1c4612003-06-21 17:16:58 +00001866 .addReg(op0Reg).addReg(op1Reg);
1867 return;
1868 case cByte:
1869 // Must use the MUL instruction, which forces use of AL...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001870 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, X86::AL).addReg(op0Reg);
1871 BuildMI(*MBB, MBBI, X86::MUL8r, 1).addReg(op1Reg);
1872 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, DestReg).addReg(X86::AL);
Chris Lattner0f1c4612003-06-21 17:16:58 +00001873 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001874 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001875 case cLong: assert(0 && "doMultiply cannot operate on LONG values!");
Chris Lattner94af4142002-12-25 05:13:53 +00001876 }
Brian Gaeke20244b72002-12-12 15:33:40 +00001877}
1878
Chris Lattnerb2acc512003-10-19 21:09:10 +00001879// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
1880// returns zero when the input is not exactly a power of two.
1881static unsigned ExactLog2(unsigned Val) {
1882 if (Val == 0) return 0;
1883 unsigned Count = 0;
1884 while (Val != 1) {
1885 if (Val & 1) return 0;
1886 Val >>= 1;
1887 ++Count;
1888 }
1889 return Count+1;
1890}
1891
1892void ISel::doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001893 MachineBasicBlock::iterator IP,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001894 unsigned DestReg, const Type *DestTy,
1895 unsigned op0Reg, unsigned ConstRHS) {
1896 unsigned Class = getClass(DestTy);
1897
1898 // If the element size is exactly a power of 2, use a shift to get it.
1899 if (unsigned Shift = ExactLog2(ConstRHS)) {
1900 switch (Class) {
1901 default: assert(0 && "Unknown class for this function!");
1902 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001903 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001904 return;
1905 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001906 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001907 return;
1908 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001909 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001910 return;
1911 }
1912 }
Chris Lattnerc01d1232003-10-20 03:42:58 +00001913
1914 if (Class == cShort) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001915 BuildMI(*MBB, IP, X86::IMUL16rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001916 return;
1917 } else if (Class == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001918 BuildMI(*MBB, IP, X86::IMUL32rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001919 return;
1920 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001921
1922 // Most general case, emit a normal multiply...
Chris Lattner6e173a02004-02-17 06:16:44 +00001923 static const unsigned MOVriTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001924 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +00001925 };
1926
1927 unsigned TmpReg = makeAnotherReg(DestTy);
Chris Lattneree352852004-02-29 07:22:16 +00001928 BuildMI(*MBB, IP, MOVriTab[Class], 1, TmpReg).addImm(ConstRHS);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001929
1930 // Emit a MUL to multiply the register holding the index by
1931 // elementSize, putting the result in OffsetReg.
1932 doMultiply(MBB, IP, DestReg, DestTy, op0Reg, TmpReg);
1933}
1934
Chris Lattnerca9671d2002-11-02 20:28:58 +00001935/// visitMul - Multiplies are not simple binary operators because they must deal
1936/// with the EAX register explicitly.
1937///
1938void ISel::visitMul(BinaryOperator &I) {
Chris Lattner202a2d02002-12-13 13:07:42 +00001939 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00001940 unsigned DestReg = getReg(I);
1941
1942 // Simple scalar multiply?
1943 if (I.getType() != Type::LongTy && I.getType() != Type::ULongTy) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001944 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1))) {
1945 unsigned Val = (unsigned)CI->getRawValue(); // Cannot be 64-bit constant
1946 MachineBasicBlock::iterator MBBI = BB->end();
1947 doMultiplyConst(BB, MBBI, DestReg, I.getType(), Op0Reg, Val);
1948 } else {
1949 unsigned Op1Reg = getReg(I.getOperand(1));
1950 MachineBasicBlock::iterator MBBI = BB->end();
1951 doMultiply(BB, MBBI, DestReg, I.getType(), Op0Reg, Op1Reg);
1952 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001953 } else {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001954 unsigned Op1Reg = getReg(I.getOperand(1));
1955
Chris Lattner3e130a22003-01-13 00:32:26 +00001956 // Long value. We have to do things the hard way...
1957 // Multiply the two low parts... capturing carry into EDX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001958 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Op0Reg);
1959 BuildMI(BB, X86::MUL32r, 1).addReg(Op1Reg); // AL*BL
Chris Lattner3e130a22003-01-13 00:32:26 +00001960
1961 unsigned OverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001962 BuildMI(BB, X86::MOV32rr, 1, DestReg).addReg(X86::EAX); // AL*BL
1963 BuildMI(BB, X86::MOV32rr, 1, OverflowReg).addReg(X86::EDX); // AL*BL >> 32
Chris Lattner3e130a22003-01-13 00:32:26 +00001964
1965 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001966 unsigned AHBLReg = makeAnotherReg(Type::UIntTy); // AH*BL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001967 BuildMI(*BB, MBBI, X86::IMUL32rr,2,AHBLReg).addReg(Op0Reg+1).addReg(Op1Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001968
1969 unsigned AHBLplusOverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001970 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AH*BL+(AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001971 AHBLplusOverflowReg).addReg(AHBLReg).addReg(OverflowReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001972
1973 MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001974 unsigned ALBHReg = makeAnotherReg(Type::UIntTy); // AL*BH
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001975 BuildMI(*BB, MBBI, X86::IMUL32rr,2,ALBHReg).addReg(Op0Reg).addReg(Op1Reg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00001976
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001977 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AL*BH + AH*BL + (AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001978 DestReg+1).addReg(AHBLplusOverflowReg).addReg(ALBHReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001979 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001980}
Chris Lattnerca9671d2002-11-02 20:28:58 +00001981
Chris Lattner06925362002-11-17 21:56:38 +00001982
Chris Lattnerf01729e2002-11-02 20:54:46 +00001983/// visitDivRem - Handle division and remainder instructions... these
1984/// instruction both require the same instructions to be generated, they just
1985/// select the result from a different register. Note that both of these
1986/// instructions work differently for signed and unsigned operands.
1987///
1988void ISel::visitDivRem(BinaryOperator &I) {
Chris Lattnercadff442003-10-23 17:21:43 +00001989 unsigned Op0Reg = getReg(I.getOperand(0));
1990 unsigned Op1Reg = getReg(I.getOperand(1));
1991 unsigned ResultReg = getReg(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001992
Chris Lattnercadff442003-10-23 17:21:43 +00001993 MachineBasicBlock::iterator IP = BB->end();
1994 emitDivRemOperation(BB, IP, Op0Reg, Op1Reg, I.getOpcode() == Instruction::Div,
1995 I.getType(), ResultReg);
1996}
1997
1998void ISel::emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001999 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +00002000 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
2001 const Type *Ty, unsigned ResultReg) {
2002 unsigned Class = getClass(Ty);
Chris Lattner94af4142002-12-25 05:13:53 +00002003 switch (Class) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002004 case cFP: // Floating point divide
Chris Lattnercadff442003-10-23 17:21:43 +00002005 if (isDiv) {
Chris Lattneree352852004-02-29 07:22:16 +00002006 BuildMI(*BB, IP, X86::FpDIV, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00002007 } else { // Floating point remainder...
Chris Lattner3e130a22003-01-13 00:32:26 +00002008 MachineInstr *TheCall =
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002009 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol("fmod", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00002010 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00002011 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
2012 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00002013 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args);
2014 }
Chris Lattner94af4142002-12-25 05:13:53 +00002015 return;
Chris Lattner3e130a22003-01-13 00:32:26 +00002016 case cLong: {
2017 static const char *FnName[] =
2018 { "__moddi3", "__divdi3", "__umoddi3", "__udivdi3" };
2019
Chris Lattnercadff442003-10-23 17:21:43 +00002020 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
Chris Lattner3e130a22003-01-13 00:32:26 +00002021 MachineInstr *TheCall =
2022 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol(FnName[NameIdx], true);
2023
2024 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00002025 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
2026 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00002027 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args);
2028 return;
2029 }
2030 case cByte: case cShort: case cInt:
Misha Brukmancf00c4a2003-10-10 17:57:28 +00002031 break; // Small integrals, handled below...
Chris Lattner3e130a22003-01-13 00:32:26 +00002032 default: assert(0 && "Unknown class!");
Chris Lattner94af4142002-12-25 05:13:53 +00002033 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00002034
2035 static const unsigned Regs[] ={ X86::AL , X86::AX , X86::EAX };
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002036 static const unsigned MovOpcode[]={ X86::MOV8rr, X86::MOV16rr, X86::MOV32rr };
2037 static const unsigned SarOpcode[]={ X86::SAR8ri, X86::SAR16ri, X86::SAR32ri };
2038 static const unsigned ClrOpcode[]={ X86::MOV8ri, X86::MOV16ri, X86::MOV32ri };
Chris Lattnerf01729e2002-11-02 20:54:46 +00002039 static const unsigned ExtRegs[] ={ X86::AH , X86::DX , X86::EDX };
2040
2041 static const unsigned DivOpcode[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002042 { X86::DIV8r , X86::DIV16r , X86::DIV32r , 0 }, // Unsigned division
2043 { X86::IDIV8r, X86::IDIV16r, X86::IDIV32r, 0 }, // Signed division
Chris Lattnerf01729e2002-11-02 20:54:46 +00002044 };
2045
Chris Lattnercadff442003-10-23 17:21:43 +00002046 bool isSigned = Ty->isSigned();
Chris Lattnerf01729e2002-11-02 20:54:46 +00002047 unsigned Reg = Regs[Class];
2048 unsigned ExtReg = ExtRegs[Class];
Chris Lattnerf01729e2002-11-02 20:54:46 +00002049
2050 // Put the first operand into one of the A registers...
Chris Lattneree352852004-02-29 07:22:16 +00002051 BuildMI(*BB, IP, MovOpcode[Class], 1, Reg).addReg(Op0Reg);
Chris Lattnerf01729e2002-11-02 20:54:46 +00002052
2053 if (isSigned) {
2054 // Emit a sign extension instruction...
Chris Lattnercadff442003-10-23 17:21:43 +00002055 unsigned ShiftResult = makeAnotherReg(Ty);
Chris Lattneree352852004-02-29 07:22:16 +00002056 BuildMI(*BB, IP, SarOpcode[Class], 2,ShiftResult).addReg(Op0Reg).addImm(31);
2057 BuildMI(*BB, IP, MovOpcode[Class], 1, ExtReg).addReg(ShiftResult);
Chris Lattnerf01729e2002-11-02 20:54:46 +00002058 } else {
Alkis Evlogimenosf998a7e2004-01-12 07:22:45 +00002059 // If unsigned, emit a zeroing instruction... (reg = 0)
Chris Lattneree352852004-02-29 07:22:16 +00002060 BuildMI(*BB, IP, ClrOpcode[Class], 2, ExtReg).addImm(0);
Chris Lattnerf01729e2002-11-02 20:54:46 +00002061 }
2062
Chris Lattner06925362002-11-17 21:56:38 +00002063 // Emit the appropriate divide or remainder instruction...
Chris Lattneree352852004-02-29 07:22:16 +00002064 BuildMI(*BB, IP, DivOpcode[isSigned][Class], 1).addReg(Op1Reg);
Chris Lattner06925362002-11-17 21:56:38 +00002065
Chris Lattnerf01729e2002-11-02 20:54:46 +00002066 // Figure out which register we want to pick the result out of...
Chris Lattnercadff442003-10-23 17:21:43 +00002067 unsigned DestReg = isDiv ? Reg : ExtReg;
Chris Lattnerf01729e2002-11-02 20:54:46 +00002068
Chris Lattnerf01729e2002-11-02 20:54:46 +00002069 // Put the result into the destination register...
Chris Lattneree352852004-02-29 07:22:16 +00002070 BuildMI(*BB, IP, MovOpcode[Class], 1, ResultReg).addReg(DestReg);
Chris Lattnerca9671d2002-11-02 20:28:58 +00002071}
Chris Lattnere2954c82002-11-02 20:04:26 +00002072
Chris Lattner06925362002-11-17 21:56:38 +00002073
Brian Gaekea1719c92002-10-31 23:03:59 +00002074/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
2075/// for constant immediate shift values, and for constant immediate
2076/// shift values equal to 1. Even the general case is sort of special,
2077/// because the shift amount has to be in CL, not just any old register.
2078///
Chris Lattner3e130a22003-01-13 00:32:26 +00002079void ISel::visitShiftInst(ShiftInst &I) {
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002080 MachineBasicBlock::iterator IP = BB->end ();
2081 emitShiftOperation (BB, IP, I.getOperand (0), I.getOperand (1),
2082 I.getOpcode () == Instruction::Shl, I.getType (),
2083 getReg (I));
2084}
2085
2086/// emitShiftOperation - Common code shared between visitShiftInst and
2087/// constant expression support.
2088void ISel::emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002089 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002090 Value *Op, Value *ShiftAmount, bool isLeftShift,
2091 const Type *ResultTy, unsigned DestReg) {
2092 unsigned SrcReg = getReg (Op, MBB, IP);
2093 bool isSigned = ResultTy->isSigned ();
2094 unsigned Class = getClass (ResultTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002095
2096 static const unsigned ConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002097 { X86::SHR8ri, X86::SHR16ri, X86::SHR32ri, X86::SHRD32rri8 }, // SHR
2098 { X86::SAR8ri, X86::SAR16ri, X86::SAR32ri, X86::SHRD32rri8 }, // SAR
2099 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SHL
2100 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00002101 };
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002102
Chris Lattner3e130a22003-01-13 00:32:26 +00002103 static const unsigned NonConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002104 { X86::SHR8rCL, X86::SHR16rCL, X86::SHR32rCL }, // SHR
2105 { X86::SAR8rCL, X86::SAR16rCL, X86::SAR32rCL }, // SAR
2106 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SHL
2107 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00002108 };
Chris Lattner796df732002-11-02 00:44:25 +00002109
Chris Lattner3e130a22003-01-13 00:32:26 +00002110 // Longs, as usual, are handled specially...
2111 if (Class == cLong) {
2112 // If we have a constant shift, we can generate much more efficient code
2113 // than otherwise...
2114 //
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002115 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002116 unsigned Amount = CUI->getValue();
2117 if (Amount < 32) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002118 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
2119 if (isLeftShift) {
Chris Lattneree352852004-02-29 07:22:16 +00002120 BuildMI(*MBB, IP, Opc[3], 3,
2121 DestReg+1).addReg(SrcReg+1).addReg(SrcReg).addImm(Amount);
2122 BuildMI(*MBB, IP, Opc[2], 2, DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002123 } else {
Chris Lattneree352852004-02-29 07:22:16 +00002124 BuildMI(*MBB, IP, Opc[3], 3,
2125 DestReg).addReg(SrcReg ).addReg(SrcReg+1).addImm(Amount);
2126 BuildMI(*MBB, IP, Opc[2],2,DestReg+1).addReg(SrcReg+1).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002127 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002128 } else { // Shifting more than 32 bits
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002129 Amount -= 32;
2130 if (isLeftShift) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002131 BuildMI(*MBB, IP, X86::SHL32ri, 2,
Chris Lattneree352852004-02-29 07:22:16 +00002132 DestReg + 1).addReg(SrcReg).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002133 BuildMI(*MBB, IP, X86::MOV32ri, 1,
Chris Lattneree352852004-02-29 07:22:16 +00002134 DestReg).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002135 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002136 unsigned Opcode = isSigned ? X86::SAR32ri : X86::SHR32ri;
Chris Lattneree352852004-02-29 07:22:16 +00002137 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(SrcReg+1).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002138 BuildMI(*MBB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002139 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002140 }
2141 } else {
Chris Lattner9171ef52003-06-01 01:56:54 +00002142 unsigned TmpReg = makeAnotherReg(Type::IntTy);
2143
2144 if (!isLeftShift && isSigned) {
2145 // If this is a SHR of a Long, then we need to do funny sign extension
2146 // stuff. TmpReg gets the value to use as the high-part if we are
2147 // shifting more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002148 BuildMI(*MBB, IP, X86::SAR32ri, 2, TmpReg).addReg(SrcReg).addImm(31);
Chris Lattner9171ef52003-06-01 01:56:54 +00002149 } else {
2150 // Other shifts use a fixed zero value if the shift is more than 32
2151 // bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002152 BuildMI(*MBB, IP, X86::MOV32ri, 1, TmpReg).addImm(0);
Chris Lattner9171ef52003-06-01 01:56:54 +00002153 }
2154
2155 // Initialize CL with the shift amount...
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002156 unsigned ShiftAmountReg = getReg(ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002157 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002158
2159 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
2160 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
2161 if (isLeftShift) {
2162 // TmpReg2 = shld inHi, inLo
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002163 BuildMI(*MBB, IP, X86::SHLD32rrCL,2,TmpReg2).addReg(SrcReg+1)
Chris Lattneree352852004-02-29 07:22:16 +00002164 .addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002165 // TmpReg3 = shl inLo, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002166 BuildMI(*MBB, IP, X86::SHL32rCL, 1, TmpReg3).addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002167
2168 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002169 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00002170
2171 // DestHi = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002172 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00002173 DestReg+1).addReg(TmpReg2).addReg(TmpReg3);
2174 // DestLo = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002175 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002176 DestReg).addReg(TmpReg3).addReg(TmpReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002177 } else {
2178 // TmpReg2 = shrd inLo, inHi
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002179 BuildMI(*MBB, IP, X86::SHRD32rrCL,2,TmpReg2).addReg(SrcReg)
Chris Lattneree352852004-02-29 07:22:16 +00002180 .addReg(SrcReg+1);
Chris Lattner9171ef52003-06-01 01:56:54 +00002181 // TmpReg3 = s[ah]r inHi, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002182 BuildMI(*MBB, IP, isSigned ? X86::SAR32rCL : X86::SHR32rCL, 1, TmpReg3)
Chris Lattner9171ef52003-06-01 01:56:54 +00002183 .addReg(SrcReg+1);
2184
2185 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002186 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00002187
2188 // DestLo = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002189 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00002190 DestReg).addReg(TmpReg2).addReg(TmpReg3);
2191
2192 // DestHi = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002193 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00002194 DestReg+1).addReg(TmpReg3).addReg(TmpReg);
2195 }
Brian Gaekea1719c92002-10-31 23:03:59 +00002196 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002197 return;
2198 }
Chris Lattnere9913f22002-11-02 01:41:55 +00002199
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002200 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002201 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
2202 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002203
Chris Lattner3e130a22003-01-13 00:32:26 +00002204 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00002205 BuildMI(*MBB, IP, Opc[Class], 2,
2206 DestReg).addReg(SrcReg).addImm(CUI->getValue());
Chris Lattner3e130a22003-01-13 00:32:26 +00002207 } else { // The shift amount is non-constant.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002208 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002209 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002210
Chris Lattner3e130a22003-01-13 00:32:26 +00002211 const unsigned *Opc = NonConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00002212 BuildMI(*MBB, IP, Opc[Class], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002213 }
2214}
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002215
Chris Lattner3e130a22003-01-13 00:32:26 +00002216
Chris Lattner721d2d42004-03-08 01:18:36 +00002217void ISel::getAddressingMode(Value *Addr, unsigned &BaseReg, unsigned &Scale,
2218 unsigned &IndexReg, unsigned &Disp) {
2219 BaseReg = 0; Scale = 1; IndexReg = 0; Disp = 0;
2220 if (GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Addr)) {
2221 if (isGEPFoldable(BB, GEP->getOperand(0), GEP->op_begin()+1, GEP->op_end(),
2222 BaseReg, Scale, IndexReg, Disp))
2223 return;
2224 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(Addr)) {
2225 if (CE->getOpcode() == Instruction::GetElementPtr)
2226 if (isGEPFoldable(BB, CE->getOperand(0), CE->op_begin()+1, CE->op_end(),
2227 BaseReg, Scale, IndexReg, Disp))
2228 return;
2229 }
2230
2231 // If it's not foldable, reset addr mode.
2232 BaseReg = getReg(Addr);
2233 Scale = 1; IndexReg = 0; Disp = 0;
2234}
2235
2236
Chris Lattner6fc3c522002-11-17 21:11:55 +00002237/// visitLoadInst - Implement LLVM load instructions in terms of the x86 'mov'
Chris Lattnere8f0d922002-12-24 00:03:11 +00002238/// instruction. The load and store instructions are the only place where we
2239/// need to worry about the memory layout of the target machine.
Chris Lattner6fc3c522002-11-17 21:11:55 +00002240///
2241void ISel::visitLoadInst(LoadInst &I) {
Chris Lattner7dee5da2004-03-08 01:58:35 +00002242 // Check to see if this load instruction is going to be folded into a binary
2243 // instruction, like add. If so, we don't want to emit it. Wouldn't a real
2244 // pattern matching instruction selector be nice?
2245 if (I.hasOneUse() && getClassB(I.getType()) < cFP) {
2246 Instruction *User = cast<Instruction>(I.use_back());
2247 switch (User->getOpcode()) {
2248 default: User = 0; break;
2249 case Instruction::Add:
2250 case Instruction::Sub:
2251 case Instruction::And:
2252 case Instruction::Or:
2253 case Instruction::Xor:
2254 break;
2255 }
2256
2257 if (User) {
2258 // Okay, we found a user. If the load is the first operand and there is
2259 // no second operand load, reverse the operand ordering. Note that this
2260 // can fail for a subtract (ie, no change will be made).
2261 if (!isa<LoadInst>(User->getOperand(1)))
2262 cast<BinaryOperator>(User)->swapOperands();
2263
2264 // Okay, now that everything is set up, if this load is used by the second
2265 // operand, and if there are no instructions that invalidate the load
2266 // before the binary operator, eliminate the load.
2267 if (User->getOperand(1) == &I &&
2268 isSafeToFoldLoadIntoInstruction(I, *User))
2269 return; // Eliminate the load!
2270 }
2271 }
2272
Chris Lattner94af4142002-12-25 05:13:53 +00002273 unsigned DestReg = getReg(I);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002274 unsigned BaseReg = 0, Scale = 1, IndexReg = 0, Disp = 0;
Chris Lattner721d2d42004-03-08 01:18:36 +00002275 getAddressingMode(I.getOperand(0), BaseReg, Scale, IndexReg, Disp);
Chris Lattnere8f0d922002-12-24 00:03:11 +00002276
Brian Gaekebfedb912003-07-17 21:30:06 +00002277 unsigned Class = getClassB(I.getType());
Chris Lattner6ac1d712003-10-20 04:48:06 +00002278 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002279 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002280 BaseReg, Scale, IndexReg, Disp);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002281 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg+1),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002282 BaseReg, Scale, IndexReg, Disp+4);
Chris Lattner94af4142002-12-25 05:13:53 +00002283 return;
2284 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00002285
Chris Lattner6ac1d712003-10-20 04:48:06 +00002286 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002287 X86::MOV8rm, X86::MOV16rm, X86::MOV32rm, X86::FLD32m
Chris Lattner3e130a22003-01-13 00:32:26 +00002288 };
Chris Lattner6ac1d712003-10-20 04:48:06 +00002289 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002290 if (I.getType() == Type::DoubleTy) Opcode = X86::FLD64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002291 addFullAddress(BuildMI(BB, Opcode, 4, DestReg),
2292 BaseReg, Scale, IndexReg, Disp);
Chris Lattner3e130a22003-01-13 00:32:26 +00002293}
2294
Chris Lattner6fc3c522002-11-17 21:11:55 +00002295/// visitStoreInst - Implement LLVM store instructions in terms of the x86 'mov'
2296/// instruction.
2297///
2298void ISel::visitStoreInst(StoreInst &I) {
Chris Lattner721d2d42004-03-08 01:18:36 +00002299 unsigned BaseReg, Scale, IndexReg, Disp;
2300 getAddressingMode(I.getOperand(1), BaseReg, Scale, IndexReg, Disp);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002301
Chris Lattner6c09db22003-10-20 04:11:23 +00002302 const Type *ValTy = I.getOperand(0)->getType();
2303 unsigned Class = getClassB(ValTy);
Chris Lattner6ac1d712003-10-20 04:48:06 +00002304
Chris Lattner5a830962004-02-25 02:56:58 +00002305 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(0))) {
2306 uint64_t Val = CI->getRawValue();
2307 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002308 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002309 BaseReg, Scale, IndexReg, Disp).addImm(Val & ~0U);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002310 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002311 BaseReg, Scale, IndexReg, Disp+4).addImm(Val>>32);
Chris Lattner5a830962004-02-25 02:56:58 +00002312 } else {
2313 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002314 X86::MOV8mi, X86::MOV16mi, X86::MOV32mi
Chris Lattner5a830962004-02-25 02:56:58 +00002315 };
2316 unsigned Opcode = Opcodes[Class];
Chris Lattnerb6bac512004-02-25 06:13:04 +00002317 addFullAddress(BuildMI(BB, Opcode, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002318 BaseReg, Scale, IndexReg, Disp).addImm(Val);
Chris Lattner5a830962004-02-25 02:56:58 +00002319 }
2320 } else if (ConstantBool *CB = dyn_cast<ConstantBool>(I.getOperand(0))) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002321 addFullAddress(BuildMI(BB, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002322 BaseReg, Scale, IndexReg, Disp).addImm(CB->getValue());
Chris Lattner5a830962004-02-25 02:56:58 +00002323 } else {
2324 if (Class == cLong) {
2325 unsigned ValReg = getReg(I.getOperand(0));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002326 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002327 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002328 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002329 BaseReg, Scale, IndexReg, Disp+4).addReg(ValReg+1);
Chris Lattner5a830962004-02-25 02:56:58 +00002330 } else {
2331 unsigned ValReg = getReg(I.getOperand(0));
2332 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002333 X86::MOV8mr, X86::MOV16mr, X86::MOV32mr, X86::FST32m
Chris Lattner5a830962004-02-25 02:56:58 +00002334 };
2335 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002336 if (ValTy == Type::DoubleTy) Opcode = X86::FST64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002337 addFullAddress(BuildMI(BB, Opcode, 1+4),
2338 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Chris Lattner5a830962004-02-25 02:56:58 +00002339 }
Chris Lattner94af4142002-12-25 05:13:53 +00002340 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00002341}
2342
2343
Misha Brukman538607f2004-03-01 23:53:11 +00002344/// visitCastInst - Here we have various kinds of copying with or without sign
2345/// extension going on.
2346///
Chris Lattner3e130a22003-01-13 00:32:26 +00002347void ISel::visitCastInst(CastInst &CI) {
Chris Lattnerf5854472003-06-21 16:01:24 +00002348 Value *Op = CI.getOperand(0);
2349 // If this is a cast from a 32-bit integer to a Long type, and the only uses
2350 // of the case are GEP instructions, then the cast does not need to be
2351 // generated explicitly, it will be folded into the GEP.
2352 if (CI.getType() == Type::LongTy &&
2353 (Op->getType() == Type::IntTy || Op->getType() == Type::UIntTy)) {
2354 bool AllUsesAreGEPs = true;
2355 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2356 if (!isa<GetElementPtrInst>(*I)) {
2357 AllUsesAreGEPs = false;
2358 break;
2359 }
2360
2361 // No need to codegen this cast if all users are getelementptr instrs...
2362 if (AllUsesAreGEPs) return;
2363 }
2364
Chris Lattner548f61d2003-04-23 17:22:12 +00002365 unsigned DestReg = getReg(CI);
2366 MachineBasicBlock::iterator MI = BB->end();
Chris Lattnerf5854472003-06-21 16:01:24 +00002367 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
Chris Lattner548f61d2003-04-23 17:22:12 +00002368}
2369
Misha Brukman538607f2004-03-01 23:53:11 +00002370/// emitCastOperation - Common code shared between visitCastInst and constant
2371/// expression cast support.
2372///
Chris Lattner548f61d2003-04-23 17:22:12 +00002373void ISel::emitCastOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002374 MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +00002375 Value *Src, const Type *DestTy,
2376 unsigned DestReg) {
Chris Lattner3907d112003-04-23 17:57:48 +00002377 unsigned SrcReg = getReg(Src, BB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +00002378 const Type *SrcTy = Src->getType();
2379 unsigned SrcClass = getClassB(SrcTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002380 unsigned DestClass = getClassB(DestTy);
Chris Lattner7d255892002-12-13 11:31:59 +00002381
Chris Lattner3e130a22003-01-13 00:32:26 +00002382 // Implement casts to bool by using compare on the operand followed by set if
2383 // not zero on the result.
2384 if (DestTy == Type::BoolTy) {
Chris Lattner20772542003-06-01 03:38:24 +00002385 switch (SrcClass) {
2386 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002387 BuildMI(*BB, IP, X86::TEST8rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002388 break;
2389 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002390 BuildMI(*BB, IP, X86::TEST16rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002391 break;
2392 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002393 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002394 break;
2395 case cLong: {
2396 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002397 BuildMI(*BB, IP, X86::OR32rr, 2, TmpReg).addReg(SrcReg).addReg(SrcReg+1);
Chris Lattner20772542003-06-01 03:38:24 +00002398 break;
2399 }
2400 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +00002401 BuildMI(*BB, IP, X86::FTST, 1).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002402 BuildMI(*BB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +00002403 BuildMI(*BB, IP, X86::SAHF, 1);
Chris Lattner311ca2e2004-02-23 03:21:41 +00002404 break;
Chris Lattner20772542003-06-01 03:38:24 +00002405 }
2406
2407 // If the zero flag is not set, then the value is true, set the byte to
2408 // true.
Chris Lattneree352852004-02-29 07:22:16 +00002409 BuildMI(*BB, IP, X86::SETNEr, 1, DestReg);
Chris Lattner94af4142002-12-25 05:13:53 +00002410 return;
2411 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002412
2413 static const unsigned RegRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002414 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr, X86::FpMOV, X86::MOV32rr
Chris Lattner3e130a22003-01-13 00:32:26 +00002415 };
2416
2417 // Implement casts between values of the same type class (as determined by
2418 // getClass) by using a register-to-register move.
2419 if (SrcClass == DestClass) {
2420 if (SrcClass <= cInt || (SrcClass == cFP && SrcTy == DestTy)) {
Chris Lattneree352852004-02-29 07:22:16 +00002421 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002422 } else if (SrcClass == cFP) {
2423 if (SrcTy == Type::FloatTy) { // double -> float
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002424 assert(DestTy == Type::DoubleTy && "Unknown cFP member!");
Chris Lattneree352852004-02-29 07:22:16 +00002425 BuildMI(*BB, IP, X86::FpMOV, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002426 } else { // float -> double
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002427 assert(SrcTy == Type::DoubleTy && DestTy == Type::FloatTy &&
2428 "Unknown cFP member!");
2429 // Truncate from double to float by storing to memory as short, then
2430 // reading it back.
2431 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
Chris Lattner3e130a22003-01-13 00:32:26 +00002432 int FrameIdx = F->getFrameInfo()->CreateStackObject(4, FltAlign);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002433 addFrameReference(BuildMI(*BB, IP, X86::FST32m, 5), FrameIdx).addReg(SrcReg);
2434 addFrameReference(BuildMI(*BB, IP, X86::FLD32m, 5, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002435 }
2436 } else if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002437 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
2438 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg+1).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002439 } else {
Chris Lattnerc53544a2003-05-12 20:16:58 +00002440 assert(0 && "Cannot handle this type of cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002441 abort();
Brian Gaeked474e9c2002-12-06 10:49:33 +00002442 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002443 return;
2444 }
2445
2446 // Handle cast of SMALLER int to LARGER int using a move with sign extension
2447 // or zero extension, depending on whether the source type was signed.
2448 if (SrcClass <= cInt && (DestClass <= cInt || DestClass == cLong) &&
2449 SrcClass < DestClass) {
2450 bool isLong = DestClass == cLong;
2451 if (isLong) DestClass = cInt;
2452
2453 static const unsigned Opc[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002454 { X86::MOVSX16rr8, X86::MOVSX32rr8, X86::MOVSX32rr16, X86::MOV32rr }, // s
2455 { X86::MOVZX16rr8, X86::MOVZX32rr8, X86::MOVZX32rr16, X86::MOV32rr } // u
Chris Lattner3e130a22003-01-13 00:32:26 +00002456 };
2457
2458 bool isUnsigned = SrcTy->isUnsigned();
Chris Lattneree352852004-02-29 07:22:16 +00002459 BuildMI(*BB, IP, Opc[isUnsigned][SrcClass + DestClass - 1], 1,
Chris Lattner548f61d2003-04-23 17:22:12 +00002460 DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002461
2462 if (isLong) { // Handle upper 32 bits as appropriate...
2463 if (isUnsigned) // Zero out top bits...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002464 BuildMI(*BB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Chris Lattner3e130a22003-01-13 00:32:26 +00002465 else // Sign extend bottom half...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002466 BuildMI(*BB, IP, X86::SAR32ri, 2, DestReg+1).addReg(DestReg).addImm(31);
Brian Gaeked474e9c2002-12-06 10:49:33 +00002467 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002468 return;
2469 }
2470
2471 // Special case long -> int ...
2472 if (SrcClass == cLong && DestClass == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002473 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002474 return;
2475 }
2476
2477 // Handle cast of LARGER int to SMALLER int using a move to EAX followed by a
2478 // move out of AX or AL.
2479 if ((SrcClass <= cInt || SrcClass == cLong) && DestClass <= cInt
2480 && SrcClass > DestClass) {
2481 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX, 0, X86::EAX };
Chris Lattneree352852004-02-29 07:22:16 +00002482 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, AReg[SrcClass]).addReg(SrcReg);
2483 BuildMI(*BB, IP, RegRegMove[DestClass], 1, DestReg).addReg(AReg[DestClass]);
Chris Lattner3e130a22003-01-13 00:32:26 +00002484 return;
2485 }
2486
2487 // Handle casts from integer to floating point now...
2488 if (DestClass == cFP) {
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002489 // Promote the integer to a type supported by FLD. We do this because there
2490 // are no unsigned FLD instructions, so we must promote an unsigned value to
2491 // a larger signed value, then use FLD on the larger value.
2492 //
2493 const Type *PromoteType = 0;
2494 unsigned PromoteOpcode;
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002495 unsigned RealDestReg = DestReg;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002496 switch (SrcTy->getPrimitiveID()) {
2497 case Type::BoolTyID:
2498 case Type::SByteTyID:
2499 // We don't have the facilities for directly loading byte sized data from
2500 // memory (even signed). Promote it to 16 bits.
2501 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002502 PromoteOpcode = X86::MOVSX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002503 break;
2504 case Type::UByteTyID:
2505 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002506 PromoteOpcode = X86::MOVZX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002507 break;
2508 case Type::UShortTyID:
2509 PromoteType = Type::IntTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002510 PromoteOpcode = X86::MOVZX32rr16;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002511 break;
2512 case Type::UIntTyID: {
2513 // Make a 64 bit temporary... and zero out the top of it...
2514 unsigned TmpReg = makeAnotherReg(Type::LongTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002515 BuildMI(*BB, IP, X86::MOV32rr, 1, TmpReg).addReg(SrcReg);
2516 BuildMI(*BB, IP, X86::MOV32ri, 1, TmpReg+1).addImm(0);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002517 SrcTy = Type::LongTy;
2518 SrcClass = cLong;
2519 SrcReg = TmpReg;
2520 break;
2521 }
2522 case Type::ULongTyID:
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002523 // Don't fild into the read destination.
2524 DestReg = makeAnotherReg(Type::DoubleTy);
2525 break;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002526 default: // No promotion needed...
2527 break;
2528 }
2529
2530 if (PromoteType) {
2531 unsigned TmpReg = makeAnotherReg(PromoteType);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002532 unsigned Opc = SrcTy->isSigned() ? X86::MOVSX16rr8 : X86::MOVZX16rr8;
Chris Lattneree352852004-02-29 07:22:16 +00002533 BuildMI(*BB, IP, Opc, 1, TmpReg).addReg(SrcReg);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002534 SrcTy = PromoteType;
2535 SrcClass = getClass(PromoteType);
Chris Lattner3e130a22003-01-13 00:32:26 +00002536 SrcReg = TmpReg;
2537 }
2538
2539 // Spill the integer to memory and reload it from there...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002540 int FrameIdx =
2541 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
Chris Lattner3e130a22003-01-13 00:32:26 +00002542
2543 if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002544 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002545 FrameIdx).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002546 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002547 FrameIdx, 4).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002548 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002549 static const unsigned Op1[] = { X86::MOV8mr, X86::MOV16mr, X86::MOV32mr };
Chris Lattneree352852004-02-29 07:22:16 +00002550 addFrameReference(BuildMI(*BB, IP, Op1[SrcClass], 5),
2551 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002552 }
2553
2554 static const unsigned Op2[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002555 { 0/*byte*/, X86::FILD16m, X86::FILD32m, 0/*FP*/, X86::FILD64m };
Chris Lattneree352852004-02-29 07:22:16 +00002556 addFrameReference(BuildMI(*BB, IP, Op2[SrcClass], 5, DestReg), FrameIdx);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002557
2558 // We need special handling for unsigned 64-bit integer sources. If the
2559 // input number has the "sign bit" set, then we loaded it incorrectly as a
2560 // negative 64-bit number. In this case, add an offset value.
2561 if (SrcTy == Type::ULongTy) {
2562 // Emit a test instruction to see if the dynamic input value was signed.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002563 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg+1).addReg(SrcReg+1);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002564
Chris Lattnerb6bac512004-02-25 06:13:04 +00002565 // If the sign bit is set, get a pointer to an offset, otherwise get a
2566 // pointer to a zero.
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002567 MachineConstantPool *CP = F->getConstantPool();
2568 unsigned Zero = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002569 Constant *Null = Constant::getNullValue(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002570 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Zero),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002571 CP->getConstantPoolIndex(Null));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002572 unsigned Offset = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002573 Constant *OffsetCst = ConstantUInt::get(Type::UIntTy, 0x5f800000);
2574
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002575 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Offset),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002576 CP->getConstantPoolIndex(OffsetCst));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002577 unsigned Addr = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002578 BuildMI(*BB, IP, X86::CMOVS32rr, 2, Addr).addReg(Zero).addReg(Offset);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002579
2580 // Load the constant for an add. FIXME: this could make an 'fadd' that
2581 // reads directly from memory, but we don't support these yet.
2582 unsigned ConstReg = makeAnotherReg(Type::DoubleTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002583 addDirectMem(BuildMI(*BB, IP, X86::FLD32m, 4, ConstReg), Addr);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002584
Chris Lattneree352852004-02-29 07:22:16 +00002585 BuildMI(*BB, IP, X86::FpADD, 2, RealDestReg)
2586 .addReg(ConstReg).addReg(DestReg);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002587 }
2588
Chris Lattner3e130a22003-01-13 00:32:26 +00002589 return;
2590 }
2591
2592 // Handle casts from floating point to integer now...
2593 if (SrcClass == cFP) {
2594 // Change the floating point control register to use "round towards zero"
2595 // mode when truncating to an integer value.
2596 //
2597 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002598 addFrameReference(BuildMI(*BB, IP, X86::FNSTCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002599
2600 // Load the old value of the high byte of the control word...
2601 unsigned HighPartOfCW = makeAnotherReg(Type::UByteTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002602 addFrameReference(BuildMI(*BB, IP, X86::MOV8rm, 4, HighPartOfCW),
Chris Lattneree352852004-02-29 07:22:16 +00002603 CWFrameIdx, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002604
2605 // Set the high part to be round to zero...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002606 addFrameReference(BuildMI(*BB, IP, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002607 CWFrameIdx, 1).addImm(12);
Chris Lattner3e130a22003-01-13 00:32:26 +00002608
2609 // Reload the modified control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002610 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002611
2612 // Restore the memory image of control word to original value
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002613 addFrameReference(BuildMI(*BB, IP, X86::MOV8mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002614 CWFrameIdx, 1).addReg(HighPartOfCW);
Chris Lattner3e130a22003-01-13 00:32:26 +00002615
2616 // We don't have the facilities for directly storing byte sized data to
2617 // memory. Promote it to 16 bits. We also must promote unsigned values to
2618 // larger classes because we only have signed FP stores.
2619 unsigned StoreClass = DestClass;
2620 const Type *StoreTy = DestTy;
2621 if (StoreClass == cByte || DestTy->isUnsigned())
2622 switch (StoreClass) {
2623 case cByte: StoreTy = Type::ShortTy; StoreClass = cShort; break;
2624 case cShort: StoreTy = Type::IntTy; StoreClass = cInt; break;
2625 case cInt: StoreTy = Type::LongTy; StoreClass = cLong; break;
Brian Gaeked4615052003-07-18 20:23:43 +00002626 // The following treatment of cLong may not be perfectly right,
2627 // but it survives chains of casts of the form
2628 // double->ulong->double.
2629 case cLong: StoreTy = Type::LongTy; StoreClass = cLong; break;
Chris Lattner3e130a22003-01-13 00:32:26 +00002630 default: assert(0 && "Unknown store class!");
2631 }
2632
2633 // Spill the integer to memory and reload it from there...
2634 int FrameIdx =
2635 F->getFrameInfo()->CreateStackObject(StoreTy, TM.getTargetData());
2636
2637 static const unsigned Op1[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002638 { 0, X86::FIST16m, X86::FIST32m, 0, X86::FISTP64m };
Chris Lattneree352852004-02-29 07:22:16 +00002639 addFrameReference(BuildMI(*BB, IP, Op1[StoreClass], 5),
2640 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002641
2642 if (DestClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002643 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg), FrameIdx);
2644 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg+1),
Chris Lattneree352852004-02-29 07:22:16 +00002645 FrameIdx, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +00002646 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002647 static const unsigned Op2[] = { X86::MOV8rm, X86::MOV16rm, X86::MOV32rm };
Chris Lattneree352852004-02-29 07:22:16 +00002648 addFrameReference(BuildMI(*BB, IP, Op2[DestClass], 4, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002649 }
2650
2651 // Reload the original control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002652 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002653 return;
2654 }
2655
Brian Gaeked474e9c2002-12-06 10:49:33 +00002656 // Anything we haven't handled already, we can't (yet) handle at all.
Chris Lattnerc53544a2003-05-12 20:16:58 +00002657 assert(0 && "Unhandled cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002658 abort();
Brian Gaekefa8d5712002-11-22 11:07:01 +00002659}
Brian Gaekea1719c92002-10-31 23:03:59 +00002660
Chris Lattner73815062003-10-18 05:56:40 +00002661/// visitVANextInst - Implement the va_next instruction...
Chris Lattnereca195e2003-05-08 19:44:13 +00002662///
Chris Lattner73815062003-10-18 05:56:40 +00002663void ISel::visitVANextInst(VANextInst &I) {
2664 unsigned VAList = getReg(I.getOperand(0));
Chris Lattnereca195e2003-05-08 19:44:13 +00002665 unsigned DestReg = getReg(I);
2666
Chris Lattnereca195e2003-05-08 19:44:13 +00002667 unsigned Size;
Chris Lattner73815062003-10-18 05:56:40 +00002668 switch (I.getArgType()->getPrimitiveID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00002669 default:
2670 std::cerr << I;
Chris Lattner73815062003-10-18 05:56:40 +00002671 assert(0 && "Error: bad type for va_next instruction!");
Chris Lattnereca195e2003-05-08 19:44:13 +00002672 return;
2673 case Type::PointerTyID:
2674 case Type::UIntTyID:
2675 case Type::IntTyID:
2676 Size = 4;
Chris Lattnereca195e2003-05-08 19:44:13 +00002677 break;
2678 case Type::ULongTyID:
2679 case Type::LongTyID:
Chris Lattnereca195e2003-05-08 19:44:13 +00002680 case Type::DoubleTyID:
2681 Size = 8;
Chris Lattnereca195e2003-05-08 19:44:13 +00002682 break;
2683 }
2684
2685 // Increment the VAList pointer...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002686 BuildMI(BB, X86::ADD32ri, 2, DestReg).addReg(VAList).addImm(Size);
Chris Lattner73815062003-10-18 05:56:40 +00002687}
Chris Lattnereca195e2003-05-08 19:44:13 +00002688
Chris Lattner73815062003-10-18 05:56:40 +00002689void ISel::visitVAArgInst(VAArgInst &I) {
2690 unsigned VAList = getReg(I.getOperand(0));
2691 unsigned DestReg = getReg(I);
2692
2693 switch (I.getType()->getPrimitiveID()) {
2694 default:
2695 std::cerr << I;
2696 assert(0 && "Error: bad type for va_next instruction!");
2697 return;
2698 case Type::PointerTyID:
2699 case Type::UIntTyID:
2700 case Type::IntTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002701 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002702 break;
2703 case Type::ULongTyID:
2704 case Type::LongTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002705 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
2706 addRegOffset(BuildMI(BB, X86::MOV32rm, 4, DestReg+1), VAList, 4);
Chris Lattner73815062003-10-18 05:56:40 +00002707 break;
2708 case Type::DoubleTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002709 addDirectMem(BuildMI(BB, X86::FLD64m, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002710 break;
2711 }
Chris Lattnereca195e2003-05-08 19:44:13 +00002712}
2713
Misha Brukman538607f2004-03-01 23:53:11 +00002714/// visitGetElementPtrInst - instruction-select GEP instructions
2715///
Chris Lattner3e130a22003-01-13 00:32:26 +00002716void ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Chris Lattnerb6bac512004-02-25 06:13:04 +00002717 // If this GEP instruction will be folded into all of its users, we don't need
2718 // to explicitly calculate it!
2719 unsigned A, B, C, D;
2720 if (isGEPFoldable(0, I.getOperand(0), I.op_begin()+1, I.op_end(), A,B,C,D)) {
2721 // Check all of the users of the instruction to see if they are loads and
2722 // stores.
2723 bool AllWillFold = true;
2724 for (Value::use_iterator UI = I.use_begin(), E = I.use_end(); UI != E; ++UI)
2725 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Load)
2726 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Store ||
2727 cast<Instruction>(*UI)->getOperand(0) == &I) {
2728 AllWillFold = false;
2729 break;
2730 }
2731
2732 // If the instruction is foldable, and will be folded into all users, don't
2733 // emit it!
2734 if (AllWillFold) return;
2735 }
2736
Chris Lattner3e130a22003-01-13 00:32:26 +00002737 unsigned outputReg = getReg(I);
Chris Lattner827832c2004-02-22 17:05:38 +00002738 emitGEPOperation(BB, BB->end(), I.getOperand(0),
Brian Gaeke68b1edc2002-12-16 04:23:29 +00002739 I.op_begin()+1, I.op_end(), outputReg);
Chris Lattnerc0812d82002-12-13 06:56:29 +00002740}
2741
Chris Lattner985fe3d2004-02-25 03:45:50 +00002742/// getGEPIndex - Inspect the getelementptr operands specified with GEPOps and
2743/// GEPTypes (the derived types being stepped through at each level). On return
2744/// from this function, if some indexes of the instruction are representable as
2745/// an X86 lea instruction, the machine operands are put into the Ops
2746/// instruction and the consumed indexes are poped from the GEPOps/GEPTypes
2747/// lists. Otherwise, GEPOps.size() is returned. If this returns a an
2748/// addressing mode that only partially consumes the input, the BaseReg input of
2749/// the addressing mode must be left free.
2750///
2751/// Note that there is one fewer entry in GEPTypes than there is in GEPOps.
2752///
Chris Lattnerb6bac512004-02-25 06:13:04 +00002753void ISel::getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
2754 std::vector<Value*> &GEPOps,
2755 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
2756 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
2757 const TargetData &TD = TM.getTargetData();
2758
Chris Lattner985fe3d2004-02-25 03:45:50 +00002759 // Clear out the state we are working with...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002760 BaseReg = 0; // No base register
2761 Scale = 1; // Unit scale
2762 IndexReg = 0; // No index register
2763 Disp = 0; // No displacement
2764
Chris Lattner985fe3d2004-02-25 03:45:50 +00002765 // While there are GEP indexes that can be folded into the current address,
2766 // keep processing them.
2767 while (!GEPTypes.empty()) {
2768 if (const StructType *StTy = dyn_cast<StructType>(GEPTypes.back())) {
2769 // It's a struct access. CUI is the index into the structure,
2770 // which names the field. This index must have unsigned type.
2771 const ConstantUInt *CUI = cast<ConstantUInt>(GEPOps.back());
2772
2773 // Use the TargetData structure to pick out what the layout of the
2774 // structure is in memory. Since the structure index must be constant, we
2775 // can get its value and use it to find the right byte offset from the
2776 // StructLayout class's list of structure member offsets.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002777 Disp += TD.getStructLayout(StTy)->MemberOffsets[CUI->getValue()];
Chris Lattner985fe3d2004-02-25 03:45:50 +00002778 GEPOps.pop_back(); // Consume a GEP operand
2779 GEPTypes.pop_back();
2780 } else {
2781 // It's an array or pointer access: [ArraySize x ElementType].
2782 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2783 Value *idx = GEPOps.back();
2784
2785 // idx is the index into the array. Unlike with structure
2786 // indices, we may not know its actual value at code-generation
2787 // time.
Chris Lattner985fe3d2004-02-25 03:45:50 +00002788
2789 // If idx is a constant, fold it into the offset.
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002790 unsigned TypeSize = TD.getTypeSize(SqTy->getElementType());
Chris Lattner985fe3d2004-02-25 03:45:50 +00002791 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(idx)) {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002792 Disp += TypeSize*CSI->getValue();
Chris Lattner28977af2004-04-05 01:30:19 +00002793 } else if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(idx)) {
2794 Disp += TypeSize*CUI->getValue();
Chris Lattner985fe3d2004-02-25 03:45:50 +00002795 } else {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002796 // If the index reg is already taken, we can't handle this index.
2797 if (IndexReg) return;
2798
2799 // If this is a size that we can handle, then add the index as
2800 switch (TypeSize) {
2801 case 1: case 2: case 4: case 8:
2802 // These are all acceptable scales on X86.
2803 Scale = TypeSize;
2804 break;
2805 default:
2806 // Otherwise, we can't handle this scale
2807 return;
2808 }
2809
2810 if (CastInst *CI = dyn_cast<CastInst>(idx))
2811 if (CI->getOperand(0)->getType() == Type::IntTy ||
2812 CI->getOperand(0)->getType() == Type::UIntTy)
2813 idx = CI->getOperand(0);
2814
2815 IndexReg = MBB ? getReg(idx, MBB, IP) : 1;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002816 }
2817
2818 GEPOps.pop_back(); // Consume a GEP operand
2819 GEPTypes.pop_back();
2820 }
2821 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002822
2823 // GEPTypes is empty, which means we have a single operand left. See if we
2824 // can set it as the base register.
2825 //
2826 // FIXME: When addressing modes are more powerful/correct, we could load
2827 // global addresses directly as 32-bit immediates.
2828 assert(BaseReg == 0);
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002829 BaseReg = MBB ? getReg(GEPOps[0], MBB, IP) : 1;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002830 GEPOps.pop_back(); // Consume the last GEP operand
Chris Lattner985fe3d2004-02-25 03:45:50 +00002831}
2832
2833
Chris Lattnerb6bac512004-02-25 06:13:04 +00002834/// isGEPFoldable - Return true if the specified GEP can be completely
2835/// folded into the addressing mode of a load/store or lea instruction.
2836bool ISel::isGEPFoldable(MachineBasicBlock *MBB,
2837 Value *Src, User::op_iterator IdxBegin,
2838 User::op_iterator IdxEnd, unsigned &BaseReg,
2839 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
Chris Lattner7ca04092004-02-22 17:35:42 +00002840 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2841 Src = CPR->getValue();
2842
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002843 std::vector<Value*> GEPOps;
2844 GEPOps.resize(IdxEnd-IdxBegin+1);
2845 GEPOps[0] = Src;
2846 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2847
2848 std::vector<const Type*> GEPTypes;
2849 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2850 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
2851
Chris Lattnerb6bac512004-02-25 06:13:04 +00002852 MachineBasicBlock::iterator IP;
2853 if (MBB) IP = MBB->end();
2854 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
2855
2856 // We can fold it away iff the getGEPIndex call eliminated all operands.
2857 return GEPOps.empty();
2858}
2859
2860void ISel::emitGEPOperation(MachineBasicBlock *MBB,
2861 MachineBasicBlock::iterator IP,
2862 Value *Src, User::op_iterator IdxBegin,
2863 User::op_iterator IdxEnd, unsigned TargetReg) {
2864 const TargetData &TD = TM.getTargetData();
2865 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2866 Src = CPR->getValue();
2867
2868 std::vector<Value*> GEPOps;
2869 GEPOps.resize(IdxEnd-IdxBegin+1);
2870 GEPOps[0] = Src;
2871 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2872
2873 std::vector<const Type*> GEPTypes;
2874 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2875 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
Chris Lattner985fe3d2004-02-25 03:45:50 +00002876
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002877 // Keep emitting instructions until we consume the entire GEP instruction.
2878 while (!GEPOps.empty()) {
2879 unsigned OldSize = GEPOps.size();
Chris Lattnerb6bac512004-02-25 06:13:04 +00002880 unsigned BaseReg, Scale, IndexReg, Disp;
2881 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002882
Chris Lattner985fe3d2004-02-25 03:45:50 +00002883 if (GEPOps.size() != OldSize) {
2884 // getGEPIndex consumed some of the input. Build an LEA instruction here.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002885 unsigned NextTarget = 0;
2886 if (!GEPOps.empty()) {
2887 assert(BaseReg == 0 &&
2888 "getGEPIndex should have left the base register open for chaining!");
2889 NextTarget = BaseReg = makeAnotherReg(Type::UIntTy);
Chris Lattner985fe3d2004-02-25 03:45:50 +00002890 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002891
2892 if (IndexReg == 0 && Disp == 0)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002893 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002894 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002895 addFullAddress(BuildMI(*MBB, IP, X86::LEA32r, 5, TargetReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002896 BaseReg, Scale, IndexReg, Disp);
2897 --IP;
2898 TargetReg = NextTarget;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002899 } else if (GEPTypes.empty()) {
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002900 // The getGEPIndex operation didn't want to build an LEA. Check to see if
2901 // all operands are consumed but the base pointer. If so, just load it
2902 // into the register.
Chris Lattner7ca04092004-02-22 17:35:42 +00002903 if (GlobalValue *GV = dyn_cast<GlobalValue>(GEPOps[0])) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002904 BuildMI(*MBB, IP, X86::MOV32ri, 1, TargetReg).addGlobalAddress(GV);
Chris Lattner7ca04092004-02-22 17:35:42 +00002905 } else {
2906 unsigned BaseReg = getReg(GEPOps[0], MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002907 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattner7ca04092004-02-22 17:35:42 +00002908 }
2909 break; // we are now done
Chris Lattnerb6bac512004-02-25 06:13:04 +00002910
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002911 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +00002912 // It's an array or pointer access: [ArraySize x ElementType].
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002913 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2914 Value *idx = GEPOps.back();
2915 GEPOps.pop_back(); // Consume a GEP operand
2916 GEPTypes.pop_back();
Chris Lattner8a307e82002-12-16 19:32:50 +00002917
Chris Lattner28977af2004-04-05 01:30:19 +00002918 // Many GEP instructions use a [cast (int/uint) to LongTy] as their
Chris Lattnerf5854472003-06-21 16:01:24 +00002919 // operand on X86. Handle this case directly now...
2920 if (CastInst *CI = dyn_cast<CastInst>(idx))
2921 if (CI->getOperand(0)->getType() == Type::IntTy ||
2922 CI->getOperand(0)->getType() == Type::UIntTy)
2923 idx = CI->getOperand(0);
2924
Chris Lattner3e130a22003-01-13 00:32:26 +00002925 // We want to add BaseReg to(idxReg * sizeof ElementType). First, we
Chris Lattner8a307e82002-12-16 19:32:50 +00002926 // must find the size of the pointed-to type (Not coincidentally, the next
2927 // type is the type of the elements in the array).
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002928 const Type *ElTy = SqTy->getElementType();
2929 unsigned elementSize = TD.getTypeSize(ElTy);
Chris Lattner8a307e82002-12-16 19:32:50 +00002930
2931 // If idxReg is a constant, we don't need to perform the multiply!
Chris Lattner28977af2004-04-05 01:30:19 +00002932 if (ConstantInt *CSI = dyn_cast<ConstantInt>(idx)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002933 if (!CSI->isNullValue()) {
Chris Lattner28977af2004-04-05 01:30:19 +00002934 unsigned Offset = elementSize*CSI->getRawValue();
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002935 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002936 BuildMI(*MBB, IP, X86::ADD32ri, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002937 .addReg(Reg).addImm(Offset);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002938 --IP; // Insert the next instruction before this one.
2939 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002940 }
2941 } else if (elementSize == 1) {
2942 // If the element size is 1, we don't have to multiply, just add
2943 unsigned idxReg = getReg(idx, MBB, IP);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002944 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002945 BuildMI(*MBB, IP, X86::ADD32rr, 2,TargetReg).addReg(Reg).addReg(idxReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002946 --IP; // Insert the next instruction before this one.
2947 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002948 } else {
2949 unsigned idxReg = getReg(idx, MBB, IP);
2950 unsigned OffsetReg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002951
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002952 // Make sure we can back the iterator up to point to the first
2953 // instruction emitted.
2954 MachineBasicBlock::iterator BeforeIt = IP;
2955 if (IP == MBB->begin())
2956 BeforeIt = MBB->end();
2957 else
2958 --BeforeIt;
Chris Lattnerb2acc512003-10-19 21:09:10 +00002959 doMultiplyConst(MBB, IP, OffsetReg, Type::IntTy, idxReg, elementSize);
2960
Chris Lattner8a307e82002-12-16 19:32:50 +00002961 // Emit an ADD to add OffsetReg to the basePtr.
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002962 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002963 BuildMI(*MBB, IP, X86::ADD32rr, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002964 .addReg(Reg).addReg(OffsetReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002965
2966 // Step to the first instruction of the multiply.
2967 if (BeforeIt == MBB->end())
2968 IP = MBB->begin();
2969 else
2970 IP = ++BeforeIt;
2971
2972 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002973 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002974 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002975 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002976}
2977
2978
Chris Lattner065faeb2002-12-28 20:24:02 +00002979/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
2980/// frame manager, otherwise do it the hard way.
2981///
2982void ISel::visitAllocaInst(AllocaInst &I) {
Brian Gaekee48ec012002-12-13 06:46:31 +00002983 // Find the data size of the alloca inst's getAllocatedType.
Chris Lattner065faeb2002-12-28 20:24:02 +00002984 const Type *Ty = I.getAllocatedType();
2985 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
2986
2987 // If this is a fixed size alloca in the entry block for the function,
2988 // statically stack allocate the space.
2989 //
2990 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(I.getArraySize())) {
2991 if (I.getParent() == I.getParent()->getParent()->begin()) {
2992 TySize *= CUI->getValue(); // Get total allocated size...
2993 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
2994
2995 // Create a new stack object using the frame manager...
2996 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002997 addFrameReference(BuildMI(BB, X86::LEA32r, 5, getReg(I)), FrameIdx);
Chris Lattner065faeb2002-12-28 20:24:02 +00002998 return;
2999 }
3000 }
3001
3002 // Create a register to hold the temporary result of multiplying the type size
3003 // constant by the variable amount.
3004 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
3005 unsigned SrcReg1 = getReg(I.getArraySize());
Chris Lattner065faeb2002-12-28 20:24:02 +00003006
3007 // TotalSizeReg = mul <numelements>, <TypeSize>
3008 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00003009 doMultiplyConst(BB, MBBI, TotalSizeReg, Type::UIntTy, SrcReg1, TySize);
Chris Lattner065faeb2002-12-28 20:24:02 +00003010
3011 // AddedSize = add <TotalSizeReg>, 15
3012 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00003013 BuildMI(BB, X86::ADD32ri, 2, AddedSizeReg).addReg(TotalSizeReg).addImm(15);
Chris Lattner065faeb2002-12-28 20:24:02 +00003014
3015 // AlignedSize = and <AddedSize>, ~15
3016 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00003017 BuildMI(BB, X86::AND32ri, 2, AlignedSize).addReg(AddedSizeReg).addImm(~15);
Chris Lattner065faeb2002-12-28 20:24:02 +00003018
Brian Gaekee48ec012002-12-13 06:46:31 +00003019 // Subtract size from stack pointer, thereby allocating some space.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00003020 BuildMI(BB, X86::SUB32rr, 2, X86::ESP).addReg(X86::ESP).addReg(AlignedSize);
Chris Lattner065faeb2002-12-28 20:24:02 +00003021
Brian Gaekee48ec012002-12-13 06:46:31 +00003022 // Put a pointer to the space into the result register, by copying
3023 // the stack pointer.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00003024 BuildMI(BB, X86::MOV32rr, 1, getReg(I)).addReg(X86::ESP);
Chris Lattner065faeb2002-12-28 20:24:02 +00003025
Misha Brukman48196b32003-05-03 02:18:17 +00003026 // Inform the Frame Information that we have just allocated a variable-sized
Chris Lattner065faeb2002-12-28 20:24:02 +00003027 // object.
3028 F->getFrameInfo()->CreateVariableSizedObject();
Brian Gaeke20244b72002-12-12 15:33:40 +00003029}
Chris Lattner3e130a22003-01-13 00:32:26 +00003030
3031/// visitMallocInst - Malloc instructions are code generated into direct calls
3032/// to the library malloc.
3033///
3034void ISel::visitMallocInst(MallocInst &I) {
3035 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
3036 unsigned Arg;
3037
3038 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
3039 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
3040 } else {
3041 Arg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00003042 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00003043 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00003044 doMultiplyConst(BB, MBBI, Arg, Type::UIntTy, Op0Reg, AllocSize);
Chris Lattner3e130a22003-01-13 00:32:26 +00003045 }
3046
3047 std::vector<ValueRecord> Args;
3048 Args.push_back(ValueRecord(Arg, Type::UIntTy));
3049 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00003050 1).addExternalSymbol("malloc", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00003051 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args);
3052}
3053
3054
3055/// visitFreeInst - Free instructions are code gen'd to call the free libc
3056/// function.
3057///
3058void ISel::visitFreeInst(FreeInst &I) {
3059 std::vector<ValueRecord> Args;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00003060 Args.push_back(ValueRecord(I.getOperand(0)));
Chris Lattner3e130a22003-01-13 00:32:26 +00003061 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00003062 1).addExternalSymbol("free", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00003063 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args);
3064}
3065
Chris Lattnerd281de22003-07-26 23:49:58 +00003066/// createX86SimpleInstructionSelector - This pass converts an LLVM function
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00003067/// into a machine code representation is a very simple peep-hole fashion. The
Chris Lattner72614082002-10-25 22:55:53 +00003068/// generated code sucks but the implementation is nice and simple.
3069///
Chris Lattnerf70e0c22003-12-28 21:23:38 +00003070FunctionPass *llvm::createX86SimpleInstructionSelector(TargetMachine &TM) {
3071 return new ISel(TM);
Chris Lattner72614082002-10-25 22:55:53 +00003072}