blob: 18713add53fcdfcf7d51ca00b81c77bdd3afcef5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000040#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000042#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000043#include "llvm/Support/MathExtras.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000044#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000045using namespace llvm;
46
Owen Andersone50ed302009-08-10 22:56:29 +000047static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000048 CCValAssign::LocInfo &LocInfo,
49 ISD::ArgFlagsTy &ArgFlags,
50 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000051static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
63
Owen Andersone50ed302009-08-10 22:56:29 +000064void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
65 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000066 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000067 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000068 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
69 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000070
Owen Anderson70671842009-08-10 20:18:46 +000071 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000072 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000073 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000074 }
75
Owen Andersone50ed302009-08-10 22:56:29 +000076 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000077 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000081 if (ElemTy != MVT::i32) {
82 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
83 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
84 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
86 }
Owen Anderson70671842009-08-10 20:18:46 +000087 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
88 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000090 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000091 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000092 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
93 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
94 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000095 }
96
97 // Promote all bit-wise operations.
98 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
101 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000103 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000104 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000105 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000106 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000107 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 }
Bob Wilson16330762009-09-16 00:17:28 +0000109
110 // Neon does not support vector divide/remainder operations.
111 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000117}
118
Owen Andersone50ed302009-08-10 22:56:29 +0000119void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000120 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000122}
123
Owen Andersone50ed302009-08-10 22:56:29 +0000124void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000127}
128
Chris Lattnerf0144122009-07-28 03:13:23 +0000129static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
130 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000131 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000132 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000133}
134
Evan Chenga8e29892007-01-19 07:51:42 +0000135ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000136 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000137 Subtarget = &TM.getSubtarget<ARMSubtarget>();
138
Evan Chengb1df8f22007-04-27 08:15:43 +0000139 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000140 // Uses VFP for Thumb libfuncs if available.
141 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
142 // Single-precision floating-point arithmetic.
143 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
144 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
145 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
146 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000147
Evan Chengb1df8f22007-04-27 08:15:43 +0000148 // Double-precision floating-point arithmetic.
149 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
150 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
151 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
152 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000153
Evan Chengb1df8f22007-04-27 08:15:43 +0000154 // Single-precision comparisons.
155 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
156 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
157 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
158 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
159 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
160 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
161 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
162 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000163
Evan Chengb1df8f22007-04-27 08:15:43 +0000164 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
165 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
166 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Double-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
175 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
176 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
177 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
178 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
179 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
180 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
181 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Floating-point to integer conversions.
193 // i64 conversions are done via library routines even when generating VFP
194 // instructions, so use the same ones.
195 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
197 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
198 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Conversions between floating types.
201 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
202 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
203
204 // Integer to floating-point conversions.
205 // i64 conversions are done via library routines even when generating VFP
206 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000207 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
208 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000209 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
210 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
211 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
212 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
213 }
Evan Chenga8e29892007-01-19 07:51:42 +0000214 }
215
Bob Wilson2f954612009-05-22 17:38:41 +0000216 // These libcalls are not available in 32-bit.
217 setLibcallName(RTLIB::SHL_I128, 0);
218 setLibcallName(RTLIB::SRL_I128, 0);
219 setLibcallName(RTLIB::SRA_I128, 0);
220
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000221 // Libcalls should use the AAPCS base standard ABI, even if hard float
222 // is in effect, as per the ARM RTABI specification, section 4.1.2.
223 if (Subtarget->isAAPCS_ABI()) {
224 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
225 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
226 CallingConv::ARM_AAPCS);
227 }
228 }
229
David Goodwinf1daf7d2009-07-08 23:10:31 +0000230 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000232 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000234 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
236 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000237
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000239 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000240
241 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 addDRTypeForNEON(MVT::v2f32);
243 addDRTypeForNEON(MVT::v8i8);
244 addDRTypeForNEON(MVT::v4i16);
245 addDRTypeForNEON(MVT::v2i32);
246 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000247
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 addQRTypeForNEON(MVT::v4f32);
249 addQRTypeForNEON(MVT::v2f64);
250 addQRTypeForNEON(MVT::v16i8);
251 addQRTypeForNEON(MVT::v8i16);
252 addQRTypeForNEON(MVT::v4i32);
253 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000254
Bob Wilson74dc72e2009-09-15 23:55:57 +0000255 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
256 // neither Neon nor VFP support any arithmetic operations on it.
257 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
258 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
259 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
260 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
261 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
262 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
263 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
264 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
265 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
266 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
267 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
268 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
269 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
270 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
271 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
272 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
273 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
274 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
275 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
276 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
277 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
278 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
279 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
280 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
281
Bob Wilson642b3292009-09-16 00:32:15 +0000282 // Neon does not support some operations on v1i64 and v2i64 types.
283 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
284 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
285 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
286 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
287
Bob Wilson5bafff32009-06-22 23:27:02 +0000288 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
289 setTargetDAGCombine(ISD::SHL);
290 setTargetDAGCombine(ISD::SRL);
291 setTargetDAGCombine(ISD::SRA);
292 setTargetDAGCombine(ISD::SIGN_EXTEND);
293 setTargetDAGCombine(ISD::ZERO_EXTEND);
294 setTargetDAGCombine(ISD::ANY_EXTEND);
295 }
296
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000297 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000298
299 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000301
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000302 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000304
Evan Chenga8e29892007-01-19 07:51:42 +0000305 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000306 if (!Subtarget->isThumb1Only()) {
307 for (unsigned im = (unsigned)ISD::PRE_INC;
308 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setIndexedLoadAction(im, MVT::i1, Legal);
310 setIndexedLoadAction(im, MVT::i8, Legal);
311 setIndexedLoadAction(im, MVT::i16, Legal);
312 setIndexedLoadAction(im, MVT::i32, Legal);
313 setIndexedStoreAction(im, MVT::i1, Legal);
314 setIndexedStoreAction(im, MVT::i8, Legal);
315 setIndexedStoreAction(im, MVT::i16, Legal);
316 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000317 }
Evan Chenga8e29892007-01-19 07:51:42 +0000318 }
319
320 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000321 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::MUL, MVT::i64, Expand);
323 setOperationAction(ISD::MULHU, MVT::i32, Expand);
324 setOperationAction(ISD::MULHS, MVT::i32, Expand);
325 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
326 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000327 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::MUL, MVT::i64, Expand);
329 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000330 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000332 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000333 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000334 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000335 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SRL, MVT::i64, Custom);
337 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000338
339 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::ROTL, MVT::i32, Expand);
341 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
342 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000343 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000345
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000346 // Only ARMv6 has BSWAP.
347 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000349
Evan Chenga8e29892007-01-19 07:51:42 +0000350 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SDIV, MVT::i32, Expand);
352 setOperationAction(ISD::UDIV, MVT::i32, Expand);
353 setOperationAction(ISD::SREM, MVT::i32, Expand);
354 setOperationAction(ISD::UREM, MVT::i32, Expand);
355 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
356 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000357
Evan Chenga8e29892007-01-19 07:51:42 +0000358 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
360 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
363 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
364 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
365 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000366 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000367
Evan Chenga8e29892007-01-19 07:51:42 +0000368 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::VASTART, MVT::Other, Custom);
370 setOperationAction(ISD::VAARG, MVT::Other, Expand);
371 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
372 setOperationAction(ISD::VAEND, MVT::Other, Expand);
373 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
374 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000375 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
376 // FIXME: Shouldn't need this, since no register is used, but the legalizer
377 // doesn't yet know how to not do that for SjLj.
378 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000379 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000381 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
383 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Evan Chengd27c9fc2009-07-03 01:43:10 +0000385 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000390
David Goodwinf1daf7d2009-07-08 23:10:31 +0000391 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Jim Grosbache5165492009-11-09 00:11:35 +0000392 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000394
395 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::SETCC, MVT::i32, Expand);
399 setOperationAction(ISD::SETCC, MVT::f32, Expand);
400 setOperationAction(ISD::SETCC, MVT::f64, Expand);
401 setOperationAction(ISD::SELECT, MVT::i32, Expand);
402 setOperationAction(ISD::SELECT, MVT::f32, Expand);
403 setOperationAction(ISD::SELECT, MVT::f64, Expand);
404 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
405 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
406 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
409 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
410 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
411 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
412 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000413
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000414 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FSIN, MVT::f64, Expand);
416 setOperationAction(ISD::FSIN, MVT::f32, Expand);
417 setOperationAction(ISD::FCOS, MVT::f32, Expand);
418 setOperationAction(ISD::FCOS, MVT::f64, Expand);
419 setOperationAction(ISD::FREM, MVT::f64, Expand);
420 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000421 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
423 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000424 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::FPOW, MVT::f64, Expand);
426 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000427
Evan Chenga8e29892007-01-19 07:51:42 +0000428 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000429 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
431 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
432 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
433 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000434 }
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000436 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000437 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000438 setTargetDAGCombine(ISD::ADD);
439 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000440
Evan Chenga8e29892007-01-19 07:51:42 +0000441 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000442 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000443
Evan Chengbc9b7542009-08-15 07:59:10 +0000444 // FIXME: If-converter should use instruction latency to determine
445 // profitability rather than relying on fixed limits.
446 if (Subtarget->getCPUString() == "generic") {
447 // Generic (and overly aggressive) if-conversion limits.
448 setIfCvtBlockSizeLimit(10);
449 setIfCvtDupBlockSizeLimit(2);
450 } else if (Subtarget->hasV6Ops()) {
451 setIfCvtBlockSizeLimit(2);
452 setIfCvtDupBlockSizeLimit(1);
453 } else {
454 setIfCvtBlockSizeLimit(3);
455 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000456 }
457
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000458 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000459 // Do not enable CodePlacementOpt for now: it currently runs after the
460 // ARMConstantIslandPass and messes up branch relaxation and placement
461 // of constant islands.
462 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
464
Evan Chenga8e29892007-01-19 07:51:42 +0000465const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
466 switch (Opcode) {
467 default: return 0;
468 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000469 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
470 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000471 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000472 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
473 case ARMISD::tCALL: return "ARMISD::tCALL";
474 case ARMISD::BRCOND: return "ARMISD::BRCOND";
475 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000476 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000477 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
478 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
479 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000480 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000481 case ARMISD::CMPFP: return "ARMISD::CMPFP";
482 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
483 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
484 case ARMISD::CMOV: return "ARMISD::CMOV";
485 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000486
Evan Chenga8e29892007-01-19 07:51:42 +0000487 case ARMISD::FTOSI: return "ARMISD::FTOSI";
488 case ARMISD::FTOUI: return "ARMISD::FTOUI";
489 case ARMISD::SITOF: return "ARMISD::SITOF";
490 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000491
492 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
493 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
494 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000495
Jim Grosbache5165492009-11-09 00:11:35 +0000496 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
497 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000498
Evan Chengc5942082009-10-28 06:55:03 +0000499 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
500 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
501
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000502 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000503
Evan Cheng86198642009-08-07 00:34:42 +0000504 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
505
Bob Wilson5bafff32009-06-22 23:27:02 +0000506 case ARMISD::VCEQ: return "ARMISD::VCEQ";
507 case ARMISD::VCGE: return "ARMISD::VCGE";
508 case ARMISD::VCGEU: return "ARMISD::VCGEU";
509 case ARMISD::VCGT: return "ARMISD::VCGT";
510 case ARMISD::VCGTU: return "ARMISD::VCGTU";
511 case ARMISD::VTST: return "ARMISD::VTST";
512
513 case ARMISD::VSHL: return "ARMISD::VSHL";
514 case ARMISD::VSHRs: return "ARMISD::VSHRs";
515 case ARMISD::VSHRu: return "ARMISD::VSHRu";
516 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
517 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
518 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
519 case ARMISD::VSHRN: return "ARMISD::VSHRN";
520 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
521 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
522 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
523 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
524 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
525 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
526 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
527 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
528 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
529 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
530 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
531 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
532 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
533 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000534 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000535 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000536 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000537 case ARMISD::VREV64: return "ARMISD::VREV64";
538 case ARMISD::VREV32: return "ARMISD::VREV32";
539 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000540 case ARMISD::VZIP: return "ARMISD::VZIP";
541 case ARMISD::VUZP: return "ARMISD::VUZP";
542 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000543 }
544}
545
Bill Wendlingb4202b82009-07-01 18:50:55 +0000546/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000547unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000548 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000549}
550
Evan Chenga8e29892007-01-19 07:51:42 +0000551//===----------------------------------------------------------------------===//
552// Lowering Code
553//===----------------------------------------------------------------------===//
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
556static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
557 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000558 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000559 case ISD::SETNE: return ARMCC::NE;
560 case ISD::SETEQ: return ARMCC::EQ;
561 case ISD::SETGT: return ARMCC::GT;
562 case ISD::SETGE: return ARMCC::GE;
563 case ISD::SETLT: return ARMCC::LT;
564 case ISD::SETLE: return ARMCC::LE;
565 case ISD::SETUGT: return ARMCC::HI;
566 case ISD::SETUGE: return ARMCC::HS;
567 case ISD::SETULT: return ARMCC::LO;
568 case ISD::SETULE: return ARMCC::LS;
569 }
570}
571
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000572/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
573static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000574 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000575 CondCode2 = ARMCC::AL;
576 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000577 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000578 case ISD::SETEQ:
579 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
580 case ISD::SETGT:
581 case ISD::SETOGT: CondCode = ARMCC::GT; break;
582 case ISD::SETGE:
583 case ISD::SETOGE: CondCode = ARMCC::GE; break;
584 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000585 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000586 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
587 case ISD::SETO: CondCode = ARMCC::VC; break;
588 case ISD::SETUO: CondCode = ARMCC::VS; break;
589 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
590 case ISD::SETUGT: CondCode = ARMCC::HI; break;
591 case ISD::SETUGE: CondCode = ARMCC::PL; break;
592 case ISD::SETLT:
593 case ISD::SETULT: CondCode = ARMCC::LT; break;
594 case ISD::SETLE:
595 case ISD::SETULE: CondCode = ARMCC::LE; break;
596 case ISD::SETNE:
597 case ISD::SETUNE: CondCode = ARMCC::NE; break;
598 }
Evan Chenga8e29892007-01-19 07:51:42 +0000599}
600
Bob Wilson1f595bb2009-04-17 19:07:39 +0000601//===----------------------------------------------------------------------===//
602// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000603//===----------------------------------------------------------------------===//
604
605#include "ARMGenCallingConv.inc"
606
607// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000608static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000609 CCValAssign::LocInfo &LocInfo,
610 CCState &State, bool CanFail) {
611 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
612
613 // Try to get the first register.
614 if (unsigned Reg = State.AllocateReg(RegList, 4))
615 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
616 else {
617 // For the 2nd half of a v2f64, do not fail.
618 if (CanFail)
619 return false;
620
621 // Put the whole thing on the stack.
622 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
623 State.AllocateStack(8, 4),
624 LocVT, LocInfo));
625 return true;
626 }
627
628 // Try to get the second register.
629 if (unsigned Reg = State.AllocateReg(RegList, 4))
630 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
631 else
632 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
633 State.AllocateStack(4, 4),
634 LocVT, LocInfo));
635 return true;
636}
637
Owen Andersone50ed302009-08-10 22:56:29 +0000638static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000639 CCValAssign::LocInfo &LocInfo,
640 ISD::ArgFlagsTy &ArgFlags,
641 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000642 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
643 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000645 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
646 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000647 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000648}
649
650// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000651static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000652 CCValAssign::LocInfo &LocInfo,
653 CCState &State, bool CanFail) {
654 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
655 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
656
657 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
658 if (Reg == 0) {
659 // For the 2nd half of a v2f64, do not just fail.
660 if (CanFail)
661 return false;
662
663 // Put the whole thing on the stack.
664 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
665 State.AllocateStack(8, 8),
666 LocVT, LocInfo));
667 return true;
668 }
669
670 unsigned i;
671 for (i = 0; i < 2; ++i)
672 if (HiRegList[i] == Reg)
673 break;
674
675 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
676 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
677 LocVT, LocInfo));
678 return true;
679}
680
Owen Andersone50ed302009-08-10 22:56:29 +0000681static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000682 CCValAssign::LocInfo &LocInfo,
683 ISD::ArgFlagsTy &ArgFlags,
684 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000685 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
686 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000688 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
689 return false;
690 return true; // we handled it
691}
692
Owen Andersone50ed302009-08-10 22:56:29 +0000693static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000694 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000695 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
696 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
697
Bob Wilsone65586b2009-04-17 20:40:45 +0000698 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
699 if (Reg == 0)
700 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000701
Bob Wilsone65586b2009-04-17 20:40:45 +0000702 unsigned i;
703 for (i = 0; i < 2; ++i)
704 if (HiRegList[i] == Reg)
705 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000706
Bob Wilson5bafff32009-06-22 23:27:02 +0000707 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000708 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000709 LocVT, LocInfo));
710 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000711}
712
Owen Andersone50ed302009-08-10 22:56:29 +0000713static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000714 CCValAssign::LocInfo &LocInfo,
715 ISD::ArgFlagsTy &ArgFlags,
716 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000717 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
718 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000720 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000721 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000722}
723
Owen Andersone50ed302009-08-10 22:56:29 +0000724static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000725 CCValAssign::LocInfo &LocInfo,
726 ISD::ArgFlagsTy &ArgFlags,
727 CCState &State) {
728 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
729 State);
730}
731
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000732/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
733/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000734CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000735 bool Return,
736 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000737 switch (CC) {
738 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000739 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000740 case CallingConv::C:
741 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000742 // Use target triple & subtarget features to do actual dispatch.
743 if (Subtarget->isAAPCS_ABI()) {
744 if (Subtarget->hasVFP2() &&
745 FloatABIType == FloatABI::Hard && !isVarArg)
746 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
747 else
748 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
749 } else
750 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000751 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000752 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000753 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000754 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000755 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000756 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000757 }
758}
759
Dan Gohman98ca4f22009-08-05 01:29:28 +0000760/// LowerCallResult - Lower the result values of a call into the
761/// appropriate copies out of appropriate physical registers.
762SDValue
763ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000764 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000765 const SmallVectorImpl<ISD::InputArg> &Ins,
766 DebugLoc dl, SelectionDAG &DAG,
767 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000768
Bob Wilson1f595bb2009-04-17 19:07:39 +0000769 // Assign locations to each value returned by this call.
770 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000771 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000772 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000773 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000774 CCAssignFnForNode(CallConv, /* Return*/ true,
775 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000776
777 // Copy all of the result registers out of their specified physreg.
778 for (unsigned i = 0; i != RVLocs.size(); ++i) {
779 CCValAssign VA = RVLocs[i];
780
Bob Wilson80915242009-04-25 00:33:20 +0000781 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000783 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000785 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000786 Chain = Lo.getValue(1);
787 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000790 InFlag);
791 Chain = Hi.getValue(1);
792 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000793 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000794
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 if (VA.getLocVT() == MVT::v2f64) {
796 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
797 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
798 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000799
800 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000802 Chain = Lo.getValue(1);
803 InFlag = Lo.getValue(2);
804 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000806 Chain = Hi.getValue(1);
807 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000808 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
810 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000813 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
814 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000815 Chain = Val.getValue(1);
816 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000817 }
Bob Wilson80915242009-04-25 00:33:20 +0000818
819 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000820 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000821 case CCValAssign::Full: break;
822 case CCValAssign::BCvt:
823 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
824 break;
825 }
826
Dan Gohman98ca4f22009-08-05 01:29:28 +0000827 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000828 }
829
Dan Gohman98ca4f22009-08-05 01:29:28 +0000830 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000831}
832
833/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
834/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000835/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000836/// a byval function parameter.
837/// Sometimes what we are copying is the end of a larger object, the part that
838/// does not fit in registers.
839static SDValue
840CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
841 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
842 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000844 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
845 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
846}
847
Bob Wilsondee46d72009-04-17 20:35:10 +0000848/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000849SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000850ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
851 SDValue StackPtr, SDValue Arg,
852 DebugLoc dl, SelectionDAG &DAG,
853 const CCValAssign &VA,
854 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855 unsigned LocMemOffset = VA.getLocMemOffset();
856 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
857 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
858 if (Flags.isByVal()) {
859 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
860 }
861 return DAG.getStore(Chain, dl, Arg, PtrOff,
862 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000863}
864
Dan Gohman98ca4f22009-08-05 01:29:28 +0000865void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000866 SDValue Chain, SDValue &Arg,
867 RegsToPassVector &RegsToPass,
868 CCValAssign &VA, CCValAssign &NextVA,
869 SDValue &StackPtr,
870 SmallVector<SDValue, 8> &MemOpChains,
871 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000872
Jim Grosbache5165492009-11-09 00:11:35 +0000873 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000875 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
876
877 if (NextVA.isRegLoc())
878 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
879 else {
880 assert(NextVA.isMemLoc());
881 if (StackPtr.getNode() == 0)
882 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
883
Dan Gohman98ca4f22009-08-05 01:29:28 +0000884 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
885 dl, DAG, NextVA,
886 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 }
888}
889
Dan Gohman98ca4f22009-08-05 01:29:28 +0000890/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000891/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
892/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000893SDValue
894ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000895 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000896 bool isTailCall,
897 const SmallVectorImpl<ISD::OutputArg> &Outs,
898 const SmallVectorImpl<ISD::InputArg> &Ins,
899 DebugLoc dl, SelectionDAG &DAG,
900 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000901
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 // Analyze operands of the call, assigning locations to each operand.
903 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000904 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
905 *DAG.getContext());
906 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000907 CCAssignFnForNode(CallConv, /* Return*/ false,
908 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000909
Bob Wilson1f595bb2009-04-17 19:07:39 +0000910 // Get a count of how many bytes are to be pushed on the stack.
911 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000912
913 // Adjust the stack pointer for the new arguments...
914 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000915 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000918
Bob Wilson5bafff32009-06-22 23:27:02 +0000919 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000920 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000921
Bob Wilson1f595bb2009-04-17 19:07:39 +0000922 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000923 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
925 i != e;
926 ++i, ++realArgIdx) {
927 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000928 SDValue Arg = Outs[realArgIdx].Val;
929 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000930
Bob Wilson1f595bb2009-04-17 19:07:39 +0000931 // Promote the value if needed.
932 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000933 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000934 case CCValAssign::Full: break;
935 case CCValAssign::SExt:
936 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
937 break;
938 case CCValAssign::ZExt:
939 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
940 break;
941 case CCValAssign::AExt:
942 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
943 break;
944 case CCValAssign::BCvt:
945 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
946 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000947 }
948
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000949 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 if (VA.getLocVT() == MVT::v2f64) {
952 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
953 DAG.getConstant(0, MVT::i32));
954 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
955 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000956
Dan Gohman98ca4f22009-08-05 01:29:28 +0000957 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000958 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
959
960 VA = ArgLocs[++i]; // skip ahead to next loc
961 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000962 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000963 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
964 } else {
965 assert(VA.isMemLoc());
966 if (StackPtr.getNode() == 0)
967 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
968
Dan Gohman98ca4f22009-08-05 01:29:28 +0000969 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
970 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000971 }
972 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000973 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000974 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000975 }
976 } else if (VA.isRegLoc()) {
977 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
978 } else {
979 assert(VA.isMemLoc());
980 if (StackPtr.getNode() == 0)
981 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
982
Dan Gohman98ca4f22009-08-05 01:29:28 +0000983 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
984 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000985 }
Evan Chenga8e29892007-01-19 07:51:42 +0000986 }
987
988 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000990 &MemOpChains[0], MemOpChains.size());
991
992 // Build a sequence of copy-to-reg nodes chained together with token chain
993 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000994 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000995 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000996 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000997 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000998 InFlag = Chain.getValue(1);
999 }
1000
Bill Wendling056292f2008-09-16 21:48:12 +00001001 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1002 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1003 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001004 bool isDirect = false;
1005 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001006 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001007 MachineFunction &MF = DAG.getMachineFunction();
1008 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001009 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1010 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001011 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001012 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001013 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001014 getTargetMachine().getRelocationModel() != Reloc::Static;
1015 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001016 // ARM call to a local ARM function is predicable.
1017 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001018 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001019 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001020 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001021 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001022 ARMPCLabelIndex,
1023 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001024 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001026 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001027 DAG.getEntryNode(), CPAddr,
1028 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001029 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001030 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001031 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001032 } else
1033 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001034 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001035 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001036 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001037 getTargetMachine().getRelocationModel() != Reloc::Static;
1038 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001039 // tBX takes a register source operand.
1040 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001041 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001042 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001043 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001044 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001045 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001047 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001048 DAG.getEntryNode(), CPAddr,
1049 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001050 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001051 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001052 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001053 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001054 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001055 }
1056
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001057 // FIXME: handle tail calls differently.
1058 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001059 if (Subtarget->isThumb()) {
1060 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001061 CallOpc = ARMISD::CALL_NOLINK;
1062 else
1063 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1064 } else {
1065 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001066 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1067 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001068 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001069 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001070 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001072 InFlag = Chain.getValue(1);
1073 }
1074
Dan Gohman475871a2008-07-27 21:46:04 +00001075 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001076 Ops.push_back(Chain);
1077 Ops.push_back(Callee);
1078
1079 // Add argument registers to the end of the list so that they are known live
1080 // into the call.
1081 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1082 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1083 RegsToPass[i].second.getValueType()));
1084
Gabor Greifba36cb52008-08-28 21:40:38 +00001085 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001086 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001087 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001089 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001090 InFlag = Chain.getValue(1);
1091
Chris Lattnere563bbc2008-10-11 22:08:30 +00001092 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1093 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001094 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001095 InFlag = Chain.getValue(1);
1096
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097 // Handle result values, copying them out of physregs into vregs that we
1098 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001099 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1100 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001101}
1102
Dan Gohman98ca4f22009-08-05 01:29:28 +00001103SDValue
1104ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001105 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001106 const SmallVectorImpl<ISD::OutputArg> &Outs,
1107 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001108
Bob Wilsondee46d72009-04-17 20:35:10 +00001109 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111
Bob Wilsondee46d72009-04-17 20:35:10 +00001112 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1114 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001117 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1118 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119
1120 // If this is the first return lowered for this function, add
1121 // the regs to the liveout set for the function.
1122 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1123 for (unsigned i = 0; i != RVLocs.size(); ++i)
1124 if (RVLocs[i].isRegLoc())
1125 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001126 }
1127
Bob Wilson1f595bb2009-04-17 19:07:39 +00001128 SDValue Flag;
1129
1130 // Copy the result values into the output registers.
1131 for (unsigned i = 0, realRVLocIdx = 0;
1132 i != RVLocs.size();
1133 ++i, ++realRVLocIdx) {
1134 CCValAssign &VA = RVLocs[i];
1135 assert(VA.isRegLoc() && "Can only return in registers!");
1136
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001138
1139 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001140 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141 case CCValAssign::Full: break;
1142 case CCValAssign::BCvt:
1143 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1144 break;
1145 }
1146
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001149 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1151 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001152 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001154
1155 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1156 Flag = Chain.getValue(1);
1157 VA = RVLocs[++i]; // skip ahead to next loc
1158 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1159 HalfGPRs.getValue(1), Flag);
1160 Flag = Chain.getValue(1);
1161 VA = RVLocs[++i]; // skip ahead to next loc
1162
1163 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1165 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001166 }
1167 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1168 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001169 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001171 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001172 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173 VA = RVLocs[++i]; // skip ahead to next loc
1174 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1175 Flag);
1176 } else
1177 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1178
Bob Wilsondee46d72009-04-17 20:35:10 +00001179 // Guarantee that all emitted copies are
1180 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181 Flag = Chain.getValue(1);
1182 }
1183
1184 SDValue result;
1185 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001186 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001189
1190 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001191}
1192
Bob Wilsonb62d2572009-11-03 00:02:05 +00001193// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1194// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1195// one of the above mentioned nodes. It has to be wrapped because otherwise
1196// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1197// be used to form addressing mode. These wrapped nodes will be selected
1198// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001199static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001201 // FIXME there is no actual debug info here
1202 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001203 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001205 if (CP->isMachineConstantPoolEntry())
1206 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1207 CP->getAlignment());
1208 else
1209 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1210 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001212}
1213
Bob Wilsonddb16df2009-10-30 05:45:42 +00001214SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001215 MachineFunction &MF = DAG.getMachineFunction();
1216 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1217 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001218 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001219 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001220 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001221 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1222 SDValue CPAddr;
1223 if (RelocM == Reloc::Static) {
1224 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1225 } else {
1226 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001227 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001228 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1229 ARMCP::CPBlockAddress,
1230 PCAdj);
1231 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1232 }
1233 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1234 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
1235 PseudoSourceValue::getConstantPool(), 0);
1236 if (RelocM == Reloc::Static)
1237 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001238 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001239 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001240}
1241
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001242// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001243SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001244ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1245 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001246 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001247 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001248 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001249 MachineFunction &MF = DAG.getMachineFunction();
1250 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1251 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001252 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001253 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001254 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001255 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001257 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
1258 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001259 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001260
Evan Chenge7e0d622009-11-06 22:24:13 +00001261 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001262 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001263
1264 // call __tls_get_addr.
1265 ArgListTy Args;
1266 ArgListEntry Entry;
1267 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001268 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001269 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001270 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001271 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001272 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1273 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001275 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001276 return CallResult.first;
1277}
1278
1279// Lower ISD::GlobalTLSAddress using the "initial exec" or
1280// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001281SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001282ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001283 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001284 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001285 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001286 SDValue Offset;
1287 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001288 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001289 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001290 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001291
Chris Lattner4fb63d02009-07-15 04:12:33 +00001292 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001293 MachineFunction &MF = DAG.getMachineFunction();
1294 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1295 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1296 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001297 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1298 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001299 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001300 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001301 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001303 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1304 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001305 Chain = Offset.getValue(1);
1306
Evan Chenge7e0d622009-11-06 22:24:13 +00001307 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001308 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001309
Evan Cheng9eda6892009-10-31 03:39:36 +00001310 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1311 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001312 } else {
1313 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001314 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001315 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001316 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001317 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1318 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001319 }
1320
1321 // The address of the thread local variable is the add of the thread
1322 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001323 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001324}
1325
Dan Gohman475871a2008-07-27 21:46:04 +00001326SDValue
1327ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001328 // TODO: implement the "local dynamic" model
1329 assert(Subtarget->isTargetELF() &&
1330 "TLS not implemented for non-ELF targets");
1331 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1332 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1333 // otherwise use the "Local Exec" TLS Model
1334 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1335 return LowerToTLSGeneralDynamicModel(GA, DAG);
1336 else
1337 return LowerToTLSExecModels(GA, DAG);
1338}
1339
Dan Gohman475871a2008-07-27 21:46:04 +00001340SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001341 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001342 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001343 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001344 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1345 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1346 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001347 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001348 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001349 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001350 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001352 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001353 CPAddr,
1354 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001355 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001356 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001358 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001359 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1360 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001361 return Result;
1362 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001363 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001364 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001365 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1366 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001367 }
1368}
1369
Dan Gohman475871a2008-07-27 21:46:04 +00001370SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001371 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001372 MachineFunction &MF = DAG.getMachineFunction();
1373 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1374 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001375 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001376 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001377 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1378 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001379 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001380 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001381 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001382 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001383 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001384 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1385 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001386 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001387 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001388 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001389 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001390
Evan Cheng9eda6892009-10-31 03:39:36 +00001391 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1392 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001393 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001394
1395 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001396 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001397 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001398 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001399
Evan Cheng63476a82009-09-03 07:04:02 +00001400 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001401 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1402 PseudoSourceValue::getGOT(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001403
1404 return Result;
1405}
1406
Dan Gohman475871a2008-07-27 21:46:04 +00001407SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001408 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001409 assert(Subtarget->isTargetELF() &&
1410 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001411 MachineFunction &MF = DAG.getMachineFunction();
1412 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1413 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001414 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001415 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001416 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001417 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1418 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001419 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001420 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001422 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1423 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001424 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001425 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001426}
1427
Jim Grosbach0e0da732009-05-12 23:59:14 +00001428SDValue
1429ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001430 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001431 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001432 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001433 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001434 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001435 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001436 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1437 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001438 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001439 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001440 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1441 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001442 EVT PtrVT = getPointerTy();
1443 DebugLoc dl = Op.getDebugLoc();
1444 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1445 SDValue CPAddr;
1446 unsigned PCAdj = (RelocM != Reloc::PIC_)
1447 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001448 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001449 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1450 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001451 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001452 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001453 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001454 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1455 PseudoSourceValue::getConstantPool(), 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001456 SDValue Chain = Result.getValue(1);
1457
1458 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001459 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001460 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1461 }
1462 return Result;
1463 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001464 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001465 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001466 }
1467}
1468
Dan Gohman475871a2008-07-27 21:46:04 +00001469static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001470 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001471 // vastart just stores the address of the VarArgsFrameIndex slot into the
1472 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001473 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001474 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001475 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001476 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001477 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001478}
1479
Dan Gohman475871a2008-07-27 21:46:04 +00001480SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001481ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1482 SDNode *Node = Op.getNode();
1483 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001484 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001485 SDValue Chain = Op.getOperand(0);
1486 SDValue Size = Op.getOperand(1);
1487 SDValue Align = Op.getOperand(2);
1488
1489 // Chain the dynamic stack allocation so that it doesn't modify the stack
1490 // pointer when other instructions are using the stack.
1491 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1492
1493 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1494 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1495 if (AlignVal > StackAlign)
1496 // Do this now since selection pass cannot introduce new target
1497 // independent node.
1498 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1499
1500 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1501 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1502 // do even more horrible hack later.
1503 MachineFunction &MF = DAG.getMachineFunction();
1504 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1505 if (AFI->isThumb1OnlyFunction()) {
1506 bool Negate = true;
1507 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1508 if (C) {
1509 uint32_t Val = C->getZExtValue();
1510 if (Val <= 508 && ((Val & 3) == 0))
1511 Negate = false;
1512 }
1513 if (Negate)
1514 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1515 }
1516
Owen Anderson825b72b2009-08-11 20:47:22 +00001517 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001518 SDValue Ops1[] = { Chain, Size, Align };
1519 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1520 Chain = Res.getValue(1);
1521 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1522 DAG.getIntPtrConstant(0, true), SDValue());
1523 SDValue Ops2[] = { Res, Chain };
1524 return DAG.getMergeValues(Ops2, 2, dl);
1525}
1526
1527SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001528ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1529 SDValue &Root, SelectionDAG &DAG,
1530 DebugLoc dl) {
1531 MachineFunction &MF = DAG.getMachineFunction();
1532 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1533
1534 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001535 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001536 RC = ARM::tGPRRegisterClass;
1537 else
1538 RC = ARM::GPRRegisterClass;
1539
1540 // Transform the arguments stored in physical registers into virtual ones.
1541 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001543
1544 SDValue ArgValue2;
1545 if (NextVA.isMemLoc()) {
1546 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1547 MachineFrameInfo *MFI = MF.getFrameInfo();
1548 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1549
1550 // Create load node to retrieve arguments from the stack.
1551 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001552 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
1553 PseudoSourceValue::getFixedStack(FI), 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001554 } else {
1555 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001556 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001557 }
1558
Jim Grosbache5165492009-11-09 00:11:35 +00001559 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001560}
1561
1562SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001564 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001565 const SmallVectorImpl<ISD::InputArg>
1566 &Ins,
1567 DebugLoc dl, SelectionDAG &DAG,
1568 SmallVectorImpl<SDValue> &InVals) {
1569
Bob Wilson1f595bb2009-04-17 19:07:39 +00001570 MachineFunction &MF = DAG.getMachineFunction();
1571 MachineFrameInfo *MFI = MF.getFrameInfo();
1572
Bob Wilson1f595bb2009-04-17 19:07:39 +00001573 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1574
1575 // Assign locations to all of the incoming arguments.
1576 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1578 *DAG.getContext());
1579 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001580 CCAssignFnForNode(CallConv, /* Return*/ false,
1581 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001582
1583 SmallVector<SDValue, 16> ArgValues;
1584
1585 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1586 CCValAssign &VA = ArgLocs[i];
1587
Bob Wilsondee46d72009-04-17 20:35:10 +00001588 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001589 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001590 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001591
Bob Wilson5bafff32009-06-22 23:27:02 +00001592 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001593 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001594 // f64 and vector types are split up into multiple registers or
1595 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001597
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001599 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 VA = ArgLocs[++i]; // skip ahead to next loc
1602 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1605 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001606 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001607 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001608 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1609 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001611
Bob Wilson5bafff32009-06-22 23:27:02 +00001612 } else {
1613 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001614
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001616 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001617 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001618 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001620 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001622 RC = (AFI->isThumb1OnlyFunction() ?
1623 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001625 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001626
1627 // Transform the arguments in physical registers into virtual ones.
1628 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001630 }
1631
1632 // If this is an 8 or 16-bit value, it is really passed promoted
1633 // to 32 bits. Insert an assert[sz]ext to capture this, then
1634 // truncate to the right size.
1635 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001636 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001637 case CCValAssign::Full: break;
1638 case CCValAssign::BCvt:
1639 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1640 break;
1641 case CCValAssign::SExt:
1642 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1643 DAG.getValueType(VA.getValVT()));
1644 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1645 break;
1646 case CCValAssign::ZExt:
1647 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1648 DAG.getValueType(VA.getValVT()));
1649 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1650 break;
1651 }
1652
Dan Gohman98ca4f22009-08-05 01:29:28 +00001653 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654
1655 } else { // VA.isRegLoc()
1656
1657 // sanity check
1658 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001659 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001660
1661 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1662 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1663
Bob Wilsondee46d72009-04-17 20:35:10 +00001664 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001665 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001666 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1667 PseudoSourceValue::getFixedStack(FI), 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001668 }
1669 }
1670
1671 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001672 if (isVarArg) {
1673 static const unsigned GPRArgRegs[] = {
1674 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1675 };
1676
Bob Wilsondee46d72009-04-17 20:35:10 +00001677 unsigned NumGPRs = CCInfo.getFirstUnallocated
1678 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001679
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001680 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1681 unsigned VARegSize = (4 - NumGPRs) * 4;
1682 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001683 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001684 if (VARegSaveSize) {
1685 // If this function is vararg, store any remaining integer argument regs
1686 // to their spots on the stack so that they may be loaded by deferencing
1687 // the result of va_next.
1688 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001689 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1690 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001691 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001692
Dan Gohman475871a2008-07-27 21:46:04 +00001693 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001694 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001696 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001697 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001698 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001699 RC = ARM::GPRRegisterClass;
1700
Bob Wilson998e1252009-04-20 18:36:57 +00001701 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001703 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1704 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001705 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001706 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001707 DAG.getConstant(4, getPointerTy()));
1708 }
1709 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001712 } else
1713 // This will point to the next argument passed via stack.
1714 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1715 }
1716
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001718}
1719
1720/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001721static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001722 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001723 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001724 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001725 // Maybe this has already been legalized into the constant pool?
1726 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001728 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1729 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001730 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001731 }
1732 }
1733 return false;
1734}
1735
Evan Chenga8e29892007-01-19 07:51:42 +00001736/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1737/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001738SDValue
1739ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1740 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001741 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001742 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001743 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001744 // Constant does not fit, try adjusting it by one?
1745 switch (CC) {
1746 default: break;
1747 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001748 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001749 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001750 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001752 }
1753 break;
1754 case ISD::SETULT:
1755 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001756 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001757 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001759 }
1760 break;
1761 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001762 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001763 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001764 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001766 }
1767 break;
1768 case ISD::SETULE:
1769 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001770 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001771 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001773 }
1774 break;
1775 }
1776 }
1777 }
1778
1779 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001780 ARMISD::NodeType CompareType;
1781 switch (CondCode) {
1782 default:
1783 CompareType = ARMISD::CMP;
1784 break;
1785 case ARMCC::EQ:
1786 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001787 // Uses only Z Flag
1788 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001789 break;
1790 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1792 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001793}
1794
1795/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001796static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001797 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001799 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001800 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001801 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1803 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001804}
1805
Evan Cheng06b53c02009-11-12 07:13:11 +00001806SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001807 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001808 SDValue LHS = Op.getOperand(0);
1809 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001810 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue TrueVal = Op.getOperand(2);
1812 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001813 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001814
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001818 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001819 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001820 }
1821
1822 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001823 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001824
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1826 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001827 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1828 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001829 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001830 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001832 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001833 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001834 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001835 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001836 }
1837 return Result;
1838}
1839
Evan Cheng06b53c02009-11-12 07:13:11 +00001840SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001842 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001843 SDValue LHS = Op.getOperand(2);
1844 SDValue RHS = Op.getOperand(3);
1845 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001846 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001847
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001851 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001853 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001854 }
1855
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001857 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001858 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001859
Dale Johannesende064702009-02-06 21:50:26 +00001860 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1862 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1863 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001865 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001866 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001868 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001869 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001870 }
1871 return Res;
1872}
1873
Dan Gohman475871a2008-07-27 21:46:04 +00001874SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1875 SDValue Chain = Op.getOperand(0);
1876 SDValue Table = Op.getOperand(1);
1877 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001878 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001879
Owen Andersone50ed302009-08-10 22:56:29 +00001880 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001881 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1882 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001883 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001884 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001886 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1887 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001888 if (Subtarget->isThumb2()) {
1889 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1890 // which does another jump to the destination. This also makes it easier
1891 // to translate it to TBB / TBH later.
1892 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001894 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001895 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001896 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001897 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
1898 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001899 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001900 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001902 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001903 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
1904 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001905 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001907 }
Evan Chenga8e29892007-01-19 07:51:42 +00001908}
1909
Dan Gohman475871a2008-07-27 21:46:04 +00001910static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001911 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001912 unsigned Opc =
1913 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1915 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001916}
1917
Dan Gohman475871a2008-07-27 21:46:04 +00001918static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001919 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001920 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001921 unsigned Opc =
1922 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1923
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001925 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001926}
1927
Dan Gohman475871a2008-07-27 21:46:04 +00001928static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001929 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001930 SDValue Tmp0 = Op.getOperand(0);
1931 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001932 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001933 EVT VT = Op.getValueType();
1934 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001935 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1936 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1938 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001939 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001940}
1941
Jim Grosbach0e0da732009-05-12 23:59:14 +00001942SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1943 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1944 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001945 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001946 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1947 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001948 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001949 ? ARM::R7 : ARM::R11;
1950 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1951 while (Depth--)
1952 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1953 return FrameAddr;
1954}
1955
Dan Gohman475871a2008-07-27 21:46:04 +00001956SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001957ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001958 SDValue Chain,
1959 SDValue Dst, SDValue Src,
1960 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001961 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001962 const Value *DstSV, uint64_t DstSVOff,
1963 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001964 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001965 // This requires 4-byte alignment.
1966 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001967 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001968 // This requires the copy size to be a constant, preferrably
1969 // within a subtarget-specific limit.
1970 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1971 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001972 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001973 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001974 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001975 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001976
1977 unsigned BytesLeft = SizeVal & 3;
1978 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001979 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001981 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001982 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001983 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001984 SDValue TFOps[MAX_LOADS_IN_LDM];
1985 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001986 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001987
Evan Cheng4102eb52007-10-22 22:11:27 +00001988 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1989 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001990 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001991 while (EmittedNumMemOps < NumMemOps) {
1992 for (i = 0;
1993 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001994 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1996 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001997 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001998 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001999 SrcOff += VTSize;
2000 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002002
Evan Cheng4102eb52007-10-22 22:11:27 +00002003 for (i = 0;
2004 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002005 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2007 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002008 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002009 DstOff += VTSize;
2010 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002012
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002013 EmittedNumMemOps += i;
2014 }
2015
Bob Wilson2dc4f542009-03-20 22:42:55 +00002016 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002017 return Chain;
2018
2019 // Issue loads / stores for the trailing (1 - 3) bytes.
2020 unsigned BytesLeftSave = BytesLeft;
2021 i = 0;
2022 while (BytesLeft) {
2023 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002025 VTSize = 2;
2026 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002028 VTSize = 1;
2029 }
2030
Dale Johannesen0f502f62009-02-03 22:26:09 +00002031 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2033 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002034 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002035 TFOps[i] = Loads[i].getValue(1);
2036 ++i;
2037 SrcOff += VTSize;
2038 BytesLeft -= VTSize;
2039 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002041
2042 i = 0;
2043 BytesLeft = BytesLeftSave;
2044 while (BytesLeft) {
2045 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002047 VTSize = 2;
2048 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002050 VTSize = 1;
2051 }
2052
Dale Johannesen0f502f62009-02-03 22:26:09 +00002053 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2055 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002056 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002057 ++i;
2058 DstOff += VTSize;
2059 BytesLeft -= VTSize;
2060 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002062}
2063
Duncan Sands1607f052008-12-01 11:39:25 +00002064static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002065 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002066 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002068 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2070 DAG.getConstant(0, MVT::i32));
2071 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2072 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002073 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002074 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002075
Jim Grosbache5165492009-11-09 00:11:35 +00002076 // Turn f64->i64 into VMOVRRD.
2077 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002079
Chris Lattner27a6c732007-11-24 07:07:01 +00002080 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002082}
2083
Bob Wilson5bafff32009-06-22 23:27:02 +00002084/// getZeroVector - Returns a vector of specified type with all zero elements.
2085///
Owen Andersone50ed302009-08-10 22:56:29 +00002086static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 assert(VT.isVector() && "Expected a vector type");
2088
2089 // Zero vectors are used to represent vector negation and in those cases
2090 // will be implemented with the NEON VNEG instruction. However, VNEG does
2091 // not support i64 elements, so sometimes the zero vectors will need to be
2092 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002093 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 // to their dest type. This ensures they get CSE'd.
2095 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002096 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2097 SmallVector<SDValue, 8> Ops;
2098 MVT TVT;
2099
2100 if (VT.getSizeInBits() == 64) {
2101 Ops.assign(8, Cst); TVT = MVT::v8i8;
2102 } else {
2103 Ops.assign(16, Cst); TVT = MVT::v16i8;
2104 }
2105 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002106
2107 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2108}
2109
2110/// getOnesVector - Returns a vector of specified type with all bits set.
2111///
Owen Andersone50ed302009-08-10 22:56:29 +00002112static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002113 assert(VT.isVector() && "Expected a vector type");
2114
Bob Wilson929ffa22009-10-30 20:13:25 +00002115 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002116 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002117 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002118 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2119 SmallVector<SDValue, 8> Ops;
2120 MVT TVT;
2121
2122 if (VT.getSizeInBits() == 64) {
2123 Ops.assign(8, Cst); TVT = MVT::v8i8;
2124 } else {
2125 Ops.assign(16, Cst); TVT = MVT::v16i8;
2126 }
2127 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002128
2129 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2130}
2131
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002132/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2133/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002134SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002135 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2136 EVT VT = Op.getValueType();
2137 unsigned VTBits = VT.getSizeInBits();
2138 DebugLoc dl = Op.getDebugLoc();
2139 SDValue ShOpLo = Op.getOperand(0);
2140 SDValue ShOpHi = Op.getOperand(1);
2141 SDValue ShAmt = Op.getOperand(2);
2142 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002143 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002144
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002145 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2146
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002147 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2148 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2149 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2150 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2151 DAG.getConstant(VTBits, MVT::i32));
2152 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2153 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002154 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002155
2156 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2157 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002158 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002159 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002160 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2161 CCR, Cmp);
2162
2163 SDValue Ops[2] = { Lo, Hi };
2164 return DAG.getMergeValues(Ops, 2, dl);
2165}
2166
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002167/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2168/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002169SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002170 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2171 EVT VT = Op.getValueType();
2172 unsigned VTBits = VT.getSizeInBits();
2173 DebugLoc dl = Op.getDebugLoc();
2174 SDValue ShOpLo = Op.getOperand(0);
2175 SDValue ShOpHi = Op.getOperand(1);
2176 SDValue ShAmt = Op.getOperand(2);
2177 SDValue ARMCC;
2178
2179 assert(Op.getOpcode() == ISD::SHL_PARTS);
2180 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2181 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2182 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2183 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2184 DAG.getConstant(VTBits, MVT::i32));
2185 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2186 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2187
2188 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2189 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2190 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002191 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002192 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2193 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2194 CCR, Cmp);
2195
2196 SDValue Ops[2] = { Lo, Hi };
2197 return DAG.getMergeValues(Ops, 2, dl);
2198}
2199
Bob Wilson5bafff32009-06-22 23:27:02 +00002200static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2201 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002202 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 DebugLoc dl = N->getDebugLoc();
2204
2205 // Lower vector shifts on NEON to use VSHL.
2206 if (VT.isVector()) {
2207 assert(ST->hasNEON() && "unexpected vector shift");
2208
2209 // Left shifts translate directly to the vshiftu intrinsic.
2210 if (N->getOpcode() == ISD::SHL)
2211 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002212 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002213 N->getOperand(0), N->getOperand(1));
2214
2215 assert((N->getOpcode() == ISD::SRA ||
2216 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2217
2218 // NEON uses the same intrinsics for both left and right shifts. For
2219 // right shifts, the shift amounts are negative, so negate the vector of
2220 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002221 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002222 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2223 getZeroVector(ShiftVT, DAG, dl),
2224 N->getOperand(1));
2225 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2226 Intrinsic::arm_neon_vshifts :
2227 Intrinsic::arm_neon_vshiftu);
2228 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002229 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002230 N->getOperand(0), NegatedCount);
2231 }
2232
Eli Friedmance392eb2009-08-22 03:13:10 +00002233 // We can get here for a node like i32 = ISD::SHL i32, i64
2234 if (VT != MVT::i64)
2235 return SDValue();
2236
2237 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002238 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002239
Chris Lattner27a6c732007-11-24 07:07:01 +00002240 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2241 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002242 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002243 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002244
Chris Lattner27a6c732007-11-24 07:07:01 +00002245 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002246 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002247
Chris Lattner27a6c732007-11-24 07:07:01 +00002248 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2250 DAG.getConstant(0, MVT::i32));
2251 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2252 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002253
Chris Lattner27a6c732007-11-24 07:07:01 +00002254 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2255 // captures the result into a carry flag.
2256 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002257 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002258
Chris Lattner27a6c732007-11-24 07:07:01 +00002259 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002261
Chris Lattner27a6c732007-11-24 07:07:01 +00002262 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002264}
2265
Bob Wilson5bafff32009-06-22 23:27:02 +00002266static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2267 SDValue TmpOp0, TmpOp1;
2268 bool Invert = false;
2269 bool Swap = false;
2270 unsigned Opc = 0;
2271
2272 SDValue Op0 = Op.getOperand(0);
2273 SDValue Op1 = Op.getOperand(1);
2274 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002275 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002276 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2277 DebugLoc dl = Op.getDebugLoc();
2278
2279 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2280 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002281 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002282 case ISD::SETUNE:
2283 case ISD::SETNE: Invert = true; // Fallthrough
2284 case ISD::SETOEQ:
2285 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2286 case ISD::SETOLT:
2287 case ISD::SETLT: Swap = true; // Fallthrough
2288 case ISD::SETOGT:
2289 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2290 case ISD::SETOLE:
2291 case ISD::SETLE: Swap = true; // Fallthrough
2292 case ISD::SETOGE:
2293 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2294 case ISD::SETUGE: Swap = true; // Fallthrough
2295 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2296 case ISD::SETUGT: Swap = true; // Fallthrough
2297 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2298 case ISD::SETUEQ: Invert = true; // Fallthrough
2299 case ISD::SETONE:
2300 // Expand this to (OLT | OGT).
2301 TmpOp0 = Op0;
2302 TmpOp1 = Op1;
2303 Opc = ISD::OR;
2304 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2305 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2306 break;
2307 case ISD::SETUO: Invert = true; // Fallthrough
2308 case ISD::SETO:
2309 // Expand this to (OLT | OGE).
2310 TmpOp0 = Op0;
2311 TmpOp1 = Op1;
2312 Opc = ISD::OR;
2313 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2314 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2315 break;
2316 }
2317 } else {
2318 // Integer comparisons.
2319 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002320 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 case ISD::SETNE: Invert = true;
2322 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2323 case ISD::SETLT: Swap = true;
2324 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2325 case ISD::SETLE: Swap = true;
2326 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2327 case ISD::SETULT: Swap = true;
2328 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2329 case ISD::SETULE: Swap = true;
2330 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2331 }
2332
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002333 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002334 if (Opc == ARMISD::VCEQ) {
2335
2336 SDValue AndOp;
2337 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2338 AndOp = Op0;
2339 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2340 AndOp = Op1;
2341
2342 // Ignore bitconvert.
2343 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2344 AndOp = AndOp.getOperand(0);
2345
2346 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2347 Opc = ARMISD::VTST;
2348 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2349 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2350 Invert = !Invert;
2351 }
2352 }
2353 }
2354
2355 if (Swap)
2356 std::swap(Op0, Op1);
2357
2358 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2359
2360 if (Invert)
2361 Result = DAG.getNOT(dl, Result, VT);
2362
2363 return Result;
2364}
2365
2366/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2367/// VMOV instruction, and if so, return the constant being splatted.
2368static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2369 unsigned SplatBitSize, SelectionDAG &DAG) {
2370 switch (SplatBitSize) {
2371 case 8:
2372 // Any 1-byte value is OK.
2373 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002374 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002375
2376 case 16:
2377 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2378 if ((SplatBits & ~0xff) == 0 ||
2379 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002381 break;
2382
2383 case 32:
2384 // NEON's 32-bit VMOV supports splat values where:
2385 // * only one byte is nonzero, or
2386 // * the least significant byte is 0xff and the second byte is nonzero, or
2387 // * the least significant 2 bytes are 0xff and the third is nonzero.
2388 if ((SplatBits & ~0xff) == 0 ||
2389 (SplatBits & ~0xff00) == 0 ||
2390 (SplatBits & ~0xff0000) == 0 ||
2391 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002393
2394 if ((SplatBits & ~0xffff) == 0 &&
2395 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002397
2398 if ((SplatBits & ~0xffffff) == 0 &&
2399 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002401
2402 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2403 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2404 // VMOV.I32. A (very) minor optimization would be to replicate the value
2405 // and fall through here to test for a valid 64-bit splat. But, then the
2406 // caller would also need to check and handle the change in size.
2407 break;
2408
2409 case 64: {
2410 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2411 uint64_t BitMask = 0xff;
2412 uint64_t Val = 0;
2413 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2414 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2415 Val |= BitMask;
2416 else if ((SplatBits & BitMask) != 0)
2417 return SDValue();
2418 BitMask <<= 8;
2419 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002420 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002421 }
2422
2423 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002424 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002425 break;
2426 }
2427
2428 return SDValue();
2429}
2430
2431/// getVMOVImm - If this is a build_vector of constants which can be
2432/// formed by using a VMOV instruction of the specified element size,
2433/// return the constant being splatted. The ByteSize field indicates the
2434/// number of bytes of each element [1248].
2435SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2436 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2437 APInt SplatBits, SplatUndef;
2438 unsigned SplatBitSize;
2439 bool HasAnyUndefs;
2440 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2441 HasAnyUndefs, ByteSize * 8))
2442 return SDValue();
2443
2444 if (SplatBitSize > ByteSize * 8)
2445 return SDValue();
2446
2447 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2448 SplatBitSize, DAG);
2449}
2450
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002451static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2452 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002453 unsigned NumElts = VT.getVectorNumElements();
2454 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002455 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002456
2457 // If this is a VEXT shuffle, the immediate value is the index of the first
2458 // element. The other shuffle indices must be the successive elements after
2459 // the first one.
2460 unsigned ExpectedElt = Imm;
2461 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002462 // Increment the expected index. If it wraps around, it may still be
2463 // a VEXT but the source vectors must be swapped.
2464 ExpectedElt += 1;
2465 if (ExpectedElt == NumElts * 2) {
2466 ExpectedElt = 0;
2467 ReverseVEXT = true;
2468 }
2469
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002470 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002471 return false;
2472 }
2473
2474 // Adjust the index value if the source operands will be swapped.
2475 if (ReverseVEXT)
2476 Imm -= NumElts;
2477
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002478 return true;
2479}
2480
Bob Wilson8bb9e482009-07-26 00:39:34 +00002481/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2482/// instruction with the specified blocksize. (The order of the elements
2483/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002484static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2485 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002486 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2487 "Only possible block sizes for VREV are: 16, 32, 64");
2488
Bob Wilson8bb9e482009-07-26 00:39:34 +00002489 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002490 if (EltSz == 64)
2491 return false;
2492
2493 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002494 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002495
2496 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2497 return false;
2498
2499 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002500 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002501 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2502 return false;
2503 }
2504
2505 return true;
2506}
2507
Bob Wilsonc692cb72009-08-21 20:54:19 +00002508static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2509 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002510 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2511 if (EltSz == 64)
2512 return false;
2513
Bob Wilsonc692cb72009-08-21 20:54:19 +00002514 unsigned NumElts = VT.getVectorNumElements();
2515 WhichResult = (M[0] == 0 ? 0 : 1);
2516 for (unsigned i = 0; i < NumElts; i += 2) {
2517 if ((unsigned) M[i] != i + WhichResult ||
2518 (unsigned) M[i+1] != i + NumElts + WhichResult)
2519 return false;
2520 }
2521 return true;
2522}
2523
2524static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2525 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002526 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2527 if (EltSz == 64)
2528 return false;
2529
Bob Wilsonc692cb72009-08-21 20:54:19 +00002530 unsigned NumElts = VT.getVectorNumElements();
2531 WhichResult = (M[0] == 0 ? 0 : 1);
2532 for (unsigned i = 0; i != NumElts; ++i) {
2533 if ((unsigned) M[i] != 2 * i + WhichResult)
2534 return false;
2535 }
2536
2537 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002538 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002539 return false;
2540
2541 return true;
2542}
2543
2544static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2545 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002546 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2547 if (EltSz == 64)
2548 return false;
2549
Bob Wilsonc692cb72009-08-21 20:54:19 +00002550 unsigned NumElts = VT.getVectorNumElements();
2551 WhichResult = (M[0] == 0 ? 0 : 1);
2552 unsigned Idx = WhichResult * NumElts / 2;
2553 for (unsigned i = 0; i != NumElts; i += 2) {
2554 if ((unsigned) M[i] != Idx ||
2555 (unsigned) M[i+1] != Idx + NumElts)
2556 return false;
2557 Idx += 1;
2558 }
2559
2560 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002561 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002562 return false;
2563
2564 return true;
2565}
2566
Owen Andersone50ed302009-08-10 22:56:29 +00002567static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002568 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002569 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002570 if (ConstVal->isNullValue())
2571 return getZeroVector(VT, DAG, dl);
2572 if (ConstVal->isAllOnesValue())
2573 return getOnesVector(VT, DAG, dl);
2574
Owen Andersone50ed302009-08-10 22:56:29 +00002575 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002576 if (VT.is64BitVector()) {
2577 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 case 8: CanonicalVT = MVT::v8i8; break;
2579 case 16: CanonicalVT = MVT::v4i16; break;
2580 case 32: CanonicalVT = MVT::v2i32; break;
2581 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002582 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002583 }
2584 } else {
2585 assert(VT.is128BitVector() && "unknown splat vector size");
2586 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 case 8: CanonicalVT = MVT::v16i8; break;
2588 case 16: CanonicalVT = MVT::v8i16; break;
2589 case 32: CanonicalVT = MVT::v4i32; break;
2590 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002591 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002592 }
2593 }
2594
2595 // Build a canonical splat for this value.
2596 SmallVector<SDValue, 8> Ops;
2597 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2598 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2599 Ops.size());
2600 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2601}
2602
2603// If this is a case we can't handle, return null and let the default
2604// expansion code take care of it.
2605static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002606 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002607 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002608 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002609
2610 APInt SplatBits, SplatUndef;
2611 unsigned SplatBitSize;
2612 bool HasAnyUndefs;
2613 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002614 if (SplatBitSize <= 64) {
2615 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2616 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2617 if (Val.getNode())
2618 return BuildSplat(Val, VT, DAG, dl);
2619 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002620 }
2621
2622 // If there are only 2 elements in a 128-bit vector, insert them into an
2623 // undef vector. This handles the common case for 128-bit vector argument
2624 // passing, where the insertions should be translated to subreg accesses
2625 // with no real instructions.
2626 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2627 SDValue Val = DAG.getUNDEF(VT);
2628 SDValue Op0 = Op.getOperand(0);
2629 SDValue Op1 = Op.getOperand(1);
2630 if (Op0.getOpcode() != ISD::UNDEF)
2631 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2632 DAG.getIntPtrConstant(0));
2633 if (Op1.getOpcode() != ISD::UNDEF)
2634 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2635 DAG.getIntPtrConstant(1));
2636 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002637 }
2638
2639 return SDValue();
2640}
2641
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002642/// isShuffleMaskLegal - Targets can use this to indicate that they only
2643/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2644/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2645/// are assumed to be legal.
2646bool
2647ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2648 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002649 if (VT.getVectorNumElements() == 4 &&
2650 (VT.is128BitVector() || VT.is64BitVector())) {
2651 unsigned PFIndexes[4];
2652 for (unsigned i = 0; i != 4; ++i) {
2653 if (M[i] < 0)
2654 PFIndexes[i] = 8;
2655 else
2656 PFIndexes[i] = M[i];
2657 }
2658
2659 // Compute the index in the perfect shuffle table.
2660 unsigned PFTableIndex =
2661 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2662 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2663 unsigned Cost = (PFEntry >> 30);
2664
2665 if (Cost <= 4)
2666 return true;
2667 }
2668
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002669 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002670 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002671
2672 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2673 isVREVMask(M, VT, 64) ||
2674 isVREVMask(M, VT, 32) ||
2675 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002676 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2677 isVTRNMask(M, VT, WhichResult) ||
2678 isVUZPMask(M, VT, WhichResult) ||
2679 isVZIPMask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002680}
2681
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002682/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2683/// the specified operations to build the shuffle.
2684static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2685 SDValue RHS, SelectionDAG &DAG,
2686 DebugLoc dl) {
2687 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2688 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2689 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2690
2691 enum {
2692 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2693 OP_VREV,
2694 OP_VDUP0,
2695 OP_VDUP1,
2696 OP_VDUP2,
2697 OP_VDUP3,
2698 OP_VEXT1,
2699 OP_VEXT2,
2700 OP_VEXT3,
2701 OP_VUZPL, // VUZP, left result
2702 OP_VUZPR, // VUZP, right result
2703 OP_VZIPL, // VZIP, left result
2704 OP_VZIPR, // VZIP, right result
2705 OP_VTRNL, // VTRN, left result
2706 OP_VTRNR // VTRN, right result
2707 };
2708
2709 if (OpNum == OP_COPY) {
2710 if (LHSID == (1*9+2)*9+3) return LHS;
2711 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2712 return RHS;
2713 }
2714
2715 SDValue OpLHS, OpRHS;
2716 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2717 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2718 EVT VT = OpLHS.getValueType();
2719
2720 switch (OpNum) {
2721 default: llvm_unreachable("Unknown shuffle opcode!");
2722 case OP_VREV:
2723 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2724 case OP_VDUP0:
2725 case OP_VDUP1:
2726 case OP_VDUP2:
2727 case OP_VDUP3:
2728 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002729 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002730 case OP_VEXT1:
2731 case OP_VEXT2:
2732 case OP_VEXT3:
2733 return DAG.getNode(ARMISD::VEXT, dl, VT,
2734 OpLHS, OpRHS,
2735 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2736 case OP_VUZPL:
2737 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002738 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002739 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2740 case OP_VZIPL:
2741 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002742 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002743 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2744 case OP_VTRNL:
2745 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002746 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2747 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002748 }
2749}
2750
Bob Wilson5bafff32009-06-22 23:27:02 +00002751static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002752 SDValue V1 = Op.getOperand(0);
2753 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002754 DebugLoc dl = Op.getDebugLoc();
2755 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002756 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002757 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002758
Bob Wilson28865062009-08-13 02:13:04 +00002759 // Convert shuffles that are directly supported on NEON to target-specific
2760 // DAG nodes, instead of keeping them as shuffles and matching them again
2761 // during code selection. This is more efficient and avoids the possibility
2762 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002763 // FIXME: floating-point vectors should be canonicalized to integer vectors
2764 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002765 SVN->getMask(ShuffleMask);
2766
2767 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002768 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002769 // If this is undef splat, generate it via "just" vdup, if possible.
2770 if (Lane == -1) Lane = 0;
2771
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002772 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2773 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002774 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002775 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002776 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002777 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002778
2779 bool ReverseVEXT;
2780 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002781 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002782 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002783 std::swap(V1, V2);
2784 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002785 DAG.getConstant(Imm, MVT::i32));
2786 }
2787
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002788 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002789 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002790 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002791 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002792 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002793 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2794
Bob Wilsonc692cb72009-08-21 20:54:19 +00002795 // Check for Neon shuffles that modify both input vectors in place.
2796 // If both results are used, i.e., if there are two shuffles with the same
2797 // source operands and with masks corresponding to both results of one of
2798 // these operations, DAG memoization will ensure that a single node is
2799 // used for both shuffles.
2800 unsigned WhichResult;
2801 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2802 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2803 V1, V2).getValue(WhichResult);
2804 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2805 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2806 V1, V2).getValue(WhichResult);
2807 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2808 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2809 V1, V2).getValue(WhichResult);
2810
2811 // If the shuffle is not directly supported and it has 4 elements, use
2812 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002813 if (VT.getVectorNumElements() == 4 &&
2814 (VT.is128BitVector() || VT.is64BitVector())) {
2815 unsigned PFIndexes[4];
2816 for (unsigned i = 0; i != 4; ++i) {
2817 if (ShuffleMask[i] < 0)
2818 PFIndexes[i] = 8;
2819 else
2820 PFIndexes[i] = ShuffleMask[i];
2821 }
2822
2823 // Compute the index in the perfect shuffle table.
2824 unsigned PFTableIndex =
2825 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2826
2827 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2828 unsigned Cost = (PFEntry >> 30);
2829
2830 if (Cost <= 4)
2831 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2832 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002833
Bob Wilson22cac0d2009-08-14 05:16:33 +00002834 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002835}
2836
Bob Wilson5bafff32009-06-22 23:27:02 +00002837static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002838 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002839 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002840 SDValue Vec = Op.getOperand(0);
2841 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00002842 assert(VT == MVT::i32 &&
2843 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
2844 "unexpected type for custom-lowering vector extract");
2845 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00002846}
2847
Bob Wilsona6d65862009-08-03 20:36:38 +00002848static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2849 // The only time a CONCAT_VECTORS operation can have legal types is when
2850 // two 64-bit vectors are concatenated to a 128-bit vector.
2851 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2852 "unexpected CONCAT_VECTORS");
2853 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002854 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002855 SDValue Op0 = Op.getOperand(0);
2856 SDValue Op1 = Op.getOperand(1);
2857 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002858 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2859 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002860 DAG.getIntPtrConstant(0));
2861 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002862 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2863 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002864 DAG.getIntPtrConstant(1));
2865 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002866}
2867
Dan Gohman475871a2008-07-27 21:46:04 +00002868SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002869 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002870 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002871 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00002872 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002873 case ISD::GlobalAddress:
2874 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2875 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002876 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00002877 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2878 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002879 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002880 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002881 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2882 case ISD::SINT_TO_FP:
2883 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2884 case ISD::FP_TO_SINT:
2885 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2886 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002887 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002888 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002889 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002890 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002891 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002892 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002893 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002894 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00002895 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002896 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00002897 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002898 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2899 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2900 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002901 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002902 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002903 }
Dan Gohman475871a2008-07-27 21:46:04 +00002904 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002905}
2906
Duncan Sands1607f052008-12-01 11:39:25 +00002907/// ReplaceNodeResults - Replace the results of node with an illegal result
2908/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002909void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2910 SmallVectorImpl<SDValue>&Results,
2911 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002912 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002913 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002914 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002915 return;
2916 case ISD::BIT_CONVERT:
2917 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2918 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002919 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002920 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002921 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002922 if (Res.getNode())
2923 Results.push_back(Res);
2924 return;
2925 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002926 }
2927}
Chris Lattner27a6c732007-11-24 07:07:01 +00002928
Evan Chenga8e29892007-01-19 07:51:42 +00002929//===----------------------------------------------------------------------===//
2930// ARM Scheduler Hooks
2931//===----------------------------------------------------------------------===//
2932
2933MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002934ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00002935 MachineBasicBlock *BB,
2936 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002937 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002938 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002939 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002940 default:
2941 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002942 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002943 // To "insert" a SELECT_CC instruction, we actually have to insert the
2944 // diamond control-flow pattern. The incoming instruction knows the
2945 // destination vreg to set, the condition code register to branch on, the
2946 // true/false values to select between, and a branch opcode to use.
2947 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002948 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002949 ++It;
2950
2951 // thisMBB:
2952 // ...
2953 // TrueVal = ...
2954 // cmpTY ccX, r1, r2
2955 // bCC copy1MBB
2956 // fallthrough --> copy0MBB
2957 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002958 MachineFunction *F = BB->getParent();
2959 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2960 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002961 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002962 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002963 F->insert(It, copy0MBB);
2964 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002965 // Update machine-CFG edges by first adding all successors of the current
2966 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00002967 // Also inform sdisel of the edge changes.
2968 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
2969 E = BB->succ_end(); I != E; ++I) {
2970 EM->insert(std::make_pair(*I, sinkMBB));
2971 sinkMBB->addSuccessor(*I);
2972 }
Evan Chenga8e29892007-01-19 07:51:42 +00002973 // Next, remove all successors of the current block, and add the true
2974 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00002975 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00002976 BB->removeSuccessor(BB->succ_begin());
2977 BB->addSuccessor(copy0MBB);
2978 BB->addSuccessor(sinkMBB);
2979
2980 // copy0MBB:
2981 // %FalseValue = ...
2982 // # fallthrough to sinkMBB
2983 BB = copy0MBB;
2984
2985 // Update machine-CFG edges
2986 BB->addSuccessor(sinkMBB);
2987
2988 // sinkMBB:
2989 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2990 // ...
2991 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002992 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002993 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2994 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2995
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002996 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002997 return BB;
2998 }
Evan Cheng86198642009-08-07 00:34:42 +00002999
3000 case ARM::tANDsp:
3001 case ARM::tADDspr_:
3002 case ARM::tSUBspi_:
3003 case ARM::t2SUBrSPi_:
3004 case ARM::t2SUBrSPi12_:
3005 case ARM::t2SUBrSPs_: {
3006 MachineFunction *MF = BB->getParent();
3007 unsigned DstReg = MI->getOperand(0).getReg();
3008 unsigned SrcReg = MI->getOperand(1).getReg();
3009 bool DstIsDead = MI->getOperand(0).isDead();
3010 bool SrcIsKill = MI->getOperand(1).isKill();
3011
3012 if (SrcReg != ARM::SP) {
3013 // Copy the source to SP from virtual register.
3014 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3015 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3016 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3017 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3018 .addReg(SrcReg, getKillRegState(SrcIsKill));
3019 }
3020
3021 unsigned OpOpc = 0;
3022 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3023 switch (MI->getOpcode()) {
3024 default:
3025 llvm_unreachable("Unexpected pseudo instruction!");
3026 case ARM::tANDsp:
3027 OpOpc = ARM::tAND;
3028 NeedPred = true;
3029 break;
3030 case ARM::tADDspr_:
3031 OpOpc = ARM::tADDspr;
3032 break;
3033 case ARM::tSUBspi_:
3034 OpOpc = ARM::tSUBspi;
3035 break;
3036 case ARM::t2SUBrSPi_:
3037 OpOpc = ARM::t2SUBrSPi;
3038 NeedPred = true; NeedCC = true;
3039 break;
3040 case ARM::t2SUBrSPi12_:
3041 OpOpc = ARM::t2SUBrSPi12;
3042 NeedPred = true;
3043 break;
3044 case ARM::t2SUBrSPs_:
3045 OpOpc = ARM::t2SUBrSPs;
3046 NeedPred = true; NeedCC = true; NeedOp3 = true;
3047 break;
3048 }
3049 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3050 if (OpOpc == ARM::tAND)
3051 AddDefaultT1CC(MIB);
3052 MIB.addReg(ARM::SP);
3053 MIB.addOperand(MI->getOperand(2));
3054 if (NeedOp3)
3055 MIB.addOperand(MI->getOperand(3));
3056 if (NeedPred)
3057 AddDefaultPred(MIB);
3058 if (NeedCC)
3059 AddDefaultCC(MIB);
3060
3061 // Copy the result from SP to virtual register.
3062 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3063 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3064 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3065 BuildMI(BB, dl, TII->get(CopyOpc))
3066 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3067 .addReg(ARM::SP);
3068 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3069 return BB;
3070 }
Evan Chenga8e29892007-01-19 07:51:42 +00003071 }
3072}
3073
3074//===----------------------------------------------------------------------===//
3075// ARM Optimization Hooks
3076//===----------------------------------------------------------------------===//
3077
Chris Lattnerd1980a52009-03-12 06:52:53 +00003078static
3079SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3080 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003081 SelectionDAG &DAG = DCI.DAG;
3082 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003083 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003084 unsigned Opc = N->getOpcode();
3085 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3086 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3087 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3088 ISD::CondCode CC = ISD::SETCC_INVALID;
3089
3090 if (isSlctCC) {
3091 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3092 } else {
3093 SDValue CCOp = Slct.getOperand(0);
3094 if (CCOp.getOpcode() == ISD::SETCC)
3095 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3096 }
3097
3098 bool DoXform = false;
3099 bool InvCC = false;
3100 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3101 "Bad input!");
3102
3103 if (LHS.getOpcode() == ISD::Constant &&
3104 cast<ConstantSDNode>(LHS)->isNullValue()) {
3105 DoXform = true;
3106 } else if (CC != ISD::SETCC_INVALID &&
3107 RHS.getOpcode() == ISD::Constant &&
3108 cast<ConstantSDNode>(RHS)->isNullValue()) {
3109 std::swap(LHS, RHS);
3110 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003111 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003112 Op0.getOperand(0).getValueType();
3113 bool isInt = OpVT.isInteger();
3114 CC = ISD::getSetCCInverse(CC, isInt);
3115
3116 if (!TLI.isCondCodeLegal(CC, OpVT))
3117 return SDValue(); // Inverse operator isn't legal.
3118
3119 DoXform = true;
3120 InvCC = true;
3121 }
3122
3123 if (DoXform) {
3124 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3125 if (isSlctCC)
3126 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3127 Slct.getOperand(0), Slct.getOperand(1), CC);
3128 SDValue CCOp = Slct.getOperand(0);
3129 if (InvCC)
3130 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3131 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3132 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3133 CCOp, OtherOp, Result);
3134 }
3135 return SDValue();
3136}
3137
3138/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3139static SDValue PerformADDCombine(SDNode *N,
3140 TargetLowering::DAGCombinerInfo &DCI) {
3141 // added by evan in r37685 with no testcase.
3142 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003143
Chris Lattnerd1980a52009-03-12 06:52:53 +00003144 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3145 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3146 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3147 if (Result.getNode()) return Result;
3148 }
3149 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3150 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3151 if (Result.getNode()) return Result;
3152 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003153
Chris Lattnerd1980a52009-03-12 06:52:53 +00003154 return SDValue();
3155}
3156
3157/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3158static SDValue PerformSUBCombine(SDNode *N,
3159 TargetLowering::DAGCombinerInfo &DCI) {
3160 // added by evan in r37685 with no testcase.
3161 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003162
Chris Lattnerd1980a52009-03-12 06:52:53 +00003163 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3164 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3165 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3166 if (Result.getNode()) return Result;
3167 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003168
Chris Lattnerd1980a52009-03-12 06:52:53 +00003169 return SDValue();
3170}
3171
Jim Grosbache5165492009-11-09 00:11:35 +00003172/// PerformVMOVRRDCombine - Target-specific dag combine xforms for ARMISD::VMOVRRD.
3173static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003174 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003175 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003176 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003177 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003178 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003179 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003180}
3181
Bob Wilson5bafff32009-06-22 23:27:02 +00003182/// getVShiftImm - Check if this is a valid build_vector for the immediate
3183/// operand of a vector shift operation, where all the elements of the
3184/// build_vector must have the same constant integer value.
3185static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3186 // Ignore bit_converts.
3187 while (Op.getOpcode() == ISD::BIT_CONVERT)
3188 Op = Op.getOperand(0);
3189 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3190 APInt SplatBits, SplatUndef;
3191 unsigned SplatBitSize;
3192 bool HasAnyUndefs;
3193 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3194 HasAnyUndefs, ElementBits) ||
3195 SplatBitSize > ElementBits)
3196 return false;
3197 Cnt = SplatBits.getSExtValue();
3198 return true;
3199}
3200
3201/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3202/// operand of a vector shift left operation. That value must be in the range:
3203/// 0 <= Value < ElementBits for a left shift; or
3204/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003205static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003206 assert(VT.isVector() && "vector shift count is not a vector type");
3207 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3208 if (! getVShiftImm(Op, ElementBits, Cnt))
3209 return false;
3210 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3211}
3212
3213/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3214/// operand of a vector shift right operation. For a shift opcode, the value
3215/// is positive, but for an intrinsic the value count must be negative. The
3216/// absolute value must be in the range:
3217/// 1 <= |Value| <= ElementBits for a right shift; or
3218/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003219static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003220 int64_t &Cnt) {
3221 assert(VT.isVector() && "vector shift count is not a vector type");
3222 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3223 if (! getVShiftImm(Op, ElementBits, Cnt))
3224 return false;
3225 if (isIntrinsic)
3226 Cnt = -Cnt;
3227 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3228}
3229
3230/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3231static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3232 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3233 switch (IntNo) {
3234 default:
3235 // Don't do anything for most intrinsics.
3236 break;
3237
3238 // Vector shifts: check for immediate versions and lower them.
3239 // Note: This is done during DAG combining instead of DAG legalizing because
3240 // the build_vectors for 64-bit vector element shift counts are generally
3241 // not legal, and it is hard to see their values after they get legalized to
3242 // loads from a constant pool.
3243 case Intrinsic::arm_neon_vshifts:
3244 case Intrinsic::arm_neon_vshiftu:
3245 case Intrinsic::arm_neon_vshiftls:
3246 case Intrinsic::arm_neon_vshiftlu:
3247 case Intrinsic::arm_neon_vshiftn:
3248 case Intrinsic::arm_neon_vrshifts:
3249 case Intrinsic::arm_neon_vrshiftu:
3250 case Intrinsic::arm_neon_vrshiftn:
3251 case Intrinsic::arm_neon_vqshifts:
3252 case Intrinsic::arm_neon_vqshiftu:
3253 case Intrinsic::arm_neon_vqshiftsu:
3254 case Intrinsic::arm_neon_vqshiftns:
3255 case Intrinsic::arm_neon_vqshiftnu:
3256 case Intrinsic::arm_neon_vqshiftnsu:
3257 case Intrinsic::arm_neon_vqrshiftns:
3258 case Intrinsic::arm_neon_vqrshiftnu:
3259 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003260 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003261 int64_t Cnt;
3262 unsigned VShiftOpc = 0;
3263
3264 switch (IntNo) {
3265 case Intrinsic::arm_neon_vshifts:
3266 case Intrinsic::arm_neon_vshiftu:
3267 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3268 VShiftOpc = ARMISD::VSHL;
3269 break;
3270 }
3271 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3272 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3273 ARMISD::VSHRs : ARMISD::VSHRu);
3274 break;
3275 }
3276 return SDValue();
3277
3278 case Intrinsic::arm_neon_vshiftls:
3279 case Intrinsic::arm_neon_vshiftlu:
3280 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3281 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003282 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003283
3284 case Intrinsic::arm_neon_vrshifts:
3285 case Intrinsic::arm_neon_vrshiftu:
3286 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3287 break;
3288 return SDValue();
3289
3290 case Intrinsic::arm_neon_vqshifts:
3291 case Intrinsic::arm_neon_vqshiftu:
3292 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3293 break;
3294 return SDValue();
3295
3296 case Intrinsic::arm_neon_vqshiftsu:
3297 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3298 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003299 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003300
3301 case Intrinsic::arm_neon_vshiftn:
3302 case Intrinsic::arm_neon_vrshiftn:
3303 case Intrinsic::arm_neon_vqshiftns:
3304 case Intrinsic::arm_neon_vqshiftnu:
3305 case Intrinsic::arm_neon_vqshiftnsu:
3306 case Intrinsic::arm_neon_vqrshiftns:
3307 case Intrinsic::arm_neon_vqrshiftnu:
3308 case Intrinsic::arm_neon_vqrshiftnsu:
3309 // Narrowing shifts require an immediate right shift.
3310 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3311 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003312 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003313
3314 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003315 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003316 }
3317
3318 switch (IntNo) {
3319 case Intrinsic::arm_neon_vshifts:
3320 case Intrinsic::arm_neon_vshiftu:
3321 // Opcode already set above.
3322 break;
3323 case Intrinsic::arm_neon_vshiftls:
3324 case Intrinsic::arm_neon_vshiftlu:
3325 if (Cnt == VT.getVectorElementType().getSizeInBits())
3326 VShiftOpc = ARMISD::VSHLLi;
3327 else
3328 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3329 ARMISD::VSHLLs : ARMISD::VSHLLu);
3330 break;
3331 case Intrinsic::arm_neon_vshiftn:
3332 VShiftOpc = ARMISD::VSHRN; break;
3333 case Intrinsic::arm_neon_vrshifts:
3334 VShiftOpc = ARMISD::VRSHRs; break;
3335 case Intrinsic::arm_neon_vrshiftu:
3336 VShiftOpc = ARMISD::VRSHRu; break;
3337 case Intrinsic::arm_neon_vrshiftn:
3338 VShiftOpc = ARMISD::VRSHRN; break;
3339 case Intrinsic::arm_neon_vqshifts:
3340 VShiftOpc = ARMISD::VQSHLs; break;
3341 case Intrinsic::arm_neon_vqshiftu:
3342 VShiftOpc = ARMISD::VQSHLu; break;
3343 case Intrinsic::arm_neon_vqshiftsu:
3344 VShiftOpc = ARMISD::VQSHLsu; break;
3345 case Intrinsic::arm_neon_vqshiftns:
3346 VShiftOpc = ARMISD::VQSHRNs; break;
3347 case Intrinsic::arm_neon_vqshiftnu:
3348 VShiftOpc = ARMISD::VQSHRNu; break;
3349 case Intrinsic::arm_neon_vqshiftnsu:
3350 VShiftOpc = ARMISD::VQSHRNsu; break;
3351 case Intrinsic::arm_neon_vqrshiftns:
3352 VShiftOpc = ARMISD::VQRSHRNs; break;
3353 case Intrinsic::arm_neon_vqrshiftnu:
3354 VShiftOpc = ARMISD::VQRSHRNu; break;
3355 case Intrinsic::arm_neon_vqrshiftnsu:
3356 VShiftOpc = ARMISD::VQRSHRNsu; break;
3357 }
3358
3359 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003361 }
3362
3363 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003364 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003365 int64_t Cnt;
3366 unsigned VShiftOpc = 0;
3367
3368 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3369 VShiftOpc = ARMISD::VSLI;
3370 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3371 VShiftOpc = ARMISD::VSRI;
3372 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003373 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003374 }
3375
3376 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3377 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003379 }
3380
3381 case Intrinsic::arm_neon_vqrshifts:
3382 case Intrinsic::arm_neon_vqrshiftu:
3383 // No immediate versions of these to check for.
3384 break;
3385 }
3386
3387 return SDValue();
3388}
3389
3390/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3391/// lowers them. As with the vector shift intrinsics, this is done during DAG
3392/// combining instead of DAG legalizing because the build_vectors for 64-bit
3393/// vector element shift counts are generally not legal, and it is hard to see
3394/// their values after they get legalized to loads from a constant pool.
3395static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3396 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003397 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003398
3399 // Nothing to be done for scalar shifts.
3400 if (! VT.isVector())
3401 return SDValue();
3402
3403 assert(ST->hasNEON() && "unexpected vector shift");
3404 int64_t Cnt;
3405
3406 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003407 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003408
3409 case ISD::SHL:
3410 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3411 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003413 break;
3414
3415 case ISD::SRA:
3416 case ISD::SRL:
3417 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3418 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3419 ARMISD::VSHRs : ARMISD::VSHRu);
3420 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003422 }
3423 }
3424 return SDValue();
3425}
3426
3427/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3428/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3429static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3430 const ARMSubtarget *ST) {
3431 SDValue N0 = N->getOperand(0);
3432
3433 // Check for sign- and zero-extensions of vector extract operations of 8-
3434 // and 16-bit vector elements. NEON supports these directly. They are
3435 // handled during DAG combining because type legalization will promote them
3436 // to 32-bit types and it is messy to recognize the operations after that.
3437 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3438 SDValue Vec = N0.getOperand(0);
3439 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003440 EVT VT = N->getValueType(0);
3441 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003442 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3443
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 if (VT == MVT::i32 &&
3445 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003446 TLI.isTypeLegal(Vec.getValueType())) {
3447
3448 unsigned Opc = 0;
3449 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003450 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003451 case ISD::SIGN_EXTEND:
3452 Opc = ARMISD::VGETLANEs;
3453 break;
3454 case ISD::ZERO_EXTEND:
3455 case ISD::ANY_EXTEND:
3456 Opc = ARMISD::VGETLANEu;
3457 break;
3458 }
3459 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3460 }
3461 }
3462
3463 return SDValue();
3464}
3465
Dan Gohman475871a2008-07-27 21:46:04 +00003466SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003467 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003468 switch (N->getOpcode()) {
3469 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003470 case ISD::ADD: return PerformADDCombine(N, DCI);
3471 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003472 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003473 case ISD::INTRINSIC_WO_CHAIN:
3474 return PerformIntrinsicCombine(N, DCI.DAG);
3475 case ISD::SHL:
3476 case ISD::SRA:
3477 case ISD::SRL:
3478 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3479 case ISD::SIGN_EXTEND:
3480 case ISD::ZERO_EXTEND:
3481 case ISD::ANY_EXTEND:
3482 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003483 }
Dan Gohman475871a2008-07-27 21:46:04 +00003484 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003485}
3486
Bill Wendlingaf566342009-08-15 21:21:19 +00003487bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3488 if (!Subtarget->hasV6Ops())
3489 // Pre-v6 does not support unaligned mem access.
3490 return false;
3491 else if (!Subtarget->hasV6Ops()) {
3492 // v6 may or may not support unaligned mem access.
3493 if (!Subtarget->isTargetDarwin())
3494 return false;
3495 }
3496
3497 switch (VT.getSimpleVT().SimpleTy) {
3498 default:
3499 return false;
3500 case MVT::i8:
3501 case MVT::i16:
3502 case MVT::i32:
3503 return true;
3504 // FIXME: VLD1 etc with standard alignment is legal.
3505 }
3506}
3507
Evan Chenge6c835f2009-08-14 20:09:37 +00003508static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3509 if (V < 0)
3510 return false;
3511
3512 unsigned Scale = 1;
3513 switch (VT.getSimpleVT().SimpleTy) {
3514 default: return false;
3515 case MVT::i1:
3516 case MVT::i8:
3517 // Scale == 1;
3518 break;
3519 case MVT::i16:
3520 // Scale == 2;
3521 Scale = 2;
3522 break;
3523 case MVT::i32:
3524 // Scale == 4;
3525 Scale = 4;
3526 break;
3527 }
3528
3529 if ((V & (Scale - 1)) != 0)
3530 return false;
3531 V /= Scale;
3532 return V == (V & ((1LL << 5) - 1));
3533}
3534
3535static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3536 const ARMSubtarget *Subtarget) {
3537 bool isNeg = false;
3538 if (V < 0) {
3539 isNeg = true;
3540 V = - V;
3541 }
3542
3543 switch (VT.getSimpleVT().SimpleTy) {
3544 default: return false;
3545 case MVT::i1:
3546 case MVT::i8:
3547 case MVT::i16:
3548 case MVT::i32:
3549 // + imm12 or - imm8
3550 if (isNeg)
3551 return V == (V & ((1LL << 8) - 1));
3552 return V == (V & ((1LL << 12) - 1));
3553 case MVT::f32:
3554 case MVT::f64:
3555 // Same as ARM mode. FIXME: NEON?
3556 if (!Subtarget->hasVFP2())
3557 return false;
3558 if ((V & 3) != 0)
3559 return false;
3560 V >>= 2;
3561 return V == (V & ((1LL << 8) - 1));
3562 }
3563}
3564
Evan Chengb01fad62007-03-12 23:30:29 +00003565/// isLegalAddressImmediate - Return true if the integer value can be used
3566/// as the offset of the target addressing mode for load / store of the
3567/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003568static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003569 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003570 if (V == 0)
3571 return true;
3572
Evan Cheng65011532009-03-09 19:15:00 +00003573 if (!VT.isSimple())
3574 return false;
3575
Evan Chenge6c835f2009-08-14 20:09:37 +00003576 if (Subtarget->isThumb1Only())
3577 return isLegalT1AddressImmediate(V, VT);
3578 else if (Subtarget->isThumb2())
3579 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003580
Evan Chenge6c835f2009-08-14 20:09:37 +00003581 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003582 if (V < 0)
3583 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003585 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 case MVT::i1:
3587 case MVT::i8:
3588 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003589 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003590 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003592 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003593 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 case MVT::f32:
3595 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003596 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003597 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003598 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003599 return false;
3600 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003601 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003602 }
Evan Chenga8e29892007-01-19 07:51:42 +00003603}
3604
Evan Chenge6c835f2009-08-14 20:09:37 +00003605bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3606 EVT VT) const {
3607 int Scale = AM.Scale;
3608 if (Scale < 0)
3609 return false;
3610
3611 switch (VT.getSimpleVT().SimpleTy) {
3612 default: return false;
3613 case MVT::i1:
3614 case MVT::i8:
3615 case MVT::i16:
3616 case MVT::i32:
3617 if (Scale == 1)
3618 return true;
3619 // r + r << imm
3620 Scale = Scale & ~1;
3621 return Scale == 2 || Scale == 4 || Scale == 8;
3622 case MVT::i64:
3623 // r + r
3624 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3625 return true;
3626 return false;
3627 case MVT::isVoid:
3628 // Note, we allow "void" uses (basically, uses that aren't loads or
3629 // stores), because arm allows folding a scale into many arithmetic
3630 // operations. This should be made more precise and revisited later.
3631
3632 // Allow r << imm, but the imm has to be a multiple of two.
3633 if (Scale & 1) return false;
3634 return isPowerOf2_32(Scale);
3635 }
3636}
3637
Chris Lattner37caf8c2007-04-09 23:33:39 +00003638/// isLegalAddressingMode - Return true if the addressing mode represented
3639/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003640bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003641 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003642 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003643 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003644 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003645
Chris Lattner37caf8c2007-04-09 23:33:39 +00003646 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003647 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003648 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003649
Chris Lattner37caf8c2007-04-09 23:33:39 +00003650 switch (AM.Scale) {
3651 case 0: // no scale reg, must be "r+i" or "r", or "i".
3652 break;
3653 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003654 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003655 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003656 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003657 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003658 // ARM doesn't support any R+R*scale+imm addr modes.
3659 if (AM.BaseOffs)
3660 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003661
Bob Wilson2c7dab12009-04-08 17:55:28 +00003662 if (!VT.isSimple())
3663 return false;
3664
Evan Chenge6c835f2009-08-14 20:09:37 +00003665 if (Subtarget->isThumb2())
3666 return isLegalT2ScaledAddressingMode(AM, VT);
3667
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003668 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003670 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 case MVT::i1:
3672 case MVT::i8:
3673 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003674 if (Scale < 0) Scale = -Scale;
3675 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003676 return true;
3677 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003678 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00003680 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003681 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003682 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003683 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003684 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003685
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003687 // Note, we allow "void" uses (basically, uses that aren't loads or
3688 // stores), because arm allows folding a scale into many arithmetic
3689 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003690
Chris Lattner37caf8c2007-04-09 23:33:39 +00003691 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00003692 if (Scale & 1) return false;
3693 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003694 }
3695 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003696 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003697 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003698}
3699
Evan Cheng77e47512009-11-11 19:05:52 +00003700/// isLegalICmpImmediate - Return true if the specified immediate is legal
3701/// icmp immediate, that is the target has icmp instructions which can compare
3702/// a register against the immediate without having to materialize the
3703/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00003704bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00003705 if (!Subtarget->isThumb())
3706 return ARM_AM::getSOImmVal(Imm) != -1;
3707 if (Subtarget->isThumb2())
3708 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00003709 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00003710}
3711
Owen Andersone50ed302009-08-10 22:56:29 +00003712static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003713 bool isSEXTLoad, SDValue &Base,
3714 SDValue &Offset, bool &isInc,
3715 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003716 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3717 return false;
3718
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003720 // AddressingMode 3
3721 Base = Ptr->getOperand(0);
3722 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003723 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003724 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003725 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003726 isInc = false;
3727 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3728 return true;
3729 }
3730 }
3731 isInc = (Ptr->getOpcode() == ISD::ADD);
3732 Offset = Ptr->getOperand(1);
3733 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003735 // AddressingMode 2
3736 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003737 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003738 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003739 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003740 isInc = false;
3741 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3742 Base = Ptr->getOperand(0);
3743 return true;
3744 }
3745 }
3746
3747 if (Ptr->getOpcode() == ISD::ADD) {
3748 isInc = true;
3749 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3750 if (ShOpcVal != ARM_AM::no_shift) {
3751 Base = Ptr->getOperand(1);
3752 Offset = Ptr->getOperand(0);
3753 } else {
3754 Base = Ptr->getOperand(0);
3755 Offset = Ptr->getOperand(1);
3756 }
3757 return true;
3758 }
3759
3760 isInc = (Ptr->getOpcode() == ISD::ADD);
3761 Base = Ptr->getOperand(0);
3762 Offset = Ptr->getOperand(1);
3763 return true;
3764 }
3765
Jim Grosbache5165492009-11-09 00:11:35 +00003766 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00003767 return false;
3768}
3769
Owen Andersone50ed302009-08-10 22:56:29 +00003770static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003771 bool isSEXTLoad, SDValue &Base,
3772 SDValue &Offset, bool &isInc,
3773 SelectionDAG &DAG) {
3774 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3775 return false;
3776
3777 Base = Ptr->getOperand(0);
3778 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3779 int RHSC = (int)RHS->getZExtValue();
3780 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3781 assert(Ptr->getOpcode() == ISD::ADD);
3782 isInc = false;
3783 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3784 return true;
3785 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3786 isInc = Ptr->getOpcode() == ISD::ADD;
3787 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3788 return true;
3789 }
3790 }
3791
3792 return false;
3793}
3794
Evan Chenga8e29892007-01-19 07:51:42 +00003795/// getPreIndexedAddressParts - returns true by value, base pointer and
3796/// offset pointer and addressing mode by reference if the node's address
3797/// can be legally represented as pre-indexed load / store address.
3798bool
Dan Gohman475871a2008-07-27 21:46:04 +00003799ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3800 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003801 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003802 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003803 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003804 return false;
3805
Owen Andersone50ed302009-08-10 22:56:29 +00003806 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003807 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003808 bool isSEXTLoad = false;
3809 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3810 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003811 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003812 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3813 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3814 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003815 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003816 } else
3817 return false;
3818
3819 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003820 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003821 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003822 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3823 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003824 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003825 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003826 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003827 if (!isLegal)
3828 return false;
3829
3830 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3831 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003832}
3833
3834/// getPostIndexedAddressParts - returns true by value, base pointer and
3835/// offset pointer and addressing mode by reference if this node can be
3836/// combined with a load / store to form a post-indexed load / store.
3837bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003838 SDValue &Base,
3839 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003840 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003841 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003842 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003843 return false;
3844
Owen Andersone50ed302009-08-10 22:56:29 +00003845 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003846 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003847 bool isSEXTLoad = false;
3848 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003849 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003850 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3851 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003852 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003853 } else
3854 return false;
3855
3856 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003857 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003858 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003859 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003860 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003861 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003862 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3863 isInc, DAG);
3864 if (!isLegal)
3865 return false;
3866
3867 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3868 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003869}
3870
Dan Gohman475871a2008-07-27 21:46:04 +00003871void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003872 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003873 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003874 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003875 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003876 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003877 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003878 switch (Op.getOpcode()) {
3879 default: break;
3880 case ARMISD::CMOV: {
3881 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003882 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003883 if (KnownZero == 0 && KnownOne == 0) return;
3884
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003885 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003886 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3887 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003888 KnownZero &= KnownZeroRHS;
3889 KnownOne &= KnownOneRHS;
3890 return;
3891 }
3892 }
3893}
3894
3895//===----------------------------------------------------------------------===//
3896// ARM Inline Assembly Support
3897//===----------------------------------------------------------------------===//
3898
3899/// getConstraintType - Given a constraint letter, return the type of
3900/// constraint it is for this target.
3901ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003902ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3903 if (Constraint.size() == 1) {
3904 switch (Constraint[0]) {
3905 default: break;
3906 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003907 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003908 }
Evan Chenga8e29892007-01-19 07:51:42 +00003909 }
Chris Lattner4234f572007-03-25 02:14:49 +00003910 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003911}
3912
Bob Wilson2dc4f542009-03-20 22:42:55 +00003913std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003914ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003915 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003916 if (Constraint.size() == 1) {
3917 // GCC RS6000 Constraint Letters
3918 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003919 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003920 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003921 return std::make_pair(0U, ARM::tGPRRegisterClass);
3922 else
3923 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003924 case 'r':
3925 return std::make_pair(0U, ARM::GPRRegisterClass);
3926 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003928 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003930 return std::make_pair(0U, ARM::DPRRegisterClass);
3931 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003932 }
3933 }
3934 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3935}
3936
3937std::vector<unsigned> ARMTargetLowering::
3938getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003939 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003940 if (Constraint.size() != 1)
3941 return std::vector<unsigned>();
3942
3943 switch (Constraint[0]) { // GCC ARM Constraint Letters
3944 default: break;
3945 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003946 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3947 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3948 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003949 case 'r':
3950 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3951 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3952 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3953 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003954 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003956 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3957 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3958 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3959 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3960 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3961 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3962 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3963 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003965 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3966 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3967 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3968 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3969 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003970 }
3971
3972 return std::vector<unsigned>();
3973}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003974
3975/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3976/// vector. If it is invalid, don't add anything to Ops.
3977void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3978 char Constraint,
3979 bool hasMemory,
3980 std::vector<SDValue>&Ops,
3981 SelectionDAG &DAG) const {
3982 SDValue Result(0, 0);
3983
3984 switch (Constraint) {
3985 default: break;
3986 case 'I': case 'J': case 'K': case 'L':
3987 case 'M': case 'N': case 'O':
3988 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3989 if (!C)
3990 return;
3991
3992 int64_t CVal64 = C->getSExtValue();
3993 int CVal = (int) CVal64;
3994 // None of these constraints allow values larger than 32 bits. Check
3995 // that the value fits in an int.
3996 if (CVal != CVal64)
3997 return;
3998
3999 switch (Constraint) {
4000 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004001 if (Subtarget->isThumb1Only()) {
4002 // This must be a constant between 0 and 255, for ADD
4003 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004004 if (CVal >= 0 && CVal <= 255)
4005 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004006 } else if (Subtarget->isThumb2()) {
4007 // A constant that can be used as an immediate value in a
4008 // data-processing instruction.
4009 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4010 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004011 } else {
4012 // A constant that can be used as an immediate value in a
4013 // data-processing instruction.
4014 if (ARM_AM::getSOImmVal(CVal) != -1)
4015 break;
4016 }
4017 return;
4018
4019 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004020 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004021 // This must be a constant between -255 and -1, for negated ADD
4022 // immediates. This can be used in GCC with an "n" modifier that
4023 // prints the negated value, for use with SUB instructions. It is
4024 // not useful otherwise but is implemented for compatibility.
4025 if (CVal >= -255 && CVal <= -1)
4026 break;
4027 } else {
4028 // This must be a constant between -4095 and 4095. It is not clear
4029 // what this constraint is intended for. Implemented for
4030 // compatibility with GCC.
4031 if (CVal >= -4095 && CVal <= 4095)
4032 break;
4033 }
4034 return;
4035
4036 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004037 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004038 // A 32-bit value where only one byte has a nonzero value. Exclude
4039 // zero to match GCC. This constraint is used by GCC internally for
4040 // constants that can be loaded with a move/shift combination.
4041 // It is not useful otherwise but is implemented for compatibility.
4042 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4043 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004044 } else if (Subtarget->isThumb2()) {
4045 // A constant whose bitwise inverse can be used as an immediate
4046 // value in a data-processing instruction. This can be used in GCC
4047 // with a "B" modifier that prints the inverted value, for use with
4048 // BIC and MVN instructions. It is not useful otherwise but is
4049 // implemented for compatibility.
4050 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4051 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004052 } else {
4053 // A constant whose bitwise inverse can be used as an immediate
4054 // value in a data-processing instruction. This can be used in GCC
4055 // with a "B" modifier that prints the inverted value, for use with
4056 // BIC and MVN instructions. It is not useful otherwise but is
4057 // implemented for compatibility.
4058 if (ARM_AM::getSOImmVal(~CVal) != -1)
4059 break;
4060 }
4061 return;
4062
4063 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004064 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004065 // This must be a constant between -7 and 7,
4066 // for 3-operand ADD/SUB immediate instructions.
4067 if (CVal >= -7 && CVal < 7)
4068 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004069 } else if (Subtarget->isThumb2()) {
4070 // A constant whose negation can be used as an immediate value in a
4071 // data-processing instruction. This can be used in GCC with an "n"
4072 // modifier that prints the negated value, for use with SUB
4073 // instructions. It is not useful otherwise but is implemented for
4074 // compatibility.
4075 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4076 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004077 } else {
4078 // A constant whose negation can be used as an immediate value in a
4079 // data-processing instruction. This can be used in GCC with an "n"
4080 // modifier that prints the negated value, for use with SUB
4081 // instructions. It is not useful otherwise but is implemented for
4082 // compatibility.
4083 if (ARM_AM::getSOImmVal(-CVal) != -1)
4084 break;
4085 }
4086 return;
4087
4088 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004089 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004090 // This must be a multiple of 4 between 0 and 1020, for
4091 // ADD sp + immediate.
4092 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4093 break;
4094 } else {
4095 // A power of two or a constant between 0 and 32. This is used in
4096 // GCC for the shift amount on shifted register operands, but it is
4097 // useful in general for any shift amounts.
4098 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4099 break;
4100 }
4101 return;
4102
4103 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004104 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004105 // This must be a constant between 0 and 31, for shift amounts.
4106 if (CVal >= 0 && CVal <= 31)
4107 break;
4108 }
4109 return;
4110
4111 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004112 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004113 // This must be a multiple of 4 between -508 and 508, for
4114 // ADD/SUB sp = sp + immediate.
4115 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4116 break;
4117 }
4118 return;
4119 }
4120 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4121 break;
4122 }
4123
4124 if (Result.getNode()) {
4125 Ops.push_back(Result);
4126 return;
4127 }
4128 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4129 Ops, DAG);
4130}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004131
4132bool
4133ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4134 // The ARM target isn't yet aware of offsets.
4135 return false;
4136}
Evan Cheng39382422009-10-28 01:44:26 +00004137
4138int ARM::getVFPf32Imm(const APFloat &FPImm) {
4139 APInt Imm = FPImm.bitcastToAPInt();
4140 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4141 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4142 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4143
4144 // We can handle 4 bits of mantissa.
4145 // mantissa = (16+UInt(e:f:g:h))/16.
4146 if (Mantissa & 0x7ffff)
4147 return -1;
4148 Mantissa >>= 19;
4149 if ((Mantissa & 0xf) != Mantissa)
4150 return -1;
4151
4152 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4153 if (Exp < -3 || Exp > 4)
4154 return -1;
4155 Exp = ((Exp+3) & 0x7) ^ 4;
4156
4157 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4158}
4159
4160int ARM::getVFPf64Imm(const APFloat &FPImm) {
4161 APInt Imm = FPImm.bitcastToAPInt();
4162 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4163 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4164 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4165
4166 // We can handle 4 bits of mantissa.
4167 // mantissa = (16+UInt(e:f:g:h))/16.
4168 if (Mantissa & 0xffffffffffffLL)
4169 return -1;
4170 Mantissa >>= 48;
4171 if ((Mantissa & 0xf) != Mantissa)
4172 return -1;
4173
4174 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4175 if (Exp < -3 || Exp > 4)
4176 return -1;
4177 Exp = ((Exp+3) & 0x7) ^ 4;
4178
4179 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4180}
4181
4182/// isFPImmLegal - Returns true if the target can instruction select the
4183/// specified FP immediate natively. If false, the legalizer will
4184/// materialize the FP immediate as a load from a constant pool.
4185bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4186 if (!Subtarget->hasVFP3())
4187 return false;
4188 if (VT == MVT::f32)
4189 return ARM::getVFPf32Imm(Imm) != -1;
4190 if (VT == MVT::f64)
4191 return ARM::getVFPf64Imm(Imm) != -1;
4192 return false;
4193}