blob: f7643b84073d6460599fccaff75aad13a01909cb [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000016#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000017#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000022#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000023#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000025#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000026#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000027#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028using namespace llvm;
29
Nate Begeman21e463b2005-10-16 05:39:50 +000030PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031 : TargetLowering(TM) {
32
33 // Fold away setcc operations if possible.
34 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000035 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036
Chris Lattnerd145a612005-09-27 22:18:25 +000037 // Use _setjmp/_longjmp instead of setjmp/longjmp.
38 setUseUnderscoreSetJmpLongJmp(true);
39
Chris Lattner7c5a3d32005-08-16 17:14:42 +000040 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000041 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
42 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
43 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Chris Lattnera54aa942006-01-29 06:26:08 +000045 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
46 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
47
Chris Lattner7c5a3d32005-08-16 17:14:42 +000048 // PowerPC has no intrinsics for these particular operations
49 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
50 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
51 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
52
53 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
54 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
55 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
56
57 // PowerPC has no SREM/UREM instructions
58 setOperationAction(ISD::SREM, MVT::i32, Expand);
59 setOperationAction(ISD::UREM, MVT::i32, Expand);
60
61 // We don't support sin/cos/sqrt/fmod
62 setOperationAction(ISD::FSIN , MVT::f64, Expand);
63 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000064 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000065 setOperationAction(ISD::FSIN , MVT::f32, Expand);
66 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000067 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000068
69 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000070 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000071 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
72 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
73 }
74
Chris Lattner9601a862006-03-05 05:08:37 +000075 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
76 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
77
Nate Begemand88fc032006-01-14 03:14:10 +000078 // PowerPC does not have BSWAP, CTPOP or CTTZ
79 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
81 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
82
Nate Begeman35ef9132006-01-11 21:21:00 +000083 // PowerPC does not have ROTR
84 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
85
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // PowerPC does not have Select
87 setOperationAction(ISD::SELECT, MVT::i32, Expand);
88 setOperationAction(ISD::SELECT, MVT::f32, Expand);
89 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnera1d95e12006-04-08 22:59:15 +000090 setOperationAction(ISD::SELECT, MVT::v4f32, Expand);
91 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
92 setOperationAction(ISD::SELECT, MVT::v8i16, Expand);
93 setOperationAction(ISD::SELECT, MVT::v16i8, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000094
Chris Lattner0b1e4e52005-08-26 17:36:52 +000095 // PowerPC wants to turn select_cc of FP into fsel when possible.
96 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
97 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +000098
Nate Begeman750ac1b2006-02-01 07:19:44 +000099 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000100 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000101
Nate Begeman81e80972006-03-17 01:40:33 +0000102 // PowerPC does not have BRCOND which requires SetCC
103 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000104
Chris Lattnerf7605322005-08-31 21:09:52 +0000105 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
106 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000107
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000108 // PowerPC does not have [U|S]INT_TO_FP
109 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
110 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
111
Chris Lattner53e88452005-12-23 05:13:35 +0000112 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
113 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
114
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000115 // PowerPC does not have truncstore for i1.
116 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000117
Jim Laskeyabf6d172006-01-05 01:25:28 +0000118 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000119 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000120 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000121 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000122 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000123 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000124
Nate Begeman28a6b022005-12-10 02:36:00 +0000125 // We want to legalize GlobalAddress and ConstantPool nodes into the
126 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000127 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000128 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000129
Nate Begemanee625572006-01-27 21:09:22 +0000130 // RET must be custom lowered, to meet ABI requirements
131 setOperationAction(ISD::RET , MVT::Other, Custom);
132
Nate Begemanacc398c2006-01-25 18:21:52 +0000133 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
134 setOperationAction(ISD::VASTART , MVT::Other, Custom);
135
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000136 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000137 setOperationAction(ISD::VAARG , MVT::Other, Expand);
138 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
139 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000140 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
141 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
142 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner860e8862005-11-17 07:30:41 +0000143
Chris Lattner6d92cad2006-03-26 10:06:40 +0000144 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000145 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000146
Nate Begemanc09eeec2005-09-06 22:03:27 +0000147 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000148 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
150 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000151
152 // FIXME: disable this lowered code. This generates 64-bit register values,
153 // and we don't model the fact that the top part is clobbered by calls. We
154 // need to flag these together so that the value isn't live across a call.
155 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
156
Nate Begemanae749a92005-10-25 23:48:36 +0000157 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
158 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
159 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000160 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000161 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000162 }
163
164 if (TM.getSubtarget<PPCSubtarget>().has64BitRegs()) {
165 // 64 bit PowerPC implementations can support i64 types directly
166 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000167 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
168 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000169 } else {
170 // 32 bit PowerPC wants to expand i64 shifts itself.
171 setOperationAction(ISD::SHL, MVT::i64, Custom);
172 setOperationAction(ISD::SRL, MVT::i64, Custom);
173 setOperationAction(ISD::SRA, MVT::i64, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000174 }
Evan Chengd30bf012006-03-01 01:11:20 +0000175
Nate Begeman425a9692005-11-29 08:17:20 +0000176 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000177 // First set operation action for all vector types to expand. Then we
178 // will selectively turn on ones that can be effectively codegen'd.
179 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
180 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
181 // add/sub/and/or/xor are legal for all supported vector VT's.
182 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
183 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
184 setOperationAction(ISD::AND , (MVT::ValueType)VT, Legal);
185 setOperationAction(ISD::OR , (MVT::ValueType)VT, Legal);
186 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Legal);
187
Chris Lattner7ff7e672006-04-04 17:25:31 +0000188 // We promote all shuffles to v16i8.
189 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
190 AddPromotedToType(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000191
192 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
193 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
194 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
195 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
196 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
197 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
198 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
199 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000200
201 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000202 }
203
Chris Lattner7ff7e672006-04-04 17:25:31 +0000204 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
205 // with merges, splats, etc.
206 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
207
Nate Begeman425a9692005-11-29 08:17:20 +0000208 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000209 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000210 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
211 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000212
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000213 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000214
Chris Lattnerb2177b92006-03-19 06:55:52 +0000215 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
216 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000217
Chris Lattner541f91b2006-04-02 00:43:36 +0000218 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
219 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000220 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
221 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000222 }
223
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000224 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000225 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000226
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000227 // We have target-specific dag combine patterns for the following nodes:
228 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000229 setTargetDAGCombine(ISD::STORE);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000230
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000231 computeRegisterProperties();
232}
233
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000234const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
235 switch (Opcode) {
236 default: return 0;
237 case PPCISD::FSEL: return "PPCISD::FSEL";
238 case PPCISD::FCFID: return "PPCISD::FCFID";
239 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
240 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000241 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000242 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
243 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000244 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000245 case PPCISD::Hi: return "PPCISD::Hi";
246 case PPCISD::Lo: return "PPCISD::Lo";
247 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
248 case PPCISD::SRL: return "PPCISD::SRL";
249 case PPCISD::SRA: return "PPCISD::SRA";
250 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000251 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
252 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000253 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000254 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000255 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000256 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000257 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000258 }
259}
260
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000261/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
262static bool isFloatingPointZero(SDOperand Op) {
263 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
264 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
265 else if (Op.getOpcode() == ISD::EXTLOAD || Op.getOpcode() == ISD::LOAD) {
266 // Maybe this has already been legalized into the constant pool?
267 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
268 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->get()))
269 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
270 }
271 return false;
272}
273
Chris Lattnerddb739e2006-04-06 17:23:16 +0000274/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
275/// true if Op is undef or if it matches the specified value.
276static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
277 return Op.getOpcode() == ISD::UNDEF ||
278 cast<ConstantSDNode>(Op)->getValue() == Val;
279}
280
281/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
282/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000283bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
284 if (!isUnary) {
285 for (unsigned i = 0; i != 16; ++i)
286 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
287 return false;
288 } else {
289 for (unsigned i = 0; i != 8; ++i)
290 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
291 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
292 return false;
293 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000294 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000295}
296
297/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
298/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000299bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
300 if (!isUnary) {
301 for (unsigned i = 0; i != 16; i += 2)
302 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
303 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
304 return false;
305 } else {
306 for (unsigned i = 0; i != 8; i += 2)
307 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
308 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
309 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
310 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
311 return false;
312 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000313 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000314}
315
Chris Lattnercaad1632006-04-06 22:02:42 +0000316/// isVMerge - Common function, used to match vmrg* shuffles.
317///
318static bool isVMerge(SDNode *N, unsigned UnitSize,
319 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000320 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
321 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
322 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
323 "Unsupported merge size!");
324
325 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
326 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
327 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000328 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000329 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000330 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000331 return false;
332 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000333 return true;
334}
335
336/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
337/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
338bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
339 if (!isUnary)
340 return isVMerge(N, UnitSize, 8, 24);
341 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000342}
343
344/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
345/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000346bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
347 if (!isUnary)
348 return isVMerge(N, UnitSize, 0, 16);
349 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000350}
351
352
Chris Lattnerd0608e12006-04-06 18:26:28 +0000353/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
354/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000355int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000356 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
357 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000358 // Find the first non-undef value in the shuffle mask.
359 unsigned i;
360 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
361 /*search*/;
362
363 if (i == 16) return -1; // all undef.
364
365 // Otherwise, check to see if the rest of the elements are consequtively
366 // numbered from this value.
367 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
368 if (ShiftAmt < i) return -1;
369 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000370
Chris Lattnerf24380e2006-04-06 22:28:36 +0000371 if (!isUnary) {
372 // Check the rest of the elements to see if they are consequtive.
373 for (++i; i != 16; ++i)
374 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
375 return -1;
376 } else {
377 // Check the rest of the elements to see if they are consequtive.
378 for (++i; i != 16; ++i)
379 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
380 return -1;
381 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000382
383 return ShiftAmt;
384}
Chris Lattneref819f82006-03-20 06:33:01 +0000385
386/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
387/// specifies a splat of a single element that is suitable for input to
388/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000389bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
390 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
391 N->getNumOperands() == 16 &&
392 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000393
Chris Lattner88a99ef2006-03-20 06:37:44 +0000394 // This is a splat operation if each element of the permute is the same, and
395 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000396 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000397 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000398 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
399 ElementBase = EltV->getValue();
400 else
401 return false; // FIXME: Handle UNDEF elements too!
402
403 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
404 return false;
405
406 // Check that they are consequtive.
407 for (unsigned i = 1; i != EltSize; ++i) {
408 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
409 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
410 return false;
411 }
412
Chris Lattner88a99ef2006-03-20 06:37:44 +0000413 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000414 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattner88a99ef2006-03-20 06:37:44 +0000415 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
416 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000417 for (unsigned j = 0; j != EltSize; ++j)
418 if (N->getOperand(i+j) != N->getOperand(j))
419 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000420 }
421
Chris Lattner7ff7e672006-04-04 17:25:31 +0000422 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000423}
424
425/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
426/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000427unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
428 assert(isSplatShuffleMask(N, EltSize));
429 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000430}
431
Chris Lattner140a58f2006-04-08 06:46:53 +0000432/// get_VSPLI_elt - If this is a build_vector of constants which can be formed
433/// by using a vspltis[bhw] instruction of the specified element size, return
434/// the constant being splatted. The ByteSize field indicates the number of
435/// bytes of each element [124] -> [bhw].
436SDOperand PPC::get_VSPLI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000437 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000438
439 // If ByteSize of the splat is bigger than the element size of the
440 // build_vector, then we have a case where we are checking for a splat where
441 // multiple elements of the buildvector are folded together into a single
442 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
443 unsigned EltSize = 16/N->getNumOperands();
444 if (EltSize < ByteSize) {
445 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
446 SDOperand UniquedVals[4];
447 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
448
449 // See if all of the elements in the buildvector agree across.
450 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
451 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
452 // If the element isn't a constant, bail fully out.
453 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
454
455
456 if (UniquedVals[i&(Multiple-1)].Val == 0)
457 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
458 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
459 return SDOperand(); // no match.
460 }
461
462 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
463 // either constant or undef values that are identical for each chunk. See
464 // if these chunks can form into a larger vspltis*.
465
466 // Check to see if all of the leading entries are either 0 or -1. If
467 // neither, then this won't fit into the immediate field.
468 bool LeadingZero = true;
469 bool LeadingOnes = true;
470 for (unsigned i = 0; i != Multiple-1; ++i) {
471 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
472
473 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
474 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
475 }
476 // Finally, check the least significant entry.
477 if (LeadingZero) {
478 if (UniquedVals[Multiple-1].Val == 0)
479 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
480 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
481 if (Val < 16)
482 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
483 }
484 if (LeadingOnes) {
485 if (UniquedVals[Multiple-1].Val == 0)
486 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
487 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
488 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
489 return DAG.getTargetConstant(Val, MVT::i32);
490 }
491
492 return SDOperand();
493 }
494
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000495 // Check to see if this buildvec has a single non-undef value in its elements.
496 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
497 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
498 if (OpVal.Val == 0)
499 OpVal = N->getOperand(i);
500 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000501 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000502 }
503
Chris Lattner140a58f2006-04-08 06:46:53 +0000504 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000505
Nate Begeman98e70cc2006-03-28 04:15:58 +0000506 unsigned ValSizeInBytes = 0;
507 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000508 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
509 Value = CN->getValue();
510 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
511 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
512 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
513 Value = FloatToBits(CN->getValue());
514 ValSizeInBytes = 4;
515 }
516
517 // If the splat value is larger than the element value, then we can never do
518 // this splat. The only case that we could fit the replicated bits into our
519 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000520 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000521
522 // If the element value is larger than the splat value, cut it in half and
523 // check to see if the two halves are equal. Continue doing this until we
524 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
525 while (ValSizeInBytes > ByteSize) {
526 ValSizeInBytes >>= 1;
527
528 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000529 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
530 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000531 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000532 }
533
534 // Properly sign extend the value.
535 int ShAmt = (4-ByteSize)*8;
536 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
537
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000538 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000539 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000540
Chris Lattner140a58f2006-04-08 06:46:53 +0000541 // Finally, if this value fits in a 5 bit sext field, return it
542 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
543 return DAG.getTargetConstant(MaskVal, MVT::i32);
544 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000545}
546
Chris Lattneref819f82006-03-20 06:33:01 +0000547
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000548/// LowerOperation - Provide custom lowering hooks for some operations.
549///
Nate Begeman21e463b2005-10-16 05:39:50 +0000550SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000551 switch (Op.getOpcode()) {
552 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattnerf7605322005-08-31 21:09:52 +0000553 case ISD::FP_TO_SINT: {
Nate Begemanc09eeec2005-09-06 22:03:27 +0000554 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
Chris Lattner7c0d6642005-10-02 06:37:13 +0000555 SDOperand Src = Op.getOperand(0);
556 if (Src.getValueType() == MVT::f32)
557 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
558
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000559 SDOperand Tmp;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000560 switch (Op.getValueType()) {
561 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
562 case MVT::i32:
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000563 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000564 break;
565 case MVT::i64:
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000566 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000567 break;
568 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000569
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000570 // Convert the FP value to an int value through memory.
571 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
572 if (Op.getValueType() == MVT::i32)
573 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
574 return Bits;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000575 }
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000576 case ISD::SINT_TO_FP:
577 if (Op.getOperand(0).getValueType() == MVT::i64) {
578 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
579 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
580 if (Op.getValueType() == MVT::f32)
581 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
582 return FP;
583 } else {
584 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
585 "Unhandled SINT_TO_FP type in custom expander!");
586 // Since we only generate this in 64-bit mode, we can take advantage of
587 // 64-bit registers. In particular, sign extend the input value into the
588 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
589 // then lfd it and fcfid it.
590 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
591 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
592 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
593
594 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
595 Op.getOperand(0));
596
597 // STD the extended value into the stack slot.
598 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
599 DAG.getEntryNode(), Ext64, FIdx,
600 DAG.getSrcValue(NULL));
601 // Load the value as a double.
602 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, DAG.getSrcValue(NULL));
603
604 // FCFID it and return it.
605 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
606 if (Op.getValueType() == MVT::f32)
607 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
608 return FP;
609 }
Chris Lattner7fbcef72006-03-24 07:53:47 +0000610 break;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000611
Chris Lattnerf7605322005-08-31 21:09:52 +0000612 case ISD::SELECT_CC: {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000613 // Turn FP only select_cc's into fsel instructions.
Chris Lattnerf7605322005-08-31 21:09:52 +0000614 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
615 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
616 break;
617
618 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
619
620 // Cannot handle SETEQ/SETNE.
621 if (CC == ISD::SETEQ || CC == ISD::SETNE) break;
622
623 MVT::ValueType ResVT = Op.getValueType();
624 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
625 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
626 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000627
Chris Lattnerf7605322005-08-31 21:09:52 +0000628 // If the RHS of the comparison is a 0.0, we don't need to do the
629 // subtraction at all.
630 if (isFloatingPointZero(RHS))
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000631 switch (CC) {
Chris Lattnerbc38dbf2006-01-18 19:42:35 +0000632 default: break; // SETUO etc aren't handled by fsel.
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000633 case ISD::SETULT:
634 case ISD::SETLT:
Chris Lattnerf7605322005-08-31 21:09:52 +0000635 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000636 case ISD::SETUGE:
637 case ISD::SETGE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000638 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
639 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
Chris Lattnerf7605322005-08-31 21:09:52 +0000640 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000641 case ISD::SETUGT:
642 case ISD::SETGT:
Chris Lattnerf7605322005-08-31 21:09:52 +0000643 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000644 case ISD::SETULE:
645 case ISD::SETLE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000646 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
647 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
Chris Lattner0bbea952005-08-26 20:25:03 +0000648 return DAG.getNode(PPCISD::FSEL, ResVT,
Chris Lattner85fd97d2005-10-26 18:01:11 +0000649 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000650 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000651
Chris Lattnereb255f22005-10-25 20:54:57 +0000652 SDOperand Cmp;
Chris Lattnerf7605322005-08-31 21:09:52 +0000653 switch (CC) {
Chris Lattnerbc38dbf2006-01-18 19:42:35 +0000654 default: break; // SETUO etc aren't handled by fsel.
Chris Lattnerf7605322005-08-31 21:09:52 +0000655 case ISD::SETULT:
656 case ISD::SETLT:
Chris Lattnereb255f22005-10-25 20:54:57 +0000657 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
658 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
659 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
660 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000661 case ISD::SETUGE:
662 case ISD::SETGE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000663 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
664 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
665 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
666 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000667 case ISD::SETUGT:
668 case ISD::SETGT:
Chris Lattnereb255f22005-10-25 20:54:57 +0000669 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
670 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
671 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
672 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000673 case ISD::SETULE:
674 case ISD::SETLE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000675 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
676 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
677 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
678 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000679 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000680 break;
681 }
Chris Lattnerbc11c342005-08-31 20:23:54 +0000682 case ISD::SHL: {
683 assert(Op.getValueType() == MVT::i64 &&
684 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
685 // The generic code does a fine job expanding shift by a constant.
686 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
687
688 // Otherwise, expand into a bunch of logical ops. Note that these ops
689 // depend on the PPC behavior for oversized shift amounts.
690 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
691 DAG.getConstant(0, MVT::i32));
692 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
693 DAG.getConstant(1, MVT::i32));
694 SDOperand Amt = Op.getOperand(1);
695
696 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
697 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000698 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
699 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000700 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
701 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
702 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000703 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000704 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
Chris Lattner4172b102005-12-06 02:10:38 +0000705 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000706 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
707 }
708 case ISD::SRL: {
709 assert(Op.getValueType() == MVT::i64 &&
710 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
711 // The generic code does a fine job expanding shift by a constant.
712 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
713
714 // Otherwise, expand into a bunch of logical ops. Note that these ops
715 // depend on the PPC behavior for oversized shift amounts.
716 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
717 DAG.getConstant(0, MVT::i32));
718 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
719 DAG.getConstant(1, MVT::i32));
720 SDOperand Amt = Op.getOperand(1);
721
722 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
723 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000724 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
725 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000726 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
727 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
728 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000729 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000730 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
Chris Lattner4172b102005-12-06 02:10:38 +0000731 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000732 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
733 }
734 case ISD::SRA: {
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000735 assert(Op.getValueType() == MVT::i64 &&
736 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
737 // The generic code does a fine job expanding shift by a constant.
738 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
739
740 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
741 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
742 DAG.getConstant(0, MVT::i32));
743 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
744 DAG.getConstant(1, MVT::i32));
745 SDOperand Amt = Op.getOperand(1);
746
747 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
748 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000749 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
750 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000751 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
752 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
753 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000754 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
755 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000756 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
757 Tmp4, Tmp6, ISD::SETLE);
758 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000759 }
Nate Begeman28a6b022005-12-10 02:36:00 +0000760 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000761 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
762 Constant *C = CP->get();
763 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i32, CP->getAlignment());
Nate Begeman28a6b022005-12-10 02:36:00 +0000764 SDOperand Zero = DAG.getConstant(0, MVT::i32);
765
Evan Cheng4c1aa862006-02-22 20:19:42 +0000766 if (getTargetMachine().getRelocationModel() == Reloc::Static) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000767 // Generate non-pic code that has direct accesses to the constant pool.
768 // The address of the global is just (hi(&g)+lo(&g)).
769 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
770 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
771 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
772 }
773
774 // Only lower ConstantPool on Darwin.
775 if (!getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin()) break;
776 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
Evan Cheng4c1aa862006-02-22 20:19:42 +0000777 if (getTargetMachine().getRelocationModel() == Reloc::PIC) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000778 // With PIC, the first instruction is actually "GR+hi(&G)".
779 Hi = DAG.getNode(ISD::ADD, MVT::i32,
780 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
781 }
782
783 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
784 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
785 return Lo;
786 }
Chris Lattner860e8862005-11-17 07:30:41 +0000787 case ISD::GlobalAddress: {
Nate Begeman50fb3c42005-12-24 01:00:15 +0000788 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
789 GlobalValue *GV = GSDN->getGlobal();
790 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32, GSDN->getOffset());
Chris Lattner860e8862005-11-17 07:30:41 +0000791 SDOperand Zero = DAG.getConstant(0, MVT::i32);
Chris Lattner1d05cb42005-11-17 18:55:48 +0000792
Evan Cheng4c1aa862006-02-22 20:19:42 +0000793 if (getTargetMachine().getRelocationModel() == Reloc::Static) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000794 // Generate non-pic code that has direct accesses to globals.
795 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner1d05cb42005-11-17 18:55:48 +0000796 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
797 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
798 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
799 }
Chris Lattner860e8862005-11-17 07:30:41 +0000800
Chris Lattner1d05cb42005-11-17 18:55:48 +0000801 // Only lower GlobalAddress on Darwin.
802 if (!getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin()) break;
Chris Lattnera35ef632006-01-06 01:04:03 +0000803
Chris Lattner860e8862005-11-17 07:30:41 +0000804 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
Evan Cheng4c1aa862006-02-22 20:19:42 +0000805 if (getTargetMachine().getRelocationModel() == Reloc::PIC) {
Chris Lattner860e8862005-11-17 07:30:41 +0000806 // With PIC, the first instruction is actually "GR+hi(&G)".
807 Hi = DAG.getNode(ISD::ADD, MVT::i32,
Chris Lattner15666132005-11-17 17:51:38 +0000808 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
Chris Lattner860e8862005-11-17 07:30:41 +0000809 }
810
811 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
812 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
813
Chris Lattner37dd6f12006-01-29 20:49:17 +0000814 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
815 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
Chris Lattner860e8862005-11-17 07:30:41 +0000816 return Lo;
817
818 // If the global is weak or external, we have to go through the lazy
819 // resolution stub.
820 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), Lo, DAG.getSrcValue(0));
821 }
Nate Begeman44775902006-01-31 08:17:29 +0000822 case ISD::SETCC: {
823 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Nate Begeman750ac1b2006-02-01 07:19:44 +0000824
825 // If we're comparing for equality to zero, expose the fact that this is
826 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
827 // fold the new nodes.
828 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
829 if (C->isNullValue() && CC == ISD::SETEQ) {
830 MVT::ValueType VT = Op.getOperand(0).getValueType();
831 SDOperand Zext = Op.getOperand(0);
832 if (VT < MVT::i32) {
833 VT = MVT::i32;
834 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
835 }
836 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
837 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
838 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
839 DAG.getConstant(Log2b, getShiftAmountTy()));
840 return DAG.getNode(ISD::TRUNCATE, getSetCCResultTy(), Scc);
841 }
842 // Leave comparisons against 0 and -1 alone for now, since they're usually
843 // optimized. FIXME: revisit this when we can custom lower all setcc
844 // optimizations.
845 if (C->isAllOnesValue() || C->isNullValue())
846 break;
847 }
848
849 // If we have an integer seteq/setne, turn it into a compare against zero
850 // by subtracting the rhs from the lhs, which is faster than setting a
851 // condition register, reading it back out, and masking the correct bit.
852 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
853 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
854 MVT::ValueType VT = Op.getValueType();
855 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
856 Op.getOperand(1));
857 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
858 }
Nate Begeman44775902006-01-31 08:17:29 +0000859 break;
860 }
Nate Begemanacc398c2006-01-25 18:21:52 +0000861 case ISD::VASTART: {
862 // vastart just stores the address of the VarArgsFrameIndex slot into the
863 // memory location argument.
864 // FIXME: Replace MVT::i32 with PointerTy
865 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
866 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
867 Op.getOperand(1), Op.getOperand(2));
868 }
Nate Begemanee625572006-01-27 21:09:22 +0000869 case ISD::RET: {
870 SDOperand Copy;
871
872 switch(Op.getNumOperands()) {
873 default:
874 assert(0 && "Do not know how to return this many arguments!");
875 abort();
876 case 1:
877 return SDOperand(); // ret void is legal
878 case 2: {
879 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
880 unsigned ArgReg = MVT::isInteger(ArgVT) ? PPC::R3 : PPC::F1;
881 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
882 SDOperand());
Chris Lattner06c24352006-04-11 01:21:43 +0000883
884 // If we haven't noted the R3/F1 are live out, do so now.
885 if (DAG.getMachineFunction().liveout_empty())
886 DAG.getMachineFunction().addLiveOut(ArgReg);
Nate Begemanee625572006-01-27 21:09:22 +0000887 break;
888 }
889 case 3:
890 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(2),
891 SDOperand());
892 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
Chris Lattner06c24352006-04-11 01:21:43 +0000893 // If we haven't noted the R3+R4 are live out, do so now.
894 if (DAG.getMachineFunction().liveout_empty()) {
895 DAG.getMachineFunction().addLiveOut(PPC::R3);
896 DAG.getMachineFunction().addLiveOut(PPC::R4);
897 }
Nate Begemanee625572006-01-27 21:09:22 +0000898 break;
899 }
900 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
901 }
Chris Lattnerb2177b92006-03-19 06:55:52 +0000902 case ISD::SCALAR_TO_VECTOR: {
903 // Create a stack slot that is 16-byte aligned.
904 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
905 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
906 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
907
908 // Store the input value into Value#0 of the stack slot.
Chris Lattnerb2177b92006-03-19 06:55:52 +0000909 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
910 Op.getOperand(0), FIdx,DAG.getSrcValue(NULL));
Chris Lattner7f20b132006-03-28 01:43:22 +0000911 // Load it out.
912 return DAG.getLoad(Op.getValueType(), Store, FIdx, DAG.getSrcValue(NULL));
Chris Lattnerb2177b92006-03-19 06:55:52 +0000913 }
Chris Lattner64b3a082006-03-24 07:48:08 +0000914 case ISD::BUILD_VECTOR:
915 // If this is a case we can't handle, return null and let the default
916 // expansion code take care of it. If we CAN select this case, return Op.
917
918 // See if this is all zeros.
919 // FIXME: We should handle splat(-0.0), and other cases here.
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000920 if (ISD::isBuildVectorAllZeros(Op.Val))
Chris Lattner64b3a082006-03-24 07:48:08 +0000921 return Op;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000922
Chris Lattner140a58f2006-04-08 06:46:53 +0000923 if (PPC::get_VSPLI_elt(Op.Val, 1, DAG).Val || // vspltisb
924 PPC::get_VSPLI_elt(Op.Val, 2, DAG).Val || // vspltish
925 PPC::get_VSPLI_elt(Op.Val, 4, DAG).Val) // vspltisw
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000926 return Op;
927
Chris Lattner64b3a082006-03-24 07:48:08 +0000928 return SDOperand();
929
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000930 case ISD::VECTOR_SHUFFLE: {
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000931 SDOperand V1 = Op.getOperand(0);
932 SDOperand V2 = Op.getOperand(1);
933 SDOperand PermMask = Op.getOperand(2);
934
935 // Cases that are handled by instructions that take permute immediates
936 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
937 // selected by the instruction selector.
Chris Lattnercaad1632006-04-06 22:02:42 +0000938 if (V2.getOpcode() == ISD::UNDEF) {
939 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
940 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
941 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
Chris Lattnerf24380e2006-04-06 22:28:36 +0000942 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
943 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
944 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
Chris Lattnercaad1632006-04-06 22:02:42 +0000945 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
946 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
947 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
948 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
949 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
950 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
951 return Op;
952 }
953 }
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000954
Chris Lattnerf24380e2006-04-06 22:28:36 +0000955 // Altivec has a variety of "shuffle immediates" that take two vector inputs
956 // and produce a fixed permutation. If any of these match, do not lower to
957 // VPERM.
958 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
959 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
960 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
Chris Lattnercaad1632006-04-06 22:02:42 +0000961 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
962 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
963 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
964 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
965 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
966 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
Chris Lattnerddb739e2006-04-06 17:23:16 +0000967 return Op;
968
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000969 // TODO: Handle more cases, and also handle cases that are cheaper to do as
970 // multiple such instructions than as a constant pool load/vperm pair.
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000971
972 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
973 // vector that will get spilled to the constant pool.
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000974 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000975
976 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
977 // that it is in input element units, not in bytes. Convert now.
978 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
979 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
980
981 std::vector<SDOperand> ResultMask;
982 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
983 unsigned SrcElt =cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
984
985 for (unsigned j = 0; j != BytesPerElement; ++j)
986 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
987 MVT::i8));
988 }
989
990 SDOperand VPermMask =DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, ResultMask);
991 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
992 }
Chris Lattner48b61a72006-03-28 00:40:33 +0000993 case ISD::INTRINSIC_WO_CHAIN: {
Chris Lattnerbbe77de2006-04-02 06:26:07 +0000994 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
Chris Lattner6d92cad2006-03-26 10:06:40 +0000995
996 // If this is a lowered altivec predicate compare, CompareOpc is set to the
997 // opcode number of the comparison.
998 int CompareOpc = -1;
Chris Lattnera17b1552006-03-31 05:13:27 +0000999 bool isDot = false;
Chris Lattner6d92cad2006-03-26 10:06:40 +00001000 switch (IntNo) {
1001 default: return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattnera17b1552006-03-31 05:13:27 +00001002 // Comparison predicates.
1003 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
1004 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
1005 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
1006 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
1007 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
1008 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
1009 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
1010 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
1011 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
1012 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
1013 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
1014 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
1015 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
1016
1017 // Normal Comparisons.
1018 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
1019 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
1020 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
1021 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
1022 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
1023 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
1024 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
1025 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
1026 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
1027 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
1028 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
1029 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
1030 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
Chris Lattner6d92cad2006-03-26 10:06:40 +00001031 }
1032
1033 assert(CompareOpc>0 && "We only lower altivec predicate compares so far!");
1034
Chris Lattnera17b1552006-03-31 05:13:27 +00001035 // If this is a non-dot comparison, make the VCMP node.
Chris Lattner90217992006-04-06 23:12:19 +00001036 if (!isDot) {
1037 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
1038 Op.getOperand(1), Op.getOperand(2),
1039 DAG.getConstant(CompareOpc, MVT::i32));
1040 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
1041 }
Chris Lattnera17b1552006-03-31 05:13:27 +00001042
Chris Lattner6d92cad2006-03-26 10:06:40 +00001043 // Create the PPCISD altivec 'dot' comparison node.
1044 std::vector<SDOperand> Ops;
1045 std::vector<MVT::ValueType> VTs;
1046 Ops.push_back(Op.getOperand(2)); // LHS
1047 Ops.push_back(Op.getOperand(3)); // RHS
1048 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
1049 VTs.push_back(Op.getOperand(2).getValueType());
1050 VTs.push_back(MVT::Flag);
1051 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
1052
1053 // Now that we have the comparison, emit a copy from the CR to a GPR.
1054 // This is flagged to the above dot comparison.
1055 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
1056 DAG.getRegister(PPC::CR6, MVT::i32),
1057 CompNode.getValue(1));
1058
1059 // Unpack the result based on how the target uses it.
1060 unsigned BitNo; // Bit # of CR6.
1061 bool InvertBit; // Invert result?
1062 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1063 default: // Can't happen, don't crash on invalid number though.
1064 case 0: // Return the value of the EQ bit of CR6.
1065 BitNo = 0; InvertBit = false;
1066 break;
1067 case 1: // Return the inverted value of the EQ bit of CR6.
1068 BitNo = 0; InvertBit = true;
1069 break;
1070 case 2: // Return the value of the LT bit of CR6.
1071 BitNo = 2; InvertBit = false;
1072 break;
1073 case 3: // Return the inverted value of the LT bit of CR6.
1074 BitNo = 2; InvertBit = true;
1075 break;
1076 }
1077
1078 // Shift the bit into the low position.
1079 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
1080 DAG.getConstant(8-(3-BitNo), MVT::i32));
1081 // Isolate the bit.
1082 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
1083 DAG.getConstant(1, MVT::i32));
1084
1085 // If we are supposed to, toggle the bit.
1086 if (InvertBit)
1087 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
1088 DAG.getConstant(1, MVT::i32));
1089 return Flags;
1090 }
Chris Lattnerbc11c342005-08-31 20:23:54 +00001091 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00001092 return SDOperand();
1093}
1094
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001095std::vector<SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +00001096PPCTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001097 //
1098 // add beautiful description of PPC stack frame format, or at least some docs
1099 //
1100 MachineFunction &MF = DAG.getMachineFunction();
1101 MachineFrameInfo *MFI = MF.getFrameInfo();
1102 MachineBasicBlock& BB = MF.front();
Chris Lattner7b738342005-09-13 19:33:40 +00001103 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001104 std::vector<SDOperand> ArgValues;
1105
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001106 unsigned ArgOffset = 24;
1107 unsigned GPR_remaining = 8;
1108 unsigned FPR_remaining = 13;
1109 unsigned GPR_idx = 0, FPR_idx = 0;
1110 static const unsigned GPR[] = {
1111 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1112 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1113 };
1114 static const unsigned FPR[] = {
1115 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1116 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1117 };
1118
1119 // Add DAG nodes to load the arguments... On entry to a function on PPC,
1120 // the arguments start at offset 24, although they are likely to be passed
1121 // in registers.
1122 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
1123 SDOperand newroot, argt;
1124 unsigned ObjSize;
1125 bool needsLoad = false;
1126 bool ArgLive = !I->use_empty();
1127 MVT::ValueType ObjectVT = getValueType(I->getType());
1128
1129 switch (ObjectVT) {
Chris Lattner915fb302005-08-30 00:19:00 +00001130 default: assert(0 && "Unhandled argument type!");
1131 case MVT::i1:
1132 case MVT::i8:
1133 case MVT::i16:
1134 case MVT::i32:
1135 ObjSize = 4;
1136 if (!ArgLive) break;
1137 if (GPR_remaining > 0) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001138 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001139 MF.addLiveIn(GPR[GPR_idx], VReg);
1140 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Nate Begeman49296f12005-08-31 01:58:39 +00001141 if (ObjectVT != MVT::i32) {
1142 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
1143 : ISD::AssertZext;
1144 argt = DAG.getNode(AssertOp, MVT::i32, argt,
1145 DAG.getValueType(ObjectVT));
1146 argt = DAG.getNode(ISD::TRUNCATE, ObjectVT, argt);
1147 }
Chris Lattner915fb302005-08-30 00:19:00 +00001148 } else {
1149 needsLoad = true;
1150 }
1151 break;
Chris Lattner80720a92005-11-30 20:40:54 +00001152 case MVT::i64:
1153 ObjSize = 8;
Chris Lattner915fb302005-08-30 00:19:00 +00001154 if (!ArgLive) break;
1155 if (GPR_remaining > 0) {
1156 SDOperand argHi, argLo;
Nate Begeman1d9d7422005-10-18 00:28:58 +00001157 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001158 MF.addLiveIn(GPR[GPR_idx], VReg);
1159 argHi = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +00001160 // If we have two or more remaining argument registers, then both halves
1161 // of the i64 can be sourced from there. Otherwise, the lower half will
1162 // have to come off the stack. This can happen when an i64 is preceded
1163 // by 28 bytes of arguments.
1164 if (GPR_remaining > 1) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001165 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001166 MF.addLiveIn(GPR[GPR_idx+1], VReg);
1167 argLo = DAG.getCopyFromReg(argHi, VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +00001168 } else {
1169 int FI = MFI->CreateFixedObject(4, ArgOffset+4);
1170 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
1171 argLo = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
1172 DAG.getSrcValue(NULL));
1173 }
1174 // Build the outgoing arg thingy
1175 argt = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, argLo, argHi);
1176 newroot = argLo;
1177 } else {
1178 needsLoad = true;
1179 }
1180 break;
1181 case MVT::f32:
1182 case MVT::f64:
1183 ObjSize = (ObjectVT == MVT::f64) ? 8 : 4;
Chris Lattner413b9792006-01-11 18:21:25 +00001184 if (!ArgLive) {
1185 if (FPR_remaining > 0) {
1186 --FPR_remaining;
1187 ++FPR_idx;
1188 }
1189 break;
1190 }
Chris Lattner915fb302005-08-30 00:19:00 +00001191 if (FPR_remaining > 0) {
Chris Lattner919c0322005-10-01 01:35:02 +00001192 unsigned VReg;
1193 if (ObjectVT == MVT::f32)
Nate Begeman1d9d7422005-10-18 00:28:58 +00001194 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner919c0322005-10-01 01:35:02 +00001195 else
Nate Begeman1d9d7422005-10-18 00:28:58 +00001196 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001197 MF.addLiveIn(FPR[FPR_idx], VReg);
1198 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, ObjectVT);
Chris Lattner915fb302005-08-30 00:19:00 +00001199 --FPR_remaining;
1200 ++FPR_idx;
1201 } else {
1202 needsLoad = true;
1203 }
1204 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001205 }
1206
1207 // We need to load the argument to a virtual register if we determined above
1208 // that we ran out of physical registers of the appropriate type
1209 if (needsLoad) {
1210 unsigned SubregOffset = 0;
1211 if (ObjectVT == MVT::i8 || ObjectVT == MVT::i1) SubregOffset = 3;
1212 if (ObjectVT == MVT::i16) SubregOffset = 2;
1213 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1214 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
1215 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN,
1216 DAG.getConstant(SubregOffset, MVT::i32));
1217 argt = newroot = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
1218 DAG.getSrcValue(NULL));
1219 }
1220
1221 // Every 4 bytes of argument space consumes one of the GPRs available for
1222 // argument passing.
1223 if (GPR_remaining > 0) {
1224 unsigned delta = (GPR_remaining > 1 && ObjSize == 8) ? 2 : 1;
1225 GPR_remaining -= delta;
1226 GPR_idx += delta;
1227 }
1228 ArgOffset += ObjSize;
1229 if (newroot.Val)
1230 DAG.setRoot(newroot.getValue(1));
1231
1232 ArgValues.push_back(argt);
1233 }
1234
1235 // If the function takes variable number of arguments, make a frame index for
1236 // the start of the first vararg value... for expansion of llvm.va_start.
1237 if (F.isVarArg()) {
1238 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1239 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
1240 // If this function is vararg, store any remaining integer argument regs
1241 // to their spots on the stack so that they may be loaded by deferencing the
1242 // result of va_next.
1243 std::vector<SDOperand> MemOps;
1244 for (; GPR_remaining > 0; --GPR_remaining, ++GPR_idx) {
Nate Begeman1d9d7422005-10-18 00:28:58 +00001245 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +00001246 MF.addLiveIn(GPR[GPR_idx], VReg);
1247 SDOperand Val = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001248 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
1249 Val, FIN, DAG.getSrcValue(NULL));
1250 MemOps.push_back(Store);
1251 // Increment the address by four for the next argument to store
1252 SDOperand PtrOff = DAG.getConstant(4, getPointerTy());
1253 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
1254 }
Chris Lattner80720a92005-11-30 20:40:54 +00001255 if (!MemOps.empty()) {
1256 MemOps.push_back(DAG.getRoot());
1257 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps));
1258 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001259 }
1260
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001261 return ArgValues;
1262}
1263
1264std::pair<SDOperand, SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +00001265PPCTargetLowering::LowerCallTo(SDOperand Chain,
1266 const Type *RetTy, bool isVarArg,
1267 unsigned CallingConv, bool isTailCall,
1268 SDOperand Callee, ArgListTy &Args,
1269 SelectionDAG &DAG) {
Chris Lattner281b55e2006-01-27 23:34:02 +00001270 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001271 // SelectExpr to use to put the arguments in the appropriate registers.
1272 std::vector<SDOperand> args_to_use;
1273
1274 // Count how many bytes are to be pushed on the stack, including the linkage
1275 // area, and parameter passing area.
1276 unsigned NumBytes = 24;
1277
1278 if (Args.empty()) {
Chris Lattner45b39762006-02-13 08:55:29 +00001279 Chain = DAG.getCALLSEQ_START(Chain,
1280 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001281 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001282 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001283 switch (getValueType(Args[i].second)) {
Chris Lattner915fb302005-08-30 00:19:00 +00001284 default: assert(0 && "Unknown value type!");
1285 case MVT::i1:
1286 case MVT::i8:
1287 case MVT::i16:
1288 case MVT::i32:
1289 case MVT::f32:
1290 NumBytes += 4;
1291 break;
1292 case MVT::i64:
1293 case MVT::f64:
1294 NumBytes += 8;
1295 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001296 }
Chris Lattner915fb302005-08-30 00:19:00 +00001297 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001298
Chris Lattner915fb302005-08-30 00:19:00 +00001299 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1300 // plus 32 bytes of argument space in case any called code gets funky on us.
1301 // (Required by ABI to support var arg)
1302 if (NumBytes < 56) NumBytes = 56;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001303
1304 // Adjust the stack pointer for the new arguments...
1305 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattner45b39762006-02-13 08:55:29 +00001306 Chain = DAG.getCALLSEQ_START(Chain,
1307 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001308
1309 // Set up a copy of the stack pointer for use loading and storing any
1310 // arguments that may not fit in the registers available for argument
1311 // passing.
Chris Lattnera243db82006-01-11 19:55:07 +00001312 SDOperand StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001313
1314 // Figure out which arguments are going to go in registers, and which in
1315 // memory. Also, if this is a vararg function, floating point operations
1316 // must be stored to our stack, and loaded into integer regs as well, if
1317 // any integer regs are available for argument passing.
1318 unsigned ArgOffset = 24;
1319 unsigned GPR_remaining = 8;
1320 unsigned FPR_remaining = 13;
1321
1322 std::vector<SDOperand> MemOps;
1323 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1324 // PtrOff will be used to store the current argument to the stack if a
1325 // register cannot be found for it.
1326 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1327 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
1328 MVT::ValueType ArgVT = getValueType(Args[i].second);
1329
1330 switch (ArgVT) {
Chris Lattner915fb302005-08-30 00:19:00 +00001331 default: assert(0 && "Unexpected ValueType for argument!");
1332 case MVT::i1:
1333 case MVT::i8:
1334 case MVT::i16:
1335 // Promote the integer to 32 bits. If the input type is signed use a
1336 // sign extend, otherwise use a zero extend.
1337 if (Args[i].second->isSigned())
1338 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
1339 else
1340 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
1341 // FALL THROUGH
1342 case MVT::i32:
1343 if (GPR_remaining > 0) {
1344 args_to_use.push_back(Args[i].first);
1345 --GPR_remaining;
1346 } else {
1347 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1348 Args[i].first, PtrOff,
1349 DAG.getSrcValue(NULL)));
1350 }
1351 ArgOffset += 4;
1352 break;
1353 case MVT::i64:
1354 // If we have one free GPR left, we can place the upper half of the i64
1355 // in it, and store the other half to the stack. If we have two or more
1356 // free GPRs, then we can pass both halves of the i64 in registers.
1357 if (GPR_remaining > 0) {
1358 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
1359 Args[i].first, DAG.getConstant(1, MVT::i32));
1360 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
1361 Args[i].first, DAG.getConstant(0, MVT::i32));
1362 args_to_use.push_back(Hi);
1363 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001364 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001365 args_to_use.push_back(Lo);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001366 --GPR_remaining;
1367 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001368 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1369 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001370 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner915fb302005-08-30 00:19:00 +00001371 Lo, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001372 }
Chris Lattner915fb302005-08-30 00:19:00 +00001373 } else {
1374 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1375 Args[i].first, PtrOff,
1376 DAG.getSrcValue(NULL)));
1377 }
1378 ArgOffset += 8;
1379 break;
1380 case MVT::f32:
1381 case MVT::f64:
1382 if (FPR_remaining > 0) {
1383 args_to_use.push_back(Args[i].first);
1384 --FPR_remaining;
1385 if (isVarArg) {
1386 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
1387 Args[i].first, PtrOff,
1388 DAG.getSrcValue(NULL));
1389 MemOps.push_back(Store);
1390 // Float varargs are always shadowed in available integer registers
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001391 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001392 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1393 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001394 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001395 args_to_use.push_back(Load);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001396 --GPR_remaining;
Chris Lattner915fb302005-08-30 00:19:00 +00001397 }
1398 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001399 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1400 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner915fb302005-08-30 00:19:00 +00001401 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1402 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001403 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001404 args_to_use.push_back(Load);
1405 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001406 }
1407 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001408 // If we have any FPRs remaining, we may also have GPRs remaining.
1409 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1410 // GPRs.
1411 if (GPR_remaining > 0) {
1412 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1413 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001414 }
Chris Lattner915fb302005-08-30 00:19:00 +00001415 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
1416 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1417 --GPR_remaining;
1418 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001419 }
Chris Lattner915fb302005-08-30 00:19:00 +00001420 } else {
1421 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1422 Args[i].first, PtrOff,
1423 DAG.getSrcValue(NULL)));
1424 }
1425 ArgOffset += (ArgVT == MVT::f32) ? 4 : 8;
1426 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001427 }
1428 }
1429 if (!MemOps.empty())
1430 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
1431 }
1432
1433 std::vector<MVT::ValueType> RetVals;
1434 MVT::ValueType RetTyVT = getValueType(RetTy);
Chris Lattnerf5059492005-09-02 01:24:55 +00001435 MVT::ValueType ActualRetTyVT = RetTyVT;
1436 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i16)
1437 ActualRetTyVT = MVT::i32; // Promote result to i32.
1438
Chris Lattnere00ebf02006-01-28 07:33:03 +00001439 if (RetTyVT == MVT::i64) {
1440 RetVals.push_back(MVT::i32);
1441 RetVals.push_back(MVT::i32);
1442 } else if (RetTyVT != MVT::isVoid) {
Chris Lattnerf5059492005-09-02 01:24:55 +00001443 RetVals.push_back(ActualRetTyVT);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001444 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001445 RetVals.push_back(MVT::Other);
1446
Chris Lattner2823b3e2005-11-17 05:56:14 +00001447 // If the callee is a GlobalAddress node (quite common, every direct call is)
1448 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1449 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1450 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
1451
Chris Lattner281b55e2006-01-27 23:34:02 +00001452 std::vector<SDOperand> Ops;
1453 Ops.push_back(Chain);
1454 Ops.push_back(Callee);
1455 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
1456 SDOperand TheCall = DAG.getNode(PPCISD::CALL, RetVals, Ops);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001457 Chain = TheCall.getValue(TheCall.Val->getNumValues()-1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001458 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
1459 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerf5059492005-09-02 01:24:55 +00001460 SDOperand RetVal = TheCall;
1461
1462 // If the result is a small value, add a note so that we keep track of the
1463 // information about whether it is sign or zero extended.
1464 if (RetTyVT != ActualRetTyVT) {
1465 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
1466 MVT::i32, RetVal, DAG.getValueType(RetTyVT));
1467 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001468 } else if (RetTyVT == MVT::i64) {
1469 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, RetVal, RetVal.getValue(1));
Chris Lattnerf5059492005-09-02 01:24:55 +00001470 }
1471
1472 return std::make_pair(RetVal, Chain);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001473}
1474
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001475MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00001476PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1477 MachineBasicBlock *BB) {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001478 assert((MI->getOpcode() == PPC::SELECT_CC_Int ||
Chris Lattner919c0322005-10-01 01:35:02 +00001479 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00001480 MI->getOpcode() == PPC::SELECT_CC_F8 ||
1481 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001482 "Unexpected instr type to insert");
1483
1484 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1485 // control-flow pattern. The incoming instruction knows the destination vreg
1486 // to set, the condition code register to branch on, the true/false values to
1487 // select between, and a branch opcode to use.
1488 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1489 ilist<MachineBasicBlock>::iterator It = BB;
1490 ++It;
1491
1492 // thisMBB:
1493 // ...
1494 // TrueVal = ...
1495 // cmpTY ccX, r1, r2
1496 // bCC copy1MBB
1497 // fallthrough --> copy0MBB
1498 MachineBasicBlock *thisMBB = BB;
1499 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1500 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1501 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
1502 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
1503 MachineFunction *F = BB->getParent();
1504 F->getBasicBlockList().insert(It, copy0MBB);
1505 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001506 // Update machine-CFG edges by first adding all successors of the current
1507 // block to the new block which will contain the Phi node for the select.
1508 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1509 e = BB->succ_end(); i != e; ++i)
1510 sinkMBB->addSuccessor(*i);
1511 // Next, remove all successors of the current block, and add the true
1512 // and fallthrough blocks as its successors.
1513 while(!BB->succ_empty())
1514 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001515 BB->addSuccessor(copy0MBB);
1516 BB->addSuccessor(sinkMBB);
1517
1518 // copy0MBB:
1519 // %FalseValue = ...
1520 // # fallthrough to sinkMBB
1521 BB = copy0MBB;
1522
1523 // Update machine-CFG edges
1524 BB->addSuccessor(sinkMBB);
1525
1526 // sinkMBB:
1527 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1528 // ...
1529 BB = sinkMBB;
1530 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
1531 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
1532 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1533
1534 delete MI; // The pseudo instruction is gone now.
1535 return BB;
1536}
1537
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001538SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
1539 DAGCombinerInfo &DCI) const {
1540 TargetMachine &TM = getTargetMachine();
1541 SelectionDAG &DAG = DCI.DAG;
1542 switch (N->getOpcode()) {
1543 default: break;
1544 case ISD::SINT_TO_FP:
1545 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001546 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
1547 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
1548 // We allow the src/dst to be either f32/f64, but the intermediate
1549 // type must be i64.
1550 if (N->getOperand(0).getValueType() == MVT::i64) {
1551 SDOperand Val = N->getOperand(0).getOperand(0);
1552 if (Val.getValueType() == MVT::f32) {
1553 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1554 DCI.AddToWorklist(Val.Val);
1555 }
1556
1557 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001558 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001559 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001560 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001561 if (N->getValueType(0) == MVT::f32) {
1562 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
1563 DCI.AddToWorklist(Val.Val);
1564 }
1565 return Val;
1566 } else if (N->getOperand(0).getValueType() == MVT::i32) {
1567 // If the intermediate type is i32, we can avoid the load/store here
1568 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001569 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001570 }
1571 }
1572 break;
Chris Lattner51269842006-03-01 05:50:56 +00001573 case ISD::STORE:
1574 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
1575 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
1576 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
1577 N->getOperand(1).getValueType() == MVT::i32) {
1578 SDOperand Val = N->getOperand(1).getOperand(0);
1579 if (Val.getValueType() == MVT::f32) {
1580 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1581 DCI.AddToWorklist(Val.Val);
1582 }
1583 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
1584 DCI.AddToWorklist(Val.Val);
1585
1586 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
1587 N->getOperand(2), N->getOperand(3));
1588 DCI.AddToWorklist(Val.Val);
1589 return Val;
1590 }
1591 break;
Chris Lattner4468c222006-03-31 06:02:07 +00001592 case PPCISD::VCMP: {
1593 // If a VCMPo node already exists with exactly the same operands as this
1594 // node, use its result instead of this node (VCMPo computes both a CR6 and
1595 // a normal output).
1596 //
1597 if (!N->getOperand(0).hasOneUse() &&
1598 !N->getOperand(1).hasOneUse() &&
1599 !N->getOperand(2).hasOneUse()) {
1600
1601 // Scan all of the users of the LHS, looking for VCMPo's that match.
1602 SDNode *VCMPoNode = 0;
1603
1604 SDNode *LHSN = N->getOperand(0).Val;
1605 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
1606 UI != E; ++UI)
1607 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
1608 (*UI)->getOperand(1) == N->getOperand(1) &&
1609 (*UI)->getOperand(2) == N->getOperand(2) &&
1610 (*UI)->getOperand(0) == N->getOperand(0)) {
1611 VCMPoNode = *UI;
1612 break;
1613 }
1614
1615 // If there are non-zero uses of the flag value, use the VCMPo node!
Chris Lattner33497cc2006-03-31 06:04:53 +00001616 if (VCMPoNode && !VCMPoNode->hasNUsesOfValue(0, 1))
Chris Lattner4468c222006-03-31 06:02:07 +00001617 return SDOperand(VCMPoNode, 0);
1618 }
1619 break;
1620 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001621 }
1622
1623 return SDOperand();
1624}
1625
Chris Lattnerbbe77de2006-04-02 06:26:07 +00001626void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
1627 uint64_t Mask,
1628 uint64_t &KnownZero,
1629 uint64_t &KnownOne,
1630 unsigned Depth) const {
1631 KnownZero = 0;
1632 KnownOne = 0;
1633 switch (Op.getOpcode()) {
1634 default: break;
1635 case ISD::INTRINSIC_WO_CHAIN: {
1636 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
1637 default: break;
1638 case Intrinsic::ppc_altivec_vcmpbfp_p:
1639 case Intrinsic::ppc_altivec_vcmpeqfp_p:
1640 case Intrinsic::ppc_altivec_vcmpequb_p:
1641 case Intrinsic::ppc_altivec_vcmpequh_p:
1642 case Intrinsic::ppc_altivec_vcmpequw_p:
1643 case Intrinsic::ppc_altivec_vcmpgefp_p:
1644 case Intrinsic::ppc_altivec_vcmpgtfp_p:
1645 case Intrinsic::ppc_altivec_vcmpgtsb_p:
1646 case Intrinsic::ppc_altivec_vcmpgtsh_p:
1647 case Intrinsic::ppc_altivec_vcmpgtsw_p:
1648 case Intrinsic::ppc_altivec_vcmpgtub_p:
1649 case Intrinsic::ppc_altivec_vcmpgtuh_p:
1650 case Intrinsic::ppc_altivec_vcmpgtuw_p:
1651 KnownZero = ~1U; // All bits but the low one are known to be zero.
1652 break;
1653 }
1654 }
1655 }
1656}
1657
1658
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00001659/// getConstraintType - Given a constraint letter, return the type of
1660/// constraint it is for this target.
1661PPCTargetLowering::ConstraintType
1662PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
1663 switch (ConstraintLetter) {
1664 default: break;
1665 case 'b':
1666 case 'r':
1667 case 'f':
1668 case 'v':
1669 case 'y':
1670 return C_RegisterClass;
1671 }
1672 return TargetLowering::getConstraintType(ConstraintLetter);
1673}
1674
1675
Chris Lattnerddc787d2006-01-31 19:20:21 +00001676std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00001677getRegClassForInlineAsmConstraint(const std::string &Constraint,
1678 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00001679 if (Constraint.size() == 1) {
1680 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
1681 default: break; // Unknown constriant letter
1682 case 'b':
1683 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
1684 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1685 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1686 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1687 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1688 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1689 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1690 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1691 0);
1692 case 'r':
1693 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
1694 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1695 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1696 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1697 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1698 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1699 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1700 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1701 0);
1702 case 'f':
1703 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
1704 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
1705 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
1706 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
1707 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
1708 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
1709 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
1710 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
1711 0);
1712 case 'v':
1713 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
1714 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
1715 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
1716 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
1717 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
1718 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
1719 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
1720 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
1721 0);
1722 case 'y':
1723 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
1724 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
1725 0);
1726 }
1727 }
1728
Chris Lattner1efa40f2006-02-22 00:56:39 +00001729 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00001730}
Chris Lattner763317d2006-02-07 00:47:13 +00001731
1732// isOperandValidForConstraint
1733bool PPCTargetLowering::
1734isOperandValidForConstraint(SDOperand Op, char Letter) {
1735 switch (Letter) {
1736 default: break;
1737 case 'I':
1738 case 'J':
1739 case 'K':
1740 case 'L':
1741 case 'M':
1742 case 'N':
1743 case 'O':
1744 case 'P': {
1745 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
1746 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
1747 switch (Letter) {
1748 default: assert(0 && "Unknown constraint letter!");
1749 case 'I': // "I" is a signed 16-bit constant.
1750 return (short)Value == (int)Value;
1751 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
1752 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
1753 return (short)Value == 0;
1754 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
1755 return (Value >> 16) == 0;
1756 case 'M': // "M" is a constant that is greater than 31.
1757 return Value > 31;
1758 case 'N': // "N" is a positive constant that is an exact power of two.
1759 return (int)Value > 0 && isPowerOf2_32(Value);
1760 case 'O': // "O" is the constant zero.
1761 return Value == 0;
1762 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
1763 return (short)-Value == (int)-Value;
1764 }
1765 break;
1766 }
1767 }
1768
1769 // Handle standard constraint letters.
1770 return TargetLowering::isOperandValidForConstraint(Op, Letter);
1771}
Evan Chengc4c62572006-03-13 23:20:37 +00001772
1773/// isLegalAddressImmediate - Return true if the integer value can be used
1774/// as the offset of the target addressing mode.
1775bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
1776 // PPC allows a sign-extended 16-bit immediate field.
1777 return (V > -(1 << 16) && V < (1 << 16)-1);
1778}