blob: 32d3d387edd0f6329b4789eb11c72d052a70bfe7 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000031#include "llvm/Target/MRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000033#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/DepthFirstIterator.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000036#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000037#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000038using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000039
Devang Patel19974732007-05-03 01:11:54 +000040char LiveVariables::ID = 0;
Chris Lattner5d8925c2006-08-27 22:30:17 +000041static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000042
Chris Lattnerdacceef2006-01-04 05:40:30 +000043void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000044 cerr << "Register Defined by: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000045 if (DefInst)
Bill Wendlingbcd24982006-12-07 20:28:15 +000046 cerr << *DefInst;
Chris Lattnerdacceef2006-01-04 05:40:30 +000047 else
Bill Wendlingbcd24982006-12-07 20:28:15 +000048 cerr << "<null>\n";
49 cerr << " Alive in blocks: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000050 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000051 if (AliveBlocks[i]) cerr << i << ", ";
52 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000053 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000054 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000055 else {
56 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000057 cerr << "\n #" << i << ": " << *Kills[i];
58 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000059 }
60}
61
Chris Lattnerfb2cb692003-05-12 14:24:00 +000062LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Chris Lattneref09c632004-01-31 21:27:19 +000063 assert(MRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000064 "getVarInfo: not a virtual register!");
65 RegIdx -= MRegisterInfo::FirstVirtualRegister;
66 if (RegIdx >= VirtRegInfo.size()) {
67 if (RegIdx >= 2*VirtRegInfo.size())
68 VirtRegInfo.resize(RegIdx*2);
69 else
70 VirtRegInfo.resize(2*VirtRegInfo.size());
71 }
Evan Chengc6a24102007-03-17 09:29:54 +000072 VarInfo &VI = VirtRegInfo[RegIdx];
73 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Evan Chengc6a24102007-03-17 09:29:54 +000074 return VI;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000075}
76
Chris Lattner657b4d12005-08-24 00:09:33 +000077bool LiveVariables::KillsRegister(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000078 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
79 MachineOperand &MO = MI->getOperand(i);
80 if (MO.isReg() && MO.isKill()) {
Evan Cheng24a3cc42007-04-25 07:30:23 +000081 if ((MO.getReg() == Reg) ||
82 (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
83 MRegisterInfo::isPhysicalRegister(Reg) &&
84 RegInfo->isSubRegister(MO.getReg(), Reg)))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000085 return true;
86 }
87 }
88 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +000089}
90
91bool LiveVariables::RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000092 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
93 MachineOperand &MO = MI->getOperand(i);
Evan Cheng24a3cc42007-04-25 07:30:23 +000094 if (MO.isReg() && MO.isDead()) {
95 if ((MO.getReg() == Reg) ||
96 (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
97 MRegisterInfo::isPhysicalRegister(Reg) &&
98 RegInfo->isSubRegister(MO.getReg(), Reg)))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000099 return true;
Evan Cheng24a3cc42007-04-25 07:30:23 +0000100 }
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000101 }
102 return false;
103}
104
105bool LiveVariables::ModifiesRegister(MachineInstr *MI, unsigned Reg) const {
106 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
107 MachineOperand &MO = MI->getOperand(i);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000108 if (MO.isReg() && MO.isDef() && MO.getReg() == Reg)
109 return true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000110 }
111 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +0000112}
Chris Lattnerfb2cb692003-05-12 14:24:00 +0000113
Chris Lattnerbc40e892003-01-13 20:01:16 +0000114void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Evan Cheng56184902007-05-08 19:00:00 +0000115 MachineBasicBlock *MBB,
116 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner8ba97712004-07-01 04:29:47 +0000117 unsigned BBNum = MBB->getNumber();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000118
119 // Check to see if this basic block is one of the killing blocks. If so,
120 // remove it...
121 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000122 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000123 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
124 break;
125 }
126
Chris Lattner73d4adf2004-07-19 06:26:50 +0000127 if (MBB == VRInfo.DefInst->getParent()) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000128
Chris Lattnerbc40e892003-01-13 20:01:16 +0000129 if (VRInfo.AliveBlocks[BBNum])
130 return; // We already know the block is live
131
132 // Mark the variable known alive in this bb
133 VRInfo.AliveBlocks[BBNum] = true;
134
Evan Cheng56184902007-05-08 19:00:00 +0000135 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
136 E = MBB->pred_rend(); PI != E; ++PI)
137 WorkList.push_back(*PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000138}
139
Evan Cheng56184902007-05-08 19:00:00 +0000140void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
141 MachineBasicBlock *MBB) {
142 std::vector<MachineBasicBlock*> WorkList;
143 MarkVirtRegAliveInBlock(VRInfo, MBB, WorkList);
144 while (!WorkList.empty()) {
145 MachineBasicBlock *Pred = WorkList.back();
146 WorkList.pop_back();
147 MarkVirtRegAliveInBlock(VRInfo, Pred, WorkList);
148 }
149}
150
151
Chris Lattnerbc40e892003-01-13 20:01:16 +0000152void LiveVariables::HandleVirtRegUse(VarInfo &VRInfo, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000153 MachineInstr *MI) {
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000154 assert(VRInfo.DefInst && "Register use before def!");
155
Evan Cheng38b7ca62007-04-17 20:22:11 +0000156 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000157
Chris Lattnerbc40e892003-01-13 20:01:16 +0000158 // Check to see if this basic block is already a kill block...
Chris Lattner74de8b12004-07-19 07:04:55 +0000159 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000160 // Yes, this register is killed in this basic block already. Increase the
161 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000162 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000163 return;
164 }
165
166#ifndef NDEBUG
167 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000168 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000169#endif
170
Misha Brukmanedf128a2005-04-21 22:36:52 +0000171 assert(MBB != VRInfo.DefInst->getParent() &&
Chris Lattner73d4adf2004-07-19 06:26:50 +0000172 "Should have kill for defblock!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000173
174 // Add a new kill entry for this basic block.
Evan Chenge2ee9962007-03-09 09:48:56 +0000175 // If this virtual register is already marked as alive in this basic block,
176 // that means it is alive in at least one of the successor block, it's not
177 // a kill.
Evan Chengf44c7282007-04-18 05:04:38 +0000178 if (!VRInfo.AliveBlocks[MBB->getNumber()])
Evan Chenge2ee9962007-03-09 09:48:56 +0000179 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000180
181 // Update all dominating blocks to mark them known live.
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000182 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
183 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000184 MarkVirtRegAliveInBlock(VRInfo, *PI);
185}
186
Evan Cheng05350282007-04-26 01:40:09 +0000187bool LiveVariables::addRegisterKilled(unsigned IncomingReg, MachineInstr *MI,
188 bool AddIfNotFound) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000189 bool Found = false;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000190 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
191 MachineOperand &MO = MI->getOperand(i);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000192 if (MO.isReg() && MO.isUse()) {
193 unsigned Reg = MO.getReg();
194 if (!Reg)
195 continue;
196 if (Reg == IncomingReg) {
197 MO.setIsKill();
198 Found = true;
199 break;
200 } else if (MRegisterInfo::isPhysicalRegister(Reg) &&
201 MRegisterInfo::isPhysicalRegister(IncomingReg) &&
202 RegInfo->isSuperRegister(IncomingReg, Reg) &&
203 MO.isKill())
204 // A super-register kill already exists.
Evan Cheng05350282007-04-26 01:40:09 +0000205 return true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000206 }
207 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000208
209 // If not found, this means an alias of one of the operand is killed. Add a
Evan Cheng05350282007-04-26 01:40:09 +0000210 // new implicit operand if required.
211 if (!Found && AddIfNotFound) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000212 MI->addRegOperand(IncomingReg, false/*IsDef*/,true/*IsImp*/,true/*IsKill*/);
Evan Cheng05350282007-04-26 01:40:09 +0000213 return true;
214 }
215 return Found;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000216}
217
Evan Cheng05350282007-04-26 01:40:09 +0000218bool LiveVariables::addRegisterDead(unsigned IncomingReg, MachineInstr *MI,
219 bool AddIfNotFound) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000220 bool Found = false;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000221 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
222 MachineOperand &MO = MI->getOperand(i);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000223 if (MO.isReg() && MO.isDef()) {
224 unsigned Reg = MO.getReg();
225 if (!Reg)
226 continue;
227 if (Reg == IncomingReg) {
228 MO.setIsDead();
229 Found = true;
230 break;
231 } else if (MRegisterInfo::isPhysicalRegister(Reg) &&
232 MRegisterInfo::isPhysicalRegister(IncomingReg) &&
233 RegInfo->isSuperRegister(IncomingReg, Reg) &&
234 MO.isDead())
235 // There exists a super-register that's marked dead.
Evan Cheng05350282007-04-26 01:40:09 +0000236 return true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000237 }
238 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000239
240 // If not found, this means an alias of one of the operand is dead. Add a
241 // new implicit operand.
Evan Cheng05350282007-04-26 01:40:09 +0000242 if (!Found && AddIfNotFound) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000243 MI->addRegOperand(IncomingReg, true/*IsDef*/,true/*IsImp*/,false/*IsKill*/,
244 true/*IsDead*/);
Evan Cheng05350282007-04-26 01:40:09 +0000245 return true;
246 }
247 return Found;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000248}
249
Chris Lattnerbc40e892003-01-13 20:01:16 +0000250void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000251 // There is a now a proper use, forget about the last partial use.
252 PhysRegPartUse[Reg] = NULL;
253
254 // Turn previous partial def's into read/mod/write.
255 for (unsigned i = 0, e = PhysRegPartDef[Reg].size(); i != e; ++i) {
256 MachineInstr *Def = PhysRegPartDef[Reg][i];
257 // First one is just a def. This means the use is reading some undef bits.
258 if (i != 0)
259 Def->addRegOperand(Reg, false/*IsDef*/,true/*IsImp*/,true/*IsKill*/);
260 Def->addRegOperand(Reg, true/*IsDef*/,true/*IsImp*/);
261 }
262 PhysRegPartDef[Reg].clear();
263
264 // There was an earlier def of a super-register. Add implicit def to that MI.
265 // A: EAX = ...
266 // B: = AX
267 // Add implicit def to A.
268 if (PhysRegInfo[Reg] && !PhysRegUsed[Reg]) {
269 MachineInstr *Def = PhysRegInfo[Reg];
270 if (!Def->findRegisterDefOperand(Reg))
271 Def->addRegOperand(Reg, true/*IsDef*/,true/*IsImp*/);
272 }
273
Alkis Evlogimenosc55640f2004-01-13 21:16:25 +0000274 PhysRegInfo[Reg] = MI;
275 PhysRegUsed[Reg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000276
Evan Cheng24a3cc42007-04-25 07:30:23 +0000277 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
278 unsigned SubReg = *SubRegs; ++SubRegs) {
279 PhysRegInfo[SubReg] = MI;
280 PhysRegUsed[SubReg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000281 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000282
283 // Remember the partial uses.
284 for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg);
285 unsigned SuperReg = *SuperRegs; ++SuperRegs)
286 PhysRegPartUse[SuperReg] = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000287}
288
289void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
290 // Does this kill a previous version of this register?
Evan Cheng24a3cc42007-04-25 07:30:23 +0000291 if (MachineInstr *LastRef = PhysRegInfo[Reg]) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000292 if (PhysRegUsed[Reg])
Evan Cheng24a3cc42007-04-25 07:30:23 +0000293 addRegisterKilled(Reg, LastRef);
294 else if (PhysRegPartUse[Reg])
295 // Add implicit use / kill to last use of a sub-register.
Evan Cheng05350282007-04-26 01:40:09 +0000296 addRegisterKilled(Reg, PhysRegPartUse[Reg], true);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000297 else
Evan Cheng8e29b212007-04-26 08:24:22 +0000298 addRegisterDead(Reg, LastRef);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000299 }
300 PhysRegInfo[Reg] = MI;
301 PhysRegUsed[Reg] = false;
Evan Cheng24a3cc42007-04-25 07:30:23 +0000302 PhysRegPartUse[Reg] = NULL;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000303
Evan Cheng24a3cc42007-04-25 07:30:23 +0000304 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
305 unsigned SubReg = *SubRegs; ++SubRegs) {
306 if (MachineInstr *LastRef = PhysRegInfo[SubReg]) {
307 if (PhysRegUsed[SubReg])
308 addRegisterKilled(SubReg, LastRef);
309 else if (PhysRegPartUse[SubReg])
310 // Add implicit use / kill to last use of a sub-register.
Evan Cheng8e29b212007-04-26 08:24:22 +0000311 addRegisterKilled(SubReg, PhysRegPartUse[SubReg], true);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000312 else
Evan Cheng24a3cc42007-04-25 07:30:23 +0000313 addRegisterDead(SubReg, LastRef);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000314 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000315 PhysRegInfo[SubReg] = MI;
316 PhysRegUsed[SubReg] = false;
Evan Cheng8b966d92007-05-14 20:39:18 +0000317 PhysRegPartUse[SubReg] = NULL;
Evan Cheng24a3cc42007-04-25 07:30:23 +0000318 }
319
320 if (MI)
321 for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg);
322 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
323 if (PhysRegInfo[SuperReg]) {
324 // The larger register is previously defined. Now a smaller part is
325 // being re-defined. Treat it as read/mod/write.
326 // EAX =
327 // AX = EAX<imp-use,kill>, EAX<imp-def>
328 MI->addRegOperand(SuperReg, false/*IsDef*/,true/*IsImp*/,true/*IsKill*/);
329 MI->addRegOperand(SuperReg, true/*IsDef*/,true/*IsImp*/);
330 PhysRegInfo[SuperReg] = MI;
331 PhysRegUsed[SuperReg] = false;
Evan Cheng8b966d92007-05-14 20:39:18 +0000332 PhysRegPartUse[SuperReg] = NULL;
Evan Cheng24a3cc42007-04-25 07:30:23 +0000333 } else {
334 // Remember this partial def.
335 PhysRegPartDef[SuperReg].push_back(MI);
336 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000337 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000338}
339
Evan Chengc6a24102007-03-17 09:29:54 +0000340bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
341 MF = &mf;
342 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
343 RegInfo = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000344 assert(RegInfo && "Target doesn't have register information?");
345
Evan Chengc6a24102007-03-17 09:29:54 +0000346 ReservedRegisters = RegInfo->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000347
Evan Chenge96f5012007-04-25 19:34:00 +0000348 unsigned NumRegs = RegInfo->getNumRegs();
349 PhysRegInfo = new MachineInstr*[NumRegs];
350 PhysRegUsed = new bool[NumRegs];
351 PhysRegPartUse = new MachineInstr*[NumRegs];
352 PhysRegPartDef = new SmallVector<MachineInstr*,4>[NumRegs];
353 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
354 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
355 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
356 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000357
Chris Lattnerbc40e892003-01-13 20:01:16 +0000358 /// Get some space for a respectable number of registers...
359 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000360
Evan Chengc6a24102007-03-17 09:29:54 +0000361 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000362
Chris Lattnerbc40e892003-01-13 20:01:16 +0000363 // Calculate live variable information in depth first order on the CFG of the
364 // function. This guarantees that we will see the definition of a virtual
365 // register before its uses due to dominance properties of SSA (except for PHI
366 // nodes, which are treated as a special case).
367 //
Evan Chengc6a24102007-03-17 09:29:54 +0000368 MachineBasicBlock *Entry = MF->begin();
Chris Lattnera5287a62004-07-01 04:24:29 +0000369 std::set<MachineBasicBlock*> Visited;
370 for (df_ext_iterator<MachineBasicBlock*> DFI = df_ext_begin(Entry, Visited),
371 E = df_ext_end(Entry, Visited); DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000372 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000373
Evan Chengb371f452007-02-19 21:49:54 +0000374 // Mark live-in registers as live-in.
375 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000376 EE = MBB->livein_end(); II != EE; ++II) {
377 assert(MRegisterInfo::isPhysicalRegister(*II) &&
378 "Cannot have a live-in virtual register!");
379 HandlePhysRegDef(*II, 0);
380 }
381
Chris Lattnerbc40e892003-01-13 20:01:16 +0000382 // Loop over all of the instructions, processing them.
383 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000384 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000385 MachineInstr *MI = I;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000386
387 // Process all of the operands of the instruction...
388 unsigned NumOperandsToProcess = MI->getNumOperands();
389
390 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
391 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000392 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000393 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000394
Evan Cheng438f7bc2006-11-10 08:43:01 +0000395 // Process all uses...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000396 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000397 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000398 if (MO.isRegister() && MO.isUse() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000399 if (MRegisterInfo::isVirtualRegister(MO.getReg())){
400 HandleVirtRegUse(getVarInfo(MO.getReg()), MBB, MI);
401 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000402 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000403 HandlePhysRegUse(MO.getReg(), MI);
404 }
405 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000406 }
407
Evan Cheng438f7bc2006-11-10 08:43:01 +0000408 // Process all defs...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000409 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000410 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000411 if (MO.isRegister() && MO.isDef() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000412 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
413 VarInfo &VRInfo = getVarInfo(MO.getReg());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000414
Chris Lattner73d4adf2004-07-19 06:26:50 +0000415 assert(VRInfo.DefInst == 0 && "Variable multiply defined!");
Misha Brukman09ba9062004-06-24 21:31:16 +0000416 VRInfo.DefInst = MI;
Chris Lattner472405e2004-07-19 06:55:21 +0000417 // Defaults to dead
Chris Lattner74de8b12004-07-19 07:04:55 +0000418 VRInfo.Kills.push_back(MI);
Misha Brukman09ba9062004-06-24 21:31:16 +0000419 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000420 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000421 HandlePhysRegDef(MO.getReg(), MI);
422 }
423 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000424 }
425 }
426
427 // Handle any virtual assignments from PHI nodes which might be at the
428 // bottom of this basic block. We check all of our successor blocks to see
429 // if they have PHI nodes, and if so, we simulate an assignment at the end
430 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000431 if (!PHIVarInfo[MBB->getNumber()].empty()) {
432 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000433
Evan Chenge96f5012007-04-25 19:34:00 +0000434 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000435 E = VarInfoVec.end(); I != E; ++I) {
436 VarInfo& VRInfo = getVarInfo(*I);
437 assert(VRInfo.DefInst && "Register use before def (or no def)!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000438
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000439 // Only mark it alive only in the block we are representing.
440 MarkVirtRegAliveInBlock(VRInfo, MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000441 }
442 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000443
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000444 // Finally, if the last instruction in the block is a return, make sure to mark
Chris Lattnerd493b342005-04-09 15:23:25 +0000445 // it as using all of the live-out values in the function.
446 if (!MBB->empty() && TII.isReturn(MBB->back().getOpcode())) {
447 MachineInstr *Ret = &MBB->back();
Evan Chengc6a24102007-03-17 09:29:54 +0000448 for (MachineFunction::liveout_iterator I = MF->liveout_begin(),
449 E = MF->liveout_end(); I != E; ++I) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000450 assert(MRegisterInfo::isPhysicalRegister(*I) &&
451 "Cannot have a live-in virtual register!");
452 HandlePhysRegUse(*I, Ret);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000453 // Add live-out registers as implicit uses.
Evan Chengfaa51072007-04-26 19:00:32 +0000454 if (Ret->findRegisterUseOperandIdx(*I) == -1)
455 Ret->addRegOperand(*I, false, true);
Chris Lattnerd493b342005-04-09 15:23:25 +0000456 }
457 }
458
Chris Lattnerbc40e892003-01-13 20:01:16 +0000459 // Loop over PhysRegInfo, killing any registers that are available at the
460 // end of the basic block. This also resets the PhysRegInfo map.
Evan Chenge96f5012007-04-25 19:34:00 +0000461 for (unsigned i = 0; i != NumRegs; ++i)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000462 if (PhysRegInfo[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000463 HandlePhysRegDef(i, 0);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000464
465 // Clear some states between BB's. These are purely local information.
Evan Chengade31f92007-04-25 21:34:08 +0000466 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng24a3cc42007-04-25 07:30:23 +0000467 PhysRegPartDef[i].clear();
Evan Chenge96f5012007-04-25 19:34:00 +0000468 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000469 }
470
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000471 // Convert and transfer the dead / killed information we have gathered into
472 // VirtRegInfo onto MI's.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000473 //
Evan Chengf0e3bb12007-03-09 06:02:17 +0000474 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
475 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j) {
Chris Lattner74de8b12004-07-19 07:04:55 +0000476 if (VirtRegInfo[i].Kills[j] == VirtRegInfo[i].DefInst)
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000477 addRegisterDead(i + MRegisterInfo::FirstVirtualRegister,
478 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000479 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000480 addRegisterKilled(i + MRegisterInfo::FirstVirtualRegister,
481 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000482 }
Chris Lattnera5287a62004-07-01 04:24:29 +0000483
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000484 // Check to make sure there are no unreachable blocks in the MC CFG for the
485 // function. If so, it is due to a bug in the instruction selector or some
486 // other part of the code generator if this happens.
487#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000488 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000489 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
490#endif
491
Evan Chenge96f5012007-04-25 19:34:00 +0000492 delete[] PhysRegInfo;
493 delete[] PhysRegUsed;
494 delete[] PhysRegPartUse;
495 delete[] PhysRegPartDef;
496 delete[] PHIVarInfo;
497
Chris Lattnerbc40e892003-01-13 20:01:16 +0000498 return false;
499}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000500
501/// instructionChanged - When the address of an instruction changes, this
502/// method should be called so that live variables can update its internal
503/// data structures. This removes the records for OldMI, transfering them to
504/// the records for NewMI.
505void LiveVariables::instructionChanged(MachineInstr *OldMI,
506 MachineInstr *NewMI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000507 // If the instruction defines any virtual registers, update the VarInfo,
508 // kill and dead information for the instruction.
Alkis Evlogimenosa8db01a2004-03-30 22:44:39 +0000509 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
510 MachineOperand &MO = OldMI->getOperand(i);
Chris Lattnerd45be362005-01-19 17:09:15 +0000511 if (MO.isRegister() && MO.getReg() &&
Chris Lattner5ed001b2004-02-19 18:28:02 +0000512 MRegisterInfo::isVirtualRegister(MO.getReg())) {
513 unsigned Reg = MO.getReg();
514 VarInfo &VI = getVarInfo(Reg);
Chris Lattnerd45be362005-01-19 17:09:15 +0000515 if (MO.isDef()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000516 if (MO.isDead()) {
517 MO.unsetIsDead();
518 addVirtualRegisterDead(Reg, NewMI);
519 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000520 // Update the defining instruction.
521 if (VI.DefInst == OldMI)
522 VI.DefInst = NewMI;
Chris Lattner2a6e1632005-01-19 17:11:51 +0000523 }
524 if (MO.isUse()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000525 if (MO.isKill()) {
526 MO.unsetIsKill();
527 addVirtualRegisterKilled(Reg, NewMI);
528 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000529 // If this is a kill of the value, update the VI kills list.
530 if (VI.removeKill(OldMI))
531 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
532 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000533 }
534 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000535}
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000536
537/// removeVirtualRegistersKilled - Remove all killed info for the specified
538/// instruction.
539void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000540 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
541 MachineOperand &MO = MI->getOperand(i);
542 if (MO.isReg() && MO.isKill()) {
543 MO.unsetIsKill();
544 unsigned Reg = MO.getReg();
545 if (MRegisterInfo::isVirtualRegister(Reg)) {
546 bool removed = getVarInfo(Reg).removeKill(MI);
547 assert(removed && "kill not in register's VarInfo?");
548 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000549 }
550 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000551}
552
553/// removeVirtualRegistersDead - Remove all of the dead registers for the
554/// specified instruction from the live variable information.
555void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000556 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
557 MachineOperand &MO = MI->getOperand(i);
558 if (MO.isReg() && MO.isDead()) {
559 MO.unsetIsDead();
560 unsigned Reg = MO.getReg();
561 if (MRegisterInfo::isVirtualRegister(Reg)) {
562 bool removed = getVarInfo(Reg).removeKill(MI);
563 assert(removed && "kill not in register's VarInfo?");
564 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000565 }
566 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000567}
568
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000569/// analyzePHINodes - Gather information about the PHI nodes in here. In
570/// particular, we want to map the variable information of a virtual
571/// register which is used in a PHI node. We map that to the BB the vreg is
572/// coming from.
573///
574void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
575 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
576 I != E; ++I)
577 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
578 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
579 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Evan Chenge96f5012007-04-25 19:34:00 +0000580 PHIVarInfo[BBI->getOperand(i + 1).getMachineBasicBlock()->getNumber()].
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000581 push_back(BBI->getOperand(i).getReg());
582}