blob: 559370bc2a107fed69563bb62796e72ca596c946 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===//
Jia Liu8f5e8c12012-02-17 01:23:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This is the Conditional Moves implementation.
11//
12//===----------------------------------------------------------------------===//
13
Akira Hatanaka8f3af872011-10-17 18:43:19 +000014// Conditional moves:
15// These instructions are expanded in
16// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
17// conditional move instructions.
18// cond:int, data:int
Akira Hatanaka63723e52013-01-04 19:16:38 +000019class CMov_I_I_FT<string opstr, RegisterClass CRC, RegisterClass DRC,
20 InstrItinClass Itin> :
21 InstSE<(outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F),
22 !strconcat(opstr, "\t$rd, $rs, $rt"), [], Itin, FrmFR> {
Akira Hatanaka8f3af872011-10-17 18:43:19 +000023 let Constraints = "$F = $rd";
24}
25
26// cond:int, data:float
Akira Hatanaka5c373992012-12-13 01:41:15 +000027class CMov_I_F_FT<string opstr, RegisterClass CRC, RegisterClass DRC,
28 InstrItinClass Itin> :
29 InstSE<(outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F),
30 !strconcat(opstr, "\t$fd, $fs, $rt"), [], Itin, FrmFR> {
31 let Constraints = "$F = $fd";
32}
33
Akira Hatanakac567b1c2012-12-13 02:05:02 +000034// cond:float, data:int
Akira Hatanaka5c373992012-12-13 01:41:15 +000035class CMov_F_I_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
36 SDPatternOperator OpNode = null_frag> :
37 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$F),
38 !strconcat(opstr, "\t$rd, $rs, $$fcc0"),
39 [(set RC:$rd, (OpNode RC:$rs, RC:$F))], Itin, FrmFR> {
40 let Uses = [FCR31];
41 let Constraints = "$F = $rd";
42}
43
Akira Hatanakac567b1c2012-12-13 02:05:02 +000044// cond:float, data:float
Akira Hatanaka5c373992012-12-13 01:41:15 +000045class CMov_F_F_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
46 SDPatternOperator OpNode = null_frag> :
47 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$F),
48 !strconcat(opstr, "\t$fd, $fs, $$fcc0"),
49 [(set RC:$fd, (OpNode RC:$fs, RC:$F))], Itin, FrmFR> {
50 let Uses = [FCR31];
51 let Constraints = "$F = $fd";
52}
53
Akira Hatanaka8f3af872011-10-17 18:43:19 +000054// select patterns
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000055multiclass MovzPats0<RegisterClass CRC, RegisterClass DRC,
56 Instruction MOVZInst, Instruction SLTOp,
57 Instruction SLTuOp, Instruction SLTiOp,
58 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000059 def : MipsPat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
60 (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
61 def : MipsPat<
62 (select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
63 (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
64 def : MipsPat<
65 (select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F),
66 (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>;
67 def : MipsPat<
68 (select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F),
69 (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>;
70 def : MipsPat<
71 (select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
72 (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
73 def : MipsPat<
74 (select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
75 (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000076}
77
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000078multiclass MovzPats1<RegisterClass CRC, RegisterClass DRC,
79 Instruction MOVZInst, Instruction XOROp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000080 def : MipsPat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
81 (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
82 def : MipsPat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F),
83 (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000084}
85
Akira Hatanaka2b409b62012-05-09 02:29:29 +000086multiclass MovzPats2<RegisterClass CRC, RegisterClass DRC,
87 Instruction MOVZInst, Instruction XORiOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000088 def : MipsPat<
89 (select (i32 (seteq CRC:$lhs, immZExt16:$uimm16)), DRC:$T, DRC:$F),
Akira Hatanaka2b409b62012-05-09 02:29:29 +000090 (MOVZInst DRC:$T, (XORiOp CRC:$lhs, immZExt16:$uimm16), DRC:$F)>;
91}
92
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000093multiclass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst,
94 Instruction XOROp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000095 def : MipsPat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
96 (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
97 def : MipsPat<(select CRC:$cond, DRC:$T, DRC:$F),
98 (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>;
99 def : MipsPat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F),
100 (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000101}
102
103// Instantiation of instructions.
Akira Hatanaka63723e52013-01-04 19:16:38 +0000104def MOVZ_I_I : CMov_I_I_FT<"movz", CPURegs, CPURegs, NoItinerary>,
105 ADD_FM<0, 0xa>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000106let Predicates = [HasStdEnc],
Akira Hatanaka14180452012-06-14 21:03:23 +0000107 DecoderNamespace = "Mips64" in {
Akira Hatanaka63723e52013-01-04 19:16:38 +0000108 def MOVZ_I_I64 : CMov_I_I_FT<"movz", CPURegs, CPU64Regs, NoItinerary>,
109 ADD_FM<0, 0xa>;
110 def MOVZ_I64_I : CMov_I_I_FT<"movz", CPU64Regs, CPURegs, NoItinerary>,
111 ADD_FM<0, 0xa> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000112 let isCodeGenOnly = 1;
113 }
Akira Hatanaka63723e52013-01-04 19:16:38 +0000114 def MOVZ_I64_I64 : CMov_I_I_FT<"movz", CPU64Regs, CPU64Regs, NoItinerary>,
115 ADD_FM<0, 0xa> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000116 let isCodeGenOnly = 1;
117 }
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000118}
119
Akira Hatanaka63723e52013-01-04 19:16:38 +0000120def MOVN_I_I : CMov_I_I_FT<"movn", CPURegs, CPURegs, NoItinerary>,
121 ADD_FM<0, 0xb>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000122let Predicates = [HasStdEnc],
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000123 DecoderNamespace = "Mips64" in {
Akira Hatanaka63723e52013-01-04 19:16:38 +0000124 def MOVN_I_I64 : CMov_I_I_FT<"movn", CPURegs, CPU64Regs, NoItinerary>,
125 ADD_FM<0, 0xb>;
126 def MOVN_I64_I : CMov_I_I_FT<"movn", CPU64Regs, CPURegs, NoItinerary>,
127 ADD_FM<0, 0xb> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000128 let isCodeGenOnly = 1;
129 }
Akira Hatanaka63723e52013-01-04 19:16:38 +0000130 def MOVN_I64_I64 : CMov_I_I_FT<"movn", CPU64Regs, CPU64Regs, NoItinerary>,
131 ADD_FM<0, 0xb> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000132 let isCodeGenOnly = 1;
133 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000134}
135
Akira Hatanaka5c373992012-12-13 01:41:15 +0000136def MOVZ_I_S : CMov_I_F_FT<"movz.s", CPURegs, FGR32, IIFmove>,
137 CMov_I_F_FM<18, 16>;
138def MOVZ_I64_S : CMov_I_F_FT<"movz.s", CPU64Regs, FGR32, IIFmove>,
139 CMov_I_F_FM<18, 16>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000140 let DecoderNamespace = "Mips64";
141}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000142
Akira Hatanaka5c373992012-12-13 01:41:15 +0000143def MOVN_I_S : CMov_I_F_FT<"movn.s", CPURegs, FGR32, IIFmove>,
144 CMov_I_F_FM<19, 16>;
145def MOVN_I64_S : CMov_I_F_FT<"movn.s", CPU64Regs, FGR32, IIFmove>,
146 CMov_I_F_FM<19, 16>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000147 let DecoderNamespace = "Mips64";
148}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000149
Akira Hatanaka249330e2012-12-07 03:06:09 +0000150let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka5c373992012-12-13 01:41:15 +0000151 def MOVZ_I_D32 : CMov_I_F_FT<"movz.d", CPURegs, AFGR64, IIFmove>,
152 CMov_I_F_FM<18, 17>;
153 def MOVN_I_D32 : CMov_I_F_FT<"movn.d", CPURegs, AFGR64, IIFmove>,
154 CMov_I_F_FM<19, 17>;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000155}
Akira Hatanaka249330e2012-12-07 03:06:09 +0000156let Predicates = [IsFP64bit, HasStdEnc],
Akira Hatanaka14180452012-06-14 21:03:23 +0000157 DecoderNamespace = "Mips64" in {
Akira Hatanaka5c373992012-12-13 01:41:15 +0000158 def MOVZ_I_D64 : CMov_I_F_FT<"movz.d", CPURegs, FGR64, IIFmove>,
159 CMov_I_F_FM<18, 17>;
160 def MOVZ_I64_D64 : CMov_I_F_FT<"movz.d", CPU64Regs, FGR64, IIFmove>,
161 CMov_I_F_FM<18, 17> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000162 let isCodeGenOnly = 1;
163 }
Akira Hatanaka5c373992012-12-13 01:41:15 +0000164 def MOVN_I_D64 : CMov_I_F_FT<"movn.d", CPURegs, FGR64, IIFmove>,
165 CMov_I_F_FM<19, 17>;
166 def MOVN_I64_D64 : CMov_I_F_FT<"movn.d", CPU64Regs, FGR64, IIFmove>,
167 CMov_I_F_FM<19, 17> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000168 let isCodeGenOnly = 1;
169 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000170}
171
Akira Hatanaka5c373992012-12-13 01:41:15 +0000172def MOVT_I : CMov_F_I_FT<"movt", CPURegs, IIAlu, MipsCMovFP_T>, CMov_F_I_FM<1>;
173def MOVT_I64 : CMov_F_I_FT<"movt", CPU64Regs, IIAlu, MipsCMovFP_T>,
174 CMov_F_I_FM<1>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000175 let DecoderNamespace = "Mips64";
176}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000177
Akira Hatanaka5c373992012-12-13 01:41:15 +0000178def MOVF_I : CMov_F_I_FT<"movf", CPURegs, IIAlu, MipsCMovFP_F>, CMov_F_I_FM<0>;
179def MOVF_I64 : CMov_F_I_FT<"movf", CPU64Regs, IIAlu, MipsCMovFP_F>,
180 CMov_F_I_FM<0>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000181 let DecoderNamespace = "Mips64";
182}
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000183
Akira Hatanaka5c373992012-12-13 01:41:15 +0000184def MOVT_S : CMov_F_F_FT<"movt.s", FGR32, IIFmove, MipsCMovFP_T>,
185 CMov_F_F_FM<16, 1>;
186def MOVF_S : CMov_F_F_FT<"movf.s", FGR32, IIFmove, MipsCMovFP_F>,
187 CMov_F_F_FM<16, 0>;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000188
Akira Hatanaka249330e2012-12-07 03:06:09 +0000189let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka5c373992012-12-13 01:41:15 +0000190 def MOVT_D32 : CMov_F_F_FT<"movt.d", AFGR64, IIFmove, MipsCMovFP_T>,
191 CMov_F_F_FM<17, 1>;
192 def MOVF_D32 : CMov_F_F_FT<"movf.d", AFGR64, IIFmove, MipsCMovFP_F>,
193 CMov_F_F_FM<17, 0>;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000194}
Akira Hatanaka249330e2012-12-07 03:06:09 +0000195let Predicates = [IsFP64bit, HasStdEnc],
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000196 DecoderNamespace = "Mips64" in {
Akira Hatanaka5c373992012-12-13 01:41:15 +0000197 def MOVT_D64 : CMov_F_F_FT<"movt.d", FGR64, IIFmove, MipsCMovFP_T>,
198 CMov_F_F_FM<17, 1>;
199 def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64, IIFmove, MipsCMovFP_F>,
200 CMov_F_F_FM<17, 0>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000201}
202
203// Instantiation of conditional move patterns.
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000204defm : MovzPats0<CPURegs, CPURegs, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>;
205defm : MovzPats1<CPURegs, CPURegs, MOVZ_I_I, XOR>;
Akira Hatanaka2b409b62012-05-09 02:29:29 +0000206defm : MovzPats2<CPURegs, CPURegs, MOVZ_I_I, XORi>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000207let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000208 defm : MovzPats0<CPURegs, CPU64Regs, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>;
209 defm : MovzPats0<CPU64Regs, CPURegs, MOVZ_I_I, SLT64, SLTu64, SLTi64,
210 SLTiu64>;
211 defm : MovzPats0<CPU64Regs, CPU64Regs, MOVZ_I_I64, SLT64, SLTu64, SLTi64,
212 SLTiu64>;
213 defm : MovzPats1<CPURegs, CPU64Regs, MOVZ_I_I64, XOR>;
214 defm : MovzPats1<CPU64Regs, CPURegs, MOVZ_I64_I, XOR64>;
215 defm : MovzPats1<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XOR64>;
Akira Hatanaka2b409b62012-05-09 02:29:29 +0000216 defm : MovzPats2<CPURegs, CPU64Regs, MOVZ_I_I64, XORi>;
217 defm : MovzPats2<CPU64Regs, CPURegs, MOVZ_I64_I, XORi64>;
218 defm : MovzPats2<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XORi64>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000219}
220
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000221defm : MovnPats<CPURegs, CPURegs, MOVN_I_I, XOR>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000222let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000223 defm : MovnPats<CPURegs, CPU64Regs, MOVN_I_I64, XOR>;
224 defm : MovnPats<CPU64Regs, CPURegs, MOVN_I64_I, XOR64>;
225 defm : MovnPats<CPU64Regs, CPU64Regs, MOVN_I64_I64, XOR64>;
226}
227
228defm : MovzPats0<CPURegs, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>;
229defm : MovzPats1<CPURegs, FGR32, MOVZ_I_S, XOR>;
230defm : MovnPats<CPURegs, FGR32, MOVN_I_S, XOR>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000231let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000232 defm : MovzPats0<CPU64Regs, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64,
233 SLTiu64>;
234 defm : MovzPats1<CPU64Regs, FGR32, MOVZ_I64_S, XOR64>;
235 defm : MovnPats<CPU64Regs, FGR32, MOVN_I64_S, XOR64>;
236}
237
Akira Hatanaka249330e2012-12-07 03:06:09 +0000238let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000239 defm : MovzPats0<CPURegs, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>;
240 defm : MovzPats1<CPURegs, AFGR64, MOVZ_I_D32, XOR>;
241 defm : MovnPats<CPURegs, AFGR64, MOVN_I_D32, XOR>;
242}
Akira Hatanaka249330e2012-12-07 03:06:09 +0000243let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000244 defm : MovzPats0<CPURegs, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>;
245 defm : MovzPats0<CPU64Regs, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64,
246 SLTiu64>;
247 defm : MovzPats1<CPURegs, FGR64, MOVZ_I_D64, XOR>;
248 defm : MovzPats1<CPU64Regs, FGR64, MOVZ_I64_D64, XOR64>;
249 defm : MovnPats<CPURegs, FGR64, MOVN_I_D64, XOR>;
250 defm : MovnPats<CPU64Regs, FGR64, MOVN_I64_D64, XOR64>;
251}