blob: 1c68f2407e46658b70de53f5d53b73fd3e6eb085 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===//
Jia Liu8f5e8c12012-02-17 01:23:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This is the Conditional Moves implementation.
11//
12//===----------------------------------------------------------------------===//
13
Akira Hatanaka8f3af872011-10-17 18:43:19 +000014// Conditional moves:
15// These instructions are expanded in
16// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
17// conditional move instructions.
18// cond:int, data:int
Akira Hatanaka63723e52013-01-04 19:16:38 +000019class CMov_I_I_FT<string opstr, RegisterClass CRC, RegisterClass DRC,
20 InstrItinClass Itin> :
21 InstSE<(outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F),
22 !strconcat(opstr, "\t$rd, $rs, $rt"), [], Itin, FrmFR> {
Akira Hatanaka8f3af872011-10-17 18:43:19 +000023 let Constraints = "$F = $rd";
24}
25
26// cond:int, data:float
Akira Hatanaka5c373992012-12-13 01:41:15 +000027class CMov_I_F_FT<string opstr, RegisterClass CRC, RegisterClass DRC,
28 InstrItinClass Itin> :
29 InstSE<(outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F),
30 !strconcat(opstr, "\t$fd, $fs, $rt"), [], Itin, FrmFR> {
31 let Constraints = "$F = $fd";
32}
33
Akira Hatanakac567b1c2012-12-13 02:05:02 +000034// cond:float, data:int
Akira Hatanaka5c373992012-12-13 01:41:15 +000035class CMov_F_I_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
36 SDPatternOperator OpNode = null_frag> :
37 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$F),
38 !strconcat(opstr, "\t$rd, $rs, $$fcc0"),
39 [(set RC:$rd, (OpNode RC:$rs, RC:$F))], Itin, FrmFR> {
40 let Uses = [FCR31];
41 let Constraints = "$F = $rd";
42}
43
Akira Hatanakac567b1c2012-12-13 02:05:02 +000044// cond:float, data:float
Akira Hatanaka5c373992012-12-13 01:41:15 +000045class CMov_F_F_FT<string opstr, RegisterClass RC, InstrItinClass Itin,
46 SDPatternOperator OpNode = null_frag> :
47 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$F),
48 !strconcat(opstr, "\t$fd, $fs, $$fcc0"),
49 [(set RC:$fd, (OpNode RC:$fs, RC:$F))], Itin, FrmFR> {
50 let Uses = [FCR31];
51 let Constraints = "$F = $fd";
52}
53
Akira Hatanaka8f3af872011-10-17 18:43:19 +000054// select patterns
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000055multiclass MovzPats0<RegisterClass CRC, RegisterClass DRC,
56 Instruction MOVZInst, Instruction SLTOp,
57 Instruction SLTuOp, Instruction SLTiOp,
58 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000059 def : MipsPat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
60 (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
Akira Hatanaka079a0ff2013-03-01 21:22:21 +000061 def : MipsPat<(select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
62 (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
63 def : MipsPat<(select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F),
64 (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>;
65 def : MipsPat<(select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F),
66 (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>;
67 def : MipsPat<(select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
68 (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
69 def : MipsPat<(select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
70 (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000071}
72
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000073multiclass MovzPats1<RegisterClass CRC, RegisterClass DRC,
74 Instruction MOVZInst, Instruction XOROp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000075 def : MipsPat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
76 (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
77 def : MipsPat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F),
78 (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000079}
80
Akira Hatanaka2b409b62012-05-09 02:29:29 +000081multiclass MovzPats2<RegisterClass CRC, RegisterClass DRC,
82 Instruction MOVZInst, Instruction XORiOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000083 def : MipsPat<
84 (select (i32 (seteq CRC:$lhs, immZExt16:$uimm16)), DRC:$T, DRC:$F),
Akira Hatanaka2b409b62012-05-09 02:29:29 +000085 (MOVZInst DRC:$T, (XORiOp CRC:$lhs, immZExt16:$uimm16), DRC:$F)>;
86}
87
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000088multiclass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst,
89 Instruction XOROp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000090 def : MipsPat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
91 (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
92 def : MipsPat<(select CRC:$cond, DRC:$T, DRC:$F),
93 (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>;
94 def : MipsPat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F),
95 (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000096}
97
98// Instantiation of instructions.
Akira Hatanaka63723e52013-01-04 19:16:38 +000099def MOVZ_I_I : CMov_I_I_FT<"movz", CPURegs, CPURegs, NoItinerary>,
100 ADD_FM<0, 0xa>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000101let Predicates = [HasStdEnc],
Akira Hatanaka14180452012-06-14 21:03:23 +0000102 DecoderNamespace = "Mips64" in {
Akira Hatanaka63723e52013-01-04 19:16:38 +0000103 def MOVZ_I_I64 : CMov_I_I_FT<"movz", CPURegs, CPU64Regs, NoItinerary>,
104 ADD_FM<0, 0xa>;
105 def MOVZ_I64_I : CMov_I_I_FT<"movz", CPU64Regs, CPURegs, NoItinerary>,
106 ADD_FM<0, 0xa> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000107 let isCodeGenOnly = 1;
108 }
Akira Hatanaka63723e52013-01-04 19:16:38 +0000109 def MOVZ_I64_I64 : CMov_I_I_FT<"movz", CPU64Regs, CPU64Regs, NoItinerary>,
110 ADD_FM<0, 0xa> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000111 let isCodeGenOnly = 1;
112 }
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000113}
114
Akira Hatanaka63723e52013-01-04 19:16:38 +0000115def MOVN_I_I : CMov_I_I_FT<"movn", CPURegs, CPURegs, NoItinerary>,
116 ADD_FM<0, 0xb>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000117let Predicates = [HasStdEnc],
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000118 DecoderNamespace = "Mips64" in {
Akira Hatanaka63723e52013-01-04 19:16:38 +0000119 def MOVN_I_I64 : CMov_I_I_FT<"movn", CPURegs, CPU64Regs, NoItinerary>,
120 ADD_FM<0, 0xb>;
121 def MOVN_I64_I : CMov_I_I_FT<"movn", CPU64Regs, CPURegs, NoItinerary>,
122 ADD_FM<0, 0xb> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000123 let isCodeGenOnly = 1;
124 }
Akira Hatanaka63723e52013-01-04 19:16:38 +0000125 def MOVN_I64_I64 : CMov_I_I_FT<"movn", CPU64Regs, CPU64Regs, NoItinerary>,
126 ADD_FM<0, 0xb> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000127 let isCodeGenOnly = 1;
128 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000129}
130
Akira Hatanaka5c373992012-12-13 01:41:15 +0000131def MOVZ_I_S : CMov_I_F_FT<"movz.s", CPURegs, FGR32, IIFmove>,
132 CMov_I_F_FM<18, 16>;
133def MOVZ_I64_S : CMov_I_F_FT<"movz.s", CPU64Regs, FGR32, IIFmove>,
134 CMov_I_F_FM<18, 16>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000135 let DecoderNamespace = "Mips64";
136}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000137
Akira Hatanaka5c373992012-12-13 01:41:15 +0000138def MOVN_I_S : CMov_I_F_FT<"movn.s", CPURegs, FGR32, IIFmove>,
139 CMov_I_F_FM<19, 16>;
140def MOVN_I64_S : CMov_I_F_FT<"movn.s", CPU64Regs, FGR32, IIFmove>,
141 CMov_I_F_FM<19, 16>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000142 let DecoderNamespace = "Mips64";
143}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000144
Akira Hatanaka249330e2012-12-07 03:06:09 +0000145let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka5c373992012-12-13 01:41:15 +0000146 def MOVZ_I_D32 : CMov_I_F_FT<"movz.d", CPURegs, AFGR64, IIFmove>,
147 CMov_I_F_FM<18, 17>;
148 def MOVN_I_D32 : CMov_I_F_FT<"movn.d", CPURegs, AFGR64, IIFmove>,
149 CMov_I_F_FM<19, 17>;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000150}
Akira Hatanaka249330e2012-12-07 03:06:09 +0000151let Predicates = [IsFP64bit, HasStdEnc],
Akira Hatanaka14180452012-06-14 21:03:23 +0000152 DecoderNamespace = "Mips64" in {
Akira Hatanaka5c373992012-12-13 01:41:15 +0000153 def MOVZ_I_D64 : CMov_I_F_FT<"movz.d", CPURegs, FGR64, IIFmove>,
154 CMov_I_F_FM<18, 17>;
155 def MOVZ_I64_D64 : CMov_I_F_FT<"movz.d", CPU64Regs, FGR64, IIFmove>,
156 CMov_I_F_FM<18, 17> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000157 let isCodeGenOnly = 1;
158 }
Akira Hatanaka5c373992012-12-13 01:41:15 +0000159 def MOVN_I_D64 : CMov_I_F_FT<"movn.d", CPURegs, FGR64, IIFmove>,
160 CMov_I_F_FM<19, 17>;
161 def MOVN_I64_D64 : CMov_I_F_FT<"movn.d", CPU64Regs, FGR64, IIFmove>,
162 CMov_I_F_FM<19, 17> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000163 let isCodeGenOnly = 1;
164 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000165}
166
Akira Hatanaka5c373992012-12-13 01:41:15 +0000167def MOVT_I : CMov_F_I_FT<"movt", CPURegs, IIAlu, MipsCMovFP_T>, CMov_F_I_FM<1>;
168def MOVT_I64 : CMov_F_I_FT<"movt", CPU64Regs, IIAlu, MipsCMovFP_T>,
169 CMov_F_I_FM<1>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000170 let DecoderNamespace = "Mips64";
171}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000172
Akira Hatanaka5c373992012-12-13 01:41:15 +0000173def MOVF_I : CMov_F_I_FT<"movf", CPURegs, IIAlu, MipsCMovFP_F>, CMov_F_I_FM<0>;
174def MOVF_I64 : CMov_F_I_FT<"movf", CPU64Regs, IIAlu, MipsCMovFP_F>,
175 CMov_F_I_FM<0>, Requires<[HasMips64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000176 let DecoderNamespace = "Mips64";
177}
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000178
Akira Hatanaka5c373992012-12-13 01:41:15 +0000179def MOVT_S : CMov_F_F_FT<"movt.s", FGR32, IIFmove, MipsCMovFP_T>,
180 CMov_F_F_FM<16, 1>;
181def MOVF_S : CMov_F_F_FT<"movf.s", FGR32, IIFmove, MipsCMovFP_F>,
182 CMov_F_F_FM<16, 0>;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000183
Akira Hatanaka249330e2012-12-07 03:06:09 +0000184let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka5c373992012-12-13 01:41:15 +0000185 def MOVT_D32 : CMov_F_F_FT<"movt.d", AFGR64, IIFmove, MipsCMovFP_T>,
186 CMov_F_F_FM<17, 1>;
187 def MOVF_D32 : CMov_F_F_FT<"movf.d", AFGR64, IIFmove, MipsCMovFP_F>,
188 CMov_F_F_FM<17, 0>;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000189}
Akira Hatanaka249330e2012-12-07 03:06:09 +0000190let Predicates = [IsFP64bit, HasStdEnc],
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000191 DecoderNamespace = "Mips64" in {
Akira Hatanaka5c373992012-12-13 01:41:15 +0000192 def MOVT_D64 : CMov_F_F_FT<"movt.d", FGR64, IIFmove, MipsCMovFP_T>,
193 CMov_F_F_FM<17, 1>;
194 def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64, IIFmove, MipsCMovFP_F>,
195 CMov_F_F_FM<17, 0>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000196}
197
198// Instantiation of conditional move patterns.
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000199defm : MovzPats0<CPURegs, CPURegs, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>;
200defm : MovzPats1<CPURegs, CPURegs, MOVZ_I_I, XOR>;
Akira Hatanaka2b409b62012-05-09 02:29:29 +0000201defm : MovzPats2<CPURegs, CPURegs, MOVZ_I_I, XORi>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000202let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000203 defm : MovzPats0<CPURegs, CPU64Regs, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>;
204 defm : MovzPats0<CPU64Regs, CPURegs, MOVZ_I_I, SLT64, SLTu64, SLTi64,
205 SLTiu64>;
206 defm : MovzPats0<CPU64Regs, CPU64Regs, MOVZ_I_I64, SLT64, SLTu64, SLTi64,
207 SLTiu64>;
208 defm : MovzPats1<CPURegs, CPU64Regs, MOVZ_I_I64, XOR>;
209 defm : MovzPats1<CPU64Regs, CPURegs, MOVZ_I64_I, XOR64>;
210 defm : MovzPats1<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XOR64>;
Akira Hatanaka2b409b62012-05-09 02:29:29 +0000211 defm : MovzPats2<CPURegs, CPU64Regs, MOVZ_I_I64, XORi>;
212 defm : MovzPats2<CPU64Regs, CPURegs, MOVZ_I64_I, XORi64>;
213 defm : MovzPats2<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XORi64>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000214}
215
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000216defm : MovnPats<CPURegs, CPURegs, MOVN_I_I, XOR>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000217let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000218 defm : MovnPats<CPURegs, CPU64Regs, MOVN_I_I64, XOR>;
219 defm : MovnPats<CPU64Regs, CPURegs, MOVN_I64_I, XOR64>;
220 defm : MovnPats<CPU64Regs, CPU64Regs, MOVN_I64_I64, XOR64>;
221}
222
223defm : MovzPats0<CPURegs, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>;
224defm : MovzPats1<CPURegs, FGR32, MOVZ_I_S, XOR>;
225defm : MovnPats<CPURegs, FGR32, MOVN_I_S, XOR>;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000226let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000227 defm : MovzPats0<CPU64Regs, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64,
228 SLTiu64>;
229 defm : MovzPats1<CPU64Regs, FGR32, MOVZ_I64_S, XOR64>;
230 defm : MovnPats<CPU64Regs, FGR32, MOVN_I64_S, XOR64>;
231}
232
Akira Hatanaka249330e2012-12-07 03:06:09 +0000233let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000234 defm : MovzPats0<CPURegs, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>;
235 defm : MovzPats1<CPURegs, AFGR64, MOVZ_I_D32, XOR>;
236 defm : MovnPats<CPURegs, AFGR64, MOVN_I_D32, XOR>;
237}
Akira Hatanaka249330e2012-12-07 03:06:09 +0000238let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000239 defm : MovzPats0<CPURegs, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>;
240 defm : MovzPats0<CPU64Regs, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64,
241 SLTiu64>;
242 defm : MovzPats1<CPURegs, FGR64, MOVZ_I_D64, XOR>;
243 defm : MovzPats1<CPU64Regs, FGR64, MOVZ_I64_D64, XOR64>;
244 defm : MovnPats<CPURegs, FGR64, MOVN_I_D64, XOR>;
245 defm : MovnPats<CPU64Regs, FGR64, MOVN_I64_D64, XOR64>;
246}