blob: 96b297c6fcab85b003a37d8b3f47b093ed335176 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Akira Hatanakadbe9a312011-08-18 20:07:42 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
40// mask (Pos), and return true.
Akira Hatanaka854a7db2011-08-19 22:59:00 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
42static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Chris Lattnerf0144122009-07-28 03:13:23 +000051const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
52 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000053 case MipsISD::JmpLink: return "MipsISD::JmpLink";
54 case MipsISD::Hi: return "MipsISD::Hi";
55 case MipsISD::Lo: return "MipsISD::Lo";
56 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000057 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::Ret: return "MipsISD::Ret";
59 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
60 case MipsISD::FPCmp: return "MipsISD::FPCmp";
61 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
62 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
63 case MipsISD::FPRound: return "MipsISD::FPRound";
64 case MipsISD::MAdd: return "MipsISD::MAdd";
65 case MipsISD::MAddu: return "MipsISD::MAddu";
66 case MipsISD::MSub: return "MipsISD::MSub";
67 case MipsISD::MSubu: return "MipsISD::MSubu";
68 case MipsISD::DivRem: return "MipsISD::DivRem";
69 case MipsISD::DivRemU: return "MipsISD::DivRemU";
70 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
71 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000072 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000073 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000074 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000075 case MipsISD::Ext: return "MipsISD::Ext";
76 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000077 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078 }
79}
80
81MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000082MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000083 : TargetLowering(TM, new MipsTargetObjectFile()),
84 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000085 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
86 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000087
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000088 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000089 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000090 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000091 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000092
93 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000094 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000095
Akira Hatanaka95934842011-09-24 01:34:44 +000096 if (HasMips64)
97 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
98
Akira Hatanakab0e7af72012-01-04 19:29:11 +000099 if (!TM.Options.UseSoftFloat) {
100 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
101
102 // When dealing with single precision only, use libcalls
103 if (!Subtarget->isSingleFloat()) {
104 if (HasMips64)
105 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
106 else
107 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
108 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000109 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000110
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000111 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
113 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
114 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000115
Eli Friedman6055a6a2009-07-17 04:07:24 +0000116 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
118 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000119
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000120 // Used by legalize types to correctly generate the setcc result.
121 // Without this, every float setcc comes with a AND/OR with the result,
122 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000123 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000125
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000126 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000128 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000129 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000130 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000132 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000134 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000136 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::SELECT, MVT::f32, Custom);
138 setOperationAction(ISD::SELECT, MVT::f64, Custom);
139 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
141 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000142 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000143 setOperationAction(ISD::VASTART, MVT::Other, Custom);
144
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000145 setOperationAction(ISD::SDIV, MVT::i32, Expand);
146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UDIV, MVT::i32, Expand);
148 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000149 setOperationAction(ISD::SDIV, MVT::i64, Expand);
150 setOperationAction(ISD::SREM, MVT::i64, Expand);
151 setOperationAction(ISD::UDIV, MVT::i64, Expand);
152 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000153
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000154 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
156 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
157 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
158 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000159 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000161 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
163 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000164 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000166 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000167 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
168 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
169 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
170 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000172 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000173
Akira Hatanaka56633442011-09-20 23:53:09 +0000174 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000175 setOperationAction(ISD::ROTR, MVT::i32, Expand);
176
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000177 if (!Subtarget->hasMips64r2())
178 setOperationAction(ISD::ROTR, MVT::i64, Expand);
179
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
181 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
182 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000183 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
184 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000186 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000188 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
190 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000191 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FLOG, MVT::f32, Expand);
193 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
194 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
195 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000196 setOperationAction(ISD::FMA, MVT::f32, Expand);
197 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000198
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000199 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
200 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000201
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000202 setOperationAction(ISD::VAARG, MVT::Other, Expand);
203 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
204 setOperationAction(ISD::VAEND, MVT::Other, Expand);
205
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000206 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
208 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000209
Akira Hatanakadb548262011-07-19 23:30:50 +0000210 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000211 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000212
Eli Friedman4db5aca2011-08-29 18:23:02 +0000213 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000214 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000215 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000216 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000217
Eli Friedman26689ac2011-08-03 21:06:02 +0000218 setInsertFencesForAtomic(true);
219
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000220 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000222
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000223 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
225 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000226 }
227
Akira Hatanakac79507a2011-12-21 00:20:27 +0000228 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000230 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
231 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000232
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000233 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000235 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
236 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000237
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000238 setTargetDAGCombine(ISD::ADDE);
239 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000240 setTargetDAGCombine(ISD::SDIVREM);
241 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000242 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000243 setTargetDAGCombine(ISD::AND);
244 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000245
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000246 setMinFunctionAlignment(2);
247
Akira Hatanaka056a1bc2011-12-20 23:28:36 +0000248 setStackPointerRegisterToSaveRestore(HasMips64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000249 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000250
251 setExceptionPointerRegister(Mips::A0);
252 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000253}
254
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000255bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000256 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000257 return SVT == MVT::i64 || SVT == MVT::i32 || SVT == MVT::i16;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000258}
259
Duncan Sands28b77e92011-09-06 19:07:46 +0000260EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000262}
263
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000264// SelectMadd -
265// Transforms a subgraph in CurDAG if the following pattern is found:
266// (addc multLo, Lo0), (adde multHi, Hi0),
267// where,
268// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000269// Lo0: initial value of Lo register
270// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000271// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000272static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000273 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000274 // for the matching to be successful.
275 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
276
277 if (ADDCNode->getOpcode() != ISD::ADDC)
278 return false;
279
280 SDValue MultHi = ADDENode->getOperand(0);
281 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000282 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000283 unsigned MultOpc = MultHi.getOpcode();
284
285 // MultHi and MultLo must be generated by the same node,
286 if (MultLo.getNode() != MultNode)
287 return false;
288
289 // and it must be a multiplication.
290 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
291 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000292
293 // MultLo amd MultHi must be the first and second output of MultNode
294 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000295 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
296 return false;
297
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000298 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000299 // of the values of MultNode, in which case MultNode will be removed in later
300 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000301 // If there exist users other than ADDENode or ADDCNode, this function returns
302 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000303 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000304 // produced.
305 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
306 return false;
307
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000308 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000309 DebugLoc dl = ADDENode->getDebugLoc();
310
311 // create MipsMAdd(u) node
312 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000313
Akira Hatanaka82099682011-12-19 19:52:25 +0000314 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000315 MultNode->getOperand(0),// Factor 0
316 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000317 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000318 ADDENode->getOperand(1));// Hi0
319
320 // create CopyFromReg nodes
321 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
322 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000323 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000324 Mips::HI, MVT::i32,
325 CopyFromLo.getValue(2));
326
327 // replace uses of adde and addc here
328 if (!SDValue(ADDCNode, 0).use_empty())
329 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
330
331 if (!SDValue(ADDENode, 0).use_empty())
332 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
333
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000334 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000335}
336
337// SelectMsub -
338// Transforms a subgraph in CurDAG if the following pattern is found:
339// (addc Lo0, multLo), (sube Hi0, multHi),
340// where,
341// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000342// Lo0: initial value of Lo register
343// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000344// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000345static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000346 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000347 // for the matching to be successful.
348 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
349
350 if (SUBCNode->getOpcode() != ISD::SUBC)
351 return false;
352
353 SDValue MultHi = SUBENode->getOperand(1);
354 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000355 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000356 unsigned MultOpc = MultHi.getOpcode();
357
358 // MultHi and MultLo must be generated by the same node,
359 if (MultLo.getNode() != MultNode)
360 return false;
361
362 // and it must be a multiplication.
363 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
364 return false;
365
366 // MultLo amd MultHi must be the first and second output of MultNode
367 // respectively.
368 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
369 return false;
370
371 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
372 // of the values of MultNode, in which case MultNode will be removed in later
373 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000374 // If there exist users other than SUBENode or SUBCNode, this function returns
375 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000376 // instruction node rather than a pair of MULT and MSUB instructions being
377 // produced.
378 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
379 return false;
380
381 SDValue Chain = CurDAG->getEntryNode();
382 DebugLoc dl = SUBENode->getDebugLoc();
383
384 // create MipsSub(u) node
385 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
386
Akira Hatanaka82099682011-12-19 19:52:25 +0000387 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000388 MultNode->getOperand(0),// Factor 0
389 MultNode->getOperand(1),// Factor 1
390 SUBCNode->getOperand(0),// Lo0
391 SUBENode->getOperand(0));// Hi0
392
393 // create CopyFromReg nodes
394 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
395 MSub);
396 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
397 Mips::HI, MVT::i32,
398 CopyFromLo.getValue(2));
399
400 // replace uses of sube and subc here
401 if (!SDValue(SUBCNode, 0).use_empty())
402 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
403
404 if (!SDValue(SUBENode, 0).use_empty())
405 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
406
407 return true;
408}
409
410static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
411 TargetLowering::DAGCombinerInfo &DCI,
412 const MipsSubtarget* Subtarget) {
413 if (DCI.isBeforeLegalize())
414 return SDValue();
415
Akira Hatanakae184fec2011-11-11 04:18:21 +0000416 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
417 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000418 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000419
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000420 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000421}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000422
423static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
424 TargetLowering::DAGCombinerInfo &DCI,
425 const MipsSubtarget* Subtarget) {
426 if (DCI.isBeforeLegalize())
427 return SDValue();
428
Akira Hatanakae184fec2011-11-11 04:18:21 +0000429 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
430 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000431 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000432
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000433 return SDValue();
434}
435
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000436static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
437 TargetLowering::DAGCombinerInfo &DCI,
438 const MipsSubtarget* Subtarget) {
439 if (DCI.isBeforeLegalizeOps())
440 return SDValue();
441
Akira Hatanakadda4a072011-10-03 21:06:13 +0000442 EVT Ty = N->getValueType(0);
443 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
444 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000445 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
446 MipsISD::DivRemU;
447 DebugLoc dl = N->getDebugLoc();
448
449 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
450 N->getOperand(0), N->getOperand(1));
451 SDValue InChain = DAG.getEntryNode();
452 SDValue InGlue = DivRem;
453
454 // insert MFLO
455 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000456 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000457 InGlue);
458 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
459 InChain = CopyFromLo.getValue(1);
460 InGlue = CopyFromLo.getValue(2);
461 }
462
463 // insert MFHI
464 if (N->hasAnyUseOfValue(1)) {
465 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000466 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000467 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
468 }
469
470 return SDValue();
471}
472
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000473static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
474 switch (CC) {
475 default: llvm_unreachable("Unknown fp condition code!");
476 case ISD::SETEQ:
477 case ISD::SETOEQ: return Mips::FCOND_OEQ;
478 case ISD::SETUNE: return Mips::FCOND_UNE;
479 case ISD::SETLT:
480 case ISD::SETOLT: return Mips::FCOND_OLT;
481 case ISD::SETGT:
482 case ISD::SETOGT: return Mips::FCOND_OGT;
483 case ISD::SETLE:
484 case ISD::SETOLE: return Mips::FCOND_OLE;
485 case ISD::SETGE:
486 case ISD::SETOGE: return Mips::FCOND_OGE;
487 case ISD::SETULT: return Mips::FCOND_ULT;
488 case ISD::SETULE: return Mips::FCOND_ULE;
489 case ISD::SETUGT: return Mips::FCOND_UGT;
490 case ISD::SETUGE: return Mips::FCOND_UGE;
491 case ISD::SETUO: return Mips::FCOND_UN;
492 case ISD::SETO: return Mips::FCOND_OR;
493 case ISD::SETNE:
494 case ISD::SETONE: return Mips::FCOND_ONE;
495 case ISD::SETUEQ: return Mips::FCOND_UEQ;
496 }
497}
498
499
500// Returns true if condition code has to be inverted.
501static bool InvertFPCondCode(Mips::CondCode CC) {
502 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
503 return false;
504
Akira Hatanaka82099682011-12-19 19:52:25 +0000505 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
506 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000507
Akira Hatanaka82099682011-12-19 19:52:25 +0000508 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000509}
510
511// Creates and returns an FPCmp node from a setcc node.
512// Returns Op if setcc is not a floating point comparison.
513static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
514 // must be a SETCC node
515 if (Op.getOpcode() != ISD::SETCC)
516 return Op;
517
518 SDValue LHS = Op.getOperand(0);
519
520 if (!LHS.getValueType().isFloatingPoint())
521 return Op;
522
523 SDValue RHS = Op.getOperand(1);
524 DebugLoc dl = Op.getDebugLoc();
525
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000526 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
527 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000528 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
529
530 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
531 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
532}
533
534// Creates and returns a CMovFPT/F node.
535static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
536 SDValue False, DebugLoc DL) {
537 bool invert = InvertFPCondCode((Mips::CondCode)
538 cast<ConstantSDNode>(Cond.getOperand(2))
539 ->getSExtValue());
540
541 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
542 True.getValueType(), True, False, Cond);
543}
544
545static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
546 TargetLowering::DAGCombinerInfo &DCI,
547 const MipsSubtarget* Subtarget) {
548 if (DCI.isBeforeLegalizeOps())
549 return SDValue();
550
551 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
552
553 if (Cond.getOpcode() != MipsISD::FPCmp)
554 return SDValue();
555
556 SDValue True = DAG.getConstant(1, MVT::i32);
557 SDValue False = DAG.getConstant(0, MVT::i32);
558
559 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
560}
561
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000562static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
563 TargetLowering::DAGCombinerInfo &DCI,
564 const MipsSubtarget* Subtarget) {
565 // Pattern match EXT.
566 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
567 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000568 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000569 return SDValue();
570
571 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000572 unsigned ShiftRightOpc = ShiftRight.getOpcode();
573
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000574 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000575 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000576 return SDValue();
577
578 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000579 ConstantSDNode *CN;
580 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
581 return SDValue();
582
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000583 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000584 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000585
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000586 // Op's second operand must be a shifted mask.
587 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000588 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000589 return SDValue();
590
591 // Return if the shifted mask does not start at bit 0 or the sum of its size
592 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000593 EVT ValTy = N->getValueType(0);
594 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000595 return SDValue();
596
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000597 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000598 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000599 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000600}
601
602static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
603 TargetLowering::DAGCombinerInfo &DCI,
604 const MipsSubtarget* Subtarget) {
605 // Pattern match INS.
606 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
607 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
608 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000609 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000610 return SDValue();
611
612 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
613 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
614 ConstantSDNode *CN;
615
616 // See if Op's first operand matches (and $src1 , mask0).
617 if (And0.getOpcode() != ISD::AND)
618 return SDValue();
619
620 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000621 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000622 return SDValue();
623
624 // See if Op's second operand matches (and (shl $src, pos), mask1).
625 if (And1.getOpcode() != ISD::AND)
626 return SDValue();
627
628 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000629 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000630 return SDValue();
631
632 // The shift masks must have the same position and size.
633 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
634 return SDValue();
635
636 SDValue Shl = And1.getOperand(0);
637 if (Shl.getOpcode() != ISD::SHL)
638 return SDValue();
639
640 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
641 return SDValue();
642
643 unsigned Shamt = CN->getZExtValue();
644
645 // Return if the shift amount and the first bit position of mask are not the
646 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000647 EVT ValTy = N->getValueType(0);
648 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000649 return SDValue();
650
Akira Hatanaka82099682011-12-19 19:52:25 +0000651 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000652 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000653 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000654}
655
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000656SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000657 const {
658 SelectionDAG &DAG = DCI.DAG;
659 unsigned opc = N->getOpcode();
660
661 switch (opc) {
662 default: break;
663 case ISD::ADDE:
664 return PerformADDECombine(N, DAG, DCI, Subtarget);
665 case ISD::SUBE:
666 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000667 case ISD::SDIVREM:
668 case ISD::UDIVREM:
669 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000670 case ISD::SETCC:
671 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000672 case ISD::AND:
673 return PerformANDCombine(N, DAG, DCI, Subtarget);
674 case ISD::OR:
675 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000676 }
677
678 return SDValue();
679}
680
Dan Gohman475871a2008-07-27 21:46:04 +0000681SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000682LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000683{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000685 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000686 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000687 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
688 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000689 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000690 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000691 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
692 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000693 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000694 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000695 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000696 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000697 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000698 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000699 }
Dan Gohman475871a2008-07-27 21:46:04 +0000700 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000701}
702
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000703//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000704// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000705//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000706
707// AddLiveIn - This helper function adds the specified physical register to the
708// MachineFunction as a live in value. It also creates a corresponding
709// virtual register for it.
710static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000711AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000712{
713 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000714 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
715 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000716 return VReg;
717}
718
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000719// Get fp branch code (not opcode) from condition code.
720static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
721 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
722 return Mips::BRANCH_T;
723
Akira Hatanaka82099682011-12-19 19:52:25 +0000724 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
725 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000726
Akira Hatanaka82099682011-12-19 19:52:25 +0000727 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000728}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000729
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000730/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000731static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
732 DebugLoc dl,
733 const MipsSubtarget* Subtarget,
734 const TargetInstrInfo *TII,
735 bool isFPCmp, unsigned Opc) {
736 // There is no need to expand CMov instructions if target has
737 // conditional moves.
738 if (Subtarget->hasCondMov())
739 return BB;
740
741 // To "insert" a SELECT_CC instruction, we actually have to insert the
742 // diamond control-flow pattern. The incoming instruction knows the
743 // destination vreg to set, the condition code register to branch on, the
744 // true/false values to select between, and a branch opcode to use.
745 const BasicBlock *LLVM_BB = BB->getBasicBlock();
746 MachineFunction::iterator It = BB;
747 ++It;
748
749 // thisMBB:
750 // ...
751 // TrueVal = ...
752 // setcc r1, r2, r3
753 // bNE r1, r0, copy1MBB
754 // fallthrough --> copy0MBB
755 MachineBasicBlock *thisMBB = BB;
756 MachineFunction *F = BB->getParent();
757 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
758 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
759 F->insert(It, copy0MBB);
760 F->insert(It, sinkMBB);
761
762 // Transfer the remainder of BB and its successor edges to sinkMBB.
763 sinkMBB->splice(sinkMBB->begin(), BB,
764 llvm::next(MachineBasicBlock::iterator(MI)),
765 BB->end());
766 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
767
768 // Next, add the true and fallthrough blocks as its successors.
769 BB->addSuccessor(copy0MBB);
770 BB->addSuccessor(sinkMBB);
771
772 // Emit the right instruction according to the type of the operands compared
773 if (isFPCmp)
774 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
775 else
776 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
777 .addReg(Mips::ZERO).addMBB(sinkMBB);
778
779 // copy0MBB:
780 // %FalseValue = ...
781 // # fallthrough to sinkMBB
782 BB = copy0MBB;
783
784 // Update machine-CFG edges
785 BB->addSuccessor(sinkMBB);
786
787 // sinkMBB:
788 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
789 // ...
790 BB = sinkMBB;
791
792 if (isFPCmp)
793 BuildMI(*BB, BB->begin(), dl,
794 TII->get(Mips::PHI), MI->getOperand(0).getReg())
795 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
796 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
797 else
798 BuildMI(*BB, BB->begin(), dl,
799 TII->get(Mips::PHI), MI->getOperand(0).getReg())
800 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
801 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
802
803 MI->eraseFromParent(); // The pseudo instruction is gone now.
804 return BB;
805}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000806*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000807MachineBasicBlock *
808MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000809 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000810 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000811 default:
812 assert(false && "Unexpected instr type to insert");
813 return NULL;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000814 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000815 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000816 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
817 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000818 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000819 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
820 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000821 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000822 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000823 case Mips::ATOMIC_LOAD_ADD_I64:
824 case Mips::ATOMIC_LOAD_ADD_I64_P8:
825 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000826
827 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000828 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
830 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000832 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
833 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000834 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000835 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000836 case Mips::ATOMIC_LOAD_AND_I64:
837 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000838 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000839
840 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000841 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000842 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
843 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000844 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
846 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000847 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000848 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_OR_I64:
850 case Mips::ATOMIC_LOAD_OR_I64_P8:
851 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000852
853 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000855 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
856 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
859 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000860 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000861 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_LOAD_XOR_I64:
863 case Mips::ATOMIC_LOAD_XOR_I64_P8:
864 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000865
866 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000867 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000868 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
869 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
872 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000873 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_LOAD_NAND_I64:
876 case Mips::ATOMIC_LOAD_NAND_I64_P8:
877 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000878
879 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000881 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
882 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
885 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000887 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 case Mips::ATOMIC_LOAD_SUB_I64:
889 case Mips::ATOMIC_LOAD_SUB_I64_P8:
890 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000891
892 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
895 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
898 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000900 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000901 case Mips::ATOMIC_SWAP_I64:
902 case Mips::ATOMIC_SWAP_I64_P8:
903 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000904
905 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000906 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907 return EmitAtomicCmpSwapPartword(MI, BB, 1);
908 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000909 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 return EmitAtomicCmpSwapPartword(MI, BB, 2);
911 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000912 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000913 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000914 case Mips::ATOMIC_CMP_SWAP_I64:
915 case Mips::ATOMIC_CMP_SWAP_I64_P8:
916 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000917 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000918}
919
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
921// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
922MachineBasicBlock *
923MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000924 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000925 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000926 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000927
928 MachineFunction *MF = BB->getParent();
929 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000930 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
932 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000933 unsigned LL, SC, AND, NOR, ZERO, BEQ;
934
935 if (Size == 4) {
936 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
937 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
938 AND = Mips::AND;
939 NOR = Mips::NOR;
940 ZERO = Mips::ZERO;
941 BEQ = Mips::BEQ;
942 }
943 else {
944 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
945 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
946 AND = Mips::AND64;
947 NOR = Mips::NOR64;
948 ZERO = Mips::ZERO_64;
949 BEQ = Mips::BEQ64;
950 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000951
Akira Hatanaka4061da12011-07-19 20:11:17 +0000952 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000953 unsigned Ptr = MI->getOperand(1).getReg();
954 unsigned Incr = MI->getOperand(2).getReg();
955
Akira Hatanaka4061da12011-07-19 20:11:17 +0000956 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
957 unsigned AndRes = RegInfo.createVirtualRegister(RC);
958 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959
960 // insert new blocks after the current block
961 const BasicBlock *LLVM_BB = BB->getBasicBlock();
962 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
963 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
964 MachineFunction::iterator It = BB;
965 ++It;
966 MF->insert(It, loopMBB);
967 MF->insert(It, exitMBB);
968
969 // Transfer the remainder of BB and its successor edges to exitMBB.
970 exitMBB->splice(exitMBB->begin(), BB,
971 llvm::next(MachineBasicBlock::iterator(MI)),
972 BB->end());
973 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
974
975 // thisMBB:
976 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000977 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000978 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000979 loopMBB->addSuccessor(loopMBB);
980 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981
982 // loopMBB:
983 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000984 // <binop> storeval, oldval, incr
985 // sc success, storeval, 0(ptr)
986 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000987 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +0000988 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000990 // and andres, oldval, incr
991 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +0000992 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
993 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000995 // <binop> storeval, oldval, incr
996 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000997 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000998 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000999 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001000 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1001 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001002
1003 MI->eraseFromParent(); // The instruction is gone now.
1004
Akira Hatanaka939ece12011-07-19 03:42:13 +00001005 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001006}
1007
1008MachineBasicBlock *
1009MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001010 MachineBasicBlock *BB,
1011 unsigned Size, unsigned BinOpcode,
1012 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001013 assert((Size == 1 || Size == 2) &&
1014 "Unsupported size for EmitAtomicBinaryPartial.");
1015
1016 MachineFunction *MF = BB->getParent();
1017 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1018 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1019 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1020 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001021 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1022 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001023
1024 unsigned Dest = MI->getOperand(0).getReg();
1025 unsigned Ptr = MI->getOperand(1).getReg();
1026 unsigned Incr = MI->getOperand(2).getReg();
1027
Akira Hatanaka4061da12011-07-19 20:11:17 +00001028 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1029 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001030 unsigned Mask = RegInfo.createVirtualRegister(RC);
1031 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001032 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1033 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001034 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001035 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1036 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1037 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1038 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1039 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001040 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001041 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1042 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1043 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1044 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1045 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001046
1047 // insert new blocks after the current block
1048 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1049 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001050 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1052 MachineFunction::iterator It = BB;
1053 ++It;
1054 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001055 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001056 MF->insert(It, exitMBB);
1057
1058 // Transfer the remainder of BB and its successor edges to exitMBB.
1059 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001060 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001061 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1062
Akira Hatanaka81b44112011-07-19 17:09:53 +00001063 BB->addSuccessor(loopMBB);
1064 loopMBB->addSuccessor(loopMBB);
1065 loopMBB->addSuccessor(sinkMBB);
1066 sinkMBB->addSuccessor(exitMBB);
1067
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001068 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001069 // addiu masklsb2,$0,-4 # 0xfffffffc
1070 // and alignedaddr,ptr,masklsb2
1071 // andi ptrlsb2,ptr,3
1072 // sll shiftamt,ptrlsb2,3
1073 // ori maskupper,$0,255 # 0xff
1074 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001075 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001076 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001077
1078 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001079 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1080 .addReg(Mips::ZERO).addImm(-4);
1081 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1082 .addReg(Ptr).addReg(MaskLSB2);
1083 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1084 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1085 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1086 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001087 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1088 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001089 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001090 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001091
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001092 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001093 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001094 // ll oldval,0(alignedaddr)
1095 // binop binopres,oldval,incr2
1096 // and newval,binopres,mask
1097 // and maskedoldval0,oldval,mask2
1098 // or storeval,maskedoldval0,newval
1099 // sc success,storeval,0(alignedaddr)
1100 // beq success,$0,loopMBB
1101
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001102 // atomic.swap
1103 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001104 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001105 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001106 // and maskedoldval0,oldval,mask2
1107 // or storeval,maskedoldval0,newval
1108 // sc success,storeval,0(alignedaddr)
1109 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001110
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001112 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001113 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001114 // and andres, oldval, incr2
1115 // nor binopres, $0, andres
1116 // and newval, binopres, mask
1117 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1118 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1119 .addReg(Mips::ZERO).addReg(AndRes);
1120 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001121 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001122 // <binop> binopres, oldval, incr2
1123 // and newval, binopres, mask
1124 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1125 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001126 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001127 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001128 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001129 }
1130
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001131 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001132 .addReg(OldVal).addReg(Mask2);
1133 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001134 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001135 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001136 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001137 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001138 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001139
Akira Hatanaka939ece12011-07-19 03:42:13 +00001140 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 // and maskedoldval1,oldval,mask
1142 // srl srlres,maskedoldval1,shiftamt
1143 // sll sllres,srlres,24
1144 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001145 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001147
Akira Hatanaka4061da12011-07-19 20:11:17 +00001148 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1149 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001150 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1151 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001152 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1153 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001154 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001155 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001156
1157 MI->eraseFromParent(); // The instruction is gone now.
1158
Akira Hatanaka939ece12011-07-19 03:42:13 +00001159 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001160}
1161
1162MachineBasicBlock *
1163MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001164 MachineBasicBlock *BB,
1165 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001166 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001167
1168 MachineFunction *MF = BB->getParent();
1169 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001170 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1172 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001173 unsigned LL, SC, ZERO, BNE, BEQ;
1174
1175 if (Size == 4) {
1176 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1177 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1178 ZERO = Mips::ZERO;
1179 BNE = Mips::BNE;
1180 BEQ = Mips::BEQ;
1181 }
1182 else {
1183 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1184 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1185 ZERO = Mips::ZERO_64;
1186 BNE = Mips::BNE64;
1187 BEQ = Mips::BEQ64;
1188 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189
1190 unsigned Dest = MI->getOperand(0).getReg();
1191 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001192 unsigned OldVal = MI->getOperand(2).getReg();
1193 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001194
Akira Hatanaka4061da12011-07-19 20:11:17 +00001195 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001196
1197 // insert new blocks after the current block
1198 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1199 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1200 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1201 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1202 MachineFunction::iterator It = BB;
1203 ++It;
1204 MF->insert(It, loop1MBB);
1205 MF->insert(It, loop2MBB);
1206 MF->insert(It, exitMBB);
1207
1208 // Transfer the remainder of BB and its successor edges to exitMBB.
1209 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001210 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001211 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1212
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001213 // thisMBB:
1214 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001215 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001216 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001217 loop1MBB->addSuccessor(exitMBB);
1218 loop1MBB->addSuccessor(loop2MBB);
1219 loop2MBB->addSuccessor(loop1MBB);
1220 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221
1222 // loop1MBB:
1223 // ll dest, 0(ptr)
1224 // bne dest, oldval, exitMBB
1225 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001226 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1227 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001228 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001229
1230 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001231 // sc success, newval, 0(ptr)
1232 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001233 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001234 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001235 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001236 BuildMI(BB, dl, TII->get(BEQ))
1237 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001238
1239 MI->eraseFromParent(); // The instruction is gone now.
1240
Akira Hatanaka939ece12011-07-19 03:42:13 +00001241 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001242}
1243
1244MachineBasicBlock *
1245MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001246 MachineBasicBlock *BB,
1247 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001248 assert((Size == 1 || Size == 2) &&
1249 "Unsupported size for EmitAtomicCmpSwapPartial.");
1250
1251 MachineFunction *MF = BB->getParent();
1252 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1253 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1254 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1255 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001256 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1257 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001258
1259 unsigned Dest = MI->getOperand(0).getReg();
1260 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001261 unsigned CmpVal = MI->getOperand(2).getReg();
1262 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263
Akira Hatanaka4061da12011-07-19 20:11:17 +00001264 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1265 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266 unsigned Mask = RegInfo.createVirtualRegister(RC);
1267 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001268 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1269 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1270 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1271 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1272 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1273 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1274 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1275 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1276 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1277 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1278 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1279 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1280 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1281 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001282
1283 // insert new blocks after the current block
1284 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1285 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1286 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001287 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1289 MachineFunction::iterator It = BB;
1290 ++It;
1291 MF->insert(It, loop1MBB);
1292 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001293 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001294 MF->insert(It, exitMBB);
1295
1296 // Transfer the remainder of BB and its successor edges to exitMBB.
1297 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001298 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001299 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1300
Akira Hatanaka81b44112011-07-19 17:09:53 +00001301 BB->addSuccessor(loop1MBB);
1302 loop1MBB->addSuccessor(sinkMBB);
1303 loop1MBB->addSuccessor(loop2MBB);
1304 loop2MBB->addSuccessor(loop1MBB);
1305 loop2MBB->addSuccessor(sinkMBB);
1306 sinkMBB->addSuccessor(exitMBB);
1307
Akira Hatanaka70564a92011-07-19 18:14:26 +00001308 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001310 // addiu masklsb2,$0,-4 # 0xfffffffc
1311 // and alignedaddr,ptr,masklsb2
1312 // andi ptrlsb2,ptr,3
1313 // sll shiftamt,ptrlsb2,3
1314 // ori maskupper,$0,255 # 0xff
1315 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001316 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001317 // andi maskedcmpval,cmpval,255
1318 // sll shiftedcmpval,maskedcmpval,shiftamt
1319 // andi maskednewval,newval,255
1320 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001321 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001322 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1323 .addReg(Mips::ZERO).addImm(-4);
1324 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1325 .addReg(Ptr).addReg(MaskLSB2);
1326 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1327 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1328 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1329 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001330 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1331 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001332 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001333 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1334 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001335 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1336 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001337 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1338 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001339 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1340 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001341
1342 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001343 // ll oldval,0(alginedaddr)
1344 // and maskedoldval0,oldval,mask
1345 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001346 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001347 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001348 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1349 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001350 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001351 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001352
1353 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001354 // and maskedoldval1,oldval,mask2
1355 // or storeval,maskedoldval1,shiftednewval
1356 // sc success,storeval,0(alignedaddr)
1357 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001358 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001359 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1360 .addReg(OldVal).addReg(Mask2);
1361 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1362 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001363 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001364 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001365 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001366 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001367
Akira Hatanaka939ece12011-07-19 03:42:13 +00001368 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001369 // srl srlres,maskedoldval0,shiftamt
1370 // sll sllres,srlres,24
1371 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001372 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001373 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001374
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001375 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1376 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001377 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1378 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001379 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001380 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001381
1382 MI->eraseFromParent(); // The instruction is gone now.
1383
Akira Hatanaka939ece12011-07-19 03:42:13 +00001384 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001385}
1386
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001387//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001388// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001389//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001390SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001391LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001392{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001393 MachineFunction &MF = DAG.getMachineFunction();
1394 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001395 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001396
1397 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001398 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1399 "Cannot lower if the alignment of the allocated space is larger than \
1400 that of the stack.");
1401
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001402 SDValue Chain = Op.getOperand(0);
1403 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001404 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001405
1406 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001407 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001408
1409 // Subtract the dynamic size from the actual stack size to
1410 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001411 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001412
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001413 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001414 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001415 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001416
1417 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001418 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001419 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001420 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1421 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1422
1423 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001424}
1425
1426SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001427LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001428{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001429 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001430 // the block to branch to if the condition is true.
1431 SDValue Chain = Op.getOperand(0);
1432 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001433 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001434
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001435 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1436
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001437 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001438 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001439 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001440
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001441 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001442 Mips::CondCode CC =
1443 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001444 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001445
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001446 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001447 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001448}
1449
1450SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001451LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001452{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001453 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001454
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001455 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001456 if (Cond.getOpcode() != MipsISD::FPCmp)
1457 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001458
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001459 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1460 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001461}
1462
Dan Gohmand858e902010-04-17 15:26:15 +00001463SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1464 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001465 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001466 DebugLoc dl = Op.getDebugLoc();
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001467 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001468
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001469 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001470 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001471
Chris Lattnerb71b9092009-08-13 06:28:06 +00001472 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001473
Chris Lattnere3736f82009-08-13 05:41:27 +00001474 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001475 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1476 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001477 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001478 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1479 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001480 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001481 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001482 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001483 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1484 MipsII::MO_ABS_HI);
1485 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1486 MipsII::MO_ABS_LO);
1487 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1488 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001489 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001490 }
1491
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001492 EVT ValTy = Op.getValueType();
1493 bool HasGotOfst = (GV->hasInternalLinkage() ||
1494 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1495 unsigned GotFlag = IsN64 ?
1496 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001497 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001498 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001499 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001500 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1501 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001502 // On functions and global targets not internal linked only
1503 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001504 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001505 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001506 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1507 IsN64 ? MipsII::MO_GOT_OFST :
1508 MipsII::MO_ABS_LO);
1509 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1510 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001511}
1512
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001513SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1514 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001515 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1516 // FIXME there isn't actually debug info here
1517 DebugLoc dl = Op.getDebugLoc();
1518
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001519 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001520 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001521 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1522 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001523 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1524 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1525 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001526 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001527
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001528 EVT ValTy = Op.getValueType();
1529 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1530 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1531 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001532 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy, BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001533 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001534 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001535 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001536 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1537 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001538}
1539
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001540SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001541LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001542{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001543 // If the relocation model is PIC, use the General Dynamic TLS Model or
1544 // Local Dynamic TLS model, otherwise use the Initial Exec or
1545 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001546
1547 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1548 DebugLoc dl = GA->getDebugLoc();
1549 const GlobalValue *GV = GA->getGlobal();
1550 EVT PtrVT = getPointerTy();
1551
1552 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1553 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001554 bool LocalDynamic = GV->hasInternalLinkage();
1555 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1556 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001557 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001558 unsigned PtrSize = PtrVT.getSizeInBits();
1559 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1560
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001561 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001562
1563 ArgListTy Args;
1564 ArgListEntry Entry;
1565 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001566 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001567 Args.push_back(Entry);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001568
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001569 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001570 LowerCallTo(DAG.getEntryNode(), PtrTy,
1571 false, false, false, false, 0, CallingConv::C, false, true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001572 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001573
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001574 SDValue Ret = CallResult.first;
1575
1576 if (!LocalDynamic)
1577 return Ret;
1578
1579 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1580 MipsII::MO_DTPREL_HI);
1581 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1582 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1583 MipsII::MO_DTPREL_LO);
1584 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1585 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1586 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001587 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001588
1589 SDValue Offset;
1590 if (GV->isDeclaration()) {
1591 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001592 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001593 MipsII::MO_GOTTPREL);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001594 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001595 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001596 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001597 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001598 } else {
1599 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001600 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001601 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001602 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001603 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001604 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1605 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1606 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001607 }
1608
1609 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1610 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001611}
1612
1613SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001614LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001615{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001616 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001617 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001618 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001619 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001620 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001621 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001622
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001623 if (!IsPIC && !IsN64) {
1624 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1625 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1626 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001627 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001628 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1629 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1630 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001631 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001632 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1633 MachinePointerInfo(), false, false, false, 0);
1634 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001635 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001636
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001637 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1638 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001639}
1640
Dan Gohman475871a2008-07-27 21:46:04 +00001641SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001642LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001643{
Dan Gohman475871a2008-07-27 21:46:04 +00001644 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001645 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001646 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001647 // FIXME there isn't actually debug info here
1648 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001649
1650 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001651 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001652 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001653 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001654 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001655 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1657 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001658 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001659
1660 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001661 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001662 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001663 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001664 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001665 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1666 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001668 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001669 EVT ValTy = Op.getValueType();
1670 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1671 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1672 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1673 N->getOffset(), GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001674 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001675 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1676 MachinePointerInfo::getConstantPool(), false,
1677 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001678 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1679 N->getOffset(), OFSTFlag);
1680 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1681 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001682 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001683
1684 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001685}
1686
Dan Gohmand858e902010-04-17 15:26:15 +00001687SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001688 MachineFunction &MF = DAG.getMachineFunction();
1689 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1690
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001691 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001692 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1693 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001694
1695 // vastart just stores the address of the VarArgsFrameIndex slot into the
1696 // memory location argument.
1697 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001698 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001699 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001700}
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001701
1702// Called if the size of integer registers is large enough to hold the whole
1703// floating point number.
1704static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001705 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001706 EVT ValTy = Op.getValueType();
1707 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1708 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001709 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001710 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1711 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1712 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1713 DAG.getConstant(Mask - 1, IntValTy));
1714 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1715 DAG.getConstant(Mask, IntValTy));
1716 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1717 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001718}
1719
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001720// Called if the size of integer registers is not large enough to hold the whole
1721// floating point number (e.g. f64 & 32-bit integer register).
1722static SDValue
1723LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001724 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001725 // Use ext/ins instructions if target architecture is Mips32r2.
1726 // Eliminate redundant mfc1 and mtc1 instructions.
1727 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001728
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001729 if (!isLittle)
1730 std::swap(LoIdx, HiIdx);
1731
1732 DebugLoc dl = Op.getDebugLoc();
1733 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1734 Op.getOperand(0),
1735 DAG.getConstant(LoIdx, MVT::i32));
1736 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1737 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1738 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1739 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1740 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1741 DAG.getConstant(0x7fffffff, MVT::i32));
1742 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1743 DAG.getConstant(0x80000000, MVT::i32));
1744 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1745
1746 if (!isLittle)
1747 std::swap(Word0, Word1);
1748
1749 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1750}
1751
Akira Hatanaka82099682011-12-19 19:52:25 +00001752SDValue
1753MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001754 EVT Ty = Op.getValueType();
1755
1756 assert(Ty == MVT::f32 || Ty == MVT::f64);
1757
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001758 if (Ty == MVT::f32 || HasMips64)
1759 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Akira Hatanaka82099682011-12-19 19:52:25 +00001760
1761 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001762}
1763
Akira Hatanaka2e591472011-06-02 00:24:44 +00001764SDValue MipsTargetLowering::
1765LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001766 // check the depth
1767 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001768 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001769
1770 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1771 MFI->setFrameAddressIsTaken(true);
1772 EVT VT = Op.getValueType();
1773 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001774 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1775 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001776 return FrameAddr;
1777}
1778
Akira Hatanakadb548262011-07-19 23:30:50 +00001779// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001780SDValue
1781MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001782 unsigned SType = 0;
1783 DebugLoc dl = Op.getDebugLoc();
1784 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1785 DAG.getConstant(SType, MVT::i32));
1786}
1787
Eli Friedman14648462011-07-27 22:21:52 +00001788SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1789 SelectionDAG& DAG) const {
1790 // FIXME: Need pseudo-fence for 'singlethread' fences
1791 // FIXME: Set SType for weaker fences where supported/appropriate.
1792 unsigned SType = 0;
1793 DebugLoc dl = Op.getDebugLoc();
1794 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1795 DAG.getConstant(SType, MVT::i32));
1796}
1797
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001798//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001799// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001800//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001801
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001802//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001803// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001804// Mips O32 ABI rules:
1805// ---
1806// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001807// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001808// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001809// f64 - Only passed in two aliased f32 registers if no int reg has been used
1810// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001811// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1812// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001813//
1814// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001815//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001816
Duncan Sands1e96bab2010-11-04 10:49:57 +00001817static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001818 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001819 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1820
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001821 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001822
1823 static const unsigned IntRegs[] = {
1824 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1825 };
1826 static const unsigned F32Regs[] = {
1827 Mips::F12, Mips::F14
1828 };
1829 static const unsigned F64Regs[] = {
1830 Mips::D6, Mips::D7
1831 };
1832
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001833 // ByVal Args
1834 if (ArgFlags.isByVal()) {
1835 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1836 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1837 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1838 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1839 r < std::min(IntRegsSize, NextReg); ++r)
1840 State.AllocateReg(IntRegs[r]);
1841 return false;
1842 }
1843
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001844 // Promote i8 and i16
1845 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1846 LocVT = MVT::i32;
1847 if (ArgFlags.isSExt())
1848 LocInfo = CCValAssign::SExt;
1849 else if (ArgFlags.isZExt())
1850 LocInfo = CCValAssign::ZExt;
1851 else
1852 LocInfo = CCValAssign::AExt;
1853 }
1854
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001855 unsigned Reg;
1856
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001857 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1858 // is true: function is vararg, argument is 3rd or higher, there is previous
1859 // argument which is not f32 or f64.
1860 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1861 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001862 unsigned OrigAlign = ArgFlags.getOrigAlign();
1863 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001864
1865 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001866 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001867 // If this is the first part of an i64 arg,
1868 // the allocated register must be either A0 or A2.
1869 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1870 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001871 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001872 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1873 // Allocate int register and shadow next int register. If first
1874 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001875 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1876 if (Reg == Mips::A1 || Reg == Mips::A3)
1877 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1878 State.AllocateReg(IntRegs, IntRegsSize);
1879 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001880 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1881 // we are guaranteed to find an available float register
1882 if (ValVT == MVT::f32) {
1883 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1884 // Shadow int register
1885 State.AllocateReg(IntRegs, IntRegsSize);
1886 } else {
1887 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1888 // Shadow int registers
1889 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1890 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1891 State.AllocateReg(IntRegs, IntRegsSize);
1892 State.AllocateReg(IntRegs, IntRegsSize);
1893 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001894 } else
1895 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001896
Akira Hatanakad37776d2011-05-20 21:39:54 +00001897 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1898 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1899
1900 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001901 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001902 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001903 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001904
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001905 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001906}
1907
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001908static const unsigned Mips64IntRegs[8] =
1909 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1910 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1911static const unsigned Mips64DPRegs[8] =
1912 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1913 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1914
1915static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1916 CCValAssign::LocInfo LocInfo,
1917 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1918 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1919 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1920 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1921
1922 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1923
1924 // If byval is 16-byte aligned, the first arg register must be even.
1925 if ((Align == 16) && (FirstIdx % 2)) {
1926 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1927 ++FirstIdx;
1928 }
1929
1930 // Mark the registers allocated.
1931 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1932 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1933
1934 // Allocate space on caller's stack.
1935 unsigned Offset = State.AllocateStack(Size, Align);
1936
1937 if (FirstIdx < 8)
1938 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
1939 LocVT, LocInfo));
1940 else
1941 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1942
1943 return true;
1944}
1945
1946#include "MipsGenCallingConv.inc"
1947
Akira Hatanaka49617092011-11-14 19:02:54 +00001948static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00001949AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00001950 const SmallVectorImpl<ISD::OutputArg> &Outs) {
1951 unsigned NumOps = Outs.size();
1952 for (unsigned i = 0; i != NumOps; ++i) {
1953 MVT ArgVT = Outs[i].VT;
1954 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
1955 bool R;
1956
1957 if (Outs[i].IsFixed)
1958 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1959 else
1960 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1961
Akira Hatanaka49617092011-11-14 19:02:54 +00001962 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00001963#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00001964 dbgs() << "Call operand #" << i << " has unhandled type "
1965 << EVT(ArgVT).getEVTString();
1966#endif
1967 llvm_unreachable(0);
1968 }
1969 }
1970}
1971
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001972//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001973// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001974//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001975
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001976static const unsigned O32IntRegsSize = 4;
1977
1978static const unsigned O32IntRegs[] = {
1979 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1980};
1981
Akira Hatanaka373e3a42011-09-23 00:58:33 +00001982// Return next O32 integer argument register.
1983static unsigned getNextIntArgReg(unsigned Reg) {
1984 assert((Reg == Mips::A0) || (Reg == Mips::A2));
1985 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
1986}
1987
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001988// Write ByVal Arg to arg registers and stack.
1989static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001990WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001991 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1992 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1993 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001994 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001995 MVT PtrType, bool isLittle) {
1996 unsigned LocMemOffset = VA.getLocMemOffset();
1997 unsigned Offset = 0;
1998 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001999 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002000
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002001 // Copy the first 4 words of byval arg to registers A0 - A3.
2002 // FIXME: Use a stricter alignment if it enables better optimization in passes
2003 // run later.
2004 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2005 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002006 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002007 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002008 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002009 MachinePointerInfo(), false, false, false,
2010 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002011 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002012 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002013 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2014 }
2015
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002016 if (RemainingSize == 0)
2017 return;
2018
2019 // If there still is a register available for argument passing, write the
2020 // remaining part of the structure to it using subword loads and shifts.
2021 if (LocMemOffset < 4 * 4) {
2022 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2023 "There must be one to three bytes remaining.");
2024 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2025 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2026 DAG.getConstant(Offset, MVT::i32));
2027 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2028 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2029 LoadPtr, MachinePointerInfo(),
2030 MVT::getIntegerVT(LoadSize * 8), false,
2031 false, Alignment);
2032 MemOpChains.push_back(LoadVal.getValue(1));
2033
2034 // If target is big endian, shift it to the most significant half-word or
2035 // byte.
2036 if (!isLittle)
2037 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2038 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2039
2040 Offset += LoadSize;
2041 RemainingSize -= LoadSize;
2042
2043 // Read second subword if necessary.
2044 if (RemainingSize != 0) {
2045 assert(RemainingSize == 1 && "There must be one byte remaining.");
2046 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2047 DAG.getConstant(Offset, MVT::i32));
2048 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2049 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2050 LoadPtr, MachinePointerInfo(),
2051 MVT::i8, false, false, Alignment);
2052 MemOpChains.push_back(Subword.getValue(1));
2053 // Insert the loaded byte to LoadVal.
2054 // FIXME: Use INS if supported by target.
2055 unsigned ShiftAmt = isLittle ? 16 : 8;
2056 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2057 DAG.getConstant(ShiftAmt, MVT::i32));
2058 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2059 }
2060
2061 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2062 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2063 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002064 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002065
2066 // Create a fixed object on stack at offset LocMemOffset and copy
2067 // remaining part of byval arg to it using memcpy.
2068 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2069 DAG.getConstant(Offset, MVT::i32));
2070 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2071 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002072 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2073 DAG.getConstant(RemainingSize, MVT::i32),
2074 std::min(ByValAlign, (unsigned)4),
2075 /*isVolatile=*/false, /*AlwaysInline=*/false,
2076 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002077}
2078
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002079// Copy Mips64 byVal arg to registers and stack.
2080void static
2081PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2082 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2083 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2084 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2085 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2086 EVT PtrTy, bool isLittle) {
2087 unsigned ByValSize = Flags.getByValSize();
2088 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2089 bool IsRegLoc = VA.isRegLoc();
2090 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2091 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002092 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002093
2094 if (!IsRegLoc)
2095 LocMemOffset = VA.getLocMemOffset();
2096 else {
2097 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2098 VA.getLocReg());
2099 const unsigned *RegEnd = Mips64IntRegs + 8;
2100
2101 // Copy double words to registers.
2102 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2103 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2104 DAG.getConstant(Offset, PtrTy));
2105 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2106 MachinePointerInfo(), false, false, false,
2107 Alignment);
2108 MemOpChains.push_back(LoadVal.getValue(1));
2109 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2110 }
2111
Akira Hatanaka16040852011-11-15 18:42:25 +00002112 // Return if the struct has been fully copied.
2113 if (!(MemCpySize = ByValSize - Offset))
2114 return;
2115
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002116 // If there is an argument register available, copy the remainder of the
2117 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002118 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002119 assert((ByValSize < Offset + 8) &&
2120 "Size of the remainder should be smaller than 8-byte.");
2121 SDValue Val;
2122 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2123 unsigned RemSize = ByValSize - Offset;
2124
2125 if (RemSize < LoadSize)
2126 continue;
2127
2128 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2129 DAG.getConstant(Offset, PtrTy));
2130 SDValue LoadVal =
2131 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2132 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2133 false, false, Alignment);
2134 MemOpChains.push_back(LoadVal.getValue(1));
2135
2136 // Offset in number of bits from double word boundary.
2137 unsigned OffsetDW = (Offset % 8) * 8;
2138 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2139 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2140 DAG.getConstant(Shamt, MVT::i32));
2141
2142 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2143 Shift;
2144 Offset += LoadSize;
2145 Alignment = std::min(Alignment, LoadSize);
2146 }
2147
2148 RegsToPass.push_back(std::make_pair(*Reg, Val));
2149 return;
2150 }
2151 }
2152
Akira Hatanaka16040852011-11-15 18:42:25 +00002153 assert(MemCpySize && "MemCpySize must not be zero.");
2154
2155 // Create a fixed object on stack at offset LocMemOffset and copy
2156 // remainder of byval arg to it with memcpy.
2157 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2158 DAG.getConstant(Offset, PtrTy));
2159 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2160 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2161 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2162 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2163 /*isVolatile=*/false, /*AlwaysInline=*/false,
2164 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002165}
2166
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002168/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002169/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002170SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002171MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002172 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002173 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002175 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 const SmallVectorImpl<ISD::InputArg> &Ins,
2177 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002178 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002179 // MIPs target does not yet support tail call optimization.
2180 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002182 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002183 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002184 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002185 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002186 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002187
2188 // Analyze operands of the call, assigning locations to each operand.
2189 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002190 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002191 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002192
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002193 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002194 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002195 else if (HasMips64)
2196 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002197 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002199
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002200 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002201 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2202
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002203 // Chain is the output chain of the last Load/Store or CopyToReg node.
2204 // ByValChain is the output chain of the last Memcpy node created for copying
2205 // byval arguments to the stack.
2206 SDValue Chain, CallSeqStart, ByValChain;
2207 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2208 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2209 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002210
2211 // If this is the first call, create a stack frame object that points to
2212 // a location to which .cprestore saves $gp.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002213 if (IsO32 && IsPIC && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002214 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2215
Akira Hatanaka21afc632011-06-21 00:40:49 +00002216 // Get the frame index of the stack frame object that points to the location
2217 // of dynamically allocated area on the stack.
2218 int DynAllocFI = MipsFI->getDynAllocFI();
2219
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002220 // Update size of the maximum argument space.
2221 // For O32, a minimum of four words (16 bytes) of argument space is
2222 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002223 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002224 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2225
2226 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2227
2228 if (MaxCallFrameSize < NextStackOffset) {
2229 MipsFI->setMaxCallFrameSize(NextStackOffset);
2230
Akira Hatanaka21afc632011-06-21 00:40:49 +00002231 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2232 // allocated stack space. These offsets must be aligned to a boundary
2233 // determined by the stack alignment of the ABI.
2234 unsigned StackAlignment = TFL->getStackAlignment();
2235 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2236 StackAlignment * StackAlignment;
2237
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002238 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002239 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2240
2241 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002242 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002243
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002244 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002245 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2246 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002247
Eric Christopher471e4222011-06-08 23:55:35 +00002248 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002249
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002250 // Walk the register/memloc assignments, inserting copies/loads.
2251 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002252 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002253 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002254 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002255 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2256
2257 // ByVal Arg.
2258 if (Flags.isByVal()) {
2259 assert(Flags.getByValSize() &&
2260 "ByVal args of size 0 should have been ignored by front-end.");
2261 if (IsO32)
2262 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2263 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2264 Subtarget->isLittle());
2265 else
2266 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2267 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2268 Subtarget->isLittle());
2269 continue;
2270 }
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002271
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002272 // Promote the value if needed.
2273 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002274 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002275 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002276 if (VA.isRegLoc()) {
2277 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2278 (ValVT == MVT::f64 && LocVT == MVT::i64))
2279 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2280 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002281 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2282 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002283 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2284 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002285 if (!Subtarget->isLittle())
2286 std::swap(Lo, Hi);
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002287 unsigned LocRegLo = VA.getLocReg();
2288 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2289 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2290 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002291 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002292 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002293 }
2294 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002295 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002296 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002297 break;
2298 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002299 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002300 break;
2301 case CCValAssign::AExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002302 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002303 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002304 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002305
2306 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002307 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002308 if (VA.isRegLoc()) {
2309 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002310 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002311 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002312
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002313 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002314 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002315
Chris Lattnere0b12152008-03-17 06:57:02 +00002316 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002317 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002318 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002319 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002320
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002321 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002322 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002323 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002324 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002325 }
2326
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002327 // Extend range of indices of frame objects for outgoing arguments that were
2328 // created during this function call. Skip this step if no such objects were
2329 // created.
2330 if (LastFI)
2331 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2332
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002333 // If a memcpy has been created to copy a byval arg to a stack, replace the
2334 // chain input of CallSeqStart with ByValChain.
2335 if (InChain != ByValChain)
2336 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2337 NextStackOffsetVal);
2338
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002339 // Transform all store nodes into one single node because all store
2340 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002341 if (!MemOpChains.empty())
2342 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002343 &MemOpChains[0], MemOpChains.size());
2344
Bill Wendling056292f2008-09-16 21:48:12 +00002345 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002346 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2347 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002348 unsigned char OpFlag;
2349 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002350 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002351 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002352
2353 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002354 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2355 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2356 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2357 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2358 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002359 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002360 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002361 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002362 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002363 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2364 getPointerTy(), 0, OpFlag);
2365 }
2366
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002367 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002368 }
2369 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002370 if (IsN64 || (!IsO32 && IsPIC))
2371 OpFlag = MipsII::MO_GOT_DISP;
2372 else if (!IsPIC) // !N64 && static
2373 OpFlag = MipsII::MO_NO_FLAG;
2374 else // O32 & PIC
2375 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002376 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2377 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002378 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002379 }
2380
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002381 SDValue InFlag;
2382
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002383 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002384 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002385 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002386 // Load callee address
Akira Hatanaka6df7e232011-12-09 01:53:17 +00002387 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002388 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2389 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002390 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002391
2392 // Use GOT+LO if callee has internal linkage.
2393 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002394 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2395 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002396 } else
2397 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002398 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002399 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002400
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002401 // T9 should contain the address of the callee function if
2402 // -reloction-model=pic or it is an indirect call.
2403 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002404 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002405 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2406 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002407 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002408 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002409 }
Bill Wendling056292f2008-09-16 21:48:12 +00002410
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002411 // Build a sequence of copy-to-reg nodes chained together with token
2412 // chain and flag operands which copy the outgoing args into registers.
2413 // The InFlag in necessary since all emitted instructions must be
2414 // stuck together.
2415 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2416 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2417 RegsToPass[i].second, InFlag);
2418 InFlag = Chain.getValue(1);
2419 }
2420
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002421 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002422 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002423 //
2424 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002425 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002426 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002427 Ops.push_back(Chain);
2428 Ops.push_back(Callee);
2429
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002430 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002431 // known live into the call.
2432 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2433 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2434 RegsToPass[i].second.getValueType()));
2435
Gabor Greifba36cb52008-08-28 21:40:38 +00002436 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002437 Ops.push_back(InFlag);
2438
Dale Johannesen33c960f2009-02-04 20:06:27 +00002439 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002440 InFlag = Chain.getValue(1);
2441
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002442 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002443 Chain = DAG.getCALLSEQ_END(Chain,
2444 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002445 DAG.getIntPtrConstant(0, true), InFlag);
2446 InFlag = Chain.getValue(1);
2447
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002448 // Handle result values, copying them out of physregs into vregs that we
2449 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002450 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2451 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002452}
2453
Dan Gohman98ca4f22009-08-05 01:29:28 +00002454/// LowerCallResult - Lower the result values of a call into the
2455/// appropriate copies out of appropriate physical registers.
2456SDValue
2457MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002458 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002459 const SmallVectorImpl<ISD::InputArg> &Ins,
2460 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002461 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002462 // Assign locations to each value returned by this call.
2463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002464 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2465 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002466
Dan Gohman98ca4f22009-08-05 01:29:28 +00002467 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002468
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002469 // Copy all of the result registers out of their specified physreg.
2470 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002471 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002473 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002474 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002475 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002476
Dan Gohman98ca4f22009-08-05 01:29:28 +00002477 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002478}
2479
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002480//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002481// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002482//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002483static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2484 std::vector<SDValue>& OutChains,
2485 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2486 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2487 unsigned LocMem = VA.getLocMemOffset();
2488 unsigned FirstWord = LocMem / 4;
2489
2490 // copy register A0 - A3 to frame object
2491 for (unsigned i = 0; i < NumWords; ++i) {
2492 unsigned CurWord = FirstWord + i;
2493 if (CurWord >= O32IntRegsSize)
2494 break;
2495
2496 unsigned SrcReg = O32IntRegs[CurWord];
2497 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2498 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2499 DAG.getConstant(i * 4, MVT::i32));
2500 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2501 StorePtr, MachinePointerInfo(), false,
2502 false, 0);
2503 OutChains.push_back(Store);
2504 }
2505}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002506
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002507// Create frame object on stack and copy registers used for byval passing to it.
2508static unsigned
2509CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2510 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2511 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2512 MachineFrameInfo *MFI, bool IsRegLoc,
2513 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2514 EVT PtrTy) {
2515 const unsigned *Reg = Mips64IntRegs + 8;
2516 int FOOffset; // Frame object offset from virtual frame pointer.
2517
2518 if (IsRegLoc) {
2519 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2520 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002521 }
2522 else
2523 FOOffset = VA.getLocMemOffset();
2524
2525 // Create frame object.
2526 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2527 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2528 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2529 InVals.push_back(FIN);
2530
2531 // Copy arg registers.
2532 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2533 ++Reg, ++I) {
2534 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2535 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2536 DAG.getConstant(I * 8, PtrTy));
2537 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2538 StorePtr, MachinePointerInfo(), false,
2539 false, 0);
2540 OutChains.push_back(Store);
2541 }
2542
2543 return LastFI;
2544}
2545
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002546/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002547/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002548SDValue
2549MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002550 CallingConv::ID CallConv,
2551 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002552 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002553 DebugLoc dl, SelectionDAG &DAG,
2554 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002555 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002556 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002557 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002558 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002559
Dan Gohman1e93df62010-04-17 14:41:14 +00002560 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002561
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002562 // Used with vargs to acumulate store chains.
2563 std::vector<SDValue> OutChains;
2564
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002565 // Assign locations to all of the incoming arguments.
2566 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002567 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002568 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002569
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002570 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002571 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002572 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002573 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002574
Akira Hatanaka43299772011-05-20 23:22:14 +00002575 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002576
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002577 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002578 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002579 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002580 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2581 bool IsRegLoc = VA.isRegLoc();
2582
2583 if (Flags.isByVal()) {
2584 assert(Flags.getByValSize() &&
2585 "ByVal args of size 0 should have been ignored by front-end.");
2586 if (IsO32) {
2587 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2588 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2589 true);
2590 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2591 InVals.push_back(FIN);
2592 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2593 } else // N32/64
2594 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2595 MFI, IsRegLoc, InVals, MipsFI,
2596 getPointerTy());
2597 continue;
2598 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002599
2600 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002601 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002602 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002603 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002604 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002605
Owen Anderson825b72b2009-08-11 20:47:22 +00002606 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002607 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002608 else if (RegVT == MVT::i64)
2609 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002610 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002611 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002612 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002613 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002614 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002615 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002616
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002617 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002618 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002619 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002620 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002621
2622 // If this is an 8 or 16-bit value, it has been passed promoted
2623 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002624 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002625 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002626 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002627 if (VA.getLocInfo() == CCValAssign::SExt)
2628 Opcode = ISD::AssertSext;
2629 else if (VA.getLocInfo() == CCValAssign::ZExt)
2630 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002631 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002632 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002633 DAG.getValueType(ValVT));
2634 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002635 }
2636
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002637 // Handle floating point arguments passed in integer registers.
2638 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2639 (RegVT == MVT::i64 && ValVT == MVT::f64))
2640 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2641 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2642 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2643 getNextIntArgReg(ArgReg), RC);
2644 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2645 if (!Subtarget->isLittle())
2646 std::swap(ArgValue, ArgValue2);
2647 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2648 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002649 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002650
Dan Gohman98ca4f22009-08-05 01:29:28 +00002651 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002652 } else { // VA.isRegLoc()
2653
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002654 // sanity check
2655 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002656
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002657 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002658 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002659 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002660
2661 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002662 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002663 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002664 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002665 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002666 }
2667 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002668
2669 // The mips ABIs for returning structs by value requires that we copy
2670 // the sret argument into $v0 for the return. Save the argument into
2671 // a virtual register so that we can access it from the return points.
2672 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2673 unsigned Reg = MipsFI->getSRetReturnReg();
2674 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002676 MipsFI->setSRetReturnReg(Reg);
2677 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002678 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002679 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002680 }
2681
Akira Hatanakabad53f42011-11-14 19:01:09 +00002682 if (isVarArg) {
2683 unsigned NumOfRegs = IsO32 ? 4 : 8;
2684 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2685 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2686 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
2687 TargetRegisterClass *RC
2688 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2689 unsigned RegSize = RC->getSize();
2690 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2691
2692 // Offset of the first variable argument from stack pointer.
2693 int FirstVaArgOffset;
2694
2695 if (IsO32 || (Idx == NumOfRegs)) {
2696 FirstVaArgOffset =
2697 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2698 } else
2699 FirstVaArgOffset = RegSlotOffset;
2700
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002701 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002702 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002703 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002704 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002705
Akira Hatanakabad53f42011-11-14 19:01:09 +00002706 // Copy the integer registers that have not been used for argument passing
2707 // to the argument register save area. For O32, the save area is allocated
2708 // in the caller's stack frame, while for N32/64, it is allocated in the
2709 // callee's stack frame.
2710 for (int StackOffset = RegSlotOffset;
2711 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2712 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2713 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2714 MVT::getIntegerVT(RegSize * 8));
2715 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002716 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2717 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002718 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002719 }
2720 }
2721
Akira Hatanaka43299772011-05-20 23:22:14 +00002722 MipsFI->setLastInArgFI(LastFI);
2723
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002724 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002725 // the size of Ins and InVals. This only happens when on varg functions
2726 if (!OutChains.empty()) {
2727 OutChains.push_back(Chain);
2728 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2729 &OutChains[0], OutChains.size());
2730 }
2731
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002733}
2734
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002735//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002736// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002737//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002738
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739SDValue
2740MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002741 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002743 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002744 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002746 // CCValAssign - represent the assignment of
2747 // the return value to a location
2748 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002749
2750 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002751 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2752 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002753
Dan Gohman98ca4f22009-08-05 01:29:28 +00002754 // Analize return values.
2755 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002756
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002757 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002758 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002759 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002760 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002761 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002762 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002763 }
2764
Dan Gohman475871a2008-07-27 21:46:04 +00002765 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002766
2767 // Copy the result values into the output registers.
2768 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2769 CCValAssign &VA = RVLocs[i];
2770 assert(VA.isRegLoc() && "Can only return in registers!");
2771
Akira Hatanaka82099682011-12-19 19:52:25 +00002772 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002773
2774 // guarantee that all emitted copies are
2775 // stuck together, avoiding something bad
2776 Flag = Chain.getValue(1);
2777 }
2778
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002779 // The mips ABIs for returning structs by value requires that we copy
2780 // the sret argument into $v0 for the return. We saved the argument into
2781 // a virtual register in the entry block, so now we copy the value out
2782 // and into $v0.
2783 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2784 MachineFunction &MF = DAG.getMachineFunction();
2785 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2786 unsigned Reg = MipsFI->getSRetReturnReg();
2787
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002788 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002789 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002790 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002791
Dale Johannesena05dca42009-02-04 23:02:30 +00002792 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002793 Flag = Chain.getValue(1);
2794 }
2795
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002796 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002797 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002798 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002799 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002800 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002801 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002802 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002803}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002804
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002805//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002806// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002807//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002808
2809/// getConstraintType - Given a constraint letter, return the type of
2810/// constraint it is for this target.
2811MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002812getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002813{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002814 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002815 // GCC config/mips/constraints.md
2816 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002817 // 'd' : An address register. Equivalent to r
2818 // unless generating MIPS16 code.
2819 // 'y' : Equivalent to r; retained for
2820 // backwards compatibility.
2821 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002822 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002823 switch (Constraint[0]) {
2824 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002825 case 'd':
2826 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002827 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002828 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002829 }
2830 }
2831 return TargetLowering::getConstraintType(Constraint);
2832}
2833
John Thompson44ab89e2010-10-29 17:29:13 +00002834/// Examine constraint type and operand type and determine a weight value.
2835/// This object must already have been set up with the operand type
2836/// and the current alternative constraint selected.
2837TargetLowering::ConstraintWeight
2838MipsTargetLowering::getSingleConstraintMatchWeight(
2839 AsmOperandInfo &info, const char *constraint) const {
2840 ConstraintWeight weight = CW_Invalid;
2841 Value *CallOperandVal = info.CallOperandVal;
2842 // If we don't have a value, we can't do a match,
2843 // but allow it at the lowest weight.
2844 if (CallOperandVal == NULL)
2845 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002846 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002847 // Look at the constraint type.
2848 switch (*constraint) {
2849 default:
2850 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2851 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002852 case 'd':
2853 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002854 if (type->isIntegerTy())
2855 weight = CW_Register;
2856 break;
2857 case 'f':
2858 if (type->isFloatTy())
2859 weight = CW_Register;
2860 break;
2861 }
2862 return weight;
2863}
2864
Eric Christopher38d64262011-06-29 19:33:04 +00002865/// Given a register class constraint, like 'r', if this corresponds directly
2866/// to an LLVM register class, return a register of 0 and the register class
2867/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002868std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002869getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002870{
2871 if (Constraint.size() == 1) {
2872 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002873 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2874 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002875 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002876 if (VT == MVT::i32)
2877 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2878 assert(VT == MVT::i64 && "Unexpected type.");
2879 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002880 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002881 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002882 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002883 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2884 if (Subtarget->isFP64bit())
2885 return std::make_pair(0U, Mips::FGR64RegisterClass);
2886 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002887 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002888 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002889 }
2890 }
2891 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2892}
2893
Dan Gohman6520e202008-10-18 02:06:02 +00002894bool
2895MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2896 // The Mips target isn't yet aware of offsets.
2897 return false;
2898}
Evan Chengeb2f9692009-10-27 19:56:55 +00002899
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002900bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2901 if (VT != MVT::f32 && VT != MVT::f64)
2902 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002903 if (Imm.isNegZero())
2904 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002905 return Imm.isZero();
2906}