blob: e64fefc6ca30c2be2b81b3f808aaef86265c0fbd [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Owen Andersond9668172010-11-03 22:44:51 +000072def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
73 SDTCisVT<2, i32>]>;
74def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000075def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000076
Bob Wilsonc1d287b2009-08-14 05:13:08 +000077def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
78
Bob Wilson0ce37102009-08-14 05:08:32 +000079// VDUPLANE can produce a quad-register result from a double-register source,
80// so the result is not constrained to match the source.
81def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
82 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
83 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000084
Bob Wilsonde95c1b82009-08-19 17:03:43 +000085def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
87def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
88
Bob Wilsond8e17572009-08-12 22:31:50 +000089def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
90def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
91def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
92def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
93
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000094def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000095 SDTCisSameAs<0, 2>,
96 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000097def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
98def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
99def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000101def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
102 SDTCisSameAs<1, 2>]>;
103def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
104def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
105
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000106def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
107 SDTCisSameAs<0, 2>]>;
108def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
109def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
110
Bob Wilsoncba270d2010-07-13 21:16:48 +0000111def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
112 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000113 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000114 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
115 return (EltBits == 32 && EltVal == 0);
116}]>;
117
118def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
119 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000120 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000121 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
122 return (EltBits == 8 && EltVal == 0xff);
123}]>;
124
Bob Wilson5bafff32009-06-22 23:27:02 +0000125//===----------------------------------------------------------------------===//
126// NEON operand definitions
127//===----------------------------------------------------------------------===//
128
Bob Wilson1a913ed2010-06-11 21:34:50 +0000129def nModImm : Operand<i32> {
130 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000131}
132
Bob Wilson5bafff32009-06-22 23:27:02 +0000133//===----------------------------------------------------------------------===//
134// NEON load / store instructions
135//===----------------------------------------------------------------------===//
136
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000137// Use VLDM to load a Q register as a D register pair.
138// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000139def VLDMQ
Jim Grosbache6913602010-11-03 01:01:43 +0000140 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn, ldstm_mode:$mode),
141 IIC_fpLoad_m, "",
142 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000144// Use VSTM to store a Q register as a D register pair.
145// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000146def VSTMQ
Jim Grosbache6913602010-11-03 01:01:43 +0000147 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn, ldstm_mode:$mode),
148 IIC_fpStore_m, "",
149 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000150
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000151let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000152
Bob Wilsonffde0802010-09-02 16:00:54 +0000153// Classes for VLD* pseudo-instructions with multi-register operands.
154// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000155class VLDQPseudo<InstrItinClass itin>
156 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
157class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000158 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000159 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000160 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000161class VLDQQPseudo<InstrItinClass itin>
162 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
163class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000164 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000165 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000166 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000168 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000169 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000170 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000171
Bob Wilson205a5ca2009-07-08 18:11:30 +0000172// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000173class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000175 (ins addrmode6:$Rn), IIC_VLD1,
176 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
177 let Rm = 0b1111;
178 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000179}
Bob Wilson621f1952010-03-23 05:25:43 +0000180class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000182 (ins addrmode6:$Rn), IIC_VLD1x2,
183 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
184 let Rm = 0b1111;
185 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000186}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000187
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
189def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
190def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
191def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000192
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
194def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
195def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
196def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000197
Evan Chengd2ca8132010-10-09 01:03:04 +0000198def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
199def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
200def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
201def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000202
Bob Wilson99493b22010-03-20 17:59:03 +0000203// ...with address register writeback:
204class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000205 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000206 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
207 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
208 "$Rn.addr = $wb", []> {
209 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000210}
Bob Wilson99493b22010-03-20 17:59:03 +0000211class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000212 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000213 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
214 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
215 "$Rn.addr = $wb", []> {
216 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000217}
Bob Wilson99493b22010-03-20 17:59:03 +0000218
Owen Andersone85bd772010-11-02 00:24:52 +0000219def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
220def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
221def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
222def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000223
Owen Andersone85bd772010-11-02 00:24:52 +0000224def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
225def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
226def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
227def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000228
Evan Chengd2ca8132010-10-09 01:03:04 +0000229def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
230def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
231def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
232def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000233
Bob Wilson052ba452010-03-22 18:22:06 +0000234// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000235class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000236 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000237 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
238 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
239 let Rm = 0b1111;
240 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000241}
Bob Wilson99493b22010-03-20 17:59:03 +0000242class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000243 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000244 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
245 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
246 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000247}
Bob Wilson052ba452010-03-22 18:22:06 +0000248
Owen Andersone85bd772010-11-02 00:24:52 +0000249def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
250def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
251def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
252def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000253
Owen Andersone85bd772010-11-02 00:24:52 +0000254def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
255def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
256def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
257def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000258
Evan Chengd2ca8132010-10-09 01:03:04 +0000259def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
260def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000261
Bob Wilson052ba452010-03-22 18:22:06 +0000262// ...with 4 registers (some of these are only for the disassembler):
263class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000264 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000265 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
266 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
267 let Rm = 0b1111;
268 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000269}
Bob Wilson99493b22010-03-20 17:59:03 +0000270class VLD1D4WB<bits<4> op7_4, string Dt>
271 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000272 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000273 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
274 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000275 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000276 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000277}
Johnny Chend7283d92010-02-23 20:51:23 +0000278
Owen Andersone85bd772010-11-02 00:24:52 +0000279def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
280def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
281def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
282def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000283
Owen Andersone85bd772010-11-02 00:24:52 +0000284def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
285def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
286def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
287def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000288
Evan Chengd2ca8132010-10-09 01:03:04 +0000289def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
290def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000291
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000292// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000293class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000294 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000295 (ins addrmode6:$Rn), IIC_VLD2,
296 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
297 let Rm = 0b1111;
298 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000299}
Bob Wilson95808322010-03-18 20:18:39 +0000300class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000301 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000302 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000303 (ins addrmode6:$Rn), IIC_VLD2x2,
304 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
305 let Rm = 0b1111;
306 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000307}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000308
Owen Andersoncf667be2010-11-02 01:24:55 +0000309def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
310def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
311def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000312
Owen Andersoncf667be2010-11-02 01:24:55 +0000313def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
314def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
315def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000316
Bob Wilson9d84fb32010-09-14 20:59:49 +0000317def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
318def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
319def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000320
Evan Chengd2ca8132010-10-09 01:03:04 +0000321def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
322def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
323def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000324
Bob Wilson92cb9322010-03-20 20:10:51 +0000325// ...with address register writeback:
326class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000327 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000328 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
329 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
330 "$Rn.addr = $wb", []> {
331 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000332}
Bob Wilson92cb9322010-03-20 20:10:51 +0000333class VLD2QWB<bits<4> op7_4, string Dt>
334 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000335 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000336 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
337 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
338 "$Rn.addr = $wb", []> {
339 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000340}
Bob Wilson92cb9322010-03-20 20:10:51 +0000341
Owen Andersoncf667be2010-11-02 01:24:55 +0000342def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
343def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
344def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000345
Owen Andersoncf667be2010-11-02 01:24:55 +0000346def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
347def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
348def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000349
Evan Chengd2ca8132010-10-09 01:03:04 +0000350def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
351def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
352def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000353
Evan Chengd2ca8132010-10-09 01:03:04 +0000354def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
355def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
356def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000357
Bob Wilson00bf1d92010-03-20 18:14:26 +0000358// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000359def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
360def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
361def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
362def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
363def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
364def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000365
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000366// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000367class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000368 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000369 (ins addrmode6:$Rn), IIC_VLD3,
370 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
371 let Rm = 0b1111;
372 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000373}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000374
Owen Andersoncf667be2010-11-02 01:24:55 +0000375def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
376def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
377def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000378
Bob Wilson9d84fb32010-09-14 20:59:49 +0000379def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
380def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
381def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000382
Bob Wilson92cb9322010-03-20 20:10:51 +0000383// ...with address register writeback:
384class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
385 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000386 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000387 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
388 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
389 "$Rn.addr = $wb", []> {
390 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000391}
Bob Wilson92cb9322010-03-20 20:10:51 +0000392
Owen Andersoncf667be2010-11-02 01:24:55 +0000393def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
394def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
395def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000396
Evan Cheng84f69e82010-10-09 01:45:34 +0000397def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
398def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
399def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000400
Bob Wilson92cb9322010-03-20 20:10:51 +0000401// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000402def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
403def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
404def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
405def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
406def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
407def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000408
Evan Cheng84f69e82010-10-09 01:45:34 +0000409def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
410def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
411def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000412
Bob Wilson92cb9322010-03-20 20:10:51 +0000413// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000414def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
415def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
416def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000417
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000418// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000419class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
420 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000421 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000422 (ins addrmode6:$Rn), IIC_VLD4,
423 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
424 let Rm = 0b1111;
425 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000426}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000427
Owen Andersoncf667be2010-11-02 01:24:55 +0000428def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
429def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
430def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000431
Bob Wilson9d84fb32010-09-14 20:59:49 +0000432def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
433def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
434def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000435
Bob Wilson92cb9322010-03-20 20:10:51 +0000436// ...with address register writeback:
437class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
438 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000439 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000440 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
441 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
442 "$Rn.addr = $wb", []> {
443 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000444}
Bob Wilson92cb9322010-03-20 20:10:51 +0000445
Owen Andersoncf667be2010-11-02 01:24:55 +0000446def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
447def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
448def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000449
Bob Wilson9d84fb32010-09-14 20:59:49 +0000450def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
451def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
452def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000453
Bob Wilson92cb9322010-03-20 20:10:51 +0000454// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000455def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
456def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
457def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
458def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
459def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
460def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000461
Bob Wilson9d84fb32010-09-14 20:59:49 +0000462def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
463def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
464def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000465
Bob Wilson92cb9322010-03-20 20:10:51 +0000466// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000467def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
468def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
469def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000470
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000471} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
472
Bob Wilson8466fa12010-09-13 23:01:35 +0000473// Classes for VLD*LN pseudo-instructions with multi-register operands.
474// These are expanded to real instructions after register allocation.
475class VLDQLNPseudo<InstrItinClass itin>
476 : PseudoNLdSt<(outs QPR:$dst),
477 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
478 itin, "$src = $dst">;
479class VLDQLNWBPseudo<InstrItinClass itin>
480 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
481 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
482 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
483class VLDQQLNPseudo<InstrItinClass itin>
484 : PseudoNLdSt<(outs QQPR:$dst),
485 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
486 itin, "$src = $dst">;
487class VLDQQLNWBPseudo<InstrItinClass itin>
488 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
489 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
490 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
491class VLDQQQQLNPseudo<InstrItinClass itin>
492 : PseudoNLdSt<(outs QQQQPR:$dst),
493 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
494 itin, "$src = $dst">;
495class VLDQQQQLNWBPseudo<InstrItinClass itin>
496 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
497 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
498 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
499
Bob Wilsonb07c1712009-10-07 21:53:04 +0000500// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000501class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
502 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000503 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000504 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
505 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000506 "$src = $Vd",
507 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000508 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000509 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000510 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000511}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000512class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
513 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
514 (i32 (LoadOp addrmode6:$addr)),
515 imm:$lane))];
516}
517
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000518def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
519 let Inst{7-5} = lane{2-0};
520}
521def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
522 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000523 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000524}
525def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
526 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000527 let Inst{5} = Rn{4};
528 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000529}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000530
531def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
532def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
533def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
534
535let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
536
537// ...with address register writeback:
538class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000539 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000540 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000541 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000542 "\\{$Vd[$lane]\\}, $Rn$Rm",
543 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000544
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000545def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
546 let Inst{7-5} = lane{2-0};
547}
548def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
549 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000550 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000551}
552def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
553 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000554 let Inst{5} = Rn{4};
555 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000556}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000557
558def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
559def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
560def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000561
Bob Wilson243fcc52009-09-01 04:26:28 +0000562// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000563class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000564 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000565 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
566 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000567 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000568 let Rm = 0b1111;
569 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000570}
Bob Wilson243fcc52009-09-01 04:26:28 +0000571
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000572def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
573 let Inst{7-5} = lane{2-0};
574}
575def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
576 let Inst{7-6} = lane{1-0};
577}
578def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
579 let Inst{7} = lane{0};
580}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000581
Evan Chengd2ca8132010-10-09 01:03:04 +0000582def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
583def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
584def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000585
Bob Wilson41315282010-03-20 20:39:53 +0000586// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000587def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
588 let Inst{7-6} = lane{1-0};
589}
590def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
591 let Inst{7} = lane{0};
592}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000593
Evan Chengd2ca8132010-10-09 01:03:04 +0000594def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
595def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000596
Bob Wilsona1023642010-03-20 20:47:18 +0000597// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000598class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000599 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000600 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000601 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000602 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
603 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
604 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000605}
Bob Wilsona1023642010-03-20 20:47:18 +0000606
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000607def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
608 let Inst{7-5} = lane{2-0};
609}
610def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
611 let Inst{7-6} = lane{1-0};
612}
613def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
614 let Inst{7} = lane{0};
615}
Bob Wilsona1023642010-03-20 20:47:18 +0000616
Evan Chengd2ca8132010-10-09 01:03:04 +0000617def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
618def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
619def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000620
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000621def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
622 let Inst{7-6} = lane{1-0};
623}
624def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
625 let Inst{7} = lane{0};
626}
Bob Wilsona1023642010-03-20 20:47:18 +0000627
Evan Chengd2ca8132010-10-09 01:03:04 +0000628def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
629def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000630
Bob Wilson243fcc52009-09-01 04:26:28 +0000631// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000632class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000633 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000634 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000635 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000636 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000637 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000638 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000639}
Bob Wilson243fcc52009-09-01 04:26:28 +0000640
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000641def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
642 let Inst{7-5} = lane{2-0};
643}
644def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
645 let Inst{7-6} = lane{1-0};
646}
647def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
648 let Inst{7} = lane{0};
649}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000650
Evan Cheng84f69e82010-10-09 01:45:34 +0000651def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
652def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
653def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000654
Bob Wilson41315282010-03-20 20:39:53 +0000655// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000656def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
657 let Inst{7-6} = lane{1-0};
658}
659def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
660 let Inst{7} = lane{0};
661}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000662
Evan Cheng84f69e82010-10-09 01:45:34 +0000663def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
664def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000665
Bob Wilsona1023642010-03-20 20:47:18 +0000666// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000667class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000668 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000669 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000670 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000671 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000672 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000673 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
674 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000675 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000676
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000677def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
678 let Inst{7-5} = lane{2-0};
679}
680def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
681 let Inst{7-6} = lane{1-0};
682}
683def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
684 let Inst{7} = lane{0};
685}
Bob Wilsona1023642010-03-20 20:47:18 +0000686
Evan Cheng84f69e82010-10-09 01:45:34 +0000687def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
688def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
689def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000690
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000691def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
692 let Inst{7-6} = lane{1-0};
693}
694def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
695 let Inst{7} = lane{0};
696}
Bob Wilsona1023642010-03-20 20:47:18 +0000697
Evan Cheng84f69e82010-10-09 01:45:34 +0000698def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
699def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000700
Bob Wilson243fcc52009-09-01 04:26:28 +0000701// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000702class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000703 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000704 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000705 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000706 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000707 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000708 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000709 let Rm = 0b1111;
710 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000711}
Bob Wilson243fcc52009-09-01 04:26:28 +0000712
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000713def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
714 let Inst{7-5} = lane{2-0};
715}
716def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
717 let Inst{7-6} = lane{1-0};
718}
719def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
720 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000721 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722}
Bob Wilson62e053e2009-10-08 22:53:57 +0000723
Evan Cheng10dc63f2010-10-09 04:07:58 +0000724def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
725def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
726def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000727
Bob Wilson41315282010-03-20 20:39:53 +0000728// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000729def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
730 let Inst{7-6} = lane{1-0};
731}
732def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
733 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000734 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000735}
Bob Wilson62e053e2009-10-08 22:53:57 +0000736
Evan Cheng10dc63f2010-10-09 04:07:58 +0000737def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
738def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000739
Bob Wilsona1023642010-03-20 20:47:18 +0000740// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000741class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000742 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000744 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000745 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000746 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000747"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
748"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000749 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000750 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000751}
Bob Wilsona1023642010-03-20 20:47:18 +0000752
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000753def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
754 let Inst{7-5} = lane{2-0};
755}
756def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
757 let Inst{7-6} = lane{1-0};
758}
759def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
760 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000761 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000762}
Bob Wilsona1023642010-03-20 20:47:18 +0000763
Evan Cheng10dc63f2010-10-09 04:07:58 +0000764def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
765def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
766def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000767
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000768def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
769 let Inst{7-6} = lane{1-0};
770}
771def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
772 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000773 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000774}
Bob Wilsona1023642010-03-20 20:47:18 +0000775
Evan Cheng10dc63f2010-10-09 04:07:58 +0000776def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
777def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000778
Bob Wilsonb07c1712009-10-07 21:53:04 +0000779// VLD1DUP : Vector Load (single element to all lanes)
780// VLD2DUP : Vector Load (single 2-element structure to all lanes)
781// VLD3DUP : Vector Load (single 3-element structure to all lanes)
782// VLD4DUP : Vector Load (single 4-element structure to all lanes)
783// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000784} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000785
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000786let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000787
Bob Wilson709d5922010-08-25 23:27:42 +0000788// Classes for VST* pseudo-instructions with multi-register operands.
789// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000790class VSTQPseudo<InstrItinClass itin>
791 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
792class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000793 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000794 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000795 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000796class VSTQQPseudo<InstrItinClass itin>
797 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
798class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000799 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000800 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000801 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000802class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000803 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000804 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000805 "$addr.addr = $wb">;
806
Bob Wilson11d98992010-03-23 06:20:33 +0000807// VST1 : Vector Store (multiple single elements)
808class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +0000809 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
810 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
811 let Rm = 0b1111;
812 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000813}
Bob Wilson11d98992010-03-23 06:20:33 +0000814class VST1Q<bits<4> op7_4, string Dt>
815 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000816 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
817 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
818 let Rm = 0b1111;
819 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000820}
Bob Wilson11d98992010-03-23 06:20:33 +0000821
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000822def VST1d8 : VST1D<{0,0,0,?}, "8">;
823def VST1d16 : VST1D<{0,1,0,?}, "16">;
824def VST1d32 : VST1D<{1,0,0,?}, "32">;
825def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000826
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000827def VST1q8 : VST1Q<{0,0,?,?}, "8">;
828def VST1q16 : VST1Q<{0,1,?,?}, "16">;
829def VST1q32 : VST1Q<{1,0,?,?}, "32">;
830def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000831
Evan Cheng60ff8792010-10-11 22:03:18 +0000832def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
833def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
834def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
835def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000836
Bob Wilson25eb5012010-03-20 20:54:36 +0000837// ...with address register writeback:
838class VST1DWB<bits<4> op7_4, string Dt>
839 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000840 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
841 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
842 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000843}
Bob Wilson25eb5012010-03-20 20:54:36 +0000844class VST1QWB<bits<4> op7_4, string Dt>
845 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000846 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
847 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
848 "$Rn.addr = $wb", []> {
849 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000850}
Bob Wilson25eb5012010-03-20 20:54:36 +0000851
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000852def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
853def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
854def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
855def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000856
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000857def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
858def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
859def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
860def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000861
Evan Cheng60ff8792010-10-11 22:03:18 +0000862def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
863def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
864def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
865def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000866
Bob Wilson052ba452010-03-22 18:22:06 +0000867// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000868class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000869 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000870 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
871 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
872 let Rm = 0b1111;
873 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000874}
Bob Wilson25eb5012010-03-20 20:54:36 +0000875class VST1D3WB<bits<4> op7_4, string Dt>
876 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000877 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000878 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000879 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
880 "$Rn.addr = $wb", []> {
881 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000882}
Bob Wilson052ba452010-03-22 18:22:06 +0000883
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000884def VST1d8T : VST1D3<{0,0,0,?}, "8">;
885def VST1d16T : VST1D3<{0,1,0,?}, "16">;
886def VST1d32T : VST1D3<{1,0,0,?}, "32">;
887def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000888
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000889def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
890def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
891def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
892def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000893
Evan Cheng60ff8792010-10-11 22:03:18 +0000894def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
895def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000896
Bob Wilson052ba452010-03-22 18:22:06 +0000897// ...with 4 registers (some of these are only for the disassembler):
898class VST1D4<bits<4> op7_4, string Dt>
899 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000900 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
901 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000902 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000903 let Rm = 0b1111;
904 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000905}
Bob Wilson25eb5012010-03-20 20:54:36 +0000906class VST1D4WB<bits<4> op7_4, string Dt>
907 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000908 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000909 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000910 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
911 "$Rn.addr = $wb", []> {
912 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000913}
Bob Wilson25eb5012010-03-20 20:54:36 +0000914
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000915def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
916def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
917def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
918def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000919
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000920def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
921def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
922def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
923def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000924
Evan Cheng60ff8792010-10-11 22:03:18 +0000925def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
926def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000927
Bob Wilsonb36ec862009-08-06 18:47:44 +0000928// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000929class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
930 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000931 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
932 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
933 let Rm = 0b1111;
934 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000935}
Bob Wilson95808322010-03-18 20:18:39 +0000936class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000937 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000938 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
939 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +0000940 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000941 let Rm = 0b1111;
942 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000943}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000944
Owen Andersond2f37942010-11-02 21:16:58 +0000945def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
946def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
947def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000948
Owen Andersond2f37942010-11-02 21:16:58 +0000949def VST2q8 : VST2Q<{0,0,?,?}, "8">;
950def VST2q16 : VST2Q<{0,1,?,?}, "16">;
951def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000952
Evan Cheng60ff8792010-10-11 22:03:18 +0000953def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
954def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
955def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000956
Evan Cheng60ff8792010-10-11 22:03:18 +0000957def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
958def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
959def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000960
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000961// ...with address register writeback:
962class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
963 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000964 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
965 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
966 "$Rn.addr = $wb", []> {
967 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000968}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000969class VST2QWB<bits<4> op7_4, string Dt>
970 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000971 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +0000972 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000973 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
974 "$Rn.addr = $wb", []> {
975 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000976}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000977
Owen Andersond2f37942010-11-02 21:16:58 +0000978def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
979def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
980def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000981
Owen Andersond2f37942010-11-02 21:16:58 +0000982def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
983def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
984def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000985
Evan Cheng60ff8792010-10-11 22:03:18 +0000986def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
987def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
988def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000989
Evan Cheng60ff8792010-10-11 22:03:18 +0000990def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
991def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
992def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000993
Bob Wilson068b18b2010-03-20 21:15:48 +0000994// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +0000995def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
996def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
997def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
998def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
999def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1000def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001001
Bob Wilsonb36ec862009-08-06 18:47:44 +00001002// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001003class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1004 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001005 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1006 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1007 let Rm = 0b1111;
1008 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001009}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001010
Owen Andersona1a45fd2010-11-02 21:47:03 +00001011def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1012def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1013def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001014
Evan Cheng60ff8792010-10-11 22:03:18 +00001015def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1016def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1017def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001018
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001019// ...with address register writeback:
1020class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1021 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001022 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001023 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001024 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1025 "$Rn.addr = $wb", []> {
1026 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001027}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001028
Owen Andersona1a45fd2010-11-02 21:47:03 +00001029def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1030def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1031def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001032
Evan Cheng60ff8792010-10-11 22:03:18 +00001033def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1034def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1035def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001036
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001037// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001038def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1039def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1040def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1041def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1042def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1043def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001044
Evan Cheng60ff8792010-10-11 22:03:18 +00001045def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1046def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1047def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001048
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001049// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001050def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1051def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1052def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001053
Bob Wilsonb36ec862009-08-06 18:47:44 +00001054// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001055class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1056 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001057 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1058 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001059 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001060 let Rm = 0b1111;
1061 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001062}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001063
Owen Andersona1a45fd2010-11-02 21:47:03 +00001064def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1065def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1066def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001067
Evan Cheng60ff8792010-10-11 22:03:18 +00001068def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1069def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1070def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001071
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001072// ...with address register writeback:
1073class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1074 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001075 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001076 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001077 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1078 "$Rn.addr = $wb", []> {
1079 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001080}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001081
Owen Andersona1a45fd2010-11-02 21:47:03 +00001082def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1083def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1084def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001085
Evan Cheng60ff8792010-10-11 22:03:18 +00001086def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1087def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1088def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001089
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001090// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001091def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1092def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1093def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1094def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1095def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1096def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001097
Evan Cheng60ff8792010-10-11 22:03:18 +00001098def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1099def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1100def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001101
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001102// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001103def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1104def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1105def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001106
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001107} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1108
Bob Wilson8466fa12010-09-13 23:01:35 +00001109// Classes for VST*LN pseudo-instructions with multi-register operands.
1110// These are expanded to real instructions after register allocation.
1111class VSTQLNPseudo<InstrItinClass itin>
1112 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1113 itin, "">;
1114class VSTQLNWBPseudo<InstrItinClass itin>
1115 : PseudoNLdSt<(outs GPR:$wb),
1116 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1117 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1118class VSTQQLNPseudo<InstrItinClass itin>
1119 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1120 itin, "">;
1121class VSTQQLNWBPseudo<InstrItinClass itin>
1122 : PseudoNLdSt<(outs GPR:$wb),
1123 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1124 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1125class VSTQQQQLNPseudo<InstrItinClass itin>
1126 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1127 itin, "">;
1128class VSTQQQQLNWBPseudo<InstrItinClass itin>
1129 : PseudoNLdSt<(outs GPR:$wb),
1130 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1131 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1132
Bob Wilsonb07c1712009-10-07 21:53:04 +00001133// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001134class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1135 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001136 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001137 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001138 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1139 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001140 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001141}
Bob Wilsond168cef2010-11-03 16:24:53 +00001142class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1143 : VSTQLNPseudo<IIC_VST1ln> {
1144 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1145 addrmode6:$addr)];
1146}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001147
Bob Wilsond168cef2010-11-03 16:24:53 +00001148def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1149 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001150 let Inst{7-5} = lane{2-0};
1151}
Bob Wilsond168cef2010-11-03 16:24:53 +00001152def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1153 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001154 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001155 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001156}
Bob Wilsond168cef2010-11-03 16:24:53 +00001157def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001158 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001159 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001160}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001161
Bob Wilsond168cef2010-11-03 16:24:53 +00001162def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1163def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1164def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001165
1166let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1167
1168// ...with address register writeback:
1169class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001170 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001171 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001172 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001173 "\\{$Vd[$lane]\\}, $Rn$Rm",
1174 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001175
Owen Andersone95c9462010-11-02 21:54:45 +00001176def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1177 let Inst{7-5} = lane{2-0};
1178}
1179def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1180 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001181 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001182}
1183def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1184 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001185 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001186}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001187
1188def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1189def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1190def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001191
Bob Wilson8a3198b2009-09-01 18:51:56 +00001192// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001193class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001194 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001195 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1196 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001197 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001198 let Rm = 0b1111;
1199 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001200}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001201
Owen Andersonb20594f2010-11-02 22:18:18 +00001202def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1203 let Inst{7-5} = lane{2-0};
1204}
1205def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1206 let Inst{7-6} = lane{1-0};
1207}
1208def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1209 let Inst{7} = lane{0};
1210}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001211
Evan Cheng60ff8792010-10-11 22:03:18 +00001212def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1213def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1214def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001215
Bob Wilson41315282010-03-20 20:39:53 +00001216// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001217def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1218 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001219 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001220}
1221def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1222 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001223 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001224}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001225
Evan Cheng60ff8792010-10-11 22:03:18 +00001226def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1227def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001228
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001229// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001230class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001231 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001232 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001233 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001234 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001235 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001236 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001237}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001238
Owen Andersonb20594f2010-11-02 22:18:18 +00001239def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1240 let Inst{7-5} = lane{2-0};
1241}
1242def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1243 let Inst{7-6} = lane{1-0};
1244}
1245def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1246 let Inst{7} = lane{0};
1247}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001248
Evan Cheng60ff8792010-10-11 22:03:18 +00001249def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1250def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1251def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001252
Owen Andersonb20594f2010-11-02 22:18:18 +00001253def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1254 let Inst{7-6} = lane{1-0};
1255}
1256def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1257 let Inst{7} = lane{0};
1258}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001259
Evan Cheng60ff8792010-10-11 22:03:18 +00001260def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1261def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001262
Bob Wilson8a3198b2009-09-01 18:51:56 +00001263// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001264class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001265 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001266 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001267 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001268 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1269 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001270}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001271
Owen Andersonb20594f2010-11-02 22:18:18 +00001272def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1273 let Inst{7-5} = lane{2-0};
1274}
1275def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1276 let Inst{7-6} = lane{1-0};
1277}
1278def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1279 let Inst{7} = lane{0};
1280}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001281
Evan Cheng60ff8792010-10-11 22:03:18 +00001282def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1283def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1284def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001285
Bob Wilson41315282010-03-20 20:39:53 +00001286// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001287def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1288 let Inst{7-6} = lane{1-0};
1289}
1290def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1291 let Inst{7} = lane{0};
1292}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001293
Evan Cheng60ff8792010-10-11 22:03:18 +00001294def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1295def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001296
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001297// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001298class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001299 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001300 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001301 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001302 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001303 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1304 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001305
Owen Andersonb20594f2010-11-02 22:18:18 +00001306def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1307 let Inst{7-5} = lane{2-0};
1308}
1309def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1310 let Inst{7-6} = lane{1-0};
1311}
1312def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1313 let Inst{7} = lane{0};
1314}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001315
Evan Cheng60ff8792010-10-11 22:03:18 +00001316def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1317def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1318def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001319
Owen Andersonb20594f2010-11-02 22:18:18 +00001320def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1321 let Inst{7-6} = lane{1-0};
1322}
1323def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1324 let Inst{7} = lane{0};
1325}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001326
Evan Cheng60ff8792010-10-11 22:03:18 +00001327def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1328def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001329
Bob Wilson8a3198b2009-09-01 18:51:56 +00001330// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001331class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001332 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001333 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001334 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001335 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001336 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001337 let Rm = 0b1111;
1338 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001339}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001340
Owen Andersonb20594f2010-11-02 22:18:18 +00001341def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1342 let Inst{7-5} = lane{2-0};
1343}
1344def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1345 let Inst{7-6} = lane{1-0};
1346}
1347def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1348 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001349 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001350}
Bob Wilson56311392009-10-09 00:01:36 +00001351
Evan Cheng60ff8792010-10-11 22:03:18 +00001352def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1353def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1354def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001355
Bob Wilson41315282010-03-20 20:39:53 +00001356// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001357def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1358 let Inst{7-6} = lane{1-0};
1359}
1360def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1361 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001362 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001363}
Bob Wilson56311392009-10-09 00:01:36 +00001364
Evan Cheng60ff8792010-10-11 22:03:18 +00001365def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1366def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001367
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001368// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001369class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001370 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001371 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001372 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001373 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001374 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1375 "$Rn.addr = $wb", []> {
1376 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001377}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001378
Owen Andersonb20594f2010-11-02 22:18:18 +00001379def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1380 let Inst{7-5} = lane{2-0};
1381}
1382def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1383 let Inst{7-6} = lane{1-0};
1384}
1385def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1386 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001387 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001388}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001389
Evan Cheng60ff8792010-10-11 22:03:18 +00001390def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1391def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1392def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001393
Owen Andersonb20594f2010-11-02 22:18:18 +00001394def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1395 let Inst{7-6} = lane{1-0};
1396}
1397def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1398 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001399 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001400}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001401
Evan Cheng60ff8792010-10-11 22:03:18 +00001402def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1403def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001404
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001405} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001406
Bob Wilson205a5ca2009-07-08 18:11:30 +00001407
Bob Wilson5bafff32009-06-22 23:27:02 +00001408//===----------------------------------------------------------------------===//
1409// NEON pattern fragments
1410//===----------------------------------------------------------------------===//
1411
1412// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001413def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001414 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1415 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001416}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001417def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001418 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1419 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001420}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001421def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001422 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1423 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001424}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001425def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001426 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1427 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001428}]>;
1429
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001430// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001431def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001432 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1433 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001434}]>;
1435
Bob Wilson5bafff32009-06-22 23:27:02 +00001436// Translate lane numbers from Q registers to D subregs.
1437def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001439}]>;
1440def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001442}]>;
1443def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001445}]>;
1446
1447//===----------------------------------------------------------------------===//
1448// Instruction Classes
1449//===----------------------------------------------------------------------===//
1450
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001451// Basic 2-register operations: single-, double- and quad-register.
1452class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1453 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1454 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001455 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1456 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1457 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001458class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001459 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1460 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001461 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1462 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1463 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001464class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001465 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1466 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001467 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1468 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1469 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001470
Bob Wilson69bfbd62010-02-17 22:42:54 +00001471// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001472class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001473 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001474 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001475 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1476 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001477 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001478 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1479class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001480 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001481 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001482 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1483 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001484 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001485 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1486
Bob Wilson973a0742010-08-30 20:02:30 +00001487// Narrow 2-register operations.
1488class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1489 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1490 InstrItinClass itin, string OpcodeStr, string Dt,
1491 ValueType TyD, ValueType TyQ, SDNode OpNode>
1492 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1493 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1494 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1495
Bob Wilson5bafff32009-06-22 23:27:02 +00001496// Narrow 2-register intrinsics.
1497class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1498 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001499 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001500 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001501 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001502 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001503 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1504
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001505// Long 2-register operations (currently only used for VMOVL).
1506class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1507 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1508 InstrItinClass itin, string OpcodeStr, string Dt,
1509 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001510 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001511 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001512 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001513
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001514// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001515class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001516 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001517 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001518 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001519 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001520class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001521 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001522 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001523 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001524 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001525
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001526// Basic 3-register operations: single-, double- and quad-register.
1527class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1528 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1529 SDNode OpNode, bit Commutable>
1530 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001531 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1532 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001533 let isCommutable = Commutable;
1534}
1535
Bob Wilson5bafff32009-06-22 23:27:02 +00001536class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001537 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001538 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001539 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001540 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1541 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1542 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001543 let isCommutable = Commutable;
1544}
1545// Same as N3VD but no data type.
1546class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1547 InstrItinClass itin, string OpcodeStr,
1548 ValueType ResTy, ValueType OpTy,
1549 SDNode OpNode, bit Commutable>
1550 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001551 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001552 OpcodeStr, "$dst, $src1, $src2", "",
1553 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001554 let isCommutable = Commutable;
1555}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001556
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001557class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001558 InstrItinClass itin, string OpcodeStr, string Dt,
1559 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001560 : N3V<0, 1, op21_20, op11_8, 1, 0,
1561 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1562 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1563 [(set (Ty DPR:$dst),
1564 (Ty (ShOp (Ty DPR:$src1),
1565 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001566 let isCommutable = 0;
1567}
1568class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001569 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001570 : N3V<0, 1, op21_20, op11_8, 1, 0,
1571 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1572 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1573 [(set (Ty DPR:$dst),
1574 (Ty (ShOp (Ty DPR:$src1),
1575 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001576 let isCommutable = 0;
1577}
1578
Bob Wilson5bafff32009-06-22 23:27:02 +00001579class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001580 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001581 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001583 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1584 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1585 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001586 let isCommutable = Commutable;
1587}
1588class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1589 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001590 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001591 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001592 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001593 OpcodeStr, "$dst, $src1, $src2", "",
1594 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001595 let isCommutable = Commutable;
1596}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001597class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001598 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001599 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001600 : N3V<1, 1, op21_20, op11_8, 1, 0,
1601 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1602 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1603 [(set (ResTy QPR:$dst),
1604 (ResTy (ShOp (ResTy QPR:$src1),
1605 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1606 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001607 let isCommutable = 0;
1608}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001609class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001610 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001611 : N3V<1, 1, op21_20, op11_8, 1, 0,
1612 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1613 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1614 [(set (ResTy QPR:$dst),
1615 (ResTy (ShOp (ResTy QPR:$src1),
1616 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1617 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001618 let isCommutable = 0;
1619}
Bob Wilson5bafff32009-06-22 23:27:02 +00001620
1621// Basic 3-register intrinsics, both double- and quad-register.
1622class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001623 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001624 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001625 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001626 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1627 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1628 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001629 let isCommutable = Commutable;
1630}
David Goodwin658ea602009-09-25 18:38:29 +00001631class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001632 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001633 : N3V<0, 1, op21_20, op11_8, 1, 0,
1634 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1635 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1636 [(set (Ty DPR:$dst),
1637 (Ty (IntOp (Ty DPR:$src1),
1638 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1639 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001640 let isCommutable = 0;
1641}
David Goodwin658ea602009-09-25 18:38:29 +00001642class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001643 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001644 : N3V<0, 1, op21_20, op11_8, 1, 0,
1645 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1646 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1647 [(set (Ty DPR:$dst),
1648 (Ty (IntOp (Ty DPR:$src1),
1649 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001650 let isCommutable = 0;
1651}
Owen Anderson3557d002010-10-26 20:56:57 +00001652class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1653 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001654 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001655 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1656 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1657 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1658 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001659 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001660}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001661
Bob Wilson5bafff32009-06-22 23:27:02 +00001662class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001663 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001664 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001665 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001666 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1667 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1668 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 let isCommutable = Commutable;
1670}
David Goodwin658ea602009-09-25 18:38:29 +00001671class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001672 string OpcodeStr, string Dt,
1673 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001674 : N3V<1, 1, op21_20, op11_8, 1, 0,
1675 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1676 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1677 [(set (ResTy QPR:$dst),
1678 (ResTy (IntOp (ResTy QPR:$src1),
1679 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1680 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001681 let isCommutable = 0;
1682}
David Goodwin658ea602009-09-25 18:38:29 +00001683class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001684 string OpcodeStr, string Dt,
1685 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001686 : N3V<1, 1, op21_20, op11_8, 1, 0,
1687 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1688 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1689 [(set (ResTy QPR:$dst),
1690 (ResTy (IntOp (ResTy QPR:$src1),
1691 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1692 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001693 let isCommutable = 0;
1694}
Owen Anderson3557d002010-10-26 20:56:57 +00001695class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1696 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001697 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001698 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1699 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1700 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1701 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001702 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001703}
Bob Wilson5bafff32009-06-22 23:27:02 +00001704
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001705// Multiply-Add/Sub operations: single-, double- and quad-register.
1706class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1707 InstrItinClass itin, string OpcodeStr, string Dt,
1708 ValueType Ty, SDNode MulOp, SDNode OpNode>
1709 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1710 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001711 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001712 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1713
Bob Wilson5bafff32009-06-22 23:27:02 +00001714class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001716 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001717 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001718 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1719 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1720 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1721 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1722
David Goodwin658ea602009-09-25 18:38:29 +00001723class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001724 string OpcodeStr, string Dt,
1725 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001726 : N3V<0, 1, op21_20, op11_8, 1, 0,
1727 (outs DPR:$dst),
1728 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1729 NVMulSLFrm, itin,
1730 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1731 [(set (Ty DPR:$dst),
1732 (Ty (ShOp (Ty DPR:$src1),
1733 (Ty (MulOp DPR:$src2,
1734 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1735 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001736class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 string OpcodeStr, string Dt,
1738 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001739 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001740 (outs DPR:$Vd),
1741 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001742 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001743 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1744 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001745 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001746 (Ty (MulOp DPR:$Vn,
1747 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001748 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001749
Bob Wilson5bafff32009-06-22 23:27:02 +00001750class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001751 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001752 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001753 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001754 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1755 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1756 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1757 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001758class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001759 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001760 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001761 : N3V<1, 1, op21_20, op11_8, 1, 0,
1762 (outs QPR:$dst),
1763 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1764 NVMulSLFrm, itin,
1765 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1766 [(set (ResTy QPR:$dst),
1767 (ResTy (ShOp (ResTy QPR:$src1),
1768 (ResTy (MulOp QPR:$src2,
1769 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1770 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001771class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001772 string OpcodeStr, string Dt,
1773 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001774 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001775 : N3V<1, 1, op21_20, op11_8, 1, 0,
1776 (outs QPR:$dst),
1777 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1778 NVMulSLFrm, itin,
1779 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1780 [(set (ResTy QPR:$dst),
1781 (ResTy (ShOp (ResTy QPR:$src1),
1782 (ResTy (MulOp QPR:$src2,
1783 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1784 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001785
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001786// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1787class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1788 InstrItinClass itin, string OpcodeStr, string Dt,
1789 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1790 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001791 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1792 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1793 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1794 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001795class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1796 InstrItinClass itin, string OpcodeStr, string Dt,
1797 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1798 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001799 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1800 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1801 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1802 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001803
Bob Wilson5bafff32009-06-22 23:27:02 +00001804// Neon 3-argument intrinsics, both double- and quad-register.
1805// The destination register is also used as the first source operand register.
1806class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001807 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001808 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001809 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001810 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001811 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001812 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1813 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1814class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001816 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001817 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001818 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001820 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1821 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1822
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001823// Long Multiply-Add/Sub operations.
1824class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1825 InstrItinClass itin, string OpcodeStr, string Dt,
1826 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1827 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001828 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1829 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1830 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1831 (TyQ (MulOp (TyD DPR:$Vn),
1832 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001833class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1834 InstrItinClass itin, string OpcodeStr, string Dt,
1835 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1836 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1837 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1838 NVMulSLFrm, itin,
1839 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1840 [(set QPR:$dst,
1841 (OpNode (TyQ QPR:$src1),
1842 (TyQ (MulOp (TyD DPR:$src2),
1843 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1844 imm:$lane))))))]>;
1845class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1846 InstrItinClass itin, string OpcodeStr, string Dt,
1847 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1848 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1849 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1850 NVMulSLFrm, itin,
1851 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1852 [(set QPR:$dst,
1853 (OpNode (TyQ QPR:$src1),
1854 (TyQ (MulOp (TyD DPR:$src2),
1855 (TyD (NEONvduplane (TyD DPR_8:$src3),
1856 imm:$lane))))))]>;
1857
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001858// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1859class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1860 InstrItinClass itin, string OpcodeStr, string Dt,
1861 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1862 SDNode OpNode>
1863 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001864 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1865 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1866 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1867 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1868 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001869
Bob Wilson5bafff32009-06-22 23:27:02 +00001870// Neon Long 3-argument intrinsic. The destination register is
1871// a quad-register and is also used as the first source operand register.
1872class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001873 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001874 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001875 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001876 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1877 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1878 [(set QPR:$Vd,
1879 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001880class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001881 string OpcodeStr, string Dt,
1882 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001883 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1884 (outs QPR:$dst),
1885 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1886 NVMulSLFrm, itin,
1887 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1888 [(set (ResTy QPR:$dst),
1889 (ResTy (IntOp (ResTy QPR:$src1),
1890 (OpTy DPR:$src2),
1891 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1892 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001893class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1894 InstrItinClass itin, string OpcodeStr, string Dt,
1895 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001896 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1897 (outs QPR:$dst),
1898 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1899 NVMulSLFrm, itin,
1900 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1901 [(set (ResTy QPR:$dst),
1902 (ResTy (IntOp (ResTy QPR:$src1),
1903 (OpTy DPR:$src2),
1904 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1905 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001906
Bob Wilson5bafff32009-06-22 23:27:02 +00001907// Narrowing 3-register intrinsics.
1908class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001909 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001910 Intrinsic IntOp, bit Commutable>
1911 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001912 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001914 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1915 let isCommutable = Commutable;
1916}
1917
Bob Wilson04d6c282010-08-29 05:57:34 +00001918// Long 3-register operations.
1919class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1920 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001921 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1922 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1923 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1924 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1925 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1926 let isCommutable = Commutable;
1927}
1928class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1929 InstrItinClass itin, string OpcodeStr, string Dt,
1930 ValueType TyQ, ValueType TyD, SDNode OpNode>
1931 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1932 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1933 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1934 [(set QPR:$dst,
1935 (TyQ (OpNode (TyD DPR:$src1),
1936 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1937class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1938 InstrItinClass itin, string OpcodeStr, string Dt,
1939 ValueType TyQ, ValueType TyD, SDNode OpNode>
1940 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1941 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1942 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1943 [(set QPR:$dst,
1944 (TyQ (OpNode (TyD DPR:$src1),
1945 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1946
1947// Long 3-register operations with explicitly extended operands.
1948class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1949 InstrItinClass itin, string OpcodeStr, string Dt,
1950 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1951 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001952 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001953 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1954 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1955 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1956 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1957 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001958}
1959
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001960// Long 3-register intrinsics with explicit extend (VABDL).
1961class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1962 InstrItinClass itin, string OpcodeStr, string Dt,
1963 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1964 bit Commutable>
1965 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1966 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1967 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1968 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1969 (TyD DPR:$src2))))))]> {
1970 let isCommutable = Commutable;
1971}
1972
Bob Wilson5bafff32009-06-22 23:27:02 +00001973// Long 3-register intrinsics.
1974class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001975 InstrItinClass itin, string OpcodeStr, string Dt,
1976 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001977 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001978 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001979 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001980 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1981 let isCommutable = Commutable;
1982}
David Goodwin658ea602009-09-25 18:38:29 +00001983class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001984 string OpcodeStr, string Dt,
1985 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001986 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1987 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1988 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1989 [(set (ResTy QPR:$dst),
1990 (ResTy (IntOp (OpTy DPR:$src1),
1991 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1992 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001993class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1994 InstrItinClass itin, string OpcodeStr, string Dt,
1995 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001996 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1997 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1998 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1999 [(set (ResTy QPR:$dst),
2000 (ResTy (IntOp (OpTy DPR:$src1),
2001 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
2002 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002003
Bob Wilson04d6c282010-08-29 05:57:34 +00002004// Wide 3-register operations.
2005class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2006 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2007 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002008 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00002009 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
2010 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
2011 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
2012 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002013 let isCommutable = Commutable;
2014}
2015
2016// Pairwise long 2-register intrinsics, both double- and quad-register.
2017class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002018 bits<2> op17_16, bits<5> op11_7, bit op4,
2019 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002020 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2021 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002022 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002023 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2024class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002025 bits<2> op17_16, bits<5> op11_7, bit op4,
2026 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002027 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2028 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002029 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002030 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2031
2032// Pairwise long 2-register accumulate intrinsics,
2033// both double- and quad-register.
2034// The destination register is also used as the first source operand register.
2035class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002036 bits<2> op17_16, bits<5> op11_7, bit op4,
2037 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002038 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2039 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002040 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2041 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2042 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002043class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002044 bits<2> op17_16, bits<5> op11_7, bit op4,
2045 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002046 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2047 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002048 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2049 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2050 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002051
2052// Shift by immediate,
2053// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002054class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002055 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002056 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002057 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002058 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002059 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002060 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002061class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002062 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002063 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002064 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002065 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002066 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002067 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2068
Johnny Chen6c8648b2010-03-17 23:26:50 +00002069// Long shift by immediate.
2070class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2071 string OpcodeStr, string Dt,
2072 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2073 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002074 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002075 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002076 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2077 (i32 imm:$SIMM))))]>;
2078
Bob Wilson5bafff32009-06-22 23:27:02 +00002079// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002080class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002082 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002083 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002084 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2087 (i32 imm:$SIMM))))]>;
2088
2089// Shift right by immediate and accumulate,
2090// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002091class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002093 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2094 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2095 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2096 [(set DPR:$Vd, (Ty (add DPR:$src1,
2097 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002098class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002099 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002100 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2101 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2102 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2103 [(set QPR:$Vd, (Ty (add QPR:$src1,
2104 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002105
2106// Shift by immediate and insert,
2107// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002108class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002109 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002110 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2111 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2112 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2113 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002114class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002115 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002116 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2117 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2118 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2119 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002120
2121// Convert, with fractional bits immediate,
2122// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002123class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002124 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002125 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002126 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002127 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2128 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2129 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002130class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002131 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002132 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002133 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002134 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2135 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2136 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002137
2138//===----------------------------------------------------------------------===//
2139// Multiclasses
2140//===----------------------------------------------------------------------===//
2141
Bob Wilson916ac5b2009-10-03 04:44:16 +00002142// Abbreviations used in multiclass suffixes:
2143// Q = quarter int (8 bit) elements
2144// H = half int (16 bit) elements
2145// S = single int (32 bit) elements
2146// D = double int (64 bit) elements
2147
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002148// Neon 2-register vector operations -- for disassembly only.
2149
2150// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002151multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2152 bits<5> op11_7, bit op4, string opc, string Dt,
2153 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002154 // 64-bit vector types.
2155 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2156 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002157 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002158 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2159 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002160 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002161 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2162 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002163 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002164 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2165 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2166 opc, "f32", asm, "", []> {
2167 let Inst{10} = 1; // overwrite F = 1
2168 }
2169
2170 // 128-bit vector types.
2171 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2172 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002173 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002174 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2175 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002176 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002177 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2178 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002179 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002180 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2181 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2182 opc, "f32", asm, "", []> {
2183 let Inst{10} = 1; // overwrite F = 1
2184 }
2185}
2186
Bob Wilson5bafff32009-06-22 23:27:02 +00002187// Neon 3-register vector operations.
2188
2189// First with only element sizes of 8, 16 and 32 bits:
2190multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002191 InstrItinClass itinD16, InstrItinClass itinD32,
2192 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 string OpcodeStr, string Dt,
2194 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002196 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002197 OpcodeStr, !strconcat(Dt, "8"),
2198 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002199 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002200 OpcodeStr, !strconcat(Dt, "16"),
2201 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002202 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002203 OpcodeStr, !strconcat(Dt, "32"),
2204 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002205
2206 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002207 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002208 OpcodeStr, !strconcat(Dt, "8"),
2209 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002210 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002211 OpcodeStr, !strconcat(Dt, "16"),
2212 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002213 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002214 OpcodeStr, !strconcat(Dt, "32"),
2215 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002216}
2217
Evan Chengf81bf152009-11-23 21:57:23 +00002218multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2219 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2220 v4i16, ShOp>;
2221 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002222 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002223 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002224 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002225 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002226 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002227}
2228
Bob Wilson5bafff32009-06-22 23:27:02 +00002229// ....then also with element size 64 bits:
2230multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002231 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002232 string OpcodeStr, string Dt,
2233 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002234 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002236 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002237 OpcodeStr, !strconcat(Dt, "64"),
2238 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002239 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002240 OpcodeStr, !strconcat(Dt, "64"),
2241 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002242}
2243
2244
Bob Wilson973a0742010-08-30 20:02:30 +00002245// Neon Narrowing 2-register vector operations,
2246// source operand element sizes of 16, 32 and 64 bits:
2247multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2248 bits<5> op11_7, bit op6, bit op4,
2249 InstrItinClass itin, string OpcodeStr, string Dt,
2250 SDNode OpNode> {
2251 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2252 itin, OpcodeStr, !strconcat(Dt, "16"),
2253 v8i8, v8i16, OpNode>;
2254 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2255 itin, OpcodeStr, !strconcat(Dt, "32"),
2256 v4i16, v4i32, OpNode>;
2257 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2258 itin, OpcodeStr, !strconcat(Dt, "64"),
2259 v2i32, v2i64, OpNode>;
2260}
2261
Bob Wilson5bafff32009-06-22 23:27:02 +00002262// Neon Narrowing 2-register vector intrinsics,
2263// source operand element sizes of 16, 32 and 64 bits:
2264multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002265 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002266 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002267 Intrinsic IntOp> {
2268 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002269 itin, OpcodeStr, !strconcat(Dt, "16"),
2270 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002272 itin, OpcodeStr, !strconcat(Dt, "32"),
2273 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002274 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002275 itin, OpcodeStr, !strconcat(Dt, "64"),
2276 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277}
2278
2279
2280// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2281// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002282multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2283 string OpcodeStr, string Dt, SDNode OpNode> {
2284 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2285 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2286 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2287 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2288 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2289 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002290}
2291
2292
2293// Neon 3-register vector intrinsics.
2294
2295// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002296multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002297 InstrItinClass itinD16, InstrItinClass itinD32,
2298 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002299 string OpcodeStr, string Dt,
2300 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002301 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002302 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002303 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002304 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002305 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002306 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002307 v2i32, v2i32, IntOp, Commutable>;
2308
2309 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002310 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002311 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002312 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002313 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002314 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002315 v4i32, v4i32, IntOp, Commutable>;
2316}
Owen Anderson3557d002010-10-26 20:56:57 +00002317multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2318 InstrItinClass itinD16, InstrItinClass itinD32,
2319 InstrItinClass itinQ16, InstrItinClass itinQ32,
2320 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002321 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002322 // 64-bit vector types.
2323 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2324 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002325 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002326 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2327 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002328 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002329
2330 // 128-bit vector types.
2331 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2332 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002333 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002334 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2335 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002336 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002337}
Bob Wilson5bafff32009-06-22 23:27:02 +00002338
David Goodwin658ea602009-09-25 18:38:29 +00002339multiclass N3VIntSL_HS<bits<4> op11_8,
2340 InstrItinClass itinD16, InstrItinClass itinD32,
2341 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002342 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002343 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002345 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002346 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002347 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002348 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002349 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002350 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002351}
2352
Bob Wilson5bafff32009-06-22 23:27:02 +00002353// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002354multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002355 InstrItinClass itinD16, InstrItinClass itinD32,
2356 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002357 string OpcodeStr, string Dt,
2358 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002359 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002360 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002361 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002362 OpcodeStr, !strconcat(Dt, "8"),
2363 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002364 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002365 OpcodeStr, !strconcat(Dt, "8"),
2366 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002367}
Owen Anderson3557d002010-10-26 20:56:57 +00002368multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2369 InstrItinClass itinD16, InstrItinClass itinD32,
2370 InstrItinClass itinQ16, InstrItinClass itinQ32,
2371 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002372 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002373 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002374 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002375 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2376 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002377 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002378 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2379 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002380 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002381}
2382
Bob Wilson5bafff32009-06-22 23:27:02 +00002383
2384// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002385multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002386 InstrItinClass itinD16, InstrItinClass itinD32,
2387 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 string OpcodeStr, string Dt,
2389 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002390 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002391 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002392 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002393 OpcodeStr, !strconcat(Dt, "64"),
2394 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002395 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002396 OpcodeStr, !strconcat(Dt, "64"),
2397 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002398}
Owen Anderson3557d002010-10-26 20:56:57 +00002399multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2400 InstrItinClass itinD16, InstrItinClass itinD32,
2401 InstrItinClass itinQ16, InstrItinClass itinQ32,
2402 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002403 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002404 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002405 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002406 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2407 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002408 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002409 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2410 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002411 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002412}
Bob Wilson5bafff32009-06-22 23:27:02 +00002413
Bob Wilson5bafff32009-06-22 23:27:02 +00002414// Neon Narrowing 3-register vector intrinsics,
2415// source operand element sizes of 16, 32 and 64 bits:
2416multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002417 string OpcodeStr, string Dt,
2418 Intrinsic IntOp, bit Commutable = 0> {
2419 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2420 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002421 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002422 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2423 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002425 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2426 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002427 v2i32, v2i64, IntOp, Commutable>;
2428}
2429
2430
Bob Wilson04d6c282010-08-29 05:57:34 +00002431// Neon Long 3-register vector operations.
2432
2433multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2434 InstrItinClass itin16, InstrItinClass itin32,
2435 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002436 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002437 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2438 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002439 v8i16, v8i8, OpNode, Commutable>;
2440 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2441 OpcodeStr, !strconcat(Dt, "16"),
2442 v4i32, v4i16, OpNode, Commutable>;
2443 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2444 OpcodeStr, !strconcat(Dt, "32"),
2445 v2i64, v2i32, OpNode, Commutable>;
2446}
2447
2448multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2449 InstrItinClass itin, string OpcodeStr, string Dt,
2450 SDNode OpNode> {
2451 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2452 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2453 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2454 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2455}
2456
2457multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2458 InstrItinClass itin16, InstrItinClass itin32,
2459 string OpcodeStr, string Dt,
2460 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2461 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2462 OpcodeStr, !strconcat(Dt, "8"),
2463 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2464 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2465 OpcodeStr, !strconcat(Dt, "16"),
2466 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2467 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2468 OpcodeStr, !strconcat(Dt, "32"),
2469 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002470}
2471
Bob Wilson5bafff32009-06-22 23:27:02 +00002472// Neon Long 3-register vector intrinsics.
2473
2474// First with only element sizes of 16 and 32 bits:
2475multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002476 InstrItinClass itin16, InstrItinClass itin32,
2477 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002478 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002479 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002480 OpcodeStr, !strconcat(Dt, "16"),
2481 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002482 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002483 OpcodeStr, !strconcat(Dt, "32"),
2484 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002485}
2486
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002487multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 InstrItinClass itin, string OpcodeStr, string Dt,
2489 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002490 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002491 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002492 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002493 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002494}
2495
Bob Wilson5bafff32009-06-22 23:27:02 +00002496// ....then also with element size of 8 bits:
2497multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002498 InstrItinClass itin16, InstrItinClass itin32,
2499 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002500 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002501 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002502 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002503 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002504 OpcodeStr, !strconcat(Dt, "8"),
2505 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002506}
2507
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002508// ....with explicit extend (VABDL).
2509multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2510 InstrItinClass itin, string OpcodeStr, string Dt,
2511 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2512 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2513 OpcodeStr, !strconcat(Dt, "8"),
2514 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2515 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2516 OpcodeStr, !strconcat(Dt, "16"),
2517 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2518 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2519 OpcodeStr, !strconcat(Dt, "32"),
2520 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2521}
2522
Bob Wilson5bafff32009-06-22 23:27:02 +00002523
2524// Neon Wide 3-register vector intrinsics,
2525// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002526multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2527 string OpcodeStr, string Dt,
2528 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2529 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2530 OpcodeStr, !strconcat(Dt, "8"),
2531 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2532 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2533 OpcodeStr, !strconcat(Dt, "16"),
2534 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2535 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2536 OpcodeStr, !strconcat(Dt, "32"),
2537 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002538}
2539
2540
2541// Neon Multiply-Op vector operations,
2542// element sizes of 8, 16 and 32 bits:
2543multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002544 InstrItinClass itinD16, InstrItinClass itinD32,
2545 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002546 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002547 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002548 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002549 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002550 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002551 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002552 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002553 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002554
2555 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002556 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002557 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002558 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002559 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002560 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002561 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002562}
2563
David Goodwin658ea602009-09-25 18:38:29 +00002564multiclass N3VMulOpSL_HS<bits<4> op11_8,
2565 InstrItinClass itinD16, InstrItinClass itinD32,
2566 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002567 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002568 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002569 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002570 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002571 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002572 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002573 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2574 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002575 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002576 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2577 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002578}
Bob Wilson5bafff32009-06-22 23:27:02 +00002579
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002580// Neon Intrinsic-Op vector operations,
2581// element sizes of 8, 16 and 32 bits:
2582multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2583 InstrItinClass itinD, InstrItinClass itinQ,
2584 string OpcodeStr, string Dt, Intrinsic IntOp,
2585 SDNode OpNode> {
2586 // 64-bit vector types.
2587 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2588 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2589 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2590 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2591 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2592 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2593
2594 // 128-bit vector types.
2595 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2596 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2597 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2598 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2599 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2600 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2601}
2602
Bob Wilson5bafff32009-06-22 23:27:02 +00002603// Neon 3-argument intrinsics,
2604// element sizes of 8, 16 and 32 bits:
2605multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002606 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002607 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002608 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002609 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002610 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002611 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002612 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002613 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002614 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002615
2616 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002617 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002618 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002619 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002620 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002621 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002622 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002623}
2624
2625
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002626// Neon Long Multiply-Op vector operations,
2627// element sizes of 8, 16 and 32 bits:
2628multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2629 InstrItinClass itin16, InstrItinClass itin32,
2630 string OpcodeStr, string Dt, SDNode MulOp,
2631 SDNode OpNode> {
2632 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2633 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2634 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2635 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2636 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2637 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2638}
2639
2640multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2641 string Dt, SDNode MulOp, SDNode OpNode> {
2642 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2643 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2644 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2645 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2646}
2647
2648
Bob Wilson5bafff32009-06-22 23:27:02 +00002649// Neon Long 3-argument intrinsics.
2650
2651// First with only element sizes of 16 and 32 bits:
2652multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002653 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002654 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002655 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002656 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002657 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002658 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002659}
2660
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002661multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002662 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002663 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002664 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002665 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002666 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002667}
2668
Bob Wilson5bafff32009-06-22 23:27:02 +00002669// ....then also with element size of 8 bits:
2670multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002671 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002672 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002673 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2674 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002675 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002676}
2677
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002678// ....with explicit extend (VABAL).
2679multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2680 InstrItinClass itin, string OpcodeStr, string Dt,
2681 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2682 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2683 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2684 IntOp, ExtOp, OpNode>;
2685 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2686 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2687 IntOp, ExtOp, OpNode>;
2688 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2689 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2690 IntOp, ExtOp, OpNode>;
2691}
2692
Bob Wilson5bafff32009-06-22 23:27:02 +00002693
2694// Neon 2-register vector intrinsics,
2695// element sizes of 8, 16 and 32 bits:
2696multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002697 bits<5> op11_7, bit op4,
2698 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002699 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002700 // 64-bit vector types.
2701 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002702 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002703 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002704 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002705 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002706 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002707
2708 // 128-bit vector types.
2709 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002710 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002711 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002712 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002713 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002714 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002715}
2716
2717
2718// Neon Pairwise long 2-register intrinsics,
2719// element sizes of 8, 16 and 32 bits:
2720multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2721 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002722 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002723 // 64-bit vector types.
2724 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002725 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002726 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002727 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002728 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002729 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002730
2731 // 128-bit vector types.
2732 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002733 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002734 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002735 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002736 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002737 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002738}
2739
2740
2741// Neon Pairwise long 2-register accumulate intrinsics,
2742// element sizes of 8, 16 and 32 bits:
2743multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2744 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002745 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002746 // 64-bit vector types.
2747 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002748 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002752 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002753
2754 // 128-bit vector types.
2755 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002756 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002757 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002760 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002761}
2762
2763
2764// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002765// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002766// element sizes of 8, 16, 32 and 64 bits:
2767multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002768 InstrItinClass itin, string OpcodeStr, string Dt,
2769 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002770 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002771 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002772 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002773 let Inst{21-19} = 0b001; // imm6 = 001xxx
2774 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002775 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002777 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2778 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002779 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002780 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002781 let Inst{21} = 0b1; // imm6 = 1xxxxx
2782 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002783 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002785 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002786
2787 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002788 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002790 let Inst{21-19} = 0b001; // imm6 = 001xxx
2791 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002792 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002793 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002794 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2795 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002796 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002797 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002798 let Inst{21} = 0b1; // imm6 = 1xxxxx
2799 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002800 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002801 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002802 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002803}
2804
Bob Wilson5bafff32009-06-22 23:27:02 +00002805// Neon Shift-Accumulate vector operations,
2806// element sizes of 8, 16, 32 and 64 bits:
2807multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002808 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002809 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002810 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002812 let Inst{21-19} = 0b001; // imm6 = 001xxx
2813 }
2814 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002815 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002816 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2817 }
2818 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002819 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002820 let Inst{21} = 0b1; // imm6 = 1xxxxx
2821 }
2822 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002824 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002825
2826 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002827 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002828 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002829 let Inst{21-19} = 0b001; // imm6 = 001xxx
2830 }
2831 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002832 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002833 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2834 }
2835 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002836 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002837 let Inst{21} = 0b1; // imm6 = 1xxxxx
2838 }
2839 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002840 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002841 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002842}
2843
2844
2845// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002846// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002847// element sizes of 8, 16, 32 and 64 bits:
2848multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002849 string OpcodeStr, SDNode ShOp,
2850 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002851 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002852 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002853 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002854 let Inst{21-19} = 0b001; // imm6 = 001xxx
2855 }
2856 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002857 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002858 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2859 }
2860 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002861 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002862 let Inst{21} = 0b1; // imm6 = 1xxxxx
2863 }
2864 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002865 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002866 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002867
2868 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002869 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002870 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002871 let Inst{21-19} = 0b001; // imm6 = 001xxx
2872 }
2873 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002874 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002875 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2876 }
2877 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002878 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002879 let Inst{21} = 0b1; // imm6 = 1xxxxx
2880 }
2881 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002882 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002883 // imm6 = xxxxxx
2884}
2885
2886// Neon Shift Long operations,
2887// element sizes of 8, 16, 32 bits:
2888multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002889 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002890 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002891 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002892 let Inst{21-19} = 0b001; // imm6 = 001xxx
2893 }
2894 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002895 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002896 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2897 }
2898 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002899 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002900 let Inst{21} = 0b1; // imm6 = 1xxxxx
2901 }
2902}
2903
2904// Neon Shift Narrow operations,
2905// element sizes of 16, 32, 64 bits:
2906multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002908 SDNode OpNode> {
2909 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002910 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002911 let Inst{21-19} = 0b001; // imm6 = 001xxx
2912 }
2913 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002914 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002915 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2916 }
2917 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002919 let Inst{21} = 0b1; // imm6 = 1xxxxx
2920 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002921}
2922
2923//===----------------------------------------------------------------------===//
2924// Instruction Definitions.
2925//===----------------------------------------------------------------------===//
2926
2927// Vector Add Operations.
2928
2929// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002930defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002931 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002932def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002933 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002934def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002935 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002936// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002937defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2938 "vaddl", "s", add, sext, 1>;
2939defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2940 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002941// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002942defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2943defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002944// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002945defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2946 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2947 "vhadd", "s", int_arm_neon_vhadds, 1>;
2948defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2949 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2950 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002951// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002952defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2953 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2954 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2955defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2956 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2957 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002958// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002959defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2960 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2961 "vqadd", "s", int_arm_neon_vqadds, 1>;
2962defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2963 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2964 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002965// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002966defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2967 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002968// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002969defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2970 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002971
2972// Vector Multiply Operations.
2973
2974// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002975defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002976 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002977def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2978 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2979def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2980 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002981def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002982 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002983def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002984 v4f32, v4f32, fmul, 1>;
2985defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2986def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2987def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2988 v2f32, fmul>;
2989
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002990def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2991 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2992 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2993 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002994 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002995 (SubReg_i16_lane imm:$lane)))>;
2996def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2997 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2998 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2999 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003000 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003001 (SubReg_i32_lane imm:$lane)))>;
3002def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3003 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3004 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3005 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003006 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003007 (SubReg_i32_lane imm:$lane)))>;
3008
Bob Wilson5bafff32009-06-22 23:27:02 +00003009// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003010defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00003011 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003012 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003013defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3014 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003015 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003016def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003017 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3018 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003019 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3020 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003021 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003022 (SubReg_i16_lane imm:$lane)))>;
3023def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003024 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3025 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003026 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3027 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003028 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003029 (SubReg_i32_lane imm:$lane)))>;
3030
Bob Wilson5bafff32009-06-22 23:27:02 +00003031// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003032defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3033 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003034 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003035defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3036 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003037 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003038def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003039 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3040 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003041 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3042 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003043 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003044 (SubReg_i16_lane imm:$lane)))>;
3045def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003046 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3047 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003048 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3049 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003050 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003051 (SubReg_i32_lane imm:$lane)))>;
3052
Bob Wilson5bafff32009-06-22 23:27:02 +00003053// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003054defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3055 "vmull", "s", NEONvmulls, 1>;
3056defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3057 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003058def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003059 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003060defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3061defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003062
Bob Wilson5bafff32009-06-22 23:27:02 +00003063// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003064defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3065 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3066defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3067 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003068
3069// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3070
3071// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003072defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003073 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3074def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003075 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003076def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003077 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003078defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003079 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3080def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003081 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003082def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003083 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003084
3085def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003086 (mul (v8i16 QPR:$src2),
3087 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3088 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003089 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003090 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003091 (SubReg_i16_lane imm:$lane)))>;
3092
3093def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003094 (mul (v4i32 QPR:$src2),
3095 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3096 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003097 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003098 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003099 (SubReg_i32_lane imm:$lane)))>;
3100
3101def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003102 (fmul (v4f32 QPR:$src2),
3103 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003104 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3105 (v4f32 QPR:$src2),
3106 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003107 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003108 (SubReg_i32_lane imm:$lane)))>;
3109
Bob Wilson5bafff32009-06-22 23:27:02 +00003110// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003111defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3112 "vmlal", "s", NEONvmulls, add>;
3113defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3114 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003115
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003116defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3117defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003118
Bob Wilson5bafff32009-06-22 23:27:02 +00003119// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003120defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003121 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003122defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003123
Bob Wilson5bafff32009-06-22 23:27:02 +00003124// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003125defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003126 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3127def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003128 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003129def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003130 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003131defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003132 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3133def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003134 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003135def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003136 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003137
3138def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003139 (mul (v8i16 QPR:$src2),
3140 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3141 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003142 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003143 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003144 (SubReg_i16_lane imm:$lane)))>;
3145
3146def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003147 (mul (v4i32 QPR:$src2),
3148 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3149 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003150 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003151 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003152 (SubReg_i32_lane imm:$lane)))>;
3153
3154def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003155 (fmul (v4f32 QPR:$src2),
3156 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3157 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003158 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003159 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003160 (SubReg_i32_lane imm:$lane)))>;
3161
Bob Wilson5bafff32009-06-22 23:27:02 +00003162// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003163defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3164 "vmlsl", "s", NEONvmulls, sub>;
3165defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3166 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003167
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003168defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3169defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003170
Bob Wilson5bafff32009-06-22 23:27:02 +00003171// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003172defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003173 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003174defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003175
3176// Vector Subtract Operations.
3177
3178// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003179defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003180 "vsub", "i", sub, 0>;
3181def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003182 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003183def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003184 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003185// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003186defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3187 "vsubl", "s", sub, sext, 0>;
3188defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3189 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003190// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003191defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3192defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003193// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003194defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003195 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003196 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003197defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003198 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003200// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003201defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003202 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003204defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003205 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003206 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003207// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003208defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3209 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003210// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003211defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3212 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003213
3214// Vector Comparisons.
3215
3216// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003217defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3218 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003219def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003220 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003221def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003222 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003223// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00003224defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00003225 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003226
Bob Wilson5bafff32009-06-22 23:27:02 +00003227// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003228defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3229 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
3230defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3231 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003232def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3233 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003234def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003235 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003236// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00003237// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003238defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
3239 "$dst, $src, #0">;
3240// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00003241// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003242defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
3243 "$dst, $src, #0">;
3244
Bob Wilson5bafff32009-06-22 23:27:02 +00003245// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003246defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3247 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3248defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3249 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003250def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003251 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003252def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003253 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003254// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003255// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003256defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
3257 "$dst, $src, #0">;
3258// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003259// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003260defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
3261 "$dst, $src, #0">;
3262
Bob Wilson5bafff32009-06-22 23:27:02 +00003263// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003264def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3265 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3266def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3267 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003269def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3270 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3271def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3272 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003273// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00003274defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003275 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003276
3277// Vector Bitwise Operations.
3278
Bob Wilsoncba270d2010-07-13 21:16:48 +00003279def vnotd : PatFrag<(ops node:$in),
3280 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3281def vnotq : PatFrag<(ops node:$in),
3282 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003283
3284
Bob Wilson5bafff32009-06-22 23:27:02 +00003285// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003286def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3287 v2i32, v2i32, and, 1>;
3288def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3289 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003290
3291// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003292def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3293 v2i32, v2i32, xor, 1>;
3294def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3295 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003296
3297// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003298def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3299 v2i32, v2i32, or, 1>;
3300def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3301 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003302
Owen Andersond9668172010-11-03 22:44:51 +00003303def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3304 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3305 IIC_VMOVImm,
3306 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3307 [(set DPR:$Vd,
3308 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3309 let Inst{9} = SIMM{9};
3310}
3311
Owen Anderson080c0922010-11-05 19:27:46 +00003312def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003313 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3314 IIC_VMOVImm,
3315 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3316 [(set DPR:$Vd,
3317 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003318 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003319}
3320
3321def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3322 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3323 IIC_VMOVImm,
3324 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3325 [(set QPR:$Vd,
3326 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3327 let Inst{9} = SIMM{9};
3328}
3329
Owen Anderson080c0922010-11-05 19:27:46 +00003330def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003331 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3332 IIC_VMOVImm,
3333 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3334 [(set QPR:$Vd,
3335 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003336 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003337}
3338
3339
Bob Wilson5bafff32009-06-22 23:27:02 +00003340// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003341def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003342 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3343 "vbic", "$dst, $src1, $src2", "",
3344 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003345 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003346def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003347 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3348 "vbic", "$dst, $src1, $src2", "",
3349 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003350 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003351
Owen Anderson080c0922010-11-05 19:27:46 +00003352def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3353 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3354 IIC_VMOVImm,
3355 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3356 [(set DPR:$Vd,
3357 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3358 let Inst{9} = SIMM{9};
3359}
3360
3361def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3362 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3363 IIC_VMOVImm,
3364 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3365 [(set DPR:$Vd,
3366 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3367 let Inst{10-9} = SIMM{10-9};
3368}
3369
3370def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3371 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3372 IIC_VMOVImm,
3373 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3374 [(set QPR:$Vd,
3375 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3376 let Inst{9} = SIMM{9};
3377}
3378
3379def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3380 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3381 IIC_VMOVImm,
3382 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3383 [(set QPR:$Vd,
3384 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3385 let Inst{10-9} = SIMM{10-9};
3386}
3387
Bob Wilson5bafff32009-06-22 23:27:02 +00003388// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003389def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003390 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3391 "vorn", "$dst, $src1, $src2", "",
3392 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003393 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003394def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003395 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3396 "vorn", "$dst, $src1, $src2", "",
3397 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003398 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003399
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003400// VMVN : Vector Bitwise NOT (Immediate)
3401
3402let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003403
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003404def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3405 (ins nModImm:$SIMM), IIC_VMOVImm,
3406 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003407 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3408 let Inst{9} = SIMM{9};
3409}
3410
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003411def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3412 (ins nModImm:$SIMM), IIC_VMOVImm,
3413 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003414 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3415 let Inst{9} = SIMM{9};
3416}
3417
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003418def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3419 (ins nModImm:$SIMM), IIC_VMOVImm,
3420 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003421 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3422 let Inst{11-8} = SIMM{11-8};
3423}
3424
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003425def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3426 (ins nModImm:$SIMM), IIC_VMOVImm,
3427 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003428 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3429 let Inst{11-8} = SIMM{11-8};
3430}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003431}
3432
Bob Wilson5bafff32009-06-22 23:27:02 +00003433// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003434def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003435 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003436 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003437 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003438def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003439 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003440 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003441 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3442def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3443def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003444
3445// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003446def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3447 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003448 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003449 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3450 [(set DPR:$Vd,
3451 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3452 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3453def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3454 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003455 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003456 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3457 [(set QPR:$Vd,
3458 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3459 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003460
3461// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003462// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003463// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003464def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003465 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003466 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003467 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003468 [/* For disassembly only; pattern left blank */]>;
3469def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003470 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003471 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003472 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003473 [/* For disassembly only; pattern left blank */]>;
3474
Bob Wilson5bafff32009-06-22 23:27:02 +00003475// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003476// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003477// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003478def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003479 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003480 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003481 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003482 [/* For disassembly only; pattern left blank */]>;
3483def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003484 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003485 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003486 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003487 [/* For disassembly only; pattern left blank */]>;
3488
3489// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003490// for equivalent operations with different register constraints; it just
3491// inserts copies.
3492
3493// Vector Absolute Differences.
3494
3495// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003496defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003497 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003498 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003499defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003500 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003501 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003502def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003503 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003504def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003505 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003506
3507// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003508defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3509 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3510defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3511 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003512
3513// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003514defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3515 "vaba", "s", int_arm_neon_vabds, add>;
3516defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3517 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003518
3519// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003520defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3521 "vabal", "s", int_arm_neon_vabds, zext, add>;
3522defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3523 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003524
3525// Vector Maximum and Minimum.
3526
3527// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003528defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003529 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003530 "vmax", "s", int_arm_neon_vmaxs, 1>;
3531defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003532 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003533 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003534def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3535 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003536 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003537def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3538 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003539 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3540
3541// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003542defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3543 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3544 "vmin", "s", int_arm_neon_vmins, 1>;
3545defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3546 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3547 "vmin", "u", int_arm_neon_vminu, 1>;
3548def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3549 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003550 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003551def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3552 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003553 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003554
3555// Vector Pairwise Operations.
3556
3557// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003558def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3559 "vpadd", "i8",
3560 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3561def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3562 "vpadd", "i16",
3563 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3564def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3565 "vpadd", "i32",
3566 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003567def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003568 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003569 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003570
3571// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003572defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003573 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003574defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003575 int_arm_neon_vpaddlu>;
3576
3577// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003578defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003579 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003580defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003581 int_arm_neon_vpadalu>;
3582
3583// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003584def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003585 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003586def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003587 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003588def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003589 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003590def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003591 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003592def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003593 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003594def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003595 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003596def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003597 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003598
3599// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003600def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003601 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003602def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003603 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003604def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003605 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003606def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003607 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003608def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003609 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003610def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003611 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003612def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003613 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003614
3615// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3616
3617// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003618def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003619 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003620 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003621def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003622 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003623 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003624def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003625 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003626 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003627def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003628 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003629 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003630
3631// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003632def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003633 IIC_VRECSD, "vrecps", "f32",
3634 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003635def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003636 IIC_VRECSQ, "vrecps", "f32",
3637 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003638
3639// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003640def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003641 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003642 v2i32, v2i32, int_arm_neon_vrsqrte>;
3643def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003644 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003645 v4i32, v4i32, int_arm_neon_vrsqrte>;
3646def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003647 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003648 v2f32, v2f32, int_arm_neon_vrsqrte>;
3649def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003650 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003651 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003652
3653// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003654def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003655 IIC_VRECSD, "vrsqrts", "f32",
3656 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003657def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003658 IIC_VRECSQ, "vrsqrts", "f32",
3659 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003660
3661// Vector Shifts.
3662
3663// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003664defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003665 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003666 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003667defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003668 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003669 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003670// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003671defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3672 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003673// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003674defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3675 N2RegVShRFrm>;
3676defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3677 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003678
3679// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003680defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3681defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003682
3683// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003684class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003685 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003686 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003687 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3688 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003689 let Inst{21-16} = op21_16;
3690}
Evan Chengf81bf152009-11-23 21:57:23 +00003691def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003692 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003693def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003694 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003695def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003696 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003697
3698// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003699defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003700 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003701
3702// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003703defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003704 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003705 "vrshl", "s", int_arm_neon_vrshifts>;
3706defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003707 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003708 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003709// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003710defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3711 N2RegVShRFrm>;
3712defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3713 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003714
3715// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003716defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003717 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003718
3719// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003720defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003721 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003722 "vqshl", "s", int_arm_neon_vqshifts>;
3723defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003724 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003725 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003726// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003727defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3728 N2RegVShLFrm>;
3729defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3730 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003731// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003732defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3733 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003734
3735// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003736defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003737 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003738defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003739 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003740
3741// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003742defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003743 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003744
3745// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003746defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003747 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003748 "vqrshl", "s", int_arm_neon_vqrshifts>;
3749defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003750 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003751 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003752
3753// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003754defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003755 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003756defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003757 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003758
3759// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003760defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003761 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003762
3763// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003764defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3765defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003766// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003767defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3768defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003769
3770// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003771defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003772// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003773defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003774
3775// Vector Absolute and Saturating Absolute.
3776
3777// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003778defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003779 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003780 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003781def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003782 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003783 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003784def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003785 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003786 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003787
3788// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003789defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003790 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003791 int_arm_neon_vqabs>;
3792
3793// Vector Negate.
3794
Bob Wilsoncba270d2010-07-13 21:16:48 +00003795def vnegd : PatFrag<(ops node:$in),
3796 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3797def vnegq : PatFrag<(ops node:$in),
3798 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003799
Evan Chengf81bf152009-11-23 21:57:23 +00003800class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003801 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003802 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003803 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003804class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003805 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003806 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003807 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003808
Chris Lattner0a00ed92010-03-28 08:39:10 +00003809// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003810def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3811def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3812def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3813def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3814def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3815def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003816
3817// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003818def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003819 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003820 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003821 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3822def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003823 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003824 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003825 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3826
Bob Wilsoncba270d2010-07-13 21:16:48 +00003827def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3828def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3829def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3830def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3831def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3832def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003833
3834// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003835defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003836 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003837 int_arm_neon_vqneg>;
3838
3839// Vector Bit Counting Operations.
3840
3841// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003842defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003843 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003844 int_arm_neon_vcls>;
3845// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003846defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003847 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003848 int_arm_neon_vclz>;
3849// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003850def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003851 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003852 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003853def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003854 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003855 v16i8, v16i8, int_arm_neon_vcnt>;
3856
Johnny Chend8836042010-02-24 20:06:07 +00003857// Vector Swap -- for disassembly only.
3858def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3859 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3860 "vswp", "$dst, $src", "", []>;
3861def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3862 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3863 "vswp", "$dst, $src", "", []>;
3864
Bob Wilson5bafff32009-06-22 23:27:02 +00003865// Vector Move Operations.
3866
3867// VMOV : Vector Move (Register)
3868
Evan Cheng020cc1b2010-05-13 00:16:46 +00003869let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003870def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003871 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003872def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003873 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003874
Evan Cheng22c687b2010-05-14 02:13:41 +00003875// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003876// be expanded after register allocation is completed.
3877def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003878 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003879
3880def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003881 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003882} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003883
Bob Wilson5bafff32009-06-22 23:27:02 +00003884// VMOV : Vector Move (Immediate)
3885
Evan Cheng47006be2010-05-17 21:54:50 +00003886let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003887def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003888 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003889 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003890 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003892 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003893 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003894 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003895
Bob Wilson1a913ed2010-06-11 21:34:50 +00003896def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3897 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003898 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003899 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3900 let Inst{9} = SIMM{9};
3901}
3902
Bob Wilson1a913ed2010-06-11 21:34:50 +00003903def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3904 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003905 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003906 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3907 let Inst{9} = SIMM{9};
3908}
Bob Wilson5bafff32009-06-22 23:27:02 +00003909
Bob Wilson046afdb2010-07-14 06:30:44 +00003910def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003911 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003912 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003913 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3914 let Inst{11-8} = SIMM{11-8};
3915}
3916
Bob Wilson046afdb2010-07-14 06:30:44 +00003917def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003918 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003919 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003920 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3921 let Inst{11-8} = SIMM{11-8};
3922}
Bob Wilson5bafff32009-06-22 23:27:02 +00003923
3924def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003925 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003926 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003927 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003928def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003929 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003930 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003931 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003932} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003933
3934// VMOV : Vector Get Lane (move scalar to ARM core register)
3935
Johnny Chen131c4a52009-11-23 17:48:17 +00003936def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003937 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3938 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3939 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3940 imm:$lane))]> {
3941 let Inst{21} = lane{2};
3942 let Inst{6-5} = lane{1-0};
3943}
Johnny Chen131c4a52009-11-23 17:48:17 +00003944def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003945 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3946 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3947 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3948 imm:$lane))]> {
3949 let Inst{21} = lane{1};
3950 let Inst{6} = lane{0};
3951}
Johnny Chen131c4a52009-11-23 17:48:17 +00003952def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003953 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3954 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3955 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3956 imm:$lane))]> {
3957 let Inst{21} = lane{2};
3958 let Inst{6-5} = lane{1-0};
3959}
Johnny Chen131c4a52009-11-23 17:48:17 +00003960def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003961 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3962 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3963 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3964 imm:$lane))]> {
3965 let Inst{21} = lane{1};
3966 let Inst{6} = lane{0};
3967}
Johnny Chen131c4a52009-11-23 17:48:17 +00003968def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003969 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3970 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3971 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3972 imm:$lane))]> {
3973 let Inst{21} = lane{0};
3974}
Bob Wilson5bafff32009-06-22 23:27:02 +00003975// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3976def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3977 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003978 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003979 (SubReg_i8_lane imm:$lane))>;
3980def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3981 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003982 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003983 (SubReg_i16_lane imm:$lane))>;
3984def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3985 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003986 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003987 (SubReg_i8_lane imm:$lane))>;
3988def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3989 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003990 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003991 (SubReg_i16_lane imm:$lane))>;
3992def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3993 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003994 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003995 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003996def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003997 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003998 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003999def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004000 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004001 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004002//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004003// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004004def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004005 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004006
4007
4008// VMOV : Vector Set Lane (move ARM core register to scalar)
4009
Owen Andersond2fbdb72010-10-27 21:28:09 +00004010let Constraints = "$src1 = $V" in {
4011def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4012 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4013 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4014 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4015 GPR:$R, imm:$lane))]> {
4016 let Inst{21} = lane{2};
4017 let Inst{6-5} = lane{1-0};
4018}
4019def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4020 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4021 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4022 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4023 GPR:$R, imm:$lane))]> {
4024 let Inst{21} = lane{1};
4025 let Inst{6} = lane{0};
4026}
4027def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4028 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4029 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4030 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4031 GPR:$R, imm:$lane))]> {
4032 let Inst{21} = lane{0};
4033}
Bob Wilson5bafff32009-06-22 23:27:02 +00004034}
4035def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
4036 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004037 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004038 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004039 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004040 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004041def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
4042 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004043 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004044 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004045 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004046 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
4048 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004049 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004050 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004051 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004052 (DSubReg_i32_reg imm:$lane)))>;
4053
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004054def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004055 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4056 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004057def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004058 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4059 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004060
4061//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004062// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004063def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004064 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004065
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004066def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004067 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004068def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004069 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004070def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004071 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004072
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004073def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4074 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4075def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4076 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4077def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4078 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4079
4080def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4081 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4082 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004083 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004084def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4085 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4086 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004087 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004088def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4089 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4090 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004091 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004092
Bob Wilson5bafff32009-06-22 23:27:02 +00004093// VDUP : Vector Duplicate (from ARM core register to all elements)
4094
Evan Chengf81bf152009-11-23 21:57:23 +00004095class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004096 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004097 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004098 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004099class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004100 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004101 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004102 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004103
Evan Chengf81bf152009-11-23 21:57:23 +00004104def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4105def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4106def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4107def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4108def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4109def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004110
4111def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004112 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004113 [(set DPR:$dst, (v2f32 (NEONvdup
4114 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004115def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004116 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004117 [(set QPR:$dst, (v4f32 (NEONvdup
4118 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004119
4120// VDUP : Vector Duplicate Lane (from scalar to all elements)
4121
Johnny Chene4614f72010-03-25 17:01:27 +00004122class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4123 ValueType Ty>
4124 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4125 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4126 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004127
Johnny Chene4614f72010-03-25 17:01:27 +00004128class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004129 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004130 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004131 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004132 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4133 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004134
Bob Wilson507df402009-10-21 02:15:46 +00004135// Inst{19-16} is partially specified depending on the element size.
4136
Owen Andersonf587a932010-10-27 19:25:54 +00004137def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4138 let Inst{19-17} = lane{2-0};
4139}
4140def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4141 let Inst{19-18} = lane{1-0};
4142}
4143def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4144 let Inst{19} = lane{0};
4145}
4146def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4147 let Inst{19} = lane{0};
4148}
4149def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4150 let Inst{19-17} = lane{2-0};
4151}
4152def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4153 let Inst{19-18} = lane{1-0};
4154}
4155def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4156 let Inst{19} = lane{0};
4157}
4158def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4159 let Inst{19} = lane{0};
4160}
Bob Wilson5bafff32009-06-22 23:27:02 +00004161
Bob Wilson0ce37102009-08-14 05:08:32 +00004162def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4163 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4164 (DSubReg_i8_reg imm:$lane))),
4165 (SubReg_i8_lane imm:$lane)))>;
4166def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4167 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4168 (DSubReg_i16_reg imm:$lane))),
4169 (SubReg_i16_lane imm:$lane)))>;
4170def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4171 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4172 (DSubReg_i32_reg imm:$lane))),
4173 (SubReg_i32_lane imm:$lane)))>;
4174def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4175 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4176 (DSubReg_i32_reg imm:$lane))),
4177 (SubReg_i32_lane imm:$lane)))>;
4178
Jim Grosbach65dc3032010-10-06 21:16:16 +00004179def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004180 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004181def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004182 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004183
Bob Wilson5bafff32009-06-22 23:27:02 +00004184// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004185defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004186 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004187// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004188defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4189 "vqmovn", "s", int_arm_neon_vqmovns>;
4190defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4191 "vqmovn", "u", int_arm_neon_vqmovnu>;
4192defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4193 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004194// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004195defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4196defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
4198// Vector Conversions.
4199
Johnny Chen9e088762010-03-17 17:52:21 +00004200// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004201def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4202 v2i32, v2f32, fp_to_sint>;
4203def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4204 v2i32, v2f32, fp_to_uint>;
4205def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4206 v2f32, v2i32, sint_to_fp>;
4207def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4208 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004209
Johnny Chen6c8648b2010-03-17 23:26:50 +00004210def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4211 v4i32, v4f32, fp_to_sint>;
4212def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4213 v4i32, v4f32, fp_to_uint>;
4214def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4215 v4f32, v4i32, sint_to_fp>;
4216def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4217 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004218
4219// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004220def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004221 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004222def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004223 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004224def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004225 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004226def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004227 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4228
Evan Chengf81bf152009-11-23 21:57:23 +00004229def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004230 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004231def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004232 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004233def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004234 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004235def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004236 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4237
Bob Wilsond8e17572009-08-12 22:31:50 +00004238// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004239
4240// VREV64 : Vector Reverse elements within 64-bit doublewords
4241
Evan Chengf81bf152009-11-23 21:57:23 +00004242class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004243 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004244 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004245 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004246 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004247class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004248 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004249 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004250 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004251 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004252
Evan Chengf81bf152009-11-23 21:57:23 +00004253def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4254def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4255def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4256def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004257
Evan Chengf81bf152009-11-23 21:57:23 +00004258def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4259def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4260def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4261def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004262
4263// VREV32 : Vector Reverse elements within 32-bit words
4264
Evan Chengf81bf152009-11-23 21:57:23 +00004265class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004266 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004267 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004268 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004269 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004270class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004271 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004272 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004273 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004274 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004275
Evan Chengf81bf152009-11-23 21:57:23 +00004276def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4277def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004278
Evan Chengf81bf152009-11-23 21:57:23 +00004279def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4280def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004281
4282// VREV16 : Vector Reverse elements within 16-bit halfwords
4283
Evan Chengf81bf152009-11-23 21:57:23 +00004284class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004285 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004286 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004287 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004288 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004289class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004290 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004291 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004292 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004293 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004294
Evan Chengf81bf152009-11-23 21:57:23 +00004295def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4296def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004297
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004298// Other Vector Shuffles.
4299
4300// VEXT : Vector Extract
4301
Evan Chengf81bf152009-11-23 21:57:23 +00004302class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004303 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
4304 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
4305 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4306 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004307 (Ty DPR:$rhs), imm:$index)))]> {
4308 bits<4> index;
4309 let Inst{11-8} = index{3-0};
4310}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004311
Evan Chengf81bf152009-11-23 21:57:23 +00004312class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004313 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
4314 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
4315 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4316 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004317 (Ty QPR:$rhs), imm:$index)))]> {
4318 bits<4> index;
4319 let Inst{11-8} = index{3-0};
4320}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004321
Owen Anderson7a258252010-11-03 18:16:27 +00004322def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4323 let Inst{11-8} = index{3-0};
4324}
4325def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4326 let Inst{11-9} = index{2-0};
4327 let Inst{8} = 0b0;
4328}
4329def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4330 let Inst{11-10} = index{1-0};
4331 let Inst{9-8} = 0b00;
4332}
4333def VEXTdf : VEXTd<"vext", "32", v2f32> {
4334 let Inst{11} = index{0};
4335 let Inst{10-8} = 0b000;
4336}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004337
Owen Anderson7a258252010-11-03 18:16:27 +00004338def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4339 let Inst{11-8} = index{3-0};
4340}
4341def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4342 let Inst{11-9} = index{2-0};
4343 let Inst{8} = 0b0;
4344}
4345def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4346 let Inst{11-10} = index{1-0};
4347 let Inst{9-8} = 0b00;
4348}
4349def VEXTqf : VEXTq<"vext", "32", v4f32> {
4350 let Inst{11} = index{0};
4351 let Inst{10-8} = 0b000;
4352}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004353
Bob Wilson64efd902009-08-08 05:53:00 +00004354// VTRN : Vector Transpose
4355
Evan Chengf81bf152009-11-23 21:57:23 +00004356def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4357def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4358def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004359
Evan Chengf81bf152009-11-23 21:57:23 +00004360def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4361def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4362def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004363
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004364// VUZP : Vector Unzip (Deinterleave)
4365
Evan Chengf81bf152009-11-23 21:57:23 +00004366def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4367def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4368def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004369
Evan Chengf81bf152009-11-23 21:57:23 +00004370def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4371def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4372def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004373
4374// VZIP : Vector Zip (Interleave)
4375
Evan Chengf81bf152009-11-23 21:57:23 +00004376def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4377def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4378def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004379
Evan Chengf81bf152009-11-23 21:57:23 +00004380def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4381def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4382def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004383
Bob Wilson114a2662009-08-12 20:51:55 +00004384// Vector Table Lookup and Table Extension.
4385
4386// VTBL : Vector Table Lookup
4387def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004388 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4389 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4390 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4391 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004392let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004393def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004394 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4395 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4396 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004397def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004398 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4399 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4400 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004401def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004402 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4403 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004404 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004405 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004406} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004407
Bob Wilsonbd916c52010-09-13 23:55:10 +00004408def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004409 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004410def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004411 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004412def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004413 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004414
Bob Wilson114a2662009-08-12 20:51:55 +00004415// VTBX : Vector Table Extension
4416def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004417 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4418 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4419 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4420 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4421 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004422let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004423def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004424 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4425 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4426 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004427def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004428 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4429 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004430 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004431 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4432 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004433def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004434 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4435 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4436 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4437 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004438} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004439
Bob Wilsonbd916c52010-09-13 23:55:10 +00004440def VTBX2Pseudo
4441 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004442 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004443def VTBX3Pseudo
4444 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004445 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004446def VTBX4Pseudo
4447 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004448 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004449
Bob Wilson5bafff32009-06-22 23:27:02 +00004450//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004451// NEON instructions for single-precision FP math
4452//===----------------------------------------------------------------------===//
4453
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004454class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4455 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004456 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004457 SPR:$a, ssub_0))),
4458 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004459
4460class N3VSPat<SDNode OpNode, NeonI Inst>
4461 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004462 (EXTRACT_SUBREG (v2f32
4463 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004464 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004465 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004466 SPR:$b, ssub_0))),
4467 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004468
4469class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4470 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4471 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004472 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004473 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004474 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004475 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004476 SPR:$b, ssub_0)),
4477 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004478
Evan Cheng1d2426c2009-08-07 19:30:41 +00004479// These need separate instructions because they must use DPR_VFP2 register
4480// class which have SPR sub-registers.
4481
4482// Vector Add Operations used for single-precision FP
4483let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004484def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4485def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004486
David Goodwin338268c2009-08-10 22:17:39 +00004487// Vector Sub Operations used for single-precision FP
4488let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004489def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4490def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004491
Evan Cheng1d2426c2009-08-07 19:30:41 +00004492// Vector Multiply Operations used for single-precision FP
4493let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004494def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4495def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004496
4497// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004498// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4499// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004500
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004501//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004502//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004503// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004504//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004505
4506//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004507//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004508// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004509//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004510
David Goodwin338268c2009-08-10 22:17:39 +00004511// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004512let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004513def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4514 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4515 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004516def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004517
David Goodwin338268c2009-08-10 22:17:39 +00004518// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004519let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004520def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4521 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4522 "vneg", "f32", "$dst, $src", "", []>;
4523def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004524
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004525// Vector Maximum used for single-precision FP
4526let neverHasSideEffects = 1 in
4527def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004528 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004529 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4530def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4531
4532// Vector Minimum used for single-precision FP
4533let neverHasSideEffects = 1 in
4534def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004535 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004536 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4537def : N3VSPat<NEONfmin, VMINfd_sfp>;
4538
David Goodwin338268c2009-08-10 22:17:39 +00004539// Vector Convert between single-precision FP and integer
4540let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004541def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4542 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004543def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004544
4545let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004546def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4547 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004548def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004549
4550let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004551def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4552 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004553def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004554
4555let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004556def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4557 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004558def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004559
Evan Cheng1d2426c2009-08-07 19:30:41 +00004560//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004561// Non-Instruction Patterns
4562//===----------------------------------------------------------------------===//
4563
4564// bit_convert
4565def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4566def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4567def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4568def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4569def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4570def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4571def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4572def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4573def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4574def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4575def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4576def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4577def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4578def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4579def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4580def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4581def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4582def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4583def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4584def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4585def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4586def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4587def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4588def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4589def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4590def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4591def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4592def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4593def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4594def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4595
4596def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4597def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4598def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4599def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4600def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4601def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4602def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4603def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4604def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4605def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4606def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4607def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4608def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4609def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4610def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4611def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4612def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4613def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4614def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4615def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4616def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4617def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4618def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4619def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4620def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4621def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4622def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4623def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4624def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4625def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;