blob: 63bd8fef79987379e23faea952744294f70aa543 [file] [log] [blame]
Andrew Lenharthd97591a2005-10-20 00:29:02 +00001//===-- AlphaISelDAGToDAG.cpp - Alpha pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthd97591a2005-10-20 00:29:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha,
11// converting from a legalized dag to a Alpha dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Alpha.h"
16#include "AlphaTargetMachine.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000017#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth7f0db912005-11-30 07:19:56 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000019#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000024#include "llvm/Constants.h"
Reid Spencerc1030572007-01-19 21:13:56 +000025#include "llvm/DerivedTypes.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000026#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000027#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000028#include "llvm/LLVMContext.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000029#include "llvm/Support/Compiler.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000030#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Andrew Lenharthd97591a2005-10-20 00:29:02 +000032#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Andrew Lenharth756fbeb2005-10-22 22:06:58 +000034#include <algorithm>
Andrew Lenharthd97591a2005-10-20 00:29:02 +000035using namespace llvm;
36
37namespace {
38
39 //===--------------------------------------------------------------------===//
40 /// AlphaDAGToDAGISel - Alpha specific code to select Alpha machine
41 /// instructions for SelectionDAG operations.
Andrew Lenharthd97591a2005-10-20 00:29:02 +000042 class AlphaDAGToDAGISel : public SelectionDAGISel {
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +000043 static const int64_t IMM_LOW = -32768;
44 static const int64_t IMM_HIGH = 32767;
45 static const int64_t IMM_MULT = 65536;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000046 static const int64_t IMM_FULLHIGH = IMM_HIGH + IMM_HIGH * IMM_MULT;
47 static const int64_t IMM_FULLLOW = IMM_LOW + IMM_LOW * IMM_MULT;
48
49 static int64_t get_ldah16(int64_t x) {
50 int64_t y = x / IMM_MULT;
51 if (x % IMM_MULT > IMM_HIGH)
Anton Korobeynikovbed29462007-04-16 18:10:23 +000052 ++y;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +000053 return y;
54 }
55
56 static int64_t get_lda16(int64_t x) {
57 return x - get_ldah16(x) * IMM_MULT;
58 }
59
Chris Lattnerd615ded2006-10-11 05:13:56 +000060 /// get_zapImm - Return a zap mask if X is a valid immediate for a zapnot
61 /// instruction (if not, return 0). Note that this code accepts partial
62 /// zap masks. For example (and LHS, 1) is a valid zap, as long we know
63 /// that the bits 1-7 of LHS are already zero. If LHS is non-null, we are
64 /// in checking mode. If LHS is null, we assume that the mask has already
65 /// been validated before.
Chris Lattnerccba15f2010-02-16 07:26:36 +000066 uint64_t get_zapImm(SDValue LHS, uint64_t Constant) const {
Chris Lattnerd615ded2006-10-11 05:13:56 +000067 uint64_t BitsToCheck = 0;
68 unsigned Result = 0;
69 for (unsigned i = 0; i != 8; ++i) {
70 if (((Constant >> 8*i) & 0xFF) == 0) {
71 // nothing to do.
72 } else {
73 Result |= 1 << i;
74 if (((Constant >> 8*i) & 0xFF) == 0xFF) {
75 // If the entire byte is set, zapnot the byte.
Gabor Greifba36cb52008-08-28 21:40:38 +000076 } else if (LHS.getNode() == 0) {
Chris Lattnerd615ded2006-10-11 05:13:56 +000077 // Otherwise, if the mask was previously validated, we know its okay
78 // to zapnot this entire byte even though all the bits aren't set.
79 } else {
80 // Otherwise we don't know that the it's okay to zapnot this entire
81 // byte. Only do this iff we can prove that the missing bits are
82 // already null, so the bytezap doesn't need to really null them.
83 BitsToCheck |= ~Constant & (0xFF << 8*i);
84 }
85 }
86 }
87
88 // If there are missing bits in a byte (for example, X & 0xEF00), check to
89 // see if the missing bits (0x1000) are already known zero if not, the zap
90 // isn't okay to do, as it won't clear all the required bits.
91 if (BitsToCheck &&
Dan Gohman2e68b6f2008-02-25 21:11:39 +000092 !CurDAG->MaskedValueIsZero(LHS,
93 APInt(LHS.getValueSizeInBits(),
94 BitsToCheck)))
Chris Lattnerd615ded2006-10-11 05:13:56 +000095 return 0;
96
97 return Result;
98 }
99
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000100 static uint64_t get_zapImm(uint64_t x) {
Chris Lattnerd615ded2006-10-11 05:13:56 +0000101 unsigned build = 0;
102 for(int i = 0; i != 8; ++i) {
103 if ((x & 0x00FF) == 0x00FF)
104 build |= 1 << i;
105 else if ((x & 0x00FF) != 0)
106 return 0;
107 x >>= 8;
108 }
Andrew Lenharth5d423602006-01-02 21:15:53 +0000109 return build;
Andrew Lenharthfeab2f82006-01-01 22:16:14 +0000110 }
Chris Lattnerd615ded2006-10-11 05:13:56 +0000111
112
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000113 static uint64_t getNearPower2(uint64_t x) {
114 if (!x) return 0;
115 unsigned at = CountLeadingZeros_64(x);
Eli Friedman348e0262010-08-01 21:13:28 +0000116 uint64_t complow = 1ULL << (63 - at);
117 uint64_t comphigh = 1ULL << (64 - at);
Bill Wendlingf5da1332006-12-07 22:21:48 +0000118 //cerr << x << ":" << complow << ":" << comphigh << "\n";
Benjamin Kramerc6ca8472009-08-09 22:37:07 +0000119 if (abs64(complow - x) <= abs64(comphigh - x))
Andrew Lenharthafe3f492006-04-03 03:18:59 +0000120 return complow;
121 else
122 return comphigh;
123 }
124
Andrew Lenharth956a4312006-10-31 19:52:12 +0000125 static bool chkRemNearPower2(uint64_t x, uint64_t r, bool swap) {
126 uint64_t y = getNearPower2(x);
127 if (swap)
128 return (y - x) == r;
129 else
130 return (x - y) == r;
131 }
132
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000133 public:
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000134 explicit AlphaDAGToDAGISel(AlphaTargetMachine &TM)
Dan Gohman79ce2762009-01-15 19:20:50 +0000135 : SelectionDAGISel(TM)
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000136 {}
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000137
138 /// getI64Imm - Return a target constant with the specified value, of type
139 /// i64.
Dan Gohman475871a2008-07-27 21:46:04 +0000140 inline SDValue getI64Imm(int64_t Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 return CurDAG->getTargetConstant(Imm, MVT::i64);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000142 }
143
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000144 // Select - Convert the specified operand from a target-independent to a
145 // target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000146 SDNode *Select(SDNode *N);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000147
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000148 virtual const char *getPassName() const {
149 return "Alpha DAG->DAG Pattern Instruction Selection";
150 }
151
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000152 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
153 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000154 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000155 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000156 std::vector<SDValue> &OutOps) {
Dan Gohman475871a2008-07-27 21:46:04 +0000157 SDValue Op0;
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000158 switch (ConstraintCode) {
159 default: return true;
160 case 'm': // memory
Evan Cheng6da2f322006-08-26 01:07:58 +0000161 Op0 = Op;
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000162 break;
163 }
164
165 OutOps.push_back(Op0);
166 return false;
167 }
168
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000169// Include the pieces autogenerated from the target description.
170#include "AlphaGenDAGISel.inc"
171
172private:
Dan Gohman99114052009-06-03 20:30:14 +0000173 /// getTargetMachine - Return a reference to the TargetMachine, casted
174 /// to the target-specific type.
175 const AlphaTargetMachine &getTargetMachine() {
176 return static_cast<const AlphaTargetMachine &>(TM);
177 }
178
179 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
180 /// to the target-specific type.
181 const AlphaInstrInfo *getInstrInfo() {
182 return getTargetMachine().getInstrInfo();
183 }
184
185 SDNode *getGlobalBaseReg();
186 SDNode *getGlobalRetAddr();
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000187 void SelectCALL(SDNode *Op);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000188
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000189 };
190}
191
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000192/// getGlobalBaseReg - Output the instructions required to put the
193/// GOT address into a register.
194///
Dan Gohman99114052009-06-03 20:30:14 +0000195SDNode *AlphaDAGToDAGISel::getGlobalBaseReg() {
Dan Gohman99114052009-06-03 20:30:14 +0000196 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
197 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Andrew Lenharth93526222005-12-01 01:53:10 +0000198}
199
Dan Gohman99114052009-06-03 20:30:14 +0000200/// getGlobalRetAddr - Grab the return address.
Andrew Lenharth93526222005-12-01 01:53:10 +0000201///
Dan Gohman99114052009-06-03 20:30:14 +0000202SDNode *AlphaDAGToDAGISel::getGlobalRetAddr() {
Dan Gohman99114052009-06-03 20:30:14 +0000203 unsigned GlobalRetAddr = getInstrInfo()->getGlobalRetAddr(MF);
204 return CurDAG->getRegister(GlobalRetAddr, TLI.getPointerTy()).getNode();
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000205}
206
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000207// Select - Convert the specified operand from a target-independent to a
208// target-specific node if it hasn't already been changed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000209SDNode *AlphaDAGToDAGISel::Select(SDNode *N) {
Chris Lattner7c306da2010-03-02 06:34:30 +0000210 if (N->isMachineOpcode())
Evan Cheng64a752f2006-08-11 09:08:15 +0000211 return NULL; // Already selected.
Dale Johannesena05dca42009-02-04 23:02:30 +0000212 DebugLoc dl = N->getDebugLoc();
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000213
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000214 switch (N->getOpcode()) {
215 default: break;
Evan Cheng34167212006-02-09 00:37:58 +0000216 case AlphaISD::CALL:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000217 SelectCALL(N);
Evan Cheng64a752f2006-08-11 09:08:15 +0000218 return NULL;
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000219
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000220 case ISD::FrameIndex: {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000221 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 return CurDAG->SelectNodeTo(N, Alpha::LDA, MVT::i64,
223 CurDAG->getTargetFrameIndex(FI, MVT::i32),
Evan Cheng95514ba2006-08-26 08:00:10 +0000224 getI64Imm(0));
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000225 }
Dan Gohman99114052009-06-03 20:30:14 +0000226 case ISD::GLOBAL_OFFSET_TABLE:
227 return getGlobalBaseReg();
228 case AlphaISD::GlobalRetAddr:
229 return getGlobalRetAddr();
Andrew Lenharth4e629512005-12-24 05:36:33 +0000230
Andrew Lenharth53d89702005-12-25 01:34:27 +0000231 case AlphaISD::DivCall: {
Dan Gohman475871a2008-07-27 21:46:04 +0000232 SDValue Chain = CurDAG->getEntryNode();
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000233 SDValue N0 = N->getOperand(0);
234 SDValue N1 = N->getOperand(1);
235 SDValue N2 = N->getOperand(2);
Dale Johannesena05dca42009-02-04 23:02:30 +0000236 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R24, N1,
Dan Gohman475871a2008-07-27 21:46:04 +0000237 SDValue(0,0));
Dale Johannesena05dca42009-02-04 23:02:30 +0000238 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R25, N2,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000239 Chain.getValue(1));
Dale Johannesena05dca42009-02-04 23:02:30 +0000240 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R27, N0,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000241 Chain.getValue(1));
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000242 SDNode *CNode =
Dan Gohman602b0c82009-09-25 18:54:59 +0000243 CurDAG->getMachineNode(Alpha::JSRs, dl, MVT::Other, MVT::Flag,
244 Chain, Chain.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 Chain = CurDAG->getCopyFromReg(Chain, dl, Alpha::R27, MVT::i64,
Dan Gohman475871a2008-07-27 21:46:04 +0000246 SDValue(CNode, 1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 return CurDAG->SelectNodeTo(N, Alpha::BISr, MVT::i64, Chain, Chain);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000248 }
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000249
Andrew Lenharth739027e2006-01-16 21:22:38 +0000250 case ISD::READCYCLECOUNTER: {
Dan Gohman475871a2008-07-27 21:46:04 +0000251 SDValue Chain = N->getOperand(0);
Dan Gohman602b0c82009-09-25 18:54:59 +0000252 return CurDAG->getMachineNode(Alpha::RPCC, dl, MVT::i64, MVT::Other,
253 Chain);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000254 }
255
Andrew Lenharth50b37842005-11-22 04:20:06 +0000256 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000257 uint64_t uval = cast<ConstantSDNode>(N)->getZExtValue();
Andrew Lenharth919e6662006-01-06 19:41:51 +0000258
Evan Cheng34167212006-02-09 00:37:58 +0000259 if (uval == 0) {
Dale Johannesena05dca42009-02-04 23:02:30 +0000260 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 Alpha::R31, MVT::i64);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000262 ReplaceUses(SDValue(N, 0), Result);
Evan Cheng64a752f2006-08-11 09:08:15 +0000263 return NULL;
Evan Cheng34167212006-02-09 00:37:58 +0000264 }
Andrew Lenharth919e6662006-01-06 19:41:51 +0000265
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000266 int64_t val = (int64_t)uval;
267 int32_t val32 = (int32_t)val;
268 if (val <= IMM_HIGH + IMM_HIGH * IMM_MULT &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000269 val >= IMM_LOW + IMM_LOW * IMM_MULT)
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000270 break; //(LDAH (LDA))
271 if ((uval >> 32) == 0 && //empty upper bits
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000272 val32 <= IMM_HIGH + IMM_HIGH * IMM_MULT)
273 // val32 >= IMM_LOW + IMM_LOW * IMM_MULT) //always true
Andrew Lenharthdcbaf8a2005-12-30 02:30:02 +0000274 break; //(zext (LDAH (LDA)))
275 //Else use the constant pool
Owen Anderson1d0be152009-08-13 21:58:54 +0000276 ConstantInt *C = ConstantInt::get(
277 Type::getInt64Ty(*CurDAG->getContext()), uval);
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 SDValue CPI = CurDAG->getTargetConstantPool(C, MVT::i64);
Dan Gohman602b0c82009-09-25 18:54:59 +0000279 SDNode *Tmp = CurDAG->getMachineNode(Alpha::LDAHr, dl, MVT::i64, CPI,
280 SDValue(getGlobalBaseReg(), 0));
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 return CurDAG->SelectNodeTo(N, Alpha::LDQr, MVT::i64, MVT::Other,
Dan Gohman475871a2008-07-27 21:46:04 +0000282 CPI, SDValue(Tmp, 0), CurDAG->getEntryNode());
Andrew Lenharth50b37842005-11-22 04:20:06 +0000283 }
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000284 case ISD::TargetConstantFP:
285 case ISD::ConstantFP: {
Chris Lattner08a90222006-01-29 06:25:22 +0000286 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 bool isDouble = N->getValueType(0) == MVT::f64;
288 EVT T = isDouble ? MVT::f64 : MVT::f32;
Dale Johanneseneaf08942007-08-31 04:03:46 +0000289 if (CN->getValueAPF().isPosZero()) {
Evan Cheng23329f52006-08-16 07:30:09 +0000290 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYST : Alpha::CPYSS,
291 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000292 CurDAG->getRegister(Alpha::F31, T));
Dale Johanneseneaf08942007-08-31 04:03:46 +0000293 } else if (CN->getValueAPF().isNegZero()) {
Evan Cheng23329f52006-08-16 07:30:09 +0000294 return CurDAG->SelectNodeTo(N, isDouble ? Alpha::CPYSNT : Alpha::CPYSNS,
295 T, CurDAG->getRegister(Alpha::F31, T),
Evan Cheng95514ba2006-08-26 08:00:10 +0000296 CurDAG->getRegister(Alpha::F31, T));
Chris Lattner08a90222006-01-29 06:25:22 +0000297 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000298 report_fatal_error("Unhandled FP constant type");
Andrew Lenharth50b37842005-11-22 04:20:06 +0000299 }
Chris Lattner08a90222006-01-29 06:25:22 +0000300 break;
301 }
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000302
303 case ISD::SETCC:
Gabor Greifba36cb52008-08-28 21:40:38 +0000304 if (N->getOperand(0).getNode()->getValueType(0).isFloatingPoint()) {
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000305 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000306
307 unsigned Opc = Alpha::WTF;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000308 bool rev = false;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000309 bool inv = false;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000310 switch(CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000311 default: DEBUG(N->dump(CurDAG)); llvm_unreachable("Unknown FP comparison!");
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000312 case ISD::SETEQ: case ISD::SETOEQ: case ISD::SETUEQ:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000313 Opc = Alpha::CMPTEQ; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000314 case ISD::SETLT: case ISD::SETOLT: case ISD::SETULT:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000315 Opc = Alpha::CMPTLT; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000316 case ISD::SETLE: case ISD::SETOLE: case ISD::SETULE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000317 Opc = Alpha::CMPTLE; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000318 case ISD::SETGT: case ISD::SETOGT: case ISD::SETUGT:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000319 Opc = Alpha::CMPTLT; rev = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000320 case ISD::SETGE: case ISD::SETOGE: case ISD::SETUGE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000321 Opc = Alpha::CMPTLE; rev = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000322 case ISD::SETNE: case ISD::SETONE: case ISD::SETUNE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000323 Opc = Alpha::CMPTEQ; inv = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000324 case ISD::SETO:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000325 Opc = Alpha::CMPTUN; inv = true; break;
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000326 case ISD::SETUO:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000327 Opc = Alpha::CMPTUN; break;
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000328 };
Dan Gohman475871a2008-07-27 21:46:04 +0000329 SDValue tmp1 = N->getOperand(rev?1:0);
330 SDValue tmp2 = N->getOperand(rev?0:1);
Dan Gohman602b0c82009-09-25 18:54:59 +0000331 SDNode *cmp = CurDAG->getMachineNode(Opc, dl, MVT::f64, tmp1, tmp2);
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000332 if (inv)
Dan Gohman602b0c82009-09-25 18:54:59 +0000333 cmp = CurDAG->getMachineNode(Alpha::CMPTEQ, dl,
334 MVT::f64, SDValue(cmp, 0),
335 CurDAG->getRegister(Alpha::F31, MVT::f64));
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000336 switch(CC) {
337 case ISD::SETUEQ: case ISD::SETULT: case ISD::SETULE:
338 case ISD::SETUNE: case ISD::SETUGT: case ISD::SETUGE:
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000339 {
Dan Gohman602b0c82009-09-25 18:54:59 +0000340 SDNode* cmp2 = CurDAG->getMachineNode(Alpha::CMPTUN, dl, MVT::f64,
341 tmp1, tmp2);
342 cmp = CurDAG->getMachineNode(Alpha::ADDT, dl, MVT::f64,
343 SDValue(cmp2, 0), SDValue(cmp, 0));
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000344 break;
345 }
Andrew Lenharth7cce0ac2007-01-24 18:43:14 +0000346 default: break;
347 }
348
Dan Gohman602b0c82009-09-25 18:54:59 +0000349 SDNode* LD = CurDAG->getMachineNode(Alpha::FTOIT, dl,
350 MVT::i64, SDValue(cmp, 0));
351 return CurDAG->getMachineNode(Alpha::CMPULT, dl, MVT::i64,
352 CurDAG->getRegister(Alpha::R31, MVT::i64),
353 SDValue(LD,0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000354 }
355 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000356
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000357 case ISD::AND: {
Andrew Lenharthd56aa552006-05-18 17:29:34 +0000358 ConstantSDNode* SC = NULL;
359 ConstantSDNode* MC = NULL;
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000360 if (N->getOperand(0).getOpcode() == ISD::SRL &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000361 (MC = dyn_cast<ConstantSDNode>(N->getOperand(1))) &&
362 (SC = dyn_cast<ConstantSDNode>(N->getOperand(0).getOperand(1)))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000363 uint64_t sval = SC->getZExtValue();
364 uint64_t mval = MC->getZExtValue();
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000365 // If the result is a zap, let the autogened stuff handle it.
366 if (get_zapImm(N->getOperand(0), mval))
367 break;
368 // given mask X, and shift S, we want to see if there is any zap in the
369 // mask if we play around with the botton S bits
370 uint64_t dontcare = (~0ULL) >> (64 - sval);
371 uint64_t mask = mval << sval;
372
373 if (get_zapImm(mask | dontcare))
374 mask = mask | dontcare;
375
376 if (get_zapImm(mask)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000377 SDValue Z =
Dan Gohman602b0c82009-09-25 18:54:59 +0000378 SDValue(CurDAG->getMachineNode(Alpha::ZAPNOTi, dl, MVT::i64,
379 N->getOperand(0).getOperand(0),
380 getI64Imm(get_zapImm(mask))), 0);
381 return CurDAG->getMachineNode(Alpha::SRLr, dl, MVT::i64, Z,
382 getI64Imm(sval));
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000383 }
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000384 }
Andrew Lenharth40ec5032006-02-13 18:52:29 +0000385 break;
386 }
387
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000388 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000389
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000390 return SelectCode(N);
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000391}
392
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000393void AlphaDAGToDAGISel::SelectCALL(SDNode *N) {
Andrew Lenharth50b37842005-11-22 04:20:06 +0000394 //TODO: add flag stuff to prevent nondeturministic breakage!
395
Dan Gohman475871a2008-07-27 21:46:04 +0000396 SDValue Chain = N->getOperand(0);
397 SDValue Addr = N->getOperand(1);
Eli Friedman796492d2009-07-19 01:11:32 +0000398 SDValue InFlag = N->getOperand(N->getNumOperands() - 1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000399 DebugLoc dl = N->getDebugLoc();
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000400
Andrew Lenhartheececba2005-12-25 17:36:48 +0000401 if (Addr.getOpcode() == AlphaISD::GPRelLo) {
Dan Gohman99114052009-06-03 20:30:14 +0000402 SDValue GOT = SDValue(getGlobalBaseReg(), 0);
Dale Johannesena05dca42009-02-04 23:02:30 +0000403 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R29, GOT, InFlag);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000404 InFlag = Chain.getValue(1);
Dan Gohman602b0c82009-09-25 18:54:59 +0000405 Chain = SDValue(CurDAG->getMachineNode(Alpha::BSR, dl, MVT::Other,
406 MVT::Flag, Addr.getOperand(0),
407 Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000408 } else {
Dale Johannesena05dca42009-02-04 23:02:30 +0000409 Chain = CurDAG->getCopyToReg(Chain, dl, Alpha::R27, Addr, InFlag);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000410 InFlag = Chain.getValue(1);
Dan Gohman602b0c82009-09-25 18:54:59 +0000411 Chain = SDValue(CurDAG->getMachineNode(Alpha::JSR, dl, MVT::Other,
412 MVT::Flag, Chain, InFlag), 0);
Andrew Lenhartheececba2005-12-25 17:36:48 +0000413 }
Andrew Lenharth93526222005-12-01 01:53:10 +0000414 InFlag = Chain.getValue(1);
415
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000416 ReplaceUses(SDValue(N, 0), Chain);
417 ReplaceUses(SDValue(N, 1), InFlag);
Andrew Lenharth756fbeb2005-10-22 22:06:58 +0000418}
419
420
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000421/// createAlphaISelDag - This pass converts a legalized DAG into a
422/// Alpha-specific DAG, ready for instruction scheduling.
423///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000424FunctionPass *llvm::createAlphaISelDag(AlphaTargetMachine &TM) {
Andrew Lenharthd97591a2005-10-20 00:29:02 +0000425 return new AlphaDAGToDAGISel(TM);
426}