blob: 673cc20ddd56c2ac984d13582b78f58c84387d7c [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
22// 64-bits but only 8 bits are significant.
23def i64i8imm : Operand<i64>;
24
25def lea64mem : Operand<i64> {
26 let PrintMethod = "printi64mem";
27 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
28}
29
30def lea64_32mem : Operand<i32> {
31 let PrintMethod = "printlea64_32mem";
32 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
33}
34
35//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000036// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037//
38def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
39 [add, mul, shl, or, frameindex, X86Wrapper],
40 []>;
41
42//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000043// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044//
45
46def i64immSExt32 : PatLeaf<(i64 imm), [{
47 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
48 // sign extended field.
49 return (int64_t)N->getValue() == (int32_t)N->getValue();
50}]>;
51
52def i64immZExt32 : PatLeaf<(i64 imm), [{
53 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
54 // unsignedsign extended field.
55 return (uint64_t)N->getValue() == (uint32_t)N->getValue();
56}]>;
57
58def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
61 return (int64_t)N->getValue() == (int8_t)N->getValue();
62}]>;
63
64def sextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (sextloadi1 node:$ptr))>;
65def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
66def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
67def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
68
69def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
70def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
71def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
72def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
73
74def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
75def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
76def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
77def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
78
79//===----------------------------------------------------------------------===//
80// Instruction list...
81//
82
Evan Chenge399fbb2007-12-12 23:12:09 +000083let isImplicitDef = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +000084def IMPLICIT_DEF_GR64 : I<0, Pseudo, (outs GR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085 "#IMPLICIT_DEF $dst",
86 [(set GR64:$dst, (undef))]>;
87
88//===----------------------------------------------------------------------===//
89// Call Instructions...
90//
Evan Cheng37e7c752007-07-21 00:34:19 +000091let isCall = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092 // All calls clobber the non-callee saved registers...
93 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
94 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
95 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
96 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Evan Cheng6e8b8bd2007-09-27 19:01:55 +000097 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +000098 def CALL64pcrel32 : I<0xE8, RawFrm, (outs), (ins i64imm:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +000099 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000100 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000101 "call\t{*}$dst", [(X86call GR64:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000102 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000103 "call\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 }
105
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000106
107
108let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
109def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset),
110 "#TC_RETURN $dst $offset",
111 []>;
112
113let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
114def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset),
115 "#TC_RETURN $dst $offset",
116 []>;
117
118
119let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
120 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst # TAILCALL",
121 []>;
122
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000124let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000125 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000127 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 [(brind (loadi64 addr:$dst))]>;
129}
130
131//===----------------------------------------------------------------------===//
132// Miscellaneous Instructions...
133//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000134let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000136 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000137let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
138let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000140 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000141let mayStore = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000143 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
144}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000146let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000147def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000148let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000149def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000150
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000152 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000153 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
155
Evan Chengb783fa32007-07-19 01:14:50 +0000156def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000157 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 [(set GR64:$dst, lea64addr:$src)]>;
159
160let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000161def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000162 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164
Evan Cheng48679f42007-12-14 02:13:44 +0000165// Bit scan instructions.
166let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000167def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000168 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000169 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000170def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000171 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000172 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
173 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000174
Evan Cheng4e33de92007-12-14 18:49:43 +0000175def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000176 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000177 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000178def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000179 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000180 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
181 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000182} // Defs = [EFLAGS]
183
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000185let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000186def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000187 [(X86rep_movs i64)]>, REP;
188let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000189def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000190 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191
192//===----------------------------------------------------------------------===//
193// Move Instructions...
194//
195
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000196let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000197def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000198 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199
Chris Lattner17dab4a2008-01-10 05:45:39 +0000200let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000201def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000202 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000204def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000205 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000207}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208
Chris Lattner1a1932c2008-01-06 23:38:27 +0000209let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000210def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000211 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 [(set GR64:$dst, (load addr:$src))]>;
213
Evan Chengb783fa32007-07-19 01:14:50 +0000214def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000215 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000217def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000218 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 [(store i64immSExt32:$src, addr:$dst)]>;
220
221// Sign/Zero extenders
222
Evan Chengb783fa32007-07-19 01:14:50 +0000223def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000224 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000226def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000227 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000229def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000230 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000232def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000233 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000235def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000236 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000238def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000239 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
241
Evan Chengb783fa32007-07-19 01:14:50 +0000242def MOVZX64rr8 : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000243 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 [(set GR64:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000245def MOVZX64rm8 : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000246 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000248def MOVZX64rr16: RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000249 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 [(set GR64:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000251def MOVZX64rm16: RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000252 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
254
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000255let neverHasSideEffects = 1 in {
256 let Defs = [RAX], Uses = [EAX] in
257 def CDQE : RI<0x98, RawFrm, (outs), (ins),
258 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000260 let Defs = [RAX,RDX], Uses = [RAX] in
261 def CQO : RI<0x99, RawFrm, (outs), (ins),
262 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
263}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264
265//===----------------------------------------------------------------------===//
266// Arithmetic Instructions...
267//
268
Evan Cheng55687072007-09-14 21:48:26 +0000269let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270let isTwoAddress = 1 in {
271let isConvertibleToThreeAddress = 1 in {
272let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000273def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000274 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 [(set GR64:$dst, (add GR64:$src1, GR64:$src2))]>;
276
Evan Chengb783fa32007-07-19 01:14:50 +0000277def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000278 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000280def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000281 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2))]>;
283} // isConvertibleToThreeAddress
284
Evan Chengb783fa32007-07-19 01:14:50 +0000285def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000286 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2)))]>;
288} // isTwoAddress
289
Evan Chengb783fa32007-07-19 01:14:50 +0000290def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000291 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 [(store (add (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000293def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000294 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000296def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000297 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
299
Evan Cheng259471d2007-10-05 17:59:57 +0000300let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301let isTwoAddress = 1 in {
302let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000303def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000304 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000305 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
306
Evan Chengb783fa32007-07-19 01:14:50 +0000307def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000308 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
310
Evan Chengb783fa32007-07-19 01:14:50 +0000311def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000312 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000314def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000315 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
317} // isTwoAddress
318
Evan Chengb783fa32007-07-19 01:14:50 +0000319def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000325def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000326 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000328} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329
330let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000331def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000332 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
334
Evan Chengb783fa32007-07-19 01:14:50 +0000335def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000336 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2)))]>;
338
Evan Chengb783fa32007-07-19 01:14:50 +0000339def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000340 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000342def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000343 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2))]>;
345} // isTwoAddress
346
Evan Chengb783fa32007-07-19 01:14:50 +0000347def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000348 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000350def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000351 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 [(store (sub (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000353def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000354 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 [(store (sub (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
356
Evan Cheng259471d2007-10-05 17:59:57 +0000357let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000359def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000360 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
362
Evan Chengb783fa32007-07-19 01:14:50 +0000363def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000364 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
366
Evan Chengb783fa32007-07-19 01:14:50 +0000367def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000368 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000370def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000371 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
373} // isTwoAddress
374
Evan Chengb783fa32007-07-19 01:14:50 +0000375def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000376 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000378def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000379 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000381def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000382 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000384} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000385} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386
387// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000388let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000389def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000390 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000391let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000392def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000393 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394
395// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000396def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000397 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000398let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000399def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000400 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
401}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402
Evan Cheng55687072007-09-14 21:48:26 +0000403let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404let isTwoAddress = 1 in {
405let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000406def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000407 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>, TB;
409
Evan Chengb783fa32007-07-19 01:14:50 +0000410def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000411 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2)))]>, TB;
413} // isTwoAddress
414
415// Suprisingly enough, these are not two address instructions!
416def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000417 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000418 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>;
420def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000421 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000422 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2))]>;
424def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000425 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000426 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt32:$src2))]>;
428def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000429 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000430 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt8:$src2))]>;
Evan Cheng55687072007-09-14 21:48:26 +0000432} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433
434// Unsigned division / remainder
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000435let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000436let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000437def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000438 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000440def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000441 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000442let mayLoad = 1 in {
443def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
444 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000445def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000446 "idiv{q}\t$src", []>;
447}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000448}
449}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450
451// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000452let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000454def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455 [(set GR64:$dst, (ineg GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000456def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457 [(store (ineg (loadi64 addr:$dst)), addr:$dst)]>;
458
459let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000460def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 [(set GR64:$dst, (add GR64:$src, 1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000462def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 [(store (add (loadi64 addr:$dst), 1), addr:$dst)]>;
464
465let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000466def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 [(set GR64:$dst, (add GR64:$src, -1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000468def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 [(store (add (loadi64 addr:$dst), -1), addr:$dst)]>;
470
471// In 64-bit mode, single byte INC and DEC cannot be encoded.
472let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
473// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000474def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 [(set GR16:$dst, (add GR16:$src, 1))]>,
476 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000477def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478 [(set GR32:$dst, (add GR32:$src, 1))]>,
479 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000480def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 [(set GR16:$dst, (add GR16:$src, -1))]>,
482 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000483def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 [(set GR32:$dst, (add GR32:$src, -1))]>,
485 Requires<[In64BitMode]>;
486} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000487
488// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
489// how to unfold them.
490let isTwoAddress = 0, CodeSize = 2 in {
491 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
492 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
493 OpSize, Requires<[In64BitMode]>;
494 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
495 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
496 Requires<[In64BitMode]>;
497 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
498 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
499 OpSize, Requires<[In64BitMode]>;
500 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
501 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
502 Requires<[In64BitMode]>;
503}
Evan Cheng55687072007-09-14 21:48:26 +0000504} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505
506
Evan Cheng55687072007-09-14 21:48:26 +0000507let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508// Shift instructions
509let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000510let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000511def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000512 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000513 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000514let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000515def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000516 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000518// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
519// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520} // isTwoAddress
521
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000522let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000523def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000524 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000525 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000526def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000527 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000529def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000530 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
532
533let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000534let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000535def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000536 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000537 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000538def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000539 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000541def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000542 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
544} // isTwoAddress
545
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000546let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000547def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000548 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000549 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000550def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000551 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000553def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000554 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
556
557let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000558let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000559def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000560 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000561 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000562def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000563 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000565def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000566 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
568} // isTwoAddress
569
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000570let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000571def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000572 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000573 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000574def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000575 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000577def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000578 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
580
581// Rotate instructions
582let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000583let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000584def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000585 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000586 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000587def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000588 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000590def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000591 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
593} // isTwoAddress
594
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000595let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000596def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000597 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000598 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000599def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000600 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000602def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
605
606let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000607let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000608def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000609 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000610 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000611def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000612 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000614def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000615 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
617} // isTwoAddress
618
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000619let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000620def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000621 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000622 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000623def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000624 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000626def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000627 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
629
630// Double shift instructions (generalizations of rotate)
631let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000632let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000633def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000634 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
635 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000636def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000637 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
638 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000639}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640
641let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
642def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000643 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000644 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
645 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
646 (i8 imm:$src3)))]>,
647 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000649 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000650 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
651 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
652 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 TB;
654} // isCommutable
655} // isTwoAddress
656
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000657let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000658def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000659 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
660 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
661 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000662def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000663 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
664 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
665 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000666}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000668 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000669 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
670 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
671 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672 TB;
673def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000674 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000675 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
676 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
677 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000679} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680
681//===----------------------------------------------------------------------===//
682// Logical Instructions...
683//
684
685let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000686def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000688def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
690
Evan Cheng55687072007-09-14 21:48:26 +0000691let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692let isTwoAddress = 1 in {
693let isCommutable = 1 in
694def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000695 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
698def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000699 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000700 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2)))]>;
702def AND64ri32 : RIi32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000703 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000704 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2))]>;
706def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000707 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000708 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2))]>;
710} // isTwoAddress
711
712def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000713 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000714 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000715 [(store (and (load addr:$dst), GR64:$src), addr:$dst)]>;
716def AND64mi32 : RIi32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000717 (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000718 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
720def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000721 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000722 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
724
725let isTwoAddress = 1 in {
726let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000727def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000728 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000730def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000731 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000733def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000734 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000736def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000737 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2))]>;
739} // isTwoAddress
740
Evan Chengb783fa32007-07-19 01:14:50 +0000741def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000742 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743 [(store (or (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000744def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000745 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000747def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000748 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
750
751let isTwoAddress = 1 in {
752let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000753def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000754 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000756def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000757 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2)))]>;
759def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +0000760 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000761 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000763def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000764 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2))]>;
766} // isTwoAddress
767
Evan Chengb783fa32007-07-19 01:14:50 +0000768def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000769 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770 [(store (xor (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000771def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000772 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000774def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000775 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000777} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778
779//===----------------------------------------------------------------------===//
780// Comparison Instructions...
781//
782
783// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +0000784let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000786def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000787 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000788 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
789 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000790def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000791 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000792 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
793 (implicit EFLAGS)]>;
794def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
795 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000796 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000797 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
798 (implicit EFLAGS)]>;
799def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
800 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000801 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000802 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
803 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
Evan Chengb783fa32007-07-19 01:14:50 +0000805def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000806 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000807 [(X86cmp GR64:$src1, GR64:$src2),
808 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000809def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000811 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
812 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000813def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000815 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
816 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000817def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000818 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000819 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000820 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000821def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000822 (ins i64mem:$src1, i64i32imm:$src2),
823 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000824 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000825 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000826def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000827 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000828 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000829 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000830def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000831 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000832 [(X86cmp GR64:$src1, i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000833 (implicit EFLAGS)]>;
834} // Defs = [EFLAGS]
835
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000837let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +0000838let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000840 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000841 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000843 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000845 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000846 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000848 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000849def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000850 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000851 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000853 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000855 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000856 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000858 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000860 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000861 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000863 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000865 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000866 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000868 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000873 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000875 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000876 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000878 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000880 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000881 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000883 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000885 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000886 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000888 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000890 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000891 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000893 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000895 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000896 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000898 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000900 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000901 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000903 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000905 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000906 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000908 X86_COND_NP, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +0000909} // isCommutable = 1
910
911def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
912 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
913 "cmovb\t{$src2, $dst|$dst, $src2}",
914 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
915 X86_COND_B, EFLAGS))]>, TB;
916def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
917 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
918 "cmovae\t{$src2, $dst|$dst, $src2}",
919 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
920 X86_COND_AE, EFLAGS))]>, TB;
921def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
922 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
923 "cmove\t{$src2, $dst|$dst, $src2}",
924 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
925 X86_COND_E, EFLAGS))]>, TB;
926def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
927 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
928 "cmovne\t{$src2, $dst|$dst, $src2}",
929 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
930 X86_COND_NE, EFLAGS))]>, TB;
931def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
932 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
933 "cmovbe\t{$src2, $dst|$dst, $src2}",
934 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
935 X86_COND_BE, EFLAGS))]>, TB;
936def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
937 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
938 "cmova\t{$src2, $dst|$dst, $src2}",
939 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
940 X86_COND_A, EFLAGS))]>, TB;
941def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
942 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
943 "cmovl\t{$src2, $dst|$dst, $src2}",
944 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
945 X86_COND_L, EFLAGS))]>, TB;
946def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
947 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
948 "cmovge\t{$src2, $dst|$dst, $src2}",
949 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
950 X86_COND_GE, EFLAGS))]>, TB;
951def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
952 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
953 "cmovle\t{$src2, $dst|$dst, $src2}",
954 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
955 X86_COND_LE, EFLAGS))]>, TB;
956def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
957 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
958 "cmovg\t{$src2, $dst|$dst, $src2}",
959 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
960 X86_COND_G, EFLAGS))]>, TB;
961def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
962 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
963 "cmovs\t{$src2, $dst|$dst, $src2}",
964 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
965 X86_COND_S, EFLAGS))]>, TB;
966def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
967 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
968 "cmovns\t{$src2, $dst|$dst, $src2}",
969 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
970 X86_COND_NS, EFLAGS))]>, TB;
971def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
972 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
973 "cmovp\t{$src2, $dst|$dst, $src2}",
974 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
975 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +0000977 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000978 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000980 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981} // isTwoAddress
982
983//===----------------------------------------------------------------------===//
984// Conversion Instructions...
985//
986
987// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +0000988def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000989 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +0000990 [(set GR64:$dst,
991 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000992def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000993 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +0000994 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
995 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000996def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000997 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000999def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001000 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001002def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001003 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001004 [(set GR64:$dst,
1005 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001006def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001007 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001008 [(set GR64:$dst,
1009 (int_x86_sse2_cvttsd2si64
1010 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011
1012// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001013def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001014 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001016def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001017 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001019
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020let isTwoAddress = 1 in {
1021def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001022 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001023 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001024 [(set VR128:$dst,
1025 (int_x86_sse2_cvtsi642sd VR128:$src1,
1026 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001028 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001029 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001030 [(set VR128:$dst,
1031 (int_x86_sse2_cvtsi642sd VR128:$src1,
1032 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033} // isTwoAddress
1034
1035// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001036def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001037 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001039def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001040 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001042
1043let isTwoAddress = 1 in {
1044 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1045 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1046 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1047 [(set VR128:$dst,
1048 (int_x86_sse_cvtsi642ss VR128:$src1,
1049 GR64:$src2))]>;
1050 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1051 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1052 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1053 [(set VR128:$dst,
1054 (int_x86_sse_cvtsi642ss VR128:$src1,
1055 (loadi64 addr:$src2)))]>;
1056}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057
1058// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001059def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001060 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001061 [(set GR64:$dst,
1062 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001063def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001064 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001065 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1066 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001067def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001068 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001070def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001071 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001073def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001074 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001075 [(set GR64:$dst,
1076 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001077def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001078 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001079 [(set GR64:$dst,
1080 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1081
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082//===----------------------------------------------------------------------===//
1083// Alias Instructions
1084//===----------------------------------------------------------------------===//
1085
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086// Zero-extension
1087// TODO: Remove this after proper i32 -> i64 zext support.
Evan Chengb783fa32007-07-19 01:14:50 +00001088def PsMOVZX64rr32: I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001089 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 [(set GR64:$dst, (zext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001091def PsMOVZX64rm32: I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
1094
1095
Dan Gohman027cd112007-09-17 14:55:08 +00001096// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1097// equivalent due to implicit zero-extending, and it sometimes has a smaller
1098// encoding.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
1100// FIXME: AddedComplexity gives MOV64r0 a higher priority than MOV64ri32. Remove
1101// when we have a better way to specify isel priority.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001102let Defs = [EFLAGS], AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001103def MOV64r0 : RI<0x31, MRMInitReg, (outs GR64:$dst), (ins),
Dan Gohman027cd112007-09-17 14:55:08 +00001104 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 [(set GR64:$dst, 0)]>;
1106
1107// Materialize i64 constant where top 32-bits are zero.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001108let AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001109def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001110 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 [(set GR64:$dst, i64immZExt32:$src)]>;
1112
1113//===----------------------------------------------------------------------===//
1114// Non-Instruction Patterns
1115//===----------------------------------------------------------------------===//
1116
1117// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
1118def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1119 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1120def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1121 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1122def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1123 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1124def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1125 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1126
1127def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1128 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Evan Cheng415e2e92007-08-01 23:46:10 +00001129 Requires<[SmallCode, HasLow4G, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1131 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Evan Cheng415e2e92007-08-01 23:46:10 +00001132 Requires<[SmallCode, HasLow4G, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1134 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Evan Cheng415e2e92007-08-01 23:46:10 +00001135 Requires<[SmallCode, HasLow4G, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1137 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Evan Cheng415e2e92007-08-01 23:46:10 +00001138 Requires<[SmallCode, HasLow4G, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139
1140// Calls
1141// Direct PC relative function call for small code model. 32-bit displacement
1142// sign extended to 64-bit.
1143def : Pat<(X86call (i64 tglobaladdr:$dst)),
1144 (CALL64pcrel32 tglobaladdr:$dst)>;
1145def : Pat<(X86call (i64 texternalsym:$dst)),
1146 (CALL64pcrel32 texternalsym:$dst)>;
1147
1148def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1149 (CALL64pcrel32 tglobaladdr:$dst)>;
1150def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1151 (CALL64pcrel32 texternalsym:$dst)>;
1152
1153def : Pat<(X86tailcall GR64:$dst),
1154 (CALL64r GR64:$dst)>;
1155
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001156
1157// tailcall stuff
1158def : Pat<(X86tailcall GR32:$dst),
1159 (TAILCALL)>;
1160def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1161 (TAILCALL)>;
1162def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1163 (TAILCALL)>;
1164
1165def : Pat<(X86tcret GR64:$dst, imm:$off),
1166 (TCRETURNri64 GR64:$dst, imm:$off)>;
1167
1168def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1169 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1170
1171def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1172 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1173
Dan Gohmanec596042007-09-17 14:35:24 +00001174// Comparisons.
1175
1176// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001177def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001178 (TEST64rr GR64:$src1, GR64:$src1)>;
1179
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180// {s|z}extload bool -> {s|z}extload byte
1181def : Pat<(sextloadi64i1 addr:$src), (MOVSX64rm8 addr:$src)>;
1182def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1183
1184// extload
1185def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1186def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1187def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1188def : Pat<(extloadi64i32 addr:$src), (PsMOVZX64rm32 addr:$src)>;
1189
1190// anyext -> zext
1191def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1192def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16:$src)>;
1193def : Pat<(i64 (anyext GR32:$src)), (PsMOVZX64rr32 GR32:$src)>;
1194def : Pat<(i64 (anyext (loadi8 addr:$src))), (MOVZX64rm8 addr:$src)>;
1195def : Pat<(i64 (anyext (loadi16 addr:$src))), (MOVZX64rm16 addr:$src)>;
1196def : Pat<(i64 (anyext (loadi32 addr:$src))), (PsMOVZX64rm32 addr:$src)>;
1197
1198//===----------------------------------------------------------------------===//
1199// Some peepholes
1200//===----------------------------------------------------------------------===//
1201
1202// (shl x, 1) ==> (add x, x)
1203def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1204
1205// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1206def : Pat<(or (srl GR64:$src1, CL:$amt),
1207 (shl GR64:$src2, (sub 64, CL:$amt))),
1208 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1209
1210def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1211 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1212 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1213
1214// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1215def : Pat<(or (shl GR64:$src1, CL:$amt),
1216 (srl GR64:$src2, (sub 64, CL:$amt))),
1217 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1218
1219def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1220 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1221 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1222
1223// X86 specific add which produces a flag.
1224def : Pat<(addc GR64:$src1, GR64:$src2),
1225 (ADD64rr GR64:$src1, GR64:$src2)>;
1226def : Pat<(addc GR64:$src1, (load addr:$src2)),
1227 (ADD64rm GR64:$src1, addr:$src2)>;
1228def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1229 (ADD64ri32 GR64:$src1, imm:$src2)>;
1230def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1231 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1232
1233def : Pat<(subc GR64:$src1, GR64:$src2),
1234 (SUB64rr GR64:$src1, GR64:$src2)>;
1235def : Pat<(subc GR64:$src1, (load addr:$src2)),
1236 (SUB64rm GR64:$src1, addr:$src2)>;
1237def : Pat<(subc GR64:$src1, imm:$src2),
1238 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1239def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1240 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1241
1242
1243//===----------------------------------------------------------------------===//
1244// X86-64 SSE Instructions
1245//===----------------------------------------------------------------------===//
1246
1247// Move instructions...
1248
Evan Chengb783fa32007-07-19 01:14:50 +00001249def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001250 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251 [(set VR128:$dst,
1252 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001253def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001254 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1256 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257
Evan Chengb783fa32007-07-19 01:14:50 +00001258def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001259 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001261def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001262 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1264
Evan Chengb783fa32007-07-19 01:14:50 +00001265def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001266 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001268def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001269 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;