blob: 7d76507b589e9b52ef8cd39fd2d15051fc83f068 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000791 else if (!Regs.empty() &&
792 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
793 // Put the register class of the virtual registers in the flag word. That
794 // way, later passes can recompute register class constraints for inline
795 // assembly as well as normal instructions.
796 // Don't do this for tied operands that can use the regclass information
797 // from the def.
798 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
799 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
800 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
801 }
802
Dan Gohman462f6b52010-05-29 17:53:24 +0000803 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
804 Ops.push_back(Res);
805
806 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
807 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
808 EVT RegisterVT = RegVTs[Value];
809 for (unsigned i = 0; i != NumRegs; ++i) {
810 assert(Reg < Regs.size() && "Mismatch in # registers expected");
811 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
812 }
813 }
814}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000815
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 AA = &aa;
818 GFI = gfi;
819 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000820 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821}
822
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000823/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000824/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000825/// for a new block. This doesn't clear out information about
826/// additional blocks that are needed to complete switch lowering
827/// or PHI node updating; that information is cleared out as it is
828/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000829void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000830 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000831 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000832 PendingLoads.clear();
833 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000834 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000835 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000836}
837
Devang Patel23385752011-05-23 17:44:13 +0000838/// clearDanglingDebugInfo - Clear the dangling debug information
839/// map. This function is seperated from the clear so that debug
840/// information that is dangling in a basic block can be properly
841/// resolved in a different basic block. This allows the
842/// SelectionDAG to resolve dangling debug information attached
843/// to PHI nodes.
844void SelectionDAGBuilder::clearDanglingDebugInfo() {
845 DanglingDebugInfoMap.clear();
846}
847
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000848/// getRoot - Return the current virtual root of the Selection DAG,
849/// flushing any PendingLoad items. This must be done before emitting
850/// a store or any other node that may need to be ordered after any
851/// prior load instructions.
852///
Dan Gohman2048b852009-11-23 18:04:58 +0000853SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000854 if (PendingLoads.empty())
855 return DAG.getRoot();
856
857 if (PendingLoads.size() == 1) {
858 SDValue Root = PendingLoads[0];
859 DAG.setRoot(Root);
860 PendingLoads.clear();
861 return Root;
862 }
863
864 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 &PendingLoads[0], PendingLoads.size());
867 PendingLoads.clear();
868 DAG.setRoot(Root);
869 return Root;
870}
871
872/// getControlRoot - Similar to getRoot, but instead of flushing all the
873/// PendingLoad items, flush all the PendingExports items. It is necessary
874/// to do this before emitting a terminator instruction.
875///
Dan Gohman2048b852009-11-23 18:04:58 +0000876SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000877 SDValue Root = DAG.getRoot();
878
879 if (PendingExports.empty())
880 return Root;
881
882 // Turn all of the CopyToReg chains into one factored node.
883 if (Root.getOpcode() != ISD::EntryToken) {
884 unsigned i = 0, e = PendingExports.size();
885 for (; i != e; ++i) {
886 assert(PendingExports[i].getNode()->getNumOperands() > 1);
887 if (PendingExports[i].getNode()->getOperand(0) == Root)
888 break; // Don't add the root if we already indirectly depend on it.
889 }
890
891 if (i == e)
892 PendingExports.push_back(Root);
893 }
894
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896 &PendingExports[0],
897 PendingExports.size());
898 PendingExports.clear();
899 DAG.setRoot(Root);
900 return Root;
901}
902
Bill Wendling4533cac2010-01-28 21:51:40 +0000903void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
904 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
905 DAG.AssignOrdering(Node, SDNodeOrder);
906
907 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
908 AssignOrderingToNode(Node->getOperand(I).getNode());
909}
910
Dan Gohman46510a72010-04-15 01:51:59 +0000911void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000912 // Set up outgoing PHI node register values before emitting the terminator.
913 if (isa<TerminatorInst>(&I))
914 HandlePHINodesInSuccessorBlocks(I.getParent());
915
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000916 CurDebugLoc = I.getDebugLoc();
917
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000919
Dan Gohman92884f72010-04-20 15:03:56 +0000920 if (!isa<TerminatorInst>(&I) && !HasTailCall)
921 CopyToExportRegsIfNeeded(&I);
922
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000923 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000924}
925
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000926void SelectionDAGBuilder::visitPHI(const PHINode &) {
927 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
928}
929
Dan Gohman46510a72010-04-15 01:51:59 +0000930void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000931 // Note: this doesn't use InstVisitor, because it has to work with
932 // ConstantExpr's in addition to instructions.
933 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000934 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000935 // Build the switch statement using the Instruction.def file.
936#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000937 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000938#include "llvm/Instruction.def"
939 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000940
941 // Assign the ordering to the freshly created DAG nodes.
942 if (NodeMap.count(&I)) {
943 ++SDNodeOrder;
944 AssignOrderingToNode(getValue(&I).getNode());
945 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000946}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000947
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000948// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
949// generate the debug data structures now that we've seen its definition.
950void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
951 SDValue Val) {
952 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000953 if (DDI.getDI()) {
954 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 DebugLoc dl = DDI.getdl();
956 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000957 MDNode *Variable = DI->getVariable();
958 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000959 SDDbgValue *SDV;
960 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000961 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000962 SDV = DAG.getDbgValue(Variable, Val.getNode(),
963 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
964 DAG.AddDbgValue(SDV, Val.getNode(), false);
965 }
Owen Anderson95771af2011-02-25 21:41:48 +0000966 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000967 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000968 DanglingDebugInfoMap[V] = DanglingDebugInfo();
969 }
970}
971
Nick Lewycky8de34002011-09-30 22:19:53 +0000972/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000973SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000974 // If we already have an SDValue for this value, use it. It's important
975 // to do this first, so that we don't create a CopyFromReg if we already
976 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 SDValue &N = NodeMap[V];
978 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000979
Dan Gohman28a17352010-07-01 01:59:43 +0000980 // If there's a virtual register allocated and initialized for this
981 // value, use it.
982 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
983 if (It != FuncInfo.ValueMap.end()) {
984 unsigned InReg = It->second;
985 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
986 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000987 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000988 resolveDanglingDebugInfo(V, N);
989 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000990 }
991
992 // Otherwise create a new SDValue and remember it.
993 SDValue Val = getValueImpl(V);
994 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000995 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000996 return Val;
997}
998
999/// getNonRegisterValue - Return an SDValue for the given Value, but
1000/// don't look in FuncInfo.ValueMap for a virtual register.
1001SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1002 // If we already have an SDValue for this value, use it.
1003 SDValue &N = NodeMap[V];
1004 if (N.getNode()) return N;
1005
1006 // Otherwise create a new SDValue and remember it.
1007 SDValue Val = getValueImpl(V);
1008 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001009 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001010 return Val;
1011}
1012
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001013/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001014/// Create an SDValue for the given value.
1015SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001016 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001017 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001018
Dan Gohman383b5f62010-04-17 15:32:28 +00001019 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001020 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001021
Dan Gohman383b5f62010-04-17 15:32:28 +00001022 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001023 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001026 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohman383b5f62010-04-17 15:32:28 +00001028 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001029 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001030
Nate Begeman9008ca62009-04-27 18:41:29 +00001031 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001032 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033
Dan Gohman383b5f62010-04-17 15:32:28 +00001034 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035 visit(CE->getOpcode(), *CE);
1036 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001037 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 return N1;
1039 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001040
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1042 SmallVector<SDValue, 4> Constants;
1043 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1044 OI != OE; ++OI) {
1045 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001046 // If the operand is an empty aggregate, there are no values.
1047 if (!Val) continue;
1048 // Add each leaf value from the operand to the Constants list
1049 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1051 Constants.push_back(SDValue(Val, i));
1052 }
Bill Wendling87710f02009-12-21 23:47:40 +00001053
Bill Wendling4533cac2010-01-28 21:51:40 +00001054 return DAG.getMergeValues(&Constants[0], Constants.size(),
1055 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001056 }
1057
Duncan Sands1df98592010-02-16 11:11:14 +00001058 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1060 "Unknown struct or array constant!");
1061
Owen Andersone50ed302009-08-10 22:56:29 +00001062 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1064 unsigned NumElts = ValueVTs.size();
1065 if (NumElts == 0)
1066 return SDValue(); // empty struct
1067 SmallVector<SDValue, 4> Constants(NumElts);
1068 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001069 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001070 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001071 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001072 else if (EltVT.isFloatingPoint())
1073 Constants[i] = DAG.getConstantFP(0, EltVT);
1074 else
1075 Constants[i] = DAG.getConstant(0, EltVT);
1076 }
Bill Wendling87710f02009-12-21 23:47:40 +00001077
Bill Wendling4533cac2010-01-28 21:51:40 +00001078 return DAG.getMergeValues(&Constants[0], NumElts,
1079 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001080 }
1081
Dan Gohman383b5f62010-04-17 15:32:28 +00001082 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001083 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001084
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001085 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001086 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001087
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 // Now that we know the number and type of the elements, get that number of
1089 // elements into the Ops array based on what kind of constant it is.
1090 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001091 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001092 for (unsigned i = 0; i != NumElements; ++i)
1093 Ops.push_back(getValue(CP->getOperand(i)));
1094 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001095 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001096 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097
1098 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001099 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001100 Op = DAG.getConstantFP(0, EltVT);
1101 else
1102 Op = DAG.getConstant(0, EltVT);
1103 Ops.assign(NumElements, Op);
1104 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001105
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001106 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001107 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1108 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001109 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111 // If this is a static alloca, generate it as the frameindex instead of
1112 // computation.
1113 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1114 DenseMap<const AllocaInst*, int>::iterator SI =
1115 FuncInfo.StaticAllocaMap.find(AI);
1116 if (SI != FuncInfo.StaticAllocaMap.end())
1117 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1118 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001119
Dan Gohman28a17352010-07-01 01:59:43 +00001120 // If this is an instruction which fast-isel has deferred, select it now.
1121 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001122 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1123 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1124 SDValue Chain = DAG.getEntryNode();
1125 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001126 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001127
Dan Gohman28a17352010-07-01 01:59:43 +00001128 llvm_unreachable("Can't get register for value!");
1129 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130}
1131
Dan Gohman46510a72010-04-15 01:51:59 +00001132void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133 SDValue Chain = getControlRoot();
1134 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001135 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001136
Dan Gohman7451d3e2010-05-29 17:03:36 +00001137 if (!FuncInfo.CanLowerReturn) {
1138 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 const Function *F = I.getParent()->getParent();
1140
1141 // Emit a store of the return value through the virtual register.
1142 // Leave Outs empty so that LowerReturn won't try to load return
1143 // registers the usual way.
1144 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001145 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001146 PtrValueVTs);
1147
1148 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1149 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001150
Owen Andersone50ed302009-08-10 22:56:29 +00001151 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001152 SmallVector<uint64_t, 4> Offsets;
1153 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001154 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001155
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001156 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001157 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001158 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1159 RetPtr.getValueType(), RetPtr,
1160 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001161 Chains[i] =
1162 DAG.getStore(Chain, getCurDebugLoc(),
1163 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001164 // FIXME: better loc info would be nice.
1165 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001166 }
1167
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001168 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1169 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001170 } else if (I.getNumOperands() != 0) {
1171 SmallVector<EVT, 4> ValueVTs;
1172 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1173 unsigned NumValues = ValueVTs.size();
1174 if (NumValues) {
1175 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1177 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001179 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001180
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 const Function *F = I.getParent()->getParent();
1182 if (F->paramHasAttr(0, Attribute::SExt))
1183 ExtendKind = ISD::SIGN_EXTEND;
1184 else if (F->paramHasAttr(0, Attribute::ZExt))
1185 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001186
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001187 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1188 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001189
1190 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1191 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1192 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001193 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001194 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1195 &Parts[0], NumParts, PartVT, ExtendKind);
1196
1197 // 'inreg' on function refers to return value
1198 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1199 if (F->paramHasAttr(0, Attribute::InReg))
1200 Flags.setInReg();
1201
1202 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001203 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001204 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001205 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 Flags.setZExt();
1207
Dan Gohmanc9403652010-07-07 15:54:55 +00001208 for (unsigned i = 0; i < NumParts; ++i) {
1209 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1210 /*isfixed=*/true));
1211 OutVals.push_back(Parts[i]);
1212 }
Evan Cheng3927f432009-03-25 20:20:11 +00001213 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 }
1215 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216
1217 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001218 CallingConv::ID CallConv =
1219 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001221 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001222
1223 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001225 "LowerReturn didn't return a valid chain!");
1226
1227 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001228 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001229}
1230
Dan Gohmanad62f532009-04-23 23:13:24 +00001231/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1232/// created for it, emit nodes to copy the value into the virtual
1233/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001234void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001235 // Skip empty types
1236 if (V->getType()->isEmptyTy())
1237 return;
1238
Dan Gohman33b7a292010-04-16 17:15:02 +00001239 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1240 if (VMI != FuncInfo.ValueMap.end()) {
1241 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1242 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001243 }
1244}
1245
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001246/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1247/// the current basic block, add it to ValueMap now so that we'll get a
1248/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001249void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 // No need to export constants.
1251 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 // Already exported?
1254 if (FuncInfo.isExportedInst(V)) return;
1255
1256 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1257 CopyValueToVirtualRegister(V, Reg);
1258}
1259
Dan Gohman46510a72010-04-15 01:51:59 +00001260bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001261 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262 // The operands of the setcc have to be in this block. We don't know
1263 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001264 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 // Can export from current BB.
1266 if (VI->getParent() == FromBB)
1267 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001269 // Is already exported, noop.
1270 return FuncInfo.isExportedInst(V);
1271 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 // If this is an argument, we can export it if the BB is the entry block or
1274 // if it is already exported.
1275 if (isa<Argument>(V)) {
1276 if (FromBB == &FromBB->getParent()->getEntryBlock())
1277 return true;
1278
1279 // Otherwise, can only export this if it is already exported.
1280 return FuncInfo.isExportedInst(V);
1281 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283 // Otherwise, constants can always be exported.
1284 return true;
1285}
1286
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001287/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1288uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1289 MachineBasicBlock *Dst) {
1290 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1291 if (!BPI)
1292 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001293 const BasicBlock *SrcBB = Src->getBasicBlock();
1294 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001295 return BPI->getEdgeWeight(SrcBB, DstBB);
1296}
1297
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001298void SelectionDAGBuilder::
1299addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1300 uint32_t Weight /* = 0 */) {
1301 if (!Weight)
1302 Weight = getEdgeWeight(Src, Dst);
1303 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001304}
1305
1306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307static bool InBlock(const Value *V, const BasicBlock *BB) {
1308 if (const Instruction *I = dyn_cast<Instruction>(V))
1309 return I->getParent() == BB;
1310 return true;
1311}
1312
Dan Gohmanc2277342008-10-17 21:16:08 +00001313/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1314/// This function emits a branch and is used at the leaves of an OR or an
1315/// AND operator tree.
1316///
1317void
Dan Gohman46510a72010-04-15 01:51:59 +00001318SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001319 MachineBasicBlock *TBB,
1320 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001321 MachineBasicBlock *CurBB,
1322 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001323 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324
Dan Gohmanc2277342008-10-17 21:16:08 +00001325 // If the leaf of the tree is a comparison, merge the condition into
1326 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001327 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001328 // The operands of the cmp have to be in this block. We don't know
1329 // how to export them from some other block. If this is the first block
1330 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001331 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001332 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1333 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001335 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001336 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001337 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001338 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 } else {
1340 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001341 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001343
1344 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1346 SwitchCases.push_back(CB);
1347 return;
1348 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001349 }
1350
1351 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001352 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001353 NULL, TBB, FBB, CurBB);
1354 SwitchCases.push_back(CB);
1355}
1356
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001357/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001358void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001359 MachineBasicBlock *TBB,
1360 MachineBasicBlock *FBB,
1361 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001362 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001363 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001364 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001365 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001366 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001367 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1368 BOp->getParent() != CurBB->getBasicBlock() ||
1369 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1370 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001371 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 return;
1373 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 // Create TmpBB after CurBB.
1376 MachineFunction::iterator BBI = CurBB;
1377 MachineFunction &MF = DAG.getMachineFunction();
1378 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1379 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381 if (Opc == Instruction::Or) {
1382 // Codegen X | Y as:
1383 // jmp_if_X TBB
1384 // jmp TmpBB
1385 // TmpBB:
1386 // jmp_if_Y TBB
1387 // jmp FBB
1388 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001391 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001394 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001395 } else {
1396 assert(Opc == Instruction::And && "Unknown merge op!");
1397 // Codegen X & Y as:
1398 // jmp_if_X TmpBB
1399 // jmp FBB
1400 // TmpBB:
1401 // jmp_if_Y TBB
1402 // jmp FBB
1403 //
1404 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001407 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001408
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001410 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 }
1412}
1413
1414/// If the set of cases should be emitted as a series of branches, return true.
1415/// If we should emit this as a bunch of and/or'd together conditions, return
1416/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001417bool
Dan Gohman2048b852009-11-23 18:04:58 +00001418SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 // If this is two comparisons of the same values or'd or and'd together, they
1422 // will get folded into a single comparison, so don't emit two blocks.
1423 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1424 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1425 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1426 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1427 return false;
1428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001429
Chris Lattner133ce872010-01-02 00:00:03 +00001430 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1431 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1432 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1433 Cases[0].CC == Cases[1].CC &&
1434 isa<Constant>(Cases[0].CmpRHS) &&
1435 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1436 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1437 return false;
1438 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1439 return false;
1440 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 return true;
1443}
1444
Dan Gohman46510a72010-04-15 01:51:59 +00001445void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001446 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // Update machine-CFG edges.
1449 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1450
1451 // Figure out which block is immediately after the current one.
1452 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001453 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001454 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455 NextBlock = BBI;
1456
1457 if (I.isUnconditional()) {
1458 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001459 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001462 if (Succ0MBB != NextBlock)
1463 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001465 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 return;
1468 }
1469
1470 // If this condition is one of the special cases we handle, do special stuff
1471 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001472 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1474
1475 // If this is a series of conditions that are or'd or and'd together, emit
1476 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001477 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 // For example, instead of something like:
1479 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001480 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001482 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 // or C, F
1484 // jnz foo
1485 // Emit:
1486 // cmp A, B
1487 // je foo
1488 // cmp D, E
1489 // jle foo
1490 //
Dan Gohman46510a72010-04-15 01:51:59 +00001491 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001492 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001493 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 (BOp->getOpcode() == Instruction::And ||
1495 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001496 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1497 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 // If the compares in later blocks need to use values not currently
1499 // exported from this block, export them now. This block should always
1500 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001501 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Allow some cases to be rejected.
1504 if (ShouldEmitAsBranches(SwitchCases)) {
1505 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1506 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1507 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1508 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 SwitchCases.erase(SwitchCases.begin());
1513 return;
1514 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 // Okay, we decided not to do this, remove any inserted MBB's and clear
1517 // SwitchCases.
1518 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001519 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521 SwitchCases.clear();
1522 }
1523 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001526 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001527 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Use visitSwitchCase to actually insert the fast branch sequence for this
1530 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001531 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532}
1533
1534/// visitSwitchCase - Emits the necessary code to represent a single node in
1535/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001536void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1537 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SDValue Cond;
1539 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001540 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001541
1542 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543 if (CB.CmpMHS == NULL) {
1544 // Fold "(X == true)" to X and "(X == false)" to !X to
1545 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001546 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001547 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001549 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001550 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001552 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001554 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 } else {
1556 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1557
Anton Korobeynikov23218582008-12-23 22:25:27 +00001558 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1559 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001560
1561 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001562 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001563
1564 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001566 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001568 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001569 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 DAG.getConstant(High-Low, VT), ISD::SETULE);
1572 }
1573 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001576 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1577 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 // Set NextBlock to be the MBB immediately after the current one, if any.
1580 // This is used to avoid emitting unnecessary branches to the next block.
1581 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001582 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001583 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001585
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586 // If the lhs block is the next block, invert the condition so that we can
1587 // fall through to the lhs instead of the rhs block.
1588 if (CB.TrueBB == NextBlock) {
1589 std::swap(CB.TrueBB, CB.FalseBB);
1590 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001591 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001593
Dale Johannesenf5d97892009-02-04 01:48:28 +00001594 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001596 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001597
Evan Cheng266a99d2010-09-23 06:51:55 +00001598 // Insert the false branch. Do this even if it's a fall through branch,
1599 // this makes it easier to do DAG optimizations which require inverting
1600 // the branch condition.
1601 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1602 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001603
1604 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605}
1606
1607/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001608void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 // Emit the code for the jump table
1610 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001611 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001612 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1613 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001615 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1616 MVT::Other, Index.getValue(1),
1617 Table, Index);
1618 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001619}
1620
1621/// visitJumpTableHeader - This function emits necessary code to produce index
1622/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001623void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001624 JumpTableHeader &JTH,
1625 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001626 // Subtract the lowest switch case value from the value being switched on and
1627 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 // difference between smallest and largest cases.
1629 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001630 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001631 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001632 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001633
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001634 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001635 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001636 // can be used as an index into the jump table in a subsequent basic block.
1637 // This value may be smaller or larger than the target's pointer type, and
1638 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001639 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001640
Dan Gohman89496d02010-07-02 00:10:16 +00001641 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001642 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1643 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644 JT.Reg = JumpTableReg;
1645
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001646 // Emit the range check for the jump table, and branch to the default block
1647 // for the switch statement if the value being switched on exceeds the largest
1648 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001649 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001650 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001651 DAG.getConstant(JTH.Last-JTH.First,VT),
1652 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653
1654 // Set NextBlock to be the MBB immediately after the current one, if any.
1655 // This is used to avoid emitting unnecessary branches to the next block.
1656 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001657 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001658
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001659 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660 NextBlock = BBI;
1661
Dale Johannesen66978ee2009-01-31 02:22:37 +00001662 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001664 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001665
Bill Wendling4533cac2010-01-28 21:51:40 +00001666 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001667 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1668 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001669
Bill Wendling87710f02009-12-21 23:47:40 +00001670 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001671}
1672
1673/// visitBitTestHeader - This function emits necessary code to produce value
1674/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001675void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1676 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677 // Subtract the minimum value
1678 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001679 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001680 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001681 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001682
1683 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001684 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001685 TLI.getSetCCResultType(Sub.getValueType()),
1686 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001687 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688
Evan Chengd08e5b42011-01-06 01:02:44 +00001689 // Determine the type of the test operands.
1690 bool UsePtrType = false;
1691 if (!TLI.isTypeLegal(VT))
1692 UsePtrType = true;
1693 else {
1694 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001695 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001696 // Switch table case range are encoded into series of masks.
1697 // Just use pointer type, it's guaranteed to fit.
1698 UsePtrType = true;
1699 break;
1700 }
1701 }
1702 if (UsePtrType) {
1703 VT = TLI.getPointerTy();
1704 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1705 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001706
Evan Chengd08e5b42011-01-06 01:02:44 +00001707 B.RegVT = VT;
1708 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001709 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001710 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711
1712 // Set NextBlock to be the MBB immediately after the current one, if any.
1713 // This is used to avoid emitting unnecessary branches to the next block.
1714 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001715 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001716 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717 NextBlock = BBI;
1718
1719 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1720
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001721 addSuccessorWithWeight(SwitchBB, B.Default);
1722 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723
Dale Johannesen66978ee2009-01-31 02:22:37 +00001724 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001725 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001726 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001727
Evan Cheng8c1f4322010-09-23 18:32:19 +00001728 if (MBB != NextBlock)
1729 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1730 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001731
Bill Wendling87710f02009-12-21 23:47:40 +00001732 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733}
1734
1735/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001736void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1737 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001738 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001739 BitTestCase &B,
1740 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001741 EVT VT = BB.RegVT;
1742 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1743 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001744 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001745 unsigned PopCount = CountPopulation_64(B.Mask);
1746 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001747 // Testing for a single bit; just compare the shift count with what it
1748 // would need to be to shift a 1 bit in that position.
1749 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001750 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001751 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001752 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001753 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001754 } else if (PopCount == BB.Range) {
1755 // There is only one zero bit in the range, test for it directly.
1756 Cmp = DAG.getSetCC(getCurDebugLoc(),
1757 TLI.getSetCCResultType(VT),
1758 ShiftOp,
1759 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1760 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001761 } else {
1762 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001763 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1764 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001765
Dan Gohman8e0163a2010-06-24 02:06:24 +00001766 // Emit bit tests and jumps
1767 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001768 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001769 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001770 TLI.getSetCCResultType(VT),
1771 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001772 ISD::SETNE);
1773 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001775 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1776 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001777
Dale Johannesen66978ee2009-01-31 02:22:37 +00001778 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001779 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001780 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781
1782 // Set NextBlock to be the MBB immediately after the current one, if any.
1783 // This is used to avoid emitting unnecessary branches to the next block.
1784 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001785 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001786 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001787 NextBlock = BBI;
1788
Evan Cheng8c1f4322010-09-23 18:32:19 +00001789 if (NextMBB != NextBlock)
1790 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1791 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001792
Bill Wendling87710f02009-12-21 23:47:40 +00001793 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001794}
1795
Dan Gohman46510a72010-04-15 01:51:59 +00001796void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001797 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 // Retrieve successors.
1800 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1801 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1802
Gabor Greifb67e6b32009-01-15 11:10:44 +00001803 const Value *Callee(I.getCalledValue());
1804 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001805 visitInlineAsm(&I);
1806 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001807 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808
1809 // If the value of the invoke is used outside of its defining block, make it
1810 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001811 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812
1813 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001814 InvokeMBB->addSuccessor(Return);
1815 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001816
1817 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001818 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1819 MVT::Other, getControlRoot(),
1820 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821}
1822
Dan Gohman46510a72010-04-15 01:51:59 +00001823void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824}
1825
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001826void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1827 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1828}
1829
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001830void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1831 assert(FuncInfo.MBB->isLandingPad() &&
1832 "Call to landingpad not in landing pad!");
1833
1834 MachineBasicBlock *MBB = FuncInfo.MBB;
1835 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1836 AddLandingPadInfo(LP, MMI, MBB);
1837
1838 SmallVector<EVT, 2> ValueVTs;
1839 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1840
1841 // Insert the EXCEPTIONADDR instruction.
1842 assert(FuncInfo.MBB->isLandingPad() &&
1843 "Call to eh.exception not in landing pad!");
1844 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1845 SDValue Ops[2];
1846 Ops[0] = DAG.getRoot();
1847 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1848 SDValue Chain = Op1.getValue(1);
1849
1850 // Insert the EHSELECTION instruction.
1851 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1852 Ops[0] = Op1;
1853 Ops[1] = Chain;
1854 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1855 Chain = Op2.getValue(1);
1856 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1857
1858 Ops[0] = Op1;
1859 Ops[1] = Op2;
1860 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1861 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1862 &Ops[0], 2);
1863
1864 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1865 setValue(&LP, RetPair.first);
1866 DAG.setRoot(RetPair.second);
1867}
1868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1870/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001871bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1872 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001873 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001874 MachineBasicBlock *Default,
1875 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001876 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001877
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001879 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881 return false;
1882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883 // Get the MachineFunction which holds the current MBB. This is used when
1884 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001885 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886
1887 // Figure out which block is immediately after the current one.
1888 MachineBasicBlock *NextBlock = 0;
1889 MachineFunction::iterator BBI = CR.CaseBB;
1890
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001891 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892 NextBlock = BBI;
1893
Benjamin Kramerce750f02010-11-22 09:45:38 +00001894 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 // is the same as the other, but has one bit unset that the other has set,
1896 // use bit manipulation to do two compares at once. For example:
1897 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001898 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1899 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1900 if (Size == 2 && CR.CaseBB == SwitchBB) {
1901 Case &Small = *CR.Range.first;
1902 Case &Big = *(CR.Range.second-1);
1903
1904 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1905 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1906 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1907
1908 // Check that there is only one bit different.
1909 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1910 (SmallValue | BigValue) == BigValue) {
1911 // Isolate the common bit.
1912 APInt CommonBit = BigValue & ~SmallValue;
1913 assert((SmallValue | CommonBit) == BigValue &&
1914 CommonBit.countPopulation() == 1 && "Not a common bit?");
1915
1916 SDValue CondLHS = getValue(SV);
1917 EVT VT = CondLHS.getValueType();
1918 DebugLoc DL = getCurDebugLoc();
1919
1920 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1921 DAG.getConstant(CommonBit, VT));
1922 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1923 Or, DAG.getConstant(BigValue, VT),
1924 ISD::SETEQ);
1925
1926 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001927 addSuccessorWithWeight(SwitchBB, Small.BB);
1928 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001929
1930 // Insert the true branch.
1931 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1932 getControlRoot(), Cond,
1933 DAG.getBasicBlock(Small.BB));
1934
1935 // Insert the false branch.
1936 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1937 DAG.getBasicBlock(Default));
1938
1939 DAG.setRoot(BrCond);
1940 return true;
1941 }
1942 }
1943 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 // Rearrange the case blocks so that the last one falls through if possible.
1946 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1947 // The last case block won't fall through into 'NextBlock' if we emit the
1948 // branches in this order. See if rearranging a case value would help.
1949 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1950 if (I->BB == NextBlock) {
1951 std::swap(*I, BackCase);
1952 break;
1953 }
1954 }
1955 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957 // Create a CaseBlock record representing a conditional branch to
1958 // the Case's target mbb if the value being switched on SV is equal
1959 // to C.
1960 MachineBasicBlock *CurBlock = CR.CaseBB;
1961 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1962 MachineBasicBlock *FallThrough;
1963 if (I != E-1) {
1964 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1965 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001966
1967 // Put SV in a virtual register to make it available from the new blocks.
1968 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001969 } else {
1970 // If the last case doesn't match, go to the default block.
1971 FallThrough = Default;
1972 }
1973
Dan Gohman46510a72010-04-15 01:51:59 +00001974 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001975 ISD::CondCode CC;
1976 if (I->High == I->Low) {
1977 // This is just small small case range :) containing exactly 1 case
1978 CC = ISD::SETEQ;
1979 LHS = SV; RHS = I->High; MHS = NULL;
1980 } else {
1981 CC = ISD::SETLE;
1982 LHS = I->Low; MHS = SV; RHS = I->High;
1983 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001984
1985 uint32_t ExtraWeight = I->ExtraWeight;
1986 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1987 /* me */ CurBlock,
1988 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990 // If emitting the first comparison, just call visitSwitchCase to emit the
1991 // code into the current block. Otherwise, push the CaseBlock onto the
1992 // vector to be later processed by SDISel, and insert the node's MBB
1993 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001994 if (CurBlock == SwitchBB)
1995 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996 else
1997 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001998
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999 CurBlock = FallThrough;
2000 }
2001
2002 return true;
2003}
2004
2005static inline bool areJTsAllowed(const TargetLowering &TLI) {
2006 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2008 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002009}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002010
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002011static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002012 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002013 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002014 return (LastExt - FirstExt + 1ULL);
2015}
2016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002017/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002018bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2019 CaseRecVector &WorkList,
2020 const Value *SV,
2021 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002022 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 Case& FrontCase = *CR.Range.first;
2024 Case& BackCase = *(CR.Range.second-1);
2025
Chris Lattnere880efe2009-11-07 07:50:34 +00002026 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2027 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028
Chris Lattnere880efe2009-11-07 07:50:34 +00002029 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002030 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 TSize += I->size();
2032
Dan Gohmane0567812010-04-08 23:03:40 +00002033 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002035
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002036 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00002037 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 if (Density < 0.4)
2039 return false;
2040
David Greene4b69d992010-01-05 01:24:57 +00002041 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002042 << "First entry: " << First << ". Last entry: " << Last << '\n'
2043 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00002044 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045
2046 // Get the MachineFunction which holds the current MBB. This is used when
2047 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002048 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049
2050 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002052 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002053
2054 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2055
2056 // Create a new basic block to hold the code for loading the address
2057 // of the jump table, and jumping to it. Update successor information;
2058 // we will either branch to the default case for the switch, or the jump
2059 // table.
2060 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2061 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002062
2063 addSuccessorWithWeight(CR.CaseBB, Default);
2064 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 // Build a vector of destination BBs, corresponding to each target
2067 // of the jump table. If the value of the jump table slot corresponds to
2068 // a case statement, push the case's BB onto the vector, otherwise, push
2069 // the default BB.
2070 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002071 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002073 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2074 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002075
2076 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 DestBBs.push_back(I->BB);
2078 if (TEI==High)
2079 ++I;
2080 } else {
2081 DestBBs.push_back(Default);
2082 }
2083 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002084
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002086 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2087 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 E = DestBBs.end(); I != E; ++I) {
2089 if (!SuccsHandled[(*I)->getNumber()]) {
2090 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002091 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 }
2093 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002094
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002095 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002096 unsigned JTEncoding = TLI.getJumpTableEncoding();
2097 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002098 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002099
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100 // Set the jump table information so that we can codegen it as a second
2101 // MachineBasicBlock
2102 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002103 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2104 if (CR.CaseBB == SwitchBB)
2105 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 return true;
2109}
2110
2111/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2112/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002113bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2114 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002115 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002116 MachineBasicBlock *Default,
2117 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118 // Get the MachineFunction which holds the current MBB. This is used when
2119 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002120 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121
2122 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002124 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125
2126 Case& FrontCase = *CR.Range.first;
2127 Case& BackCase = *(CR.Range.second-1);
2128 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2129
2130 // Size is the number of Cases represented by this range.
2131 unsigned Size = CR.Range.second - CR.Range.first;
2132
Chris Lattnere880efe2009-11-07 07:50:34 +00002133 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2134 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002135 double FMetric = 0;
2136 CaseItr Pivot = CR.Range.first + Size/2;
2137
2138 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2139 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002140 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2142 I!=E; ++I)
2143 TSize += I->size();
2144
Chris Lattnere880efe2009-11-07 07:50:34 +00002145 APInt LSize = FrontCase.size();
2146 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002147 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002148 << "First: " << First << ", Last: " << Last <<'\n'
2149 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2151 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002152 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2153 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002154 APInt Range = ComputeRange(LEnd, RBegin);
2155 assert((Range - 2ULL).isNonNegative() &&
2156 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002157 // Use volatile double here to avoid excess precision issues on some hosts,
2158 // e.g. that use 80-bit X87 registers.
2159 volatile double LDensity =
2160 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002161 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002162 volatile double RDensity =
2163 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002164 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002165 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002167 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002168 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2169 << "LDensity: " << LDensity
2170 << ", RDensity: " << RDensity << '\n'
2171 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 if (FMetric < Metric) {
2173 Pivot = J;
2174 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002175 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176 }
2177
2178 LSize += J->size();
2179 RSize -= J->size();
2180 }
2181 if (areJTsAllowed(TLI)) {
2182 // If our case is dense we *really* should handle it earlier!
2183 assert((FMetric > 0) && "Should handle dense range earlier!");
2184 } else {
2185 Pivot = CR.Range.first + Size/2;
2186 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002187
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002188 CaseRange LHSR(CR.Range.first, Pivot);
2189 CaseRange RHSR(Pivot, CR.Range.second);
2190 Constant *C = Pivot->Low;
2191 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002194 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002196 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 // Pivot's Value, then we can branch directly to the LHS's Target,
2198 // rather than creating a leaf node for it.
2199 if ((LHSR.second - LHSR.first) == 1 &&
2200 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002201 cast<ConstantInt>(C)->getValue() ==
2202 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 TrueBB = LHSR.first->BB;
2204 } else {
2205 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2206 CurMF->insert(BBI, TrueBB);
2207 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002208
2209 // Put SV in a virtual register to make it available from the new blocks.
2210 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 // Similar to the optimization above, if the Value being switched on is
2214 // known to be less than the Constant CR.LT, and the current Case Value
2215 // is CR.LT - 1, then we can branch directly to the target block for
2216 // the current Case Value, rather than emitting a RHS leaf node for it.
2217 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002218 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2219 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 FalseBB = RHSR.first->BB;
2221 } else {
2222 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2223 CurMF->insert(BBI, FalseBB);
2224 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002225
2226 // Put SV in a virtual register to make it available from the new blocks.
2227 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 }
2229
2230 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002231 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232 // Otherwise, branch to LHS.
2233 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2234
Dan Gohman99be8ae2010-04-19 22:41:47 +00002235 if (CR.CaseBB == SwitchBB)
2236 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237 else
2238 SwitchCases.push_back(CB);
2239
2240 return true;
2241}
2242
2243/// handleBitTestsSwitchCase - if current case range has few destination and
2244/// range span less, than machine word bitwidth, encode case range into series
2245/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002246bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2247 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002248 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002249 MachineBasicBlock* Default,
2250 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002251 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002252 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253
2254 Case& FrontCase = *CR.Range.first;
2255 Case& BackCase = *(CR.Range.second-1);
2256
2257 // Get the MachineFunction which holds the current MBB. This is used when
2258 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002259 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002261 // If target does not have legal shift left, do not emit bit tests at all.
2262 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2263 return false;
2264
Anton Korobeynikov23218582008-12-23 22:25:27 +00002265 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2267 I!=E; ++I) {
2268 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002269 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002270 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272 // Count unique destinations
2273 SmallSet<MachineBasicBlock*, 4> Dests;
2274 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2275 Dests.insert(I->BB);
2276 if (Dests.size() > 3)
2277 // Don't bother the code below, if there are too much unique destinations
2278 return false;
2279 }
David Greene4b69d992010-01-05 01:24:57 +00002280 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002281 << Dests.size() << '\n'
2282 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002285 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2286 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002287 APInt cmpRange = maxValue - minValue;
2288
David Greene4b69d992010-01-05 01:24:57 +00002289 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002290 << "Low bound: " << minValue << '\n'
2291 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002292
Dan Gohmane0567812010-04-08 23:03:40 +00002293 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294 (!(Dests.size() == 1 && numCmps >= 3) &&
2295 !(Dests.size() == 2 && numCmps >= 5) &&
2296 !(Dests.size() >= 3 && numCmps >= 6)))
2297 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002298
David Greene4b69d992010-01-05 01:24:57 +00002299 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002300 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302 // Optimize the case where all the case values fit in a
2303 // word without having to subtract minValue. In this case,
2304 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002305 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002306 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002308 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311 CaseBitsVector CasesBits;
2312 unsigned i, count = 0;
2313
2314 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2315 MachineBasicBlock* Dest = I->BB;
2316 for (i = 0; i < count; ++i)
2317 if (Dest == CasesBits[i].BB)
2318 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320 if (i == count) {
2321 assert((count < 3) && "Too much destinations to test!");
2322 CasesBits.push_back(CaseBits(0, Dest, 0));
2323 count++;
2324 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002325
2326 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2327 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2328
2329 uint64_t lo = (lowValue - lowBound).getZExtValue();
2330 uint64_t hi = (highValue - lowBound).getZExtValue();
2331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332 for (uint64_t j = lo; j <= hi; j++) {
2333 CasesBits[i].Mask |= 1ULL << j;
2334 CasesBits[i].Bits++;
2335 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 }
2338 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 BitTestInfo BTC;
2341
2342 // Figure out which block is immediately after the current one.
2343 MachineFunction::iterator BBI = CR.CaseBB;
2344 ++BBI;
2345
2346 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2347
David Greene4b69d992010-01-05 01:24:57 +00002348 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002350 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002351 << ", Bits: " << CasesBits[i].Bits
2352 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353
2354 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2355 CurMF->insert(BBI, CaseBB);
2356 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2357 CaseBB,
2358 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002359
2360 // Put SV in a virtual register to make it available from the new blocks.
2361 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002363
2364 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002365 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 CR.CaseBB, Default, BTC);
2367
Dan Gohman99be8ae2010-04-19 22:41:47 +00002368 if (CR.CaseBB == SwitchBB)
2369 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371 BitTestCases.push_back(BTB);
2372
2373 return true;
2374}
2375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002377size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2378 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002379 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002381 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002383 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002384 BasicBlock *SuccBB = SI.getSuccessor(i);
2385 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2386
2387 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 Cases.push_back(Case(SI.getSuccessorValue(i),
2390 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002391 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 }
2393 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2394
2395 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002396 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 // Must recompute end() each iteration because it may be
2398 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002399 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2400 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002401 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2402 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403 MachineBasicBlock* nextBB = J->BB;
2404 MachineBasicBlock* currentBB = I->BB;
2405
2406 // If the two neighboring cases go to the same destination, merge them
2407 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002408 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409 I->High = J->High;
2410 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002411
2412 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2413 uint32_t CurWeight = currentBB->getBasicBlock() ?
2414 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2415 uint32_t NextWeight = nextBB->getBasicBlock() ?
2416 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2417
2418 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2419 CurWeight + NextWeight);
2420 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002421 } else {
2422 I = J++;
2423 }
2424 }
2425
2426 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2427 if (I->Low != I->High)
2428 // A range counts double, since it requires two compares.
2429 ++numCmps;
2430 }
2431
2432 return numCmps;
2433}
2434
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002435void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2436 MachineBasicBlock *Last) {
2437 // Update JTCases.
2438 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2439 if (JTCases[i].first.HeaderBB == First)
2440 JTCases[i].first.HeaderBB = Last;
2441
2442 // Update BitTestCases.
2443 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2444 if (BitTestCases[i].Parent == First)
2445 BitTestCases[i].Parent = Last;
2446}
2447
Dan Gohman46510a72010-04-15 01:51:59 +00002448void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002449 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451 // Figure out which block is immediately after the current one.
2452 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2454
2455 // If there is only the default destination, branch to it if it is not the
2456 // next basic block. Otherwise, just fall through.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002457 if (SI.getNumCases() == 1) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 // Update machine-CFG edges.
2459
2460 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002461 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002462 if (Default != NextBlock)
2463 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2464 MVT::Other, getControlRoot(),
2465 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467 return;
2468 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470 // If there are any non-default case statements, create a vector of Cases
2471 // representing each one, and sort the vector so that we can efficiently
2472 // create a binary search tree from them.
2473 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002474 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002475 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002476 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002477 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478
2479 // Get the Value to be switched on and default basic blocks, which will be
2480 // inserted into CaseBlock records, representing basic blocks in the binary
2481 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002482 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002483
2484 // Push the initial CaseRec onto the worklist
2485 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002486 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2487 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002488
2489 while (!WorkList.empty()) {
2490 // Grab a record representing a case range to process off the worklist
2491 CaseRec CR = WorkList.back();
2492 WorkList.pop_back();
2493
Dan Gohman99be8ae2010-04-19 22:41:47 +00002494 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497 // If the range has few cases (two or less) emit a series of specific
2498 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002499 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002501
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002502 // If the switch has more than 5 blocks, and at least 40% dense, and the
2503 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002504 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002505 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2509 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002510 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 }
2512}
2513
Dan Gohman46510a72010-04-15 01:51:59 +00002514void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002515 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002516
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002517 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002518 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002519 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002520 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002521 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002522 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002523 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002524 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2525 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2526 addSuccessorWithWeight(IndirectBrMBB, Succ);
2527 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002528
Bill Wendling4533cac2010-01-28 21:51:40 +00002529 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2530 MVT::Other, getControlRoot(),
2531 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002532}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533
Dan Gohman46510a72010-04-15 01:51:59 +00002534void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002536 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002537 if (isa<Constant>(I.getOperand(0)) &&
2538 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2539 SDValue Op2 = getValue(I.getOperand(1));
2540 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2541 Op2.getValueType(), Op2));
2542 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002544
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002545 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546}
2547
Dan Gohman46510a72010-04-15 01:51:59 +00002548void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549 SDValue Op1 = getValue(I.getOperand(0));
2550 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002551 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2552 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553}
2554
Dan Gohman46510a72010-04-15 01:51:59 +00002555void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556 SDValue Op1 = getValue(I.getOperand(0));
2557 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002558
2559 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2560
Chris Lattnerd3027732011-02-13 09:02:52 +00002561 // Coerce the shift amount to the right type if we can.
2562 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002563 unsigned ShiftSize = ShiftTy.getSizeInBits();
2564 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002565 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002566
Dan Gohman57fc82d2009-04-09 03:51:29 +00002567 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002568 if (ShiftSize > Op2Size)
2569 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002570
Dan Gohman57fc82d2009-04-09 03:51:29 +00002571 // If the operand is larger than the shift count type but the shift
2572 // count type has enough bits to represent any shift value, truncate
2573 // it now. This is a common case and it exposes the truncate to
2574 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002575 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2576 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2577 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002578 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002579 else
Chris Lattnere0751182011-02-13 19:09:16 +00002580 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002581 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002582
Bill Wendling4533cac2010-01-28 21:51:40 +00002583 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2584 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585}
2586
Benjamin Kramer9c640302011-07-08 10:31:30 +00002587void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002588 SDValue Op1 = getValue(I.getOperand(0));
2589 SDValue Op2 = getValue(I.getOperand(1));
2590
2591 // Turn exact SDivs into multiplications.
2592 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2593 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002594 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2595 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002596 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2597 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2598 else
2599 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2600 Op1, Op2));
2601}
2602
Dan Gohman46510a72010-04-15 01:51:59 +00002603void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002605 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002607 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002608 predicate = ICmpInst::Predicate(IC->getPredicate());
2609 SDValue Op1 = getValue(I.getOperand(0));
2610 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002611 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002612
Owen Andersone50ed302009-08-10 22:56:29 +00002613 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002614 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002615}
2616
Dan Gohman46510a72010-04-15 01:51:59 +00002617void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002618 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002619 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002620 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002621 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622 predicate = FCmpInst::Predicate(FC->getPredicate());
2623 SDValue Op1 = getValue(I.getOperand(0));
2624 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002625 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002626 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002627 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002628}
2629
Dan Gohman46510a72010-04-15 01:51:59 +00002630void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002631 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002632 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2633 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002634 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002635
Bill Wendling49fcff82009-12-21 22:30:11 +00002636 SmallVector<SDValue, 4> Values(NumValues);
2637 SDValue Cond = getValue(I.getOperand(0));
2638 SDValue TrueVal = getValue(I.getOperand(1));
2639 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002640 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2641 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002642
Bill Wendling4533cac2010-01-28 21:51:40 +00002643 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002644 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2645 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002646 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002647 SDValue(TrueVal.getNode(),
2648 TrueVal.getResNo() + i),
2649 SDValue(FalseVal.getNode(),
2650 FalseVal.getResNo() + i));
2651
Bill Wendling4533cac2010-01-28 21:51:40 +00002652 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2653 DAG.getVTList(&ValueVTs[0], NumValues),
2654 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002655}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002656
Dan Gohman46510a72010-04-15 01:51:59 +00002657void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002658 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2659 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002660 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002661 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002662}
2663
Dan Gohman46510a72010-04-15 01:51:59 +00002664void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2666 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2667 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002668 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002669 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002670}
2671
Dan Gohman46510a72010-04-15 01:51:59 +00002672void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2674 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2675 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002676 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002677 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002678}
2679
Dan Gohman46510a72010-04-15 01:51:59 +00002680void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681 // FPTrunc is never a no-op cast, no need to check
2682 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002683 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002684 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2685 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686}
2687
Dan Gohman46510a72010-04-15 01:51:59 +00002688void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689 // FPTrunc is never a no-op cast, no need to check
2690 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002691 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002692 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002693}
2694
Dan Gohman46510a72010-04-15 01:51:59 +00002695void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002696 // FPToUI is never a no-op cast, no need to check
2697 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002698 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002699 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002700}
2701
Dan Gohman46510a72010-04-15 01:51:59 +00002702void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703 // FPToSI is never a no-op cast, no need to check
2704 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002705 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002706 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002707}
2708
Dan Gohman46510a72010-04-15 01:51:59 +00002709void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002710 // UIToFP is never a no-op cast, no need to check
2711 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002712 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002713 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714}
2715
Dan Gohman46510a72010-04-15 01:51:59 +00002716void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002717 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002718 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002720 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721}
2722
Dan Gohman46510a72010-04-15 01:51:59 +00002723void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724 // What to do depends on the size of the integer and the size of the pointer.
2725 // We can either truncate, zero extend, or no-op, accordingly.
2726 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002727 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002728 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002729}
2730
Dan Gohman46510a72010-04-15 01:51:59 +00002731void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002732 // What to do depends on the size of the integer and the size of the pointer.
2733 // We can either truncate, zero extend, or no-op, accordingly.
2734 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002735 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002736 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737}
2738
Dan Gohman46510a72010-04-15 01:51:59 +00002739void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002741 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002742
Bill Wendling49fcff82009-12-21 22:30:11 +00002743 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002744 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002745 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002746 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002747 DestVT, N)); // convert types.
2748 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002749 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750}
2751
Dan Gohman46510a72010-04-15 01:51:59 +00002752void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753 SDValue InVec = getValue(I.getOperand(0));
2754 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002755 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002756 TLI.getPointerTy(),
2757 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002758 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2759 TLI.getValueType(I.getType()),
2760 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002761}
2762
Dan Gohman46510a72010-04-15 01:51:59 +00002763void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002764 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002765 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002766 TLI.getPointerTy(),
2767 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002768 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2769 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770}
2771
Mon P Wangaeb06d22008-11-10 04:46:22 +00002772// Utility for visitShuffleVector - Returns true if the mask is mask starting
2773// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002774static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2775 unsigned MaskNumElts = Mask.size();
2776 for (unsigned i = 0; i != MaskNumElts; ++i)
2777 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002779 return true;
2780}
2781
Dan Gohman46510a72010-04-15 01:51:59 +00002782void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002783 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002784 SDValue Src1 = getValue(I.getOperand(0));
2785 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002786
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 // Convert the ConstantVector mask operand into an array of ints, with -1
2788 // representing undef values.
2789 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002790 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002791 unsigned MaskNumElts = MaskElts.size();
2792 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 if (isa<UndefValue>(MaskElts[i]))
2794 Mask.push_back(-1);
2795 else
2796 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2797 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002798
Owen Andersone50ed302009-08-10 22:56:29 +00002799 EVT VT = TLI.getValueType(I.getType());
2800 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002801 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002802
Mon P Wangc7849c22008-11-16 05:06:27 +00002803 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002804 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2805 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002806 return;
2807 }
2808
2809 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002810 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2811 // Mask is longer than the source vectors and is a multiple of the source
2812 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002813 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002814 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2815 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002816 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2817 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002818 return;
2819 }
2820
Mon P Wangc7849c22008-11-16 05:06:27 +00002821 // Pad both vectors with undefs to make them the same length as the mask.
2822 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2824 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002825 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002826
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2828 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002829 MOps1[0] = Src1;
2830 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002831
2832 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2833 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 &MOps1[0], NumConcat);
2835 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002836 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002838
Mon P Wangaeb06d22008-11-10 04:46:22 +00002839 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002841 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002843 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 MappedOps.push_back(Idx);
2845 else
2846 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002847 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002848
Bill Wendling4533cac2010-01-28 21:51:40 +00002849 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2850 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002851 return;
2852 }
2853
Mon P Wangc7849c22008-11-16 05:06:27 +00002854 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002855 // Analyze the access pattern of the vector to see if we can extract
2856 // two subvectors and do the shuffle. The analysis is done by calculating
2857 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002858 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2859 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002860 int MaxRange[2] = {-1, -1};
2861
Nate Begeman5a5ca152009-04-29 05:20:52 +00002862 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 int Idx = Mask[i];
2864 int Input = 0;
2865 if (Idx < 0)
2866 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002867
Nate Begeman5a5ca152009-04-29 05:20:52 +00002868 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 Input = 1;
2870 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002871 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 if (Idx > MaxRange[Input])
2873 MaxRange[Input] = Idx;
2874 if (Idx < MinRange[Input])
2875 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002876 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002877
Mon P Wangc7849c22008-11-16 05:06:27 +00002878 // Check if the access is smaller than the vector size and can we find
2879 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002880 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2881 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002882 int StartIdx[2]; // StartIdx to extract from
2883 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002884 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002885 RangeUse[Input] = 0; // Unused
2886 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002887 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002888 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002889 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002890 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002891 RangeUse[Input] = 1; // Extract from beginning of the vector
2892 StartIdx[Input] = 0;
2893 } else {
2894 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002895 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002896 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002897 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002898 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002899 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002900 }
2901
Bill Wendling636e2582009-08-21 18:16:06 +00002902 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002903 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002904 return;
2905 }
2906 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2907 // Extract appropriate subvector and generate a vector shuffle
2908 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002909 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002910 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002911 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002912 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002913 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002914 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002915 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002916
Mon P Wangc7849c22008-11-16 05:06:27 +00002917 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002919 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 int Idx = Mask[i];
2921 if (Idx < 0)
2922 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002923 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002924 MappedOps.push_back(Idx - StartIdx[0]);
2925 else
2926 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002927 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002928
Bill Wendling4533cac2010-01-28 21:51:40 +00002929 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2930 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002931 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002932 }
2933 }
2934
Mon P Wangc7849c22008-11-16 05:06:27 +00002935 // We can't use either concat vectors or extract subvectors so fall back to
2936 // replacing the shuffle with extract and build vector.
2937 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002938 EVT EltVT = VT.getVectorElementType();
2939 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002940 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002941 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002943 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002944 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002946 SDValue Res;
2947
Nate Begeman5a5ca152009-04-29 05:20:52 +00002948 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002949 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2950 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002951 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002952 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2953 EltVT, Src2,
2954 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2955
2956 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002957 }
2958 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002959
Bill Wendling4533cac2010-01-28 21:51:40 +00002960 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2961 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962}
2963
Dan Gohman46510a72010-04-15 01:51:59 +00002964void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002965 const Value *Op0 = I.getOperand(0);
2966 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002967 Type *AggTy = I.getType();
2968 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002969 bool IntoUndef = isa<UndefValue>(Op0);
2970 bool FromUndef = isa<UndefValue>(Op1);
2971
Jay Foadfc6d3a42011-07-13 10:26:04 +00002972 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002973
Owen Andersone50ed302009-08-10 22:56:29 +00002974 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002976 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2978
2979 unsigned NumAggValues = AggValueVTs.size();
2980 unsigned NumValValues = ValValueVTs.size();
2981 SmallVector<SDValue, 4> Values(NumAggValues);
2982
2983 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002984 unsigned i = 0;
2985 // Copy the beginning value(s) from the original aggregate.
2986 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002987 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002988 SDValue(Agg.getNode(), Agg.getResNo() + i);
2989 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002990 if (NumValValues) {
2991 SDValue Val = getValue(Op1);
2992 for (; i != LinearIndex + NumValValues; ++i)
2993 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2994 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2995 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 // Copy remaining value(s) from the original aggregate.
2997 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002998 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999 SDValue(Agg.getNode(), Agg.getResNo() + i);
3000
Bill Wendling4533cac2010-01-28 21:51:40 +00003001 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3002 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3003 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003004}
3005
Dan Gohman46510a72010-04-15 01:51:59 +00003006void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003008 Type *AggTy = Op0->getType();
3009 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 bool OutOfUndef = isa<UndefValue>(Op0);
3011
Jay Foadfc6d3a42011-07-13 10:26:04 +00003012 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013
Owen Andersone50ed302009-08-10 22:56:29 +00003014 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3016
3017 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003018
3019 // Ignore a extractvalue that produces an empty object
3020 if (!NumValValues) {
3021 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3022 return;
3023 }
3024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025 SmallVector<SDValue, 4> Values(NumValValues);
3026
3027 SDValue Agg = getValue(Op0);
3028 // Copy out the selected value(s).
3029 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3030 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003031 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003032 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003033 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003034
Bill Wendling4533cac2010-01-28 21:51:40 +00003035 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3036 DAG.getVTList(&ValValueVTs[0], NumValValues),
3037 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003038}
3039
Dan Gohman46510a72010-04-15 01:51:59 +00003040void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003041 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003042 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003043
Dan Gohman46510a72010-04-15 01:51:59 +00003044 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003046 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003047 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003048 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3049 if (Field) {
3050 // N = N + Offset
3051 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003052 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 DAG.getIntPtrConstant(Offset));
3054 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056 Ty = StTy->getElementType(Field);
3057 } else {
3058 Ty = cast<SequentialType>(Ty)->getElementType();
3059
3060 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003061 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003062 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003063 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003064 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003065 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003066 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003067 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003068 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003069 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3070 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003072 else
Evan Chengb1032a82009-02-09 20:54:38 +00003073 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003074
Dale Johannesen66978ee2009-01-31 02:22:37 +00003075 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003076 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003077 continue;
3078 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003079
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003081 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3082 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 SDValue IdxN = getValue(Idx);
3084
3085 // If the index is smaller or larger than intptr_t, truncate or extend
3086 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003087 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088
3089 // If this is a multiply by a power of two, turn it into a shl
3090 // immediately. This is a very common case.
3091 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003092 if (ElementSize.isPowerOf2()) {
3093 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003094 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003095 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003096 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003097 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003098 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003099 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003100 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101 }
3102 }
3103
Scott Michelfdc40a02009-02-17 22:15:04 +00003104 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003105 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003106 }
3107 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109 setValue(&I, N);
3110}
3111
Dan Gohman46510a72010-04-15 01:51:59 +00003112void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003113 // If this is a fixed sized alloca in the entry block of the function,
3114 // allocate it statically on the stack.
3115 if (FuncInfo.StaticAllocaMap.count(&I))
3116 return; // getValue will auto-populate this.
3117
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003118 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003119 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003120 unsigned Align =
3121 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3122 I.getAlignment());
3123
3124 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003125
Owen Andersone50ed302009-08-10 22:56:29 +00003126 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003127 if (AllocSize.getValueType() != IntPtr)
3128 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3129
3130 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3131 AllocSize,
3132 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003134 // Handle alignment. If the requested alignment is less than or equal to
3135 // the stack alignment, ignore it. If the size is greater than or equal to
3136 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003137 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003138 if (Align <= StackAlign)
3139 Align = 0;
3140
3141 // Round the size of the allocation up to the stack alignment size
3142 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003143 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003144 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003145 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003148 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003149 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3151
3152 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003154 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003155 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003156 setValue(&I, DSA);
3157 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003158
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003159 // Inform the Frame Information that we have just allocated a variable-sized
3160 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003161 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162}
3163
Dan Gohman46510a72010-04-15 01:51:59 +00003164void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003165 if (I.isAtomic())
3166 return visitAtomicLoad(I);
3167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168 const Value *SV = I.getOperand(0);
3169 SDValue Ptr = getValue(SV);
3170
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003171 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003172
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003173 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003174 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003175 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003176 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003177
Owen Andersone50ed302009-08-10 22:56:29 +00003178 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 SmallVector<uint64_t, 4> Offsets;
3180 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3181 unsigned NumValues = ValueVTs.size();
3182 if (NumValues == 0)
3183 return;
3184
3185 SDValue Root;
3186 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003187 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003188 // Serialize volatile loads with other side effects.
3189 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003190 else if (AA->pointsToConstantMemory(
3191 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003192 // Do not serialize (non-volatile) loads of constant memory with anything.
3193 Root = DAG.getEntryNode();
3194 ConstantMemory = true;
3195 } else {
3196 // Do not serialize non-volatile loads against each other.
3197 Root = DAG.getRoot();
3198 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003200 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003201 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3202 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003203 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003204 unsigned ChainI = 0;
3205 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3206 // Serializing loads here may result in excessive register pressure, and
3207 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3208 // could recover a bit by hoisting nodes upward in the chain by recognizing
3209 // they are side-effect free or do not alias. The optimizer should really
3210 // avoid this case by converting large object/array copies to llvm.memcpy
3211 // (MaxParallelChains should always remain as failsafe).
3212 if (ChainI == MaxParallelChains) {
3213 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3214 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3215 MVT::Other, &Chains[0], ChainI);
3216 Root = Chain;
3217 ChainI = 0;
3218 }
Bill Wendling856ff412009-12-22 00:12:37 +00003219 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3220 PtrVT, Ptr,
3221 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003222 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003223 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003224 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003226 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003227 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003228 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003230 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003231 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003232 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003233 if (isVolatile)
3234 DAG.setRoot(Chain);
3235 else
3236 PendingLoads.push_back(Chain);
3237 }
3238
Bill Wendling4533cac2010-01-28 21:51:40 +00003239 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3240 DAG.getVTList(&ValueVTs[0], NumValues),
3241 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003242}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003243
Dan Gohman46510a72010-04-15 01:51:59 +00003244void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003245 if (I.isAtomic())
3246 return visitAtomicStore(I);
3247
Dan Gohman46510a72010-04-15 01:51:59 +00003248 const Value *SrcV = I.getOperand(0);
3249 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003250
Owen Andersone50ed302009-08-10 22:56:29 +00003251 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003252 SmallVector<uint64_t, 4> Offsets;
3253 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3254 unsigned NumValues = ValueVTs.size();
3255 if (NumValues == 0)
3256 return;
3257
3258 // Get the lowered operands. Note that we do this after
3259 // checking if NumResults is zero, because with zero results
3260 // the operands won't have values in the map.
3261 SDValue Src = getValue(SrcV);
3262 SDValue Ptr = getValue(PtrV);
3263
3264 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003265 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3266 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003267 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003268 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003269 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003270 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003271 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003272
Andrew Trickde91f3c2010-11-12 17:50:46 +00003273 unsigned ChainI = 0;
3274 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3275 // See visitLoad comments.
3276 if (ChainI == MaxParallelChains) {
3277 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3278 MVT::Other, &Chains[0], ChainI);
3279 Root = Chain;
3280 ChainI = 0;
3281 }
Bill Wendling856ff412009-12-22 00:12:37 +00003282 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3283 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003284 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3285 SDValue(Src.getNode(), Src.getResNo() + i),
3286 Add, MachinePointerInfo(PtrV, Offsets[i]),
3287 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3288 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003289 }
3290
Devang Patel7e13efa2010-10-26 22:14:52 +00003291 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003292 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003293 ++SDNodeOrder;
3294 AssignOrderingToNode(StoreNode.getNode());
3295 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003296}
3297
Eli Friedman26689ac2011-08-03 21:06:02 +00003298static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003299 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003300 bool Before, DebugLoc dl,
3301 SelectionDAG &DAG,
3302 const TargetLowering &TLI) {
3303 // Fence, if necessary
3304 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003305 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003306 Order = Release;
3307 else if (Order == Acquire || Order == Monotonic)
3308 return Chain;
3309 } else {
3310 if (Order == AcquireRelease)
3311 Order = Acquire;
3312 else if (Order == Release || Order == Monotonic)
3313 return Chain;
3314 }
3315 SDValue Ops[3];
3316 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003317 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3318 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003319 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3320}
3321
Eli Friedmanff030482011-07-28 21:48:00 +00003322void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003323 DebugLoc dl = getCurDebugLoc();
3324 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003325 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003326
3327 SDValue InChain = getRoot();
3328
3329 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003330 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3331 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003332
Eli Friedman55ba8162011-07-29 03:05:32 +00003333 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003334 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003335 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003336 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003337 getValue(I.getPointerOperand()),
3338 getValue(I.getCompareOperand()),
3339 getValue(I.getNewValOperand()),
3340 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003341 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3342 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003343
3344 SDValue OutChain = L.getValue(1);
3345
3346 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003347 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3348 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003349
Eli Friedman55ba8162011-07-29 03:05:32 +00003350 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003351 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003352}
3353
3354void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003355 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003356 ISD::NodeType NT;
3357 switch (I.getOperation()) {
3358 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3359 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3360 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3361 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3362 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3363 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3364 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3365 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3366 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3367 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3368 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3369 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3370 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003371 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003372 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003373
3374 SDValue InChain = getRoot();
3375
3376 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003377 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3378 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003379
Eli Friedman55ba8162011-07-29 03:05:32 +00003380 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003381 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003382 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003383 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003384 getValue(I.getPointerOperand()),
3385 getValue(I.getValOperand()),
3386 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003387 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003388 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003389
3390 SDValue OutChain = L.getValue(1);
3391
3392 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003393 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3394 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003395
Eli Friedman55ba8162011-07-29 03:05:32 +00003396 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003397 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003398}
3399
Eli Friedman47f35132011-07-25 23:16:38 +00003400void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003401 DebugLoc dl = getCurDebugLoc();
3402 SDValue Ops[3];
3403 Ops[0] = getRoot();
3404 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3405 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3406 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003407}
3408
Eli Friedman327236c2011-08-24 20:50:09 +00003409void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3410 DebugLoc dl = getCurDebugLoc();
3411 AtomicOrdering Order = I.getOrdering();
3412 SynchronizationScope Scope = I.getSynchScope();
3413
3414 SDValue InChain = getRoot();
3415
Eli Friedman327236c2011-08-24 20:50:09 +00003416 EVT VT = EVT::getEVT(I.getType());
3417
Eli Friedman596f4472011-09-13 22:19:59 +00003418 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003419 report_fatal_error("Cannot generate unaligned atomic load");
3420
Eli Friedman327236c2011-08-24 20:50:09 +00003421 SDValue L =
3422 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3423 getValue(I.getPointerOperand()),
3424 I.getPointerOperand(), I.getAlignment(),
3425 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3426 Scope);
3427
3428 SDValue OutChain = L.getValue(1);
3429
3430 if (TLI.getInsertFencesForAtomic())
3431 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3432 DAG, TLI);
3433
3434 setValue(&I, L);
3435 DAG.setRoot(OutChain);
3436}
3437
3438void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3439 DebugLoc dl = getCurDebugLoc();
3440
3441 AtomicOrdering Order = I.getOrdering();
3442 SynchronizationScope Scope = I.getSynchScope();
3443
3444 SDValue InChain = getRoot();
3445
Eli Friedmanfe731212011-09-13 20:50:54 +00003446 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3447
Eli Friedman596f4472011-09-13 22:19:59 +00003448 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003449 report_fatal_error("Cannot generate unaligned atomic store");
3450
Eli Friedman327236c2011-08-24 20:50:09 +00003451 if (TLI.getInsertFencesForAtomic())
3452 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3453 DAG, TLI);
3454
3455 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003456 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003457 InChain,
3458 getValue(I.getPointerOperand()),
3459 getValue(I.getValueOperand()),
3460 I.getPointerOperand(), I.getAlignment(),
3461 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3462 Scope);
3463
3464 if (TLI.getInsertFencesForAtomic())
3465 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3466 DAG, TLI);
3467
3468 DAG.setRoot(OutChain);
3469}
3470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003471/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3472/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003473void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003474 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003475 bool HasChain = !I.doesNotAccessMemory();
3476 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3477
3478 // Build the operand list.
3479 SmallVector<SDValue, 8> Ops;
3480 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3481 if (OnlyLoad) {
3482 // We don't need to serialize loads against other loads.
3483 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003484 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003485 Ops.push_back(getRoot());
3486 }
3487 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003488
3489 // Info is set by getTgtMemInstrinsic
3490 TargetLowering::IntrinsicInfo Info;
3491 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3492
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003493 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003494 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3495 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003496 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003497
3498 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003499 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3500 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003501 assert(TLI.isTypeLegal(Op.getValueType()) &&
3502 "Intrinsic uses a non-legal type?");
3503 Ops.push_back(Op);
3504 }
3505
Owen Andersone50ed302009-08-10 22:56:29 +00003506 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003507 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3508#ifndef NDEBUG
3509 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3510 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3511 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003512 }
Bob Wilson8d919552009-07-31 22:41:21 +00003513#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003515 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003517
Bob Wilson8d919552009-07-31 22:41:21 +00003518 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003519
3520 // Create the node.
3521 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003522 if (IsTgtIntrinsic) {
3523 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003524 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003525 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003526 Info.memVT,
3527 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003528 Info.align, Info.vol,
3529 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003530 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003531 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003532 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003533 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003534 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003535 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003536 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003537 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003538 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003539 }
3540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003541 if (HasChain) {
3542 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3543 if (OnlyLoad)
3544 PendingLoads.push_back(Chain);
3545 else
3546 DAG.setRoot(Chain);
3547 }
Bill Wendling856ff412009-12-22 00:12:37 +00003548
Benjamin Kramerf0127052010-01-05 13:12:22 +00003549 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003550 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003551 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003552 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003553 }
Bill Wendling856ff412009-12-22 00:12:37 +00003554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003555 setValue(&I, Result);
3556 }
3557}
3558
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559/// GetSignificand - Get the significand and build it into a floating-point
3560/// number with exponent of 1:
3561///
3562/// Op = (Op & 0x007fffff) | 0x3f800000;
3563///
3564/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003565static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003566GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3568 DAG.getConstant(0x007fffff, MVT::i32));
3569 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3570 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003571 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003572}
3573
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003574/// GetExponent - Get the exponent:
3575///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003576/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003577///
3578/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003579static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003580GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003581 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3583 DAG.getConstant(0x7f800000, MVT::i32));
3584 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003585 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3587 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003588 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003589}
3590
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591/// getF32Constant - Get 32-bit floating point constant.
3592static SDValue
3593getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595}
3596
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003597// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003598const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003599SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003600 SDValue Op1 = getValue(I.getArgOperand(0));
3601 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003602
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003604 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003605 return 0;
3606}
Bill Wendling74c37652008-12-09 22:08:41 +00003607
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003608/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3609/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003610void
Dan Gohman46510a72010-04-15 01:51:59 +00003611SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003612 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003613 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003614
Gabor Greif0635f352010-06-25 09:38:13 +00003615 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003616 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003617 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003618
3619 // Put the exponent in the right bit position for later addition to the
3620 // final result:
3621 //
3622 // #define LOG2OFe 1.4426950f
3623 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003625 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003627
3628 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3630 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003631
3632 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003634 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003635
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003636 if (LimitFloatPrecision <= 6) {
3637 // For floating-point precision of 6:
3638 //
3639 // TwoToFractionalPartOfX =
3640 // 0.997535578f +
3641 // (0.735607626f + 0.252464424f * x) * x;
3642 //
3643 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003644 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003645 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003647 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3649 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003651 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003652
3653 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003655 TwoToFracPartOfX, IntegerPartOfX);
3656
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003657 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003658 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3659 // For floating-point precision of 12:
3660 //
3661 // TwoToFractionalPartOfX =
3662 // 0.999892986f +
3663 // (0.696457318f +
3664 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3665 //
3666 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3672 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3675 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003677 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003678
3679 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003681 TwoToFracPartOfX, IntegerPartOfX);
3682
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003683 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003684 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3685 // For floating-point precision of 18:
3686 //
3687 // TwoToFractionalPartOfX =
3688 // 0.999999982f +
3689 // (0.693148872f +
3690 // (0.240227044f +
3691 // (0.554906021e-1f +
3692 // (0.961591928e-2f +
3693 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3694 //
3695 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003697 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003699 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3701 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3704 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3707 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3710 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3713 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003715 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003717
3718 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003720 TwoToFracPartOfX, IntegerPartOfX);
3721
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003722 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003723 }
3724 } else {
3725 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003726 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003727 getValue(I.getArgOperand(0)).getValueType(),
3728 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003729 }
3730
Dale Johannesen59e577f2008-09-05 18:38:42 +00003731 setValue(&I, result);
3732}
3733
Bill Wendling39150252008-09-09 20:39:27 +00003734/// visitLog - Lower a log intrinsic. Handles the special sequences for
3735/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003736void
Dan Gohman46510a72010-04-15 01:51:59 +00003737SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003738 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003739 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003740
Gabor Greif0635f352010-06-25 09:38:13 +00003741 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003742 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003743 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003744 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003745
3746 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003747 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003749 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003750
3751 // Get the significand and build it into a floating-point number with
3752 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003753 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003754
3755 if (LimitFloatPrecision <= 6) {
3756 // For floating-point precision of 6:
3757 //
3758 // LogofMantissa =
3759 // -1.1609546f +
3760 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003761 //
Bill Wendling39150252008-09-09 20:39:27 +00003762 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003764 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3768 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003770
Scott Michelfdc40a02009-02-17 22:15:04 +00003771 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003773 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3774 // For floating-point precision of 12:
3775 //
3776 // LogOfMantissa =
3777 // -1.7417939f +
3778 // (2.8212026f +
3779 // (-1.4699568f +
3780 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3781 //
3782 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003786 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3788 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3791 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3794 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003796
Scott Michelfdc40a02009-02-17 22:15:04 +00003797 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003799 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3800 // For floating-point precision of 18:
3801 //
3802 // LogOfMantissa =
3803 // -2.1072184f +
3804 // (4.2372794f +
3805 // (-3.7029485f +
3806 // (2.2781945f +
3807 // (-0.87823314f +
3808 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3809 //
3810 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003812 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3816 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3819 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3822 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003823 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3825 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003826 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3828 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003829 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003830
Scott Michelfdc40a02009-02-17 22:15:04 +00003831 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003833 }
3834 } else {
3835 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003836 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003837 getValue(I.getArgOperand(0)).getValueType(),
3838 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003839 }
3840
Dale Johannesen59e577f2008-09-05 18:38:42 +00003841 setValue(&I, result);
3842}
3843
Bill Wendling3eb59402008-09-09 00:28:24 +00003844/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3845/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003846void
Dan Gohman46510a72010-04-15 01:51:59 +00003847SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003848 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003849 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003850
Gabor Greif0635f352010-06-25 09:38:13 +00003851 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003852 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003853 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003854 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003855
Bill Wendling39150252008-09-09 20:39:27 +00003856 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003857 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003858
Bill Wendling3eb59402008-09-09 00:28:24 +00003859 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003860 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003861 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003862
Bill Wendling3eb59402008-09-09 00:28:24 +00003863 // Different possible minimax approximations of significand in
3864 // floating-point for various degrees of accuracy over [1,2].
3865 if (LimitFloatPrecision <= 6) {
3866 // For floating-point precision of 6:
3867 //
3868 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3869 //
3870 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003872 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003874 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003875 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3876 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003877 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003878
Scott Michelfdc40a02009-02-17 22:15:04 +00003879 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003881 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3882 // For floating-point precision of 12:
3883 //
3884 // Log2ofMantissa =
3885 // -2.51285454f +
3886 // (4.07009056f +
3887 // (-2.12067489f +
3888 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003889 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003890 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003891 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003892 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003894 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3896 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3899 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3902 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003904
Scott Michelfdc40a02009-02-17 22:15:04 +00003905 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003907 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3908 // For floating-point precision of 18:
3909 //
3910 // Log2ofMantissa =
3911 // -3.0400495f +
3912 // (6.1129976f +
3913 // (-5.3420409f +
3914 // (3.2865683f +
3915 // (-1.2669343f +
3916 // (0.27515199f -
3917 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3918 //
3919 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003921 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003923 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3925 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003926 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3928 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003929 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3931 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003932 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3934 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3937 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003939
Scott Michelfdc40a02009-02-17 22:15:04 +00003940 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003942 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003943 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003944 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003945 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003946 getValue(I.getArgOperand(0)).getValueType(),
3947 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003948 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003949
Dale Johannesen59e577f2008-09-05 18:38:42 +00003950 setValue(&I, result);
3951}
3952
Bill Wendling3eb59402008-09-09 00:28:24 +00003953/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3954/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003955void
Dan Gohman46510a72010-04-15 01:51:59 +00003956SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003957 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003958 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003959
Gabor Greif0635f352010-06-25 09:38:13 +00003960 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003961 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003962 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003963 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003964
Bill Wendling39150252008-09-09 20:39:27 +00003965 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003966 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003968 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003969
3970 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003971 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003972 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003973
3974 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003975 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003976 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003977 // Log10ofMantissa =
3978 // -0.50419619f +
3979 // (0.60948995f - 0.10380950f * x) * x;
3980 //
3981 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003983 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003984 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003985 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3987 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003989
Scott Michelfdc40a02009-02-17 22:15:04 +00003990 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003992 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3993 // For floating-point precision of 12:
3994 //
3995 // Log10ofMantissa =
3996 // -0.64831180f +
3997 // (0.91751397f +
3998 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3999 //
4000 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004002 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004004 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4006 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004007 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4009 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004010 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004011
Scott Michelfdc40a02009-02-17 22:15:04 +00004012 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004014 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004015 // For floating-point precision of 18:
4016 //
4017 // Log10ofMantissa =
4018 // -0.84299375f +
4019 // (1.5327582f +
4020 // (-1.0688956f +
4021 // (0.49102474f +
4022 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4023 //
4024 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004026 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004028 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004029 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4030 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004031 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4033 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4036 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004037 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4039 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004041
Scott Michelfdc40a02009-02-17 22:15:04 +00004042 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004044 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004045 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004046 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004047 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004048 getValue(I.getArgOperand(0)).getValueType(),
4049 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004050 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004051
Dale Johannesen59e577f2008-09-05 18:38:42 +00004052 setValue(&I, result);
4053}
4054
Bill Wendlinge10c8142008-09-09 22:39:21 +00004055/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4056/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004057void
Dan Gohman46510a72010-04-15 01:51:59 +00004058SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004059 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004060 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004061
Gabor Greif0635f352010-06-25 09:38:13 +00004062 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004063 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004064 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004065
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004067
4068 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4070 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004071
4072 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004074 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004075
4076 if (LimitFloatPrecision <= 6) {
4077 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004078 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004079 // TwoToFractionalPartOfX =
4080 // 0.997535578f +
4081 // (0.735607626f + 0.252464424f * x) * x;
4082 //
4083 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004085 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004087 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4089 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004090 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004091 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004092 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004094
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004095 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004097 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4098 // For floating-point precision of 12:
4099 //
4100 // TwoToFractionalPartOfX =
4101 // 0.999892986f +
4102 // (0.696457318f +
4103 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4104 //
4105 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004107 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004109 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4111 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4114 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004115 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004116 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004117 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004119
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004120 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004122 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4123 // For floating-point precision of 18:
4124 //
4125 // TwoToFractionalPartOfX =
4126 // 0.999999982f +
4127 // (0.693148872f +
4128 // (0.240227044f +
4129 // (0.554906021e-1f +
4130 // (0.961591928e-2f +
4131 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4132 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004134 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004136 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4138 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004139 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4141 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004142 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4144 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004145 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4147 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4150 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004152 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004153 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004155
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004156 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004158 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004159 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004160 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004161 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004162 getValue(I.getArgOperand(0)).getValueType(),
4163 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004164 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004165
Dale Johannesen601d3c02008-09-05 01:48:15 +00004166 setValue(&I, result);
4167}
4168
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004169/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4170/// limited-precision mode with x == 10.0f.
4171void
Dan Gohman46510a72010-04-15 01:51:59 +00004172SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004173 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004174 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004175 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004176 bool IsExp10 = false;
4177
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004179 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004180 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4181 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4182 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4183 APFloat Ten(10.0f);
4184 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4185 }
4186 }
4187 }
4188
4189 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004190 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004191
4192 // Put the exponent in the right bit position for later addition to the
4193 // final result:
4194 //
4195 // #define LOG2OF10 3.3219281f
4196 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004198 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004200
4201 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4203 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004204
4205 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004207 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004208
4209 if (LimitFloatPrecision <= 6) {
4210 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004211 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004212 // twoToFractionalPartOfX =
4213 // 0.997535578f +
4214 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004215 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004216 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004218 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004220 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4222 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004223 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004224 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004225 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004227
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004228 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004230 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4231 // For floating-point precision of 12:
4232 //
4233 // TwoToFractionalPartOfX =
4234 // 0.999892986f +
4235 // (0.696457318f +
4236 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4237 //
4238 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004240 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004242 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4244 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004245 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4247 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004248 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004249 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004250 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004252
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004253 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004255 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4256 // For floating-point precision of 18:
4257 //
4258 // TwoToFractionalPartOfX =
4259 // 0.999999982f +
4260 // (0.693148872f +
4261 // (0.240227044f +
4262 // (0.554906021e-1f +
4263 // (0.961591928e-2f +
4264 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4265 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004267 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004269 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4271 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004272 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4274 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004275 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4277 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004278 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4280 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004281 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4283 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004284 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004285 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004286 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004288
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004289 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004291 }
4292 } else {
4293 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004294 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004295 getValue(I.getArgOperand(0)).getValueType(),
4296 getValue(I.getArgOperand(0)),
4297 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004298 }
4299
4300 setValue(&I, result);
4301}
4302
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004303
4304/// ExpandPowI - Expand a llvm.powi intrinsic.
4305static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4306 SelectionDAG &DAG) {
4307 // If RHS is a constant, we can expand this out to a multiplication tree,
4308 // otherwise we end up lowering to a call to __powidf2 (for example). When
4309 // optimizing for size, we only want to do this if the expansion would produce
4310 // a small number of multiplies, otherwise we do the full expansion.
4311 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4312 // Get the exponent as a positive value.
4313 unsigned Val = RHSC->getSExtValue();
4314 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004315
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004316 // powi(x, 0) -> 1.0
4317 if (Val == 0)
4318 return DAG.getConstantFP(1.0, LHS.getValueType());
4319
Dan Gohmanae541aa2010-04-15 04:33:49 +00004320 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004321 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4322 // If optimizing for size, don't insert too many multiplies. This
4323 // inserts up to 5 multiplies.
4324 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4325 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004326 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004327 // powi(x,15) generates one more multiply than it should), but this has
4328 // the benefit of being both really simple and much better than a libcall.
4329 SDValue Res; // Logically starts equal to 1.0
4330 SDValue CurSquare = LHS;
4331 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004332 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004333 if (Res.getNode())
4334 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4335 else
4336 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004337 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004338
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004339 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4340 CurSquare, CurSquare);
4341 Val >>= 1;
4342 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004343
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004344 // If the original was negative, invert the result, producing 1/(x*x*x).
4345 if (RHSC->getSExtValue() < 0)
4346 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4347 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4348 return Res;
4349 }
4350 }
4351
4352 // Otherwise, expand to a libcall.
4353 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4354}
4355
Devang Patel227dfdb2011-05-16 21:24:05 +00004356// getTruncatedArgReg - Find underlying register used for an truncated
4357// argument.
4358static unsigned getTruncatedArgReg(const SDValue &N) {
4359 if (N.getOpcode() != ISD::TRUNCATE)
4360 return 0;
4361
4362 const SDValue &Ext = N.getOperand(0);
4363 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4364 const SDValue &CFR = Ext.getOperand(0);
4365 if (CFR.getOpcode() == ISD::CopyFromReg)
4366 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4367 else
4368 if (CFR.getOpcode() == ISD::TRUNCATE)
4369 return getTruncatedArgReg(CFR);
4370 }
4371 return 0;
4372}
4373
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004374/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4375/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4376/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004377bool
Devang Patel78a06e52010-08-25 20:39:26 +00004378SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004379 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004380 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004381 const Argument *Arg = dyn_cast<Argument>(V);
4382 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004383 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004384
Devang Patel719f6a92010-04-29 20:40:36 +00004385 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004386 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4387 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4388
Devang Patela83ce982010-04-29 18:50:36 +00004389 // Ignore inlined function arguments here.
4390 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004391 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004392 return false;
4393
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004394 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004395 // Some arguments' frame index is recorded during argument lowering.
4396 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4397 if (Offset)
4398 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004399
Devang Patel9aee3352011-09-08 22:59:09 +00004400 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004401 if (N.getOpcode() == ISD::CopyFromReg)
4402 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4403 else
4404 Reg = getTruncatedArgReg(N);
4405 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004406 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4407 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4408 if (PR)
4409 Reg = PR;
4410 }
4411 }
4412
Evan Chenga36acad2010-04-29 06:33:38 +00004413 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004414 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004415 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004416 if (VMI != FuncInfo.ValueMap.end())
4417 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004418 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004419
Devang Patel8bc9ef72010-11-02 17:19:03 +00004420 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004421 // Check if frame index is available.
4422 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004423 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004424 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4425 Reg = TRI->getFrameRegister(MF);
4426 Offset = FINode->getIndex();
4427 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004428 }
4429
4430 if (!Reg)
4431 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004432
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004433 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4434 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004435 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004436 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004437 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004438}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004439
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004440// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004441#if defined(_MSC_VER) && defined(setjmp) && \
4442 !defined(setjmp_undefined_for_msvc)
4443# pragma push_macro("setjmp")
4444# undef setjmp
4445# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004446#endif
4447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004448/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4449/// we want to emit this as a call to a named external function, return the name
4450/// otherwise lower it and return null.
4451const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004452SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004453 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004454 SDValue Res;
4455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004456 switch (Intrinsic) {
4457 default:
4458 // By default, turn this into a target intrinsic node.
4459 visitTargetIntrinsic(I, Intrinsic);
4460 return 0;
4461 case Intrinsic::vastart: visitVAStart(I); return 0;
4462 case Intrinsic::vaend: visitVAEnd(I); return 0;
4463 case Intrinsic::vacopy: visitVACopy(I); return 0;
4464 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004465 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004466 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004467 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004468 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004469 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004470 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471 return 0;
4472 case Intrinsic::setjmp:
4473 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474 case Intrinsic::longjmp:
4475 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004476 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004477 // Assert for address < 256 since we support only user defined address
4478 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004479 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004480 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004481 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004482 < 256 &&
4483 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004484 SDValue Op1 = getValue(I.getArgOperand(0));
4485 SDValue Op2 = getValue(I.getArgOperand(1));
4486 SDValue Op3 = getValue(I.getArgOperand(2));
4487 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4488 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004489 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004490 MachinePointerInfo(I.getArgOperand(0)),
4491 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004492 return 0;
4493 }
Chris Lattner824b9582008-11-21 16:42:48 +00004494 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004495 // Assert for address < 256 since we support only user defined address
4496 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004497 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004498 < 256 &&
4499 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004500 SDValue Op1 = getValue(I.getArgOperand(0));
4501 SDValue Op2 = getValue(I.getArgOperand(1));
4502 SDValue Op3 = getValue(I.getArgOperand(2));
4503 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4504 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004505 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004506 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 return 0;
4508 }
Chris Lattner824b9582008-11-21 16:42:48 +00004509 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004510 // Assert for address < 256 since we support only user defined address
4511 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004512 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004513 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004514 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004515 < 256 &&
4516 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004517 SDValue Op1 = getValue(I.getArgOperand(0));
4518 SDValue Op2 = getValue(I.getArgOperand(1));
4519 SDValue Op3 = getValue(I.getArgOperand(2));
4520 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4521 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004522 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004523 MachinePointerInfo(I.getArgOperand(0)),
4524 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004525 return 0;
4526 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004527 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004528 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004529 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004530 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004531 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004532 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004533
4534 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4535 // but do not always have a corresponding SDNode built. The SDNodeOrder
4536 // absolute, but not relative, values are different depending on whether
4537 // debug info exists.
4538 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004539
4540 // Check if address has undef value.
4541 if (isa<UndefValue>(Address) ||
4542 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004543 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004544 return 0;
4545 }
4546
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004547 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004548 if (!N.getNode() && isa<Argument>(Address))
4549 // Check unused arguments map.
4550 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004551 SDDbgValue *SDV;
4552 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004553 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004554 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004555 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4556 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4557 Address = BCI->getOperand(0);
4558 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4559
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004560 if (isParameter && !AI) {
4561 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4562 if (FINode)
4563 // Byval parameter. We have a frame index at this point.
4564 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4565 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004566 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004567 // Address is an argument, so try to emit its dbg value using
4568 // virtual register info from the FuncInfo.ValueMap.
4569 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004570 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004571 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004572 } else if (AI)
4573 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4574 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004575 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004576 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004577 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004578 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004579 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004580 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4581 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004582 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004583 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004584 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004585 // If variable is pinned by a alloca in dominating bb then
4586 // use StaticAllocaMap.
4587 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004588 if (AI->getParent() != DI.getParent()) {
4589 DenseMap<const AllocaInst*, int>::iterator SI =
4590 FuncInfo.StaticAllocaMap.find(AI);
4591 if (SI != FuncInfo.StaticAllocaMap.end()) {
4592 SDV = DAG.getDbgValue(Variable, SI->second,
4593 0, dl, SDNodeOrder);
4594 DAG.AddDbgValue(SDV, 0, false);
4595 return 0;
4596 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004597 }
4598 }
Devang Patelafeaae72010-12-06 22:39:26 +00004599 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004600 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004601 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004602 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004603 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004604 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004605 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004606 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004607 return 0;
4608
4609 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004610 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004611 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004612 if (!V)
4613 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004614
4615 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4616 // but do not always have a corresponding SDNode built. The SDNodeOrder
4617 // absolute, but not relative, values are different depending on whether
4618 // debug info exists.
4619 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004620 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004621 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004622 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4623 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004624 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004625 // Do not use getValue() in here; we don't want to generate code at
4626 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004627 SDValue N = NodeMap[V];
4628 if (!N.getNode() && isa<Argument>(V))
4629 // Check unused arguments map.
4630 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004631 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004632 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004633 SDV = DAG.getDbgValue(Variable, N.getNode(),
4634 N.getResNo(), Offset, dl, SDNodeOrder);
4635 DAG.AddDbgValue(SDV, N.getNode(), false);
4636 }
Devang Patela778f5c2011-02-18 22:43:42 +00004637 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004638 // Do not call getValue(V) yet, as we don't want to generate code.
4639 // Remember it for later.
4640 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4641 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004642 } else {
Devang Patel00190342010-03-15 19:15:44 +00004643 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004644 // data available is an unreferenced parameter.
4645 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004646 }
Devang Patel00190342010-03-15 19:15:44 +00004647 }
4648
4649 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004650 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004651 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004652 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004653 // Don't handle byval struct arguments or VLAs, for example.
4654 if (!AI)
4655 return 0;
4656 DenseMap<const AllocaInst*, int>::iterator SI =
4657 FuncInfo.StaticAllocaMap.find(AI);
4658 if (SI == FuncInfo.StaticAllocaMap.end())
4659 return 0; // VLAs.
4660 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004661
Chris Lattner512063d2010-04-05 06:19:28 +00004662 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4663 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4664 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004665 return 0;
4666 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004667 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004668 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004669 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004670 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672 SDValue Ops[1];
4673 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004674 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 setValue(&I, Op);
4676 DAG.setRoot(Op.getValue(1));
4677 return 0;
4678 }
4679
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004680 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004681 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004682 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004683 if (CallMBB->isLandingPad())
4684 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004685 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004687 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004688#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004689 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4690 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004691 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004692 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004693
Chris Lattner3a5815f2009-09-17 23:54:54 +00004694 // Insert the EHSELECTION instruction.
4695 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4696 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004697 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004698 Ops[1] = getRoot();
4699 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004700 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004701 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702 return 0;
4703 }
4704
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004705 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004706 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004707 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004708 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4709 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004710 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004711 return 0;
4712 }
4713
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004714 case Intrinsic::eh_return_i32:
4715 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004716 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4717 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4718 MVT::Other,
4719 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004720 getValue(I.getArgOperand(0)),
4721 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004722 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004723 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004724 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004725 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004726 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004727 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004728 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004729 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004730 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004731 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004732 TLI.getPointerTy()),
4733 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004734 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004735 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004736 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004737 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4738 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004739 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004740 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004741 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004742 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004743 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004744 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004745 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004746
Chris Lattner512063d2010-04-05 06:19:28 +00004747 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004748 return 0;
4749 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004750 case Intrinsic::eh_sjlj_functioncontext: {
4751 // Get and store the index of the function context.
4752 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004753 AllocaInst *FnCtx =
4754 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004755 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4756 MFI->setFunctionContextIndex(FI);
4757 return 0;
4758 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004759 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004760 SDValue Ops[2];
4761 Ops[0] = getRoot();
4762 Ops[1] = getValue(I.getArgOperand(0));
4763 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4764 DAG.getVTList(MVT::i32, MVT::Other),
4765 Ops, 2);
4766 setValue(&I, Op.getValue(0));
4767 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004768 return 0;
4769 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004770 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004771 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004772 getRoot(), getValue(I.getArgOperand(0))));
4773 return 0;
4774 }
4775 case Intrinsic::eh_sjlj_dispatch_setup: {
4776 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004777 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004778 return 0;
4779 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004780
Dale Johannesen0488fb62010-09-30 23:57:10 +00004781 case Intrinsic::x86_mmx_pslli_w:
4782 case Intrinsic::x86_mmx_pslli_d:
4783 case Intrinsic::x86_mmx_pslli_q:
4784 case Intrinsic::x86_mmx_psrli_w:
4785 case Intrinsic::x86_mmx_psrli_d:
4786 case Intrinsic::x86_mmx_psrli_q:
4787 case Intrinsic::x86_mmx_psrai_w:
4788 case Intrinsic::x86_mmx_psrai_d: {
4789 SDValue ShAmt = getValue(I.getArgOperand(1));
4790 if (isa<ConstantSDNode>(ShAmt)) {
4791 visitTargetIntrinsic(I, Intrinsic);
4792 return 0;
4793 }
4794 unsigned NewIntrinsic = 0;
4795 EVT ShAmtVT = MVT::v2i32;
4796 switch (Intrinsic) {
4797 case Intrinsic::x86_mmx_pslli_w:
4798 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4799 break;
4800 case Intrinsic::x86_mmx_pslli_d:
4801 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4802 break;
4803 case Intrinsic::x86_mmx_pslli_q:
4804 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4805 break;
4806 case Intrinsic::x86_mmx_psrli_w:
4807 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4808 break;
4809 case Intrinsic::x86_mmx_psrli_d:
4810 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4811 break;
4812 case Intrinsic::x86_mmx_psrli_q:
4813 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4814 break;
4815 case Intrinsic::x86_mmx_psrai_w:
4816 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4817 break;
4818 case Intrinsic::x86_mmx_psrai_d:
4819 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4820 break;
4821 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4822 }
4823
4824 // The vector shift intrinsics with scalars uses 32b shift amounts but
4825 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4826 // to be zero.
4827 // We must do this early because v2i32 is not a legal type.
4828 DebugLoc dl = getCurDebugLoc();
4829 SDValue ShOps[2];
4830 ShOps[0] = ShAmt;
4831 ShOps[1] = DAG.getConstant(0, MVT::i32);
4832 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4833 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004834 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004835 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4836 DAG.getConstant(NewIntrinsic, MVT::i32),
4837 getValue(I.getArgOperand(0)), ShAmt);
4838 setValue(&I, Res);
4839 return 0;
4840 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004841 case Intrinsic::convertff:
4842 case Intrinsic::convertfsi:
4843 case Intrinsic::convertfui:
4844 case Intrinsic::convertsif:
4845 case Intrinsic::convertuif:
4846 case Intrinsic::convertss:
4847 case Intrinsic::convertsu:
4848 case Intrinsic::convertus:
4849 case Intrinsic::convertuu: {
4850 ISD::CvtCode Code = ISD::CVT_INVALID;
4851 switch (Intrinsic) {
4852 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4853 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4854 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4855 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4856 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4857 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4858 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4859 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4860 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4861 }
Owen Andersone50ed302009-08-10 22:56:29 +00004862 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004863 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004864 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4865 DAG.getValueType(DestVT),
4866 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004867 getValue(I.getArgOperand(1)),
4868 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004869 Code);
4870 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004871 return 0;
4872 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004874 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004875 getValue(I.getArgOperand(0)).getValueType(),
4876 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004877 return 0;
4878 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004879 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4880 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881 return 0;
4882 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004883 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004884 getValue(I.getArgOperand(0)).getValueType(),
4885 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004886 return 0;
4887 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004888 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004889 getValue(I.getArgOperand(0)).getValueType(),
4890 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004891 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004892 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004893 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004894 return 0;
4895 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004896 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004897 return 0;
4898 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004899 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004900 return 0;
4901 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004902 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004903 return 0;
4904 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004905 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004906 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004907 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004908 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004910 case Intrinsic::fma:
4911 setValue(&I, DAG.getNode(ISD::FMA, dl,
4912 getValue(I.getArgOperand(0)).getValueType(),
4913 getValue(I.getArgOperand(0)),
4914 getValue(I.getArgOperand(1)),
4915 getValue(I.getArgOperand(2))));
4916 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004917 case Intrinsic::convert_to_fp16:
4918 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004919 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004920 return 0;
4921 case Intrinsic::convert_from_fp16:
4922 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004923 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004924 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004925 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004926 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004927 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004928 return 0;
4929 }
4930 case Intrinsic::readcyclecounter: {
4931 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004932 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4933 DAG.getVTList(MVT::i64, MVT::Other),
4934 &Op, 1);
4935 setValue(&I, Res);
4936 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004937 return 0;
4938 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004939 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004940 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004941 getValue(I.getArgOperand(0)).getValueType(),
4942 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004943 return 0;
4944 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004945 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004946 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004947 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 return 0;
4949 }
4950 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004951 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004952 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004953 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004954 return 0;
4955 }
4956 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004957 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004958 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004959 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 return 0;
4961 }
4962 case Intrinsic::stacksave: {
4963 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004964 Res = DAG.getNode(ISD::STACKSAVE, dl,
4965 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4966 setValue(&I, Res);
4967 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004968 return 0;
4969 }
4970 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004971 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004972 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 return 0;
4974 }
Bill Wendling57344502008-11-18 11:01:33 +00004975 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004976 // Emit code into the DAG to store the stack guard onto the stack.
4977 MachineFunction &MF = DAG.getMachineFunction();
4978 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004979 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004980
Gabor Greif0635f352010-06-25 09:38:13 +00004981 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4982 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004983
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004984 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004985 MFI->setStackProtectorIndex(FI);
4986
4987 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4988
4989 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004990 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004991 MachinePointerInfo::getFixedStack(FI),
4992 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004993 setValue(&I, Res);
4994 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004995 return 0;
4996 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004997 case Intrinsic::objectsize: {
4998 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004999 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005000
5001 assert(CI && "Non-constant type in __builtin_object_size?");
5002
Gabor Greif0635f352010-06-25 09:38:13 +00005003 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005004 EVT Ty = Arg.getValueType();
5005
Dan Gohmane368b462010-06-18 14:22:04 +00005006 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005007 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005008 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005009 Res = DAG.getConstant(0, Ty);
5010
5011 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005012 return 0;
5013 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014 case Intrinsic::var_annotation:
5015 // Discard annotate attributes
5016 return 0;
5017
5018 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005019 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005020
5021 SDValue Ops[6];
5022 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005023 Ops[1] = getValue(I.getArgOperand(0));
5024 Ops[2] = getValue(I.getArgOperand(1));
5025 Ops[3] = getValue(I.getArgOperand(2));
5026 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027 Ops[5] = DAG.getSrcValue(F);
5028
Duncan Sands4a544a72011-09-06 13:37:06 +00005029 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005030
Duncan Sands4a544a72011-09-06 13:37:06 +00005031 DAG.setRoot(Res);
5032 return 0;
5033 }
5034 case Intrinsic::adjust_trampoline: {
5035 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5036 TLI.getPointerTy(),
5037 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005038 return 0;
5039 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005040 case Intrinsic::gcroot:
5041 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005042 const Value *Alloca = I.getArgOperand(0);
5043 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005045 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5046 GFI->addStackRoot(FI->getIndex(), TypeMap);
5047 }
5048 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005049 case Intrinsic::gcread:
5050 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005051 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005052 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005053 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005054 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005055 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005056
5057 case Intrinsic::expect: {
5058 // Just replace __builtin_expect(exp, c) with EXP.
5059 setValue(&I, getValue(I.getArgOperand(0)));
5060 return 0;
5061 }
5062
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005063 case Intrinsic::trap: {
5064 StringRef TrapFuncName = getTrapFunctionName();
5065 if (TrapFuncName.empty()) {
5066 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5067 return 0;
5068 }
5069 TargetLowering::ArgListTy Args;
5070 std::pair<SDValue, SDValue> Result =
5071 TLI.LowerCallTo(getRoot(), I.getType(),
5072 false, false, false, false, 0, CallingConv::C,
5073 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5074 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5075 Args, DAG, getCurDebugLoc());
5076 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005078 }
Bill Wendlingef375462008-11-21 02:38:44 +00005079 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005080 return implVisitAluOverflow(I, ISD::UADDO);
5081 case Intrinsic::sadd_with_overflow:
5082 return implVisitAluOverflow(I, ISD::SADDO);
5083 case Intrinsic::usub_with_overflow:
5084 return implVisitAluOverflow(I, ISD::USUBO);
5085 case Intrinsic::ssub_with_overflow:
5086 return implVisitAluOverflow(I, ISD::SSUBO);
5087 case Intrinsic::umul_with_overflow:
5088 return implVisitAluOverflow(I, ISD::UMULO);
5089 case Intrinsic::smul_with_overflow:
5090 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005092 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005093 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005094 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005096 Ops[1] = getValue(I.getArgOperand(0));
5097 Ops[2] = getValue(I.getArgOperand(1));
5098 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005099 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005100 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5101 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005102 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005103 EVT::getIntegerVT(*Context, 8),
5104 MachinePointerInfo(I.getArgOperand(0)),
5105 0, /* align */
5106 false, /* volatile */
5107 rw==0, /* read */
5108 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005109 return 0;
5110 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005111
5112 case Intrinsic::invariant_start:
5113 case Intrinsic::lifetime_start:
5114 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005115 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005116 return 0;
5117 case Intrinsic::invariant_end:
5118 case Intrinsic::lifetime_end:
5119 // Discard region information.
5120 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005121 }
5122}
5123
Dan Gohman46510a72010-04-15 01:51:59 +00005124void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005125 bool isTailCall,
5126 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005127 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5128 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5129 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005130 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005131 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132
5133 TargetLowering::ArgListTy Args;
5134 TargetLowering::ArgListEntry Entry;
5135 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005136
5137 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005138 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005139 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005140 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5141 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005142
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005143 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005144 DAG.getMachineFunction(),
5145 FTy->isVarArg(), Outs,
5146 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005147
5148 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005149 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005150
5151 if (!CanLowerReturn) {
5152 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5153 FTy->getReturnType());
5154 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5155 FTy->getReturnType());
5156 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005157 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005158 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005159
Chris Lattnerecf42c42010-09-21 16:36:31 +00005160 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005161 Entry.Node = DemoteStackSlot;
5162 Entry.Ty = StackSlotPtrType;
5163 Entry.isSExt = false;
5164 Entry.isZExt = false;
5165 Entry.isInReg = false;
5166 Entry.isSRet = true;
5167 Entry.isNest = false;
5168 Entry.isByVal = false;
5169 Entry.Alignment = Align;
5170 Args.push_back(Entry);
5171 RetTy = Type::getVoidTy(FTy->getContext());
5172 }
5173
Dan Gohman46510a72010-04-15 01:51:59 +00005174 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005175 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005176 const Value *V = *i;
5177
5178 // Skip empty types
5179 if (V->getType()->isEmptyTy())
5180 continue;
5181
5182 SDValue ArgNode = getValue(V);
5183 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005184
5185 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005186 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5187 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5188 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5189 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5190 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5191 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005192 Entry.Alignment = CS.getParamAlignment(attrInd);
5193 Args.push_back(Entry);
5194 }
5195
Chris Lattner512063d2010-04-05 06:19:28 +00005196 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005197 // Insert a label before the invoke call to mark the try range. This can be
5198 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005199 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005200
Jim Grosbachca752c92010-01-28 01:45:32 +00005201 // For SjLj, keep track of which landing pads go with which invokes
5202 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005203 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005204 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005205 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005206 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005207
Jim Grosbachca752c92010-01-28 01:45:32 +00005208 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005209 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005210 }
5211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 // Both PendingLoads and PendingExports must be flushed here;
5213 // this call might not return.
5214 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005215 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005216 }
5217
Dan Gohman98ca4f22009-08-05 01:29:28 +00005218 // Check if target-independent constraints permit a tail call here.
5219 // Target-dependent constraints are checked within TLI.LowerCallTo.
5220 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005221 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005222 isTailCall = false;
5223
Dan Gohmanbadcda42010-08-28 00:51:03 +00005224 // If there's a possibility that fast-isel has already selected some amount
5225 // of the current basic block, don't emit a tail call.
5226 if (isTailCall && EnableFastISel)
5227 isTailCall = false;
5228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005230 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005231 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005232 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005233 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005234 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005235 isTailCall,
5236 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005237 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005238 assert((isTailCall || Result.second.getNode()) &&
5239 "Non-null chain expected with non-tail call!");
5240 assert((Result.second.getNode() || !Result.first.getNode()) &&
5241 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005242 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005243 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005244 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005245 // The instruction result is the result of loading from the
5246 // hidden sret parameter.
5247 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005248 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005249
5250 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5251 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5252 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005253 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005254 SmallVector<SDValue, 4> Values(NumValues);
5255 SmallVector<SDValue, 4> Chains(NumValues);
5256
5257 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005258 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5259 DemoteStackSlot,
5260 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005261 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005262 Add,
5263 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5264 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005265 Values[i] = L;
5266 Chains[i] = L.getValue(1);
5267 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005268
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005269 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5270 MVT::Other, &Chains[0], NumValues);
5271 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005272
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005273 // Collect the legal value parts into potentially illegal values
5274 // that correspond to the original function's return values.
5275 SmallVector<EVT, 4> RetTys;
5276 RetTy = FTy->getReturnType();
5277 ComputeValueVTs(TLI, RetTy, RetTys);
5278 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5279 SmallVector<SDValue, 4> ReturnValues;
5280 unsigned CurReg = 0;
5281 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5282 EVT VT = RetTys[I];
5283 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5284 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005285
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005286 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005287 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005288 RegisterVT, VT, AssertOp);
5289 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005290 CurReg += NumRegs;
5291 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005292
Bill Wendling4533cac2010-01-28 21:51:40 +00005293 setValue(CS.getInstruction(),
5294 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5295 DAG.getVTList(&RetTys[0], RetTys.size()),
5296 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005297 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005298
Evan Chengc249e482011-04-01 19:57:01 +00005299 // Assign order to nodes here. If the call does not produce a result, it won't
5300 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005301 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005302 // As a special case, a null chain means that a tail call has been emitted and
5303 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005304 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005305 ++SDNodeOrder;
5306 AssignOrderingToNode(DAG.getRoot().getNode());
5307 } else {
5308 DAG.setRoot(Result.second);
5309 ++SDNodeOrder;
5310 AssignOrderingToNode(Result.second.getNode());
5311 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005312
Chris Lattner512063d2010-04-05 06:19:28 +00005313 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005314 // Insert a label at the end of the invoke call to mark the try range. This
5315 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005316 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005317 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005318
5319 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005320 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321 }
5322}
5323
Chris Lattner8047d9a2009-12-24 00:37:38 +00005324/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5325/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005326static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5327 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005328 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005329 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005330 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005331 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005332 if (C->isNullValue())
5333 continue;
5334 // Unknown instruction.
5335 return false;
5336 }
5337 return true;
5338}
5339
Dan Gohman46510a72010-04-15 01:51:59 +00005340static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005341 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005342 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005343
Chris Lattner8047d9a2009-12-24 00:37:38 +00005344 // Check to see if this load can be trivially constant folded, e.g. if the
5345 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005346 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005347 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005348 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005349 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005350
Dan Gohman46510a72010-04-15 01:51:59 +00005351 if (const Constant *LoadCst =
5352 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5353 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005354 return Builder.getValue(LoadCst);
5355 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005356
Chris Lattner8047d9a2009-12-24 00:37:38 +00005357 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5358 // still constant memory, the input chain can be the entry node.
5359 SDValue Root;
5360 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005361
Chris Lattner8047d9a2009-12-24 00:37:38 +00005362 // Do not serialize (non-volatile) loads of constant memory with anything.
5363 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5364 Root = Builder.DAG.getEntryNode();
5365 ConstantMemory = true;
5366 } else {
5367 // Do not serialize non-volatile loads against each other.
5368 Root = Builder.DAG.getRoot();
5369 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005370
Chris Lattner8047d9a2009-12-24 00:37:38 +00005371 SDValue Ptr = Builder.getValue(PtrVal);
5372 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005373 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005374 false /*volatile*/,
5375 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005376
Chris Lattner8047d9a2009-12-24 00:37:38 +00005377 if (!ConstantMemory)
5378 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5379 return LoadVal;
5380}
5381
5382
5383/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5384/// If so, return true and lower it, otherwise return false and it will be
5385/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005386bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005387 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005388 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005389 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005390
Gabor Greif0635f352010-06-25 09:38:13 +00005391 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005392 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005393 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005394 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005395 return false;
5396
Gabor Greif0635f352010-06-25 09:38:13 +00005397 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005398
Chris Lattner8047d9a2009-12-24 00:37:38 +00005399 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5400 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005401 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5402 bool ActuallyDoIt = true;
5403 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005404 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005405 switch (Size->getZExtValue()) {
5406 default:
5407 LoadVT = MVT::Other;
5408 LoadTy = 0;
5409 ActuallyDoIt = false;
5410 break;
5411 case 2:
5412 LoadVT = MVT::i16;
5413 LoadTy = Type::getInt16Ty(Size->getContext());
5414 break;
5415 case 4:
5416 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005417 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005418 break;
5419 case 8:
5420 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005421 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005422 break;
5423 /*
5424 case 16:
5425 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005426 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005427 LoadTy = VectorType::get(LoadTy, 4);
5428 break;
5429 */
5430 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005431
Chris Lattner04b091a2009-12-24 01:07:17 +00005432 // This turns into unaligned loads. We only do this if the target natively
5433 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5434 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005435
Chris Lattner04b091a2009-12-24 01:07:17 +00005436 // Require that we can find a legal MVT, and only do this if the target
5437 // supports unaligned loads of that type. Expanding into byte loads would
5438 // bloat the code.
5439 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5440 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5441 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5442 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5443 ActuallyDoIt = false;
5444 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005445
Chris Lattner04b091a2009-12-24 01:07:17 +00005446 if (ActuallyDoIt) {
5447 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5448 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005449
Chris Lattner04b091a2009-12-24 01:07:17 +00005450 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5451 ISD::SETNE);
5452 EVT CallVT = TLI.getValueType(I.getType(), true);
5453 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5454 return true;
5455 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005456 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005457
5458
Chris Lattner8047d9a2009-12-24 00:37:38 +00005459 return false;
5460}
5461
5462
Dan Gohman46510a72010-04-15 01:51:59 +00005463void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005464 // Handle inline assembly differently.
5465 if (isa<InlineAsm>(I.getCalledValue())) {
5466 visitInlineAsm(&I);
5467 return;
5468 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005469
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005470 // See if any floating point values are being passed to this function. This is
5471 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005472 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005473 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5474 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5475 if (FT->isVarArg() &&
5476 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5477 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005478 Type* T = I.getArgOperand(i)->getType();
5479 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005480 i != e; ++i) {
5481 if (!i->isFloatingPointTy()) continue;
5482 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5483 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005484 }
5485 }
5486 }
5487
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005488 const char *RenameFn = 0;
5489 if (Function *F = I.getCalledFunction()) {
5490 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005491 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005492 if (unsigned IID = II->getIntrinsicID(F)) {
5493 RenameFn = visitIntrinsicCall(I, IID);
5494 if (!RenameFn)
5495 return;
5496 }
5497 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005498 if (unsigned IID = F->getIntrinsicID()) {
5499 RenameFn = visitIntrinsicCall(I, IID);
5500 if (!RenameFn)
5501 return;
5502 }
5503 }
5504
5505 // Check for well-known libc/libm calls. If the function is internal, it
5506 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005507 if (!F->hasLocalLinkage() && F->hasName()) {
5508 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005509 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005510 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005511 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5512 I.getType() == I.getArgOperand(0)->getType() &&
5513 I.getType() == I.getArgOperand(1)->getType()) {
5514 SDValue LHS = getValue(I.getArgOperand(0));
5515 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005516 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5517 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005518 return;
5519 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005520 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005521 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005522 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5523 I.getType() == I.getArgOperand(0)->getType()) {
5524 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005525 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5526 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 return;
5528 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005529 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005530 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005531 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5532 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005533 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005534 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005535 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5536 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537 return;
5538 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005539 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005540 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005541 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5542 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005543 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005544 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005545 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5546 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005547 return;
5548 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005549 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005550 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005551 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5552 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005553 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005554 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005555 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5556 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005557 return;
5558 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005559 } else if (Name == "memcmp") {
5560 if (visitMemCmpCall(I))
5561 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005562 }
5563 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005564 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005565
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566 SDValue Callee;
5567 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005568 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 else
Bill Wendling056292f2008-09-16 21:48:12 +00005570 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571
Bill Wendling0d580132009-12-23 01:28:19 +00005572 // Check if we can potentially perform a tail call. More detailed checking is
5573 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005574 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575}
5576
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005577namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005579/// AsmOperandInfo - This contains information for each constraint that we are
5580/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005581class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005582public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583 /// CallOperand - If this is the result output operand or a clobber
5584 /// this is null, otherwise it is the incoming operand to the CallInst.
5585 /// This gets modified as the asm is processed.
5586 SDValue CallOperand;
5587
5588 /// AssignedRegs - If this is a register or register class operand, this
5589 /// contains the set of register corresponding to the operand.
5590 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005591
John Thompsoneac6e1d2010-09-13 18:15:37 +00005592 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5594 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005595
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5597 /// busy in OutputRegs/InputRegs.
5598 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005599 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 std::set<unsigned> &InputRegs,
5601 const TargetRegisterInfo &TRI) const {
5602 if (isOutReg) {
5603 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5604 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5605 }
5606 if (isInReg) {
5607 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5608 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5609 }
5610 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005611
Owen Andersone50ed302009-08-10 22:56:29 +00005612 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005613 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005615 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005616 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005617 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005619
Chris Lattner81249c92008-10-17 17:05:25 +00005620 if (isa<BasicBlock>(CallOperandVal))
5621 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005622
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005623 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005624
Eric Christophercef81b72011-05-09 20:04:43 +00005625 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005626 // If this is an indirect operand, the operand is a pointer to the
5627 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005628 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005629 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005630 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005631 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005632 OpTy = PtrTy->getElementType();
5633 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005634
Eric Christophercef81b72011-05-09 20:04:43 +00005635 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005636 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005637 if (STy->getNumElements() == 1)
5638 OpTy = STy->getElementType(0);
5639
Chris Lattner81249c92008-10-17 17:05:25 +00005640 // If OpTy is not a single value, it may be a struct/union that we
5641 // can tile with integers.
5642 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5643 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5644 switch (BitSize) {
5645 default: break;
5646 case 1:
5647 case 8:
5648 case 16:
5649 case 32:
5650 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005651 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005652 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005653 break;
5654 }
5655 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005656
Chris Lattner81249c92008-10-17 17:05:25 +00005657 return TLI.getValueType(OpTy, true);
5658 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005659
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660private:
5661 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5662 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005663 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 const TargetRegisterInfo &TRI) {
5665 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5666 Regs.insert(Reg);
5667 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5668 for (; *Aliases; ++Aliases)
5669 Regs.insert(*Aliases);
5670 }
5671};
Dan Gohman462f6b52010-05-29 17:53:24 +00005672
John Thompson44ab89e2010-10-29 17:29:13 +00005673typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5674
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005675} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677/// GetRegistersForValue - Assign registers (virtual or physical) for the
5678/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005679/// register allocator to handle the assignment process. However, if the asm
5680/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681/// allocation. This produces generally horrible, but correct, code.
5682///
5683/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684/// Input and OutputRegs are the set of already allocated physical registers.
5685///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005686static void GetRegistersForValue(SelectionDAG &DAG,
5687 const TargetLowering &TLI,
5688 DebugLoc DL,
5689 SDISelAsmOperandInfo &OpInfo,
5690 std::set<unsigned> &OutputRegs,
5691 std::set<unsigned> &InputRegs) {
5692 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005693
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005694 // Compute whether this value requires an input register, an output register,
5695 // or both.
5696 bool isOutReg = false;
5697 bool isInReg = false;
5698 switch (OpInfo.Type) {
5699 case InlineAsm::isOutput:
5700 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005701
5702 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005703 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005704 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005705 break;
5706 case InlineAsm::isInput:
5707 isInReg = true;
5708 isOutReg = false;
5709 break;
5710 case InlineAsm::isClobber:
5711 isOutReg = true;
5712 isInReg = true;
5713 break;
5714 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005715
5716
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717 MachineFunction &MF = DAG.getMachineFunction();
5718 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005719
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005720 // If this is a constraint for a single physreg, or a constraint for a
5721 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005722 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5724 OpInfo.ConstraintVT);
5725
5726 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005728 // If this is a FP input in an integer register (or visa versa) insert a bit
5729 // cast of the input value. More generally, handle any case where the input
5730 // value disagrees with the register class we plan to stick this in.
5731 if (OpInfo.Type == InlineAsm::isInput &&
5732 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005733 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005734 // types are identical size, use a bitcast to convert (e.g. two differing
5735 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005736 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005737 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005738 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005739 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005740 OpInfo.ConstraintVT = RegVT;
5741 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5742 // If the input is a FP value and we want it in FP registers, do a
5743 // bitcast to the corresponding integer type. This turns an f64 value
5744 // into i64, which can be passed with two i32 values on a 32-bit
5745 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005746 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005747 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005748 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005749 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005750 OpInfo.ConstraintVT = RegVT;
5751 }
5752 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005753
Owen Anderson23b9b192009-08-12 00:36:31 +00005754 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005755 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005756
Owen Andersone50ed302009-08-10 22:56:29 +00005757 EVT RegVT;
5758 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005759
5760 // If this is a constraint for a specific physical register, like {r17},
5761 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005762 if (unsigned AssignedReg = PhysReg.first) {
5763 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005765 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005766
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005767 // Get the actual register value type. This is important, because the user
5768 // may have asked for (e.g.) the AX register in i32 type. We need to
5769 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005770 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005771
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005773 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774
5775 // If this is an expanded reference, add the rest of the regs to Regs.
5776 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005777 TargetRegisterClass::iterator I = RC->begin();
5778 for (; *I != AssignedReg; ++I)
5779 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005780
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005781 // Already added the first reg.
5782 --NumRegs; ++I;
5783 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005784 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 Regs.push_back(*I);
5786 }
5787 }
Bill Wendling651ad132009-12-22 01:25:10 +00005788
Dan Gohman7451d3e2010-05-29 17:03:36 +00005789 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5791 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5792 return;
5793 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 // Otherwise, if this was a reference to an LLVM register class, create vregs
5796 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005797 if (const TargetRegisterClass *RC = PhysReg.second) {
5798 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005800 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801
Evan Chengfb112882009-03-23 08:01:15 +00005802 // Create the appropriate number of virtual registers.
5803 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5804 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005805 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005806
Dan Gohman7451d3e2010-05-29 17:03:36 +00005807 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005808 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005809 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 // Otherwise, we couldn't allocate enough registers for this.
5812}
5813
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814/// visitInlineAsm - Handle a call to an InlineAsm object.
5815///
Dan Gohman46510a72010-04-15 01:51:59 +00005816void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5817 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005818
5819 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005820 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 std::set<unsigned> OutputRegs, InputRegs;
5823
Evan Chengce1cdac2011-05-06 20:52:23 +00005824 TargetLowering::AsmOperandInfoVector
5825 TargetConstraints = TLI.ParseConstraints(CS);
5826
John Thompsoneac6e1d2010-09-13 18:15:37 +00005827 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005828
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005829 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5830 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005831 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5832 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005833 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005834
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836
5837 // Compute the value type for each operand.
5838 switch (OpInfo.Type) {
5839 case InlineAsm::isOutput:
5840 // Indirect outputs just consume an argument.
5841 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005842 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843 break;
5844 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846 // The return value of the call is this value. As such, there is no
5847 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005848 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005849 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005850 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5851 } else {
5852 assert(ResNo == 0 && "Asm only has one result!");
5853 OpVT = TLI.getValueType(CS.getType());
5854 }
5855 ++ResNo;
5856 break;
5857 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005858 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005859 break;
5860 case InlineAsm::isClobber:
5861 // Nothing to do.
5862 break;
5863 }
5864
5865 // If this is an input or an indirect output, process the call argument.
5866 // BasicBlocks are labels, currently appearing only in asm's.
5867 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005868 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005869 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005870 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005871 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005873
Owen Anderson1d0be152009-08-13 21:58:54 +00005874 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005878
John Thompsoneac6e1d2010-09-13 18:15:37 +00005879 // Indirect operand accesses access memory.
5880 if (OpInfo.isIndirect)
5881 hasMemory = true;
5882 else {
5883 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005884 TargetLowering::ConstraintType
5885 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005886 if (CType == TargetLowering::C_Memory) {
5887 hasMemory = true;
5888 break;
5889 }
5890 }
5891 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005892 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005893
John Thompsoneac6e1d2010-09-13 18:15:37 +00005894 SDValue Chain, Flag;
5895
5896 // We won't need to flush pending loads if this asm doesn't touch
5897 // memory and is nonvolatile.
5898 if (hasMemory || IA->hasSideEffects())
5899 Chain = getRoot();
5900 else
5901 Chain = DAG.getRoot();
5902
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005903 // Second pass over the constraints: compute which constraint option to use
5904 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005905 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005906 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005907
John Thompson54584742010-09-24 22:24:05 +00005908 // If this is an output operand with a matching input operand, look up the
5909 // matching input. If their types mismatch, e.g. one is an integer, the
5910 // other is floating point, or their sizes are different, flag it as an
5911 // error.
5912 if (OpInfo.hasMatchingInput()) {
5913 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005914
John Thompson54584742010-09-24 22:24:05 +00005915 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005916 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005917 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5918 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005919 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005920 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5921 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005922 if ((OpInfo.ConstraintVT.isInteger() !=
5923 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005924 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005925 report_fatal_error("Unsupported asm: input constraint"
5926 " with a matching output constraint of"
5927 " incompatible type!");
5928 }
5929 Input.ConstraintVT = OpInfo.ConstraintVT;
5930 }
5931 }
5932
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005933 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005934 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005935
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936 // If this is a memory input, and if the operand is not indirect, do what we
5937 // need to to provide an address for the memory input.
5938 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5939 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005940 assert((OpInfo.isMultipleAlternative ||
5941 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005942 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005944 // Memory operands really want the address of the value. If we don't have
5945 // an indirect input, put it in the constpool if we can, otherwise spill
5946 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005947 // TODO: This isn't quite right. We need to handle these according to
5948 // the addressing mode that the constraint wants. Also, this may take
5949 // an additional register for the computation and we don't want that
5950 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 // If the operand is a float, integer, or vector constant, spill to a
5953 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005954 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5956 isa<ConstantVector>(OpVal)) {
5957 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5958 TLI.getPointerTy());
5959 } else {
5960 // Otherwise, create a stack slot and emit a store to it before the
5961 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005962 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005963 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5965 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005966 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005968 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005969 OpInfo.CallOperand, StackSlot,
5970 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005971 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005972 OpInfo.CallOperand = StackSlot;
5973 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 // There is no longer a Value* corresponding to this operand.
5976 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 // It is now an indirect operand.
5979 OpInfo.isIndirect = true;
5980 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005981
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005982 // If this constraint is for a specific register, allocate it before
5983 // anything else.
5984 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005985 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5986 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005987 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005990 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5992 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 // C_Register operands have already been allocated, Other/Memory don't need
5995 // to be.
5996 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005997 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5998 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005999 }
6000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6002 std::vector<SDValue> AsmNodeOperands;
6003 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6004 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006005 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6006 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006007
Chris Lattnerdecc2672010-04-07 05:20:54 +00006008 // If we have a !srcloc metadata node associated with it, we want to attach
6009 // this to the ultimately generated inline asm machineinstr. To do this, we
6010 // pass in the third operand as this (potentially null) inline asm MDNode.
6011 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6012 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006013
Evan Chengc36b7062011-01-07 23:50:32 +00006014 // Remember the HasSideEffect and AlignStack bits as operand 3.
6015 unsigned ExtraInfo = 0;
6016 if (IA->hasSideEffects())
6017 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6018 if (IA->isAlignStack())
6019 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6020 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6021 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006023 // Loop over all of the inputs, copying the operand values into the
6024 // appropriate registers and processing the output regs.
6025 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6028 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6031 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6032
6033 switch (OpInfo.Type) {
6034 case InlineAsm::isOutput: {
6035 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6036 OpInfo.ConstraintType != TargetLowering::C_Register) {
6037 // Memory output, or 'other' output (e.g. 'X' constraint).
6038 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6039
6040 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006041 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6042 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006043 TLI.getPointerTy()));
6044 AsmNodeOperands.push_back(OpInfo.CallOperand);
6045 break;
6046 }
6047
6048 // Otherwise, this is a register or register class output.
6049
6050 // Copy the output from the appropriate register. Find a register that
6051 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006052 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006053 report_fatal_error("Couldn't allocate output reg for constraint '" +
6054 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006055
6056 // If this is an indirect operand, store through the pointer after the
6057 // asm.
6058 if (OpInfo.isIndirect) {
6059 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6060 OpInfo.CallOperandVal));
6061 } else {
6062 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006063 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006064 // Concatenate this output onto the outputs list.
6065 RetValRegs.append(OpInfo.AssignedRegs);
6066 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006067
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006068 // Add information to the INLINEASM node to know that this register is
6069 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006070 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006071 InlineAsm::Kind_RegDefEarlyClobber :
6072 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006073 false,
6074 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006075 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006076 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006077 break;
6078 }
6079 case InlineAsm::isInput: {
6080 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006081
Chris Lattner6bdcda32008-10-17 16:47:46 +00006082 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006083 // If this is required to match an output register we have already set,
6084 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006085 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006086
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 // Scan until we find the definition we already emitted of this operand.
6088 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006089 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006090 for (; OperandNo; --OperandNo) {
6091 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006092 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006093 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006094 assert((InlineAsm::isRegDefKind(OpFlag) ||
6095 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6096 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006097 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006098 }
6099
Evan Cheng697cbbf2009-03-20 18:03:34 +00006100 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006101 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006102 if (InlineAsm::isRegDefKind(OpFlag) ||
6103 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006104 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006105 if (OpInfo.isIndirect) {
6106 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006107 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006108 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6109 " don't know how to handle tied "
6110 "indirect register inputs");
6111 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006115 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006116 MatchedRegs.RegVTs.push_back(RegVT);
6117 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006118 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006119 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006120 MatchedRegs.Regs.push_back
6121 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006122
6123 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006124 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006125 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006126 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006127 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006128 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006129 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006131
Chris Lattnerdecc2672010-04-07 05:20:54 +00006132 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6133 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6134 "Unexpected number of operands");
6135 // Add information to the INLINEASM node to know about this input.
6136 // See InlineAsm.h isUseOperandTiedToDef.
6137 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6138 OpInfo.getMatchedOperand());
6139 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6140 TLI.getPointerTy()));
6141 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6142 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006144
Dale Johannesenb5611a62010-07-13 20:17:05 +00006145 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006146 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6147 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006148 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006149
Dale Johannesenb5611a62010-07-13 20:17:05 +00006150 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006152 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006153 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006154 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006155 report_fatal_error("Invalid operand for inline asm constraint '" +
6156 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006159 unsigned ResOpType =
6160 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006161 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006162 TLI.getPointerTy()));
6163 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6164 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006165 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006166
Chris Lattnerdecc2672010-04-07 05:20:54 +00006167 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006168 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6169 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6170 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006171
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006172 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006173 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006174 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 TLI.getPointerTy()));
6176 AsmNodeOperands.push_back(InOperandVal);
6177 break;
6178 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006180 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6181 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6182 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006183 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006184 "Don't know how to handle indirect register inputs yet!");
6185
6186 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006187 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006188 report_fatal_error("Couldn't allocate input reg for constraint '" +
6189 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006190
Dale Johannesen66978ee2009-01-31 02:22:37 +00006191 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006192 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006193
Chris Lattnerdecc2672010-04-07 05:20:54 +00006194 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006195 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 break;
6197 }
6198 case InlineAsm::isClobber: {
6199 // Add the clobbered value to the operand list, so that the register
6200 // allocator is aware that the physreg got clobbered.
6201 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006202 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006203 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006204 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006205 break;
6206 }
6207 }
6208 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006209
Chris Lattnerdecc2672010-04-07 05:20:54 +00006210 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006211 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006212 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006213
Dale Johannesen66978ee2009-01-31 02:22:37 +00006214 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006215 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 &AsmNodeOperands[0], AsmNodeOperands.size());
6217 Flag = Chain.getValue(1);
6218
6219 // If this asm returns a register value, copy the result from that register
6220 // and set it as the value of the call.
6221 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006222 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006223 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006224
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006225 // FIXME: Why don't we do this for inline asms with MRVs?
6226 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006227 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006228
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006229 // If any of the results of the inline asm is a vector, it may have the
6230 // wrong width/num elts. This can happen for register classes that can
6231 // contain multiple different value types. The preg or vreg allocated may
6232 // not have the same VT as was expected. Convert it to the right type
6233 // with bit_convert.
6234 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006235 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006236 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006237
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006238 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006239 ResultType.isInteger() && Val.getValueType().isInteger()) {
6240 // If a result value was tied to an input value, the computed result may
6241 // have a wider width than the expected result. Extract the relevant
6242 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006243 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006244 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006245
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006246 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006247 }
Dan Gohman95915732008-10-18 01:03:45 +00006248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006249 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006250 // Don't need to use this as a chain in this case.
6251 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6252 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006253 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006254
Dan Gohman46510a72010-04-15 01:51:59 +00006255 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006256
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257 // Process indirect outputs, first output all of the flagged copies out of
6258 // physregs.
6259 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6260 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006261 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006262 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006263 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006264 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6265 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006266
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006267 // Emit the non-flagged stores from the physregs.
6268 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006269 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6270 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6271 StoresToEmit[i].first,
6272 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006273 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006274 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006275 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006276 }
6277
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006278 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006279 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006280 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006282 DAG.setRoot(Chain);
6283}
6284
Dan Gohman46510a72010-04-15 01:51:59 +00006285void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006286 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6287 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006288 getValue(I.getArgOperand(0)),
6289 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006290}
6291
Dan Gohman46510a72010-04-15 01:51:59 +00006292void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006293 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006294 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6295 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006296 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006297 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006298 setValue(&I, V);
6299 DAG.setRoot(V.getValue(1));
6300}
6301
Dan Gohman46510a72010-04-15 01:51:59 +00006302void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006303 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6304 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006305 getValue(I.getArgOperand(0)),
6306 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006307}
6308
Dan Gohman46510a72010-04-15 01:51:59 +00006309void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006310 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6311 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006312 getValue(I.getArgOperand(0)),
6313 getValue(I.getArgOperand(1)),
6314 DAG.getSrcValue(I.getArgOperand(0)),
6315 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006316}
6317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006318/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006319/// implementation, which just calls LowerCall.
6320/// FIXME: When all targets are
6321/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006322std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006323TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006324 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006325 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006326 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006327 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006328 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006329 ArgListTy &Args, SelectionDAG &DAG,
6330 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006331 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006332 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006333 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006334 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006335 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006336 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6337 for (unsigned Value = 0, NumValues = ValueVTs.size();
6338 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006339 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006340 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006341 SDValue Op = SDValue(Args[i].Node.getNode(),
6342 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006343 ISD::ArgFlagsTy Flags;
6344 unsigned OriginalAlignment =
6345 getTargetData()->getABITypeAlignment(ArgTy);
6346
6347 if (Args[i].isZExt)
6348 Flags.setZExt();
6349 if (Args[i].isSExt)
6350 Flags.setSExt();
6351 if (Args[i].isInReg)
6352 Flags.setInReg();
6353 if (Args[i].isSRet)
6354 Flags.setSRet();
6355 if (Args[i].isByVal) {
6356 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006357 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6358 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006359 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006360 // For ByVal, alignment should come from FE. BE will guess if this
6361 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006362 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006363 if (Args[i].Alignment)
6364 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006365 else
6366 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006367 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006368 }
6369 if (Args[i].isNest)
6370 Flags.setNest();
6371 Flags.setOrigAlign(OriginalAlignment);
6372
Owen Anderson23b9b192009-08-12 00:36:31 +00006373 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6374 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006375 SmallVector<SDValue, 4> Parts(NumParts);
6376 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6377
6378 if (Args[i].isSExt)
6379 ExtendKind = ISD::SIGN_EXTEND;
6380 else if (Args[i].isZExt)
6381 ExtendKind = ISD::ZERO_EXTEND;
6382
Bill Wendling46ada192010-03-02 01:55:18 +00006383 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006384 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006385
Dan Gohman98ca4f22009-08-05 01:29:28 +00006386 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006387 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006388 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6389 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006390 if (NumParts > 1 && j == 0)
6391 MyFlags.Flags.setSplit();
6392 else if (j != 0)
6393 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006394
Dan Gohman98ca4f22009-08-05 01:29:28 +00006395 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006396 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397 }
6398 }
6399 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006400
Dan Gohman98ca4f22009-08-05 01:29:28 +00006401 // Handle the incoming return values from the call.
6402 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006403 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006406 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006407 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6408 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006409 for (unsigned i = 0; i != NumRegs; ++i) {
6410 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006411 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006412 MyFlags.Used = isReturnValueUsed;
6413 if (RetSExt)
6414 MyFlags.Flags.setSExt();
6415 if (RetZExt)
6416 MyFlags.Flags.setZExt();
6417 if (isInreg)
6418 MyFlags.Flags.setInReg();
6419 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006421 }
6422
Dan Gohman98ca4f22009-08-05 01:29:28 +00006423 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006424 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006425 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006426
6427 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006428 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006429 "LowerCall didn't return a valid chain!");
6430 assert((!isTailCall || InVals.empty()) &&
6431 "LowerCall emitted a return value for a tail call!");
6432 assert((isTailCall || InVals.size() == Ins.size()) &&
6433 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006434
6435 // For a tail call, the return value is merely live-out and there aren't
6436 // any nodes in the DAG representing it. Return a special value to
6437 // indicate that a tail call has been emitted and no more Instructions
6438 // should be processed in the current block.
6439 if (isTailCall) {
6440 DAG.setRoot(Chain);
6441 return std::make_pair(SDValue(), SDValue());
6442 }
6443
Evan Chengaf1871f2010-03-11 19:38:18 +00006444 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6445 assert(InVals[i].getNode() &&
6446 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006447 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006448 "LowerCall emitted a value with the wrong type!");
6449 });
6450
Dan Gohman98ca4f22009-08-05 01:29:28 +00006451 // Collect the legal value parts into potentially illegal values
6452 // that correspond to the original function's return values.
6453 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6454 if (RetSExt)
6455 AssertOp = ISD::AssertSext;
6456 else if (RetZExt)
6457 AssertOp = ISD::AssertZext;
6458 SmallVector<SDValue, 4> ReturnValues;
6459 unsigned CurReg = 0;
6460 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006461 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006462 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6463 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006464
Bill Wendling46ada192010-03-02 01:55:18 +00006465 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006466 NumRegs, RegisterVT, VT,
6467 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006468 CurReg += NumRegs;
6469 }
6470
6471 // For a function returning void, there is no return value. We can't create
6472 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006473 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006474 if (ReturnValues.empty())
6475 return std::make_pair(SDValue(), Chain);
6476
6477 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6478 DAG.getVTList(&RetTys[0], RetTys.size()),
6479 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006480 return std::make_pair(Res, Chain);
6481}
6482
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006483void TargetLowering::LowerOperationWrapper(SDNode *N,
6484 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006485 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006486 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006487 if (Res.getNode())
6488 Results.push_back(Res);
6489}
6490
Dan Gohmand858e902010-04-17 15:26:15 +00006491SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006492 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006493 return SDValue();
6494}
6495
Dan Gohman46510a72010-04-15 01:51:59 +00006496void
6497SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006498 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006499 assert((Op.getOpcode() != ISD::CopyFromReg ||
6500 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6501 "Copy from a reg to the same reg!");
6502 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6503
Owen Anderson23b9b192009-08-12 00:36:31 +00006504 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006505 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006506 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006507 PendingExports.push_back(Chain);
6508}
6509
6510#include "llvm/CodeGen/SelectionDAGISel.h"
6511
Eli Friedman23d32432011-05-05 16:53:34 +00006512/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6513/// entry block, return true. This includes arguments used by switches, since
6514/// the switch may expand into multiple basic blocks.
6515static bool isOnlyUsedInEntryBlock(const Argument *A) {
6516 // With FastISel active, we may be splitting blocks, so force creation
6517 // of virtual registers for all non-dead arguments.
6518 if (EnableFastISel)
6519 return A->use_empty();
6520
6521 const BasicBlock *Entry = A->getParent()->begin();
6522 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6523 UI != E; ++UI) {
6524 const User *U = *UI;
6525 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6526 return false; // Use not in entry block.
6527 }
6528 return true;
6529}
6530
Dan Gohman46510a72010-04-15 01:51:59 +00006531void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006532 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006533 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006534 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006535 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006536 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006537 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006538
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006539 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006540 SmallVector<ISD::OutputArg, 4> Outs;
6541 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6542 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006543
Dan Gohman7451d3e2010-05-29 17:03:36 +00006544 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006545 // Put in an sret pointer parameter before all the other parameters.
6546 SmallVector<EVT, 1> ValueVTs;
6547 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6548
6549 // NOTE: Assuming that a pointer will never break down to more than one VT
6550 // or one register.
6551 ISD::ArgFlagsTy Flags;
6552 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006553 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006554 ISD::InputArg RetArg(Flags, RegisterVT, true);
6555 Ins.push_back(RetArg);
6556 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006557
Dan Gohman98ca4f22009-08-05 01:29:28 +00006558 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006559 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006560 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006561 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006562 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006563 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6564 bool isArgValueUsed = !I->use_empty();
6565 for (unsigned Value = 0, NumValues = ValueVTs.size();
6566 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006567 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006568 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006569 ISD::ArgFlagsTy Flags;
6570 unsigned OriginalAlignment =
6571 TD->getABITypeAlignment(ArgTy);
6572
6573 if (F.paramHasAttr(Idx, Attribute::ZExt))
6574 Flags.setZExt();
6575 if (F.paramHasAttr(Idx, Attribute::SExt))
6576 Flags.setSExt();
6577 if (F.paramHasAttr(Idx, Attribute::InReg))
6578 Flags.setInReg();
6579 if (F.paramHasAttr(Idx, Attribute::StructRet))
6580 Flags.setSRet();
6581 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6582 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006583 PointerType *Ty = cast<PointerType>(I->getType());
6584 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006585 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006586 // For ByVal, alignment should be passed from FE. BE will guess if
6587 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006588 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006589 if (F.getParamAlignment(Idx))
6590 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006591 else
6592 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006593 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006594 }
6595 if (F.paramHasAttr(Idx, Attribute::Nest))
6596 Flags.setNest();
6597 Flags.setOrigAlign(OriginalAlignment);
6598
Owen Anderson23b9b192009-08-12 00:36:31 +00006599 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6600 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006601 for (unsigned i = 0; i != NumRegs; ++i) {
6602 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6603 if (NumRegs > 1 && i == 0)
6604 MyFlags.Flags.setSplit();
6605 // if it isn't first piece, alignment must be 1
6606 else if (i > 0)
6607 MyFlags.Flags.setOrigAlign(1);
6608 Ins.push_back(MyFlags);
6609 }
6610 }
6611 }
6612
6613 // Call the target to set up the argument values.
6614 SmallVector<SDValue, 8> InVals;
6615 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6616 F.isVarArg(), Ins,
6617 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006618
6619 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006620 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006621 "LowerFormalArguments didn't return a valid chain!");
6622 assert(InVals.size() == Ins.size() &&
6623 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006624 DEBUG({
6625 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6626 assert(InVals[i].getNode() &&
6627 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006628 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006629 "LowerFormalArguments emitted a value with the wrong type!");
6630 }
6631 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006632
Dan Gohman5e866062009-08-06 15:37:27 +00006633 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006634 DAG.setRoot(NewRoot);
6635
6636 // Set up the argument values.
6637 unsigned i = 0;
6638 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006639 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006640 // Create a virtual register for the sret pointer, and put in a copy
6641 // from the sret argument into it.
6642 SmallVector<EVT, 1> ValueVTs;
6643 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6644 EVT VT = ValueVTs[0];
6645 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6646 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006647 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006648 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006649
Dan Gohman2048b852009-11-23 18:04:58 +00006650 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006651 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6652 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006653 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006654 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6655 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006656 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006657
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006658 // i indexes lowered arguments. Bump it past the hidden sret argument.
6659 // Idx indexes LLVM arguments. Don't touch it.
6660 ++i;
6661 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006662
Dan Gohman46510a72010-04-15 01:51:59 +00006663 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006664 ++I, ++Idx) {
6665 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006666 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006667 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006668 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006669
6670 // If this argument is unused then remember its value. It is used to generate
6671 // debugging information.
6672 if (I->use_empty() && NumValues)
6673 SDB->setUnusedArgValue(I, InVals[i]);
6674
Eli Friedman23d32432011-05-05 16:53:34 +00006675 for (unsigned Val = 0; Val != NumValues; ++Val) {
6676 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006677 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6678 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006679
6680 if (!I->use_empty()) {
6681 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6682 if (F.paramHasAttr(Idx, Attribute::SExt))
6683 AssertOp = ISD::AssertSext;
6684 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6685 AssertOp = ISD::AssertZext;
6686
Bill Wendling46ada192010-03-02 01:55:18 +00006687 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006688 NumParts, PartVT, VT,
6689 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006690 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006691
Dan Gohman98ca4f22009-08-05 01:29:28 +00006692 i += NumParts;
6693 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006694
Eli Friedman23d32432011-05-05 16:53:34 +00006695 // We don't need to do anything else for unused arguments.
6696 if (ArgValues.empty())
6697 continue;
6698
Devang Patel9aee3352011-09-08 22:59:09 +00006699 // Note down frame index.
6700 if (FrameIndexSDNode *FI =
6701 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6702 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006703
Eli Friedman23d32432011-05-05 16:53:34 +00006704 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6705 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006706
Eli Friedman23d32432011-05-05 16:53:34 +00006707 SDB->setValue(I, Res);
Devang Patel9aee3352011-09-08 22:59:09 +00006708 if (!EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
6709 if (LoadSDNode *LNode =
6710 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6711 if (FrameIndexSDNode *FI =
6712 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6713 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6714 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006715
Eli Friedman23d32432011-05-05 16:53:34 +00006716 // If this argument is live outside of the entry block, insert a copy from
6717 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006718 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006719 // If we can, though, try to skip creating an unnecessary vreg.
6720 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006721 // general. It's also subtly incompatible with the hacks FastISel
6722 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006723 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6724 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6725 FuncInfo->ValueMap[I] = Reg;
6726 continue;
6727 }
6728 }
6729 if (!isOnlyUsedInEntryBlock(I)) {
6730 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006731 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006732 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006733 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006734
Dan Gohman98ca4f22009-08-05 01:29:28 +00006735 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006736
6737 // Finally, if the target has anything special to do, allow it to do so.
6738 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006739 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006740}
6741
6742/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6743/// ensure constants are generated when needed. Remember the virtual registers
6744/// that need to be added to the Machine PHI nodes as input. We cannot just
6745/// directly add them, because expansion might result in multiple MBB's for one
6746/// BB. As such, the start of the BB might correspond to a different MBB than
6747/// the end.
6748///
6749void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006750SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006751 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006752
6753 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6754
6755 // Check successor nodes' PHI nodes that expect a constant to be available
6756 // from this block.
6757 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006758 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006759 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006760 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006761
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006762 // If this terminator has multiple identical successors (common for
6763 // switches), only handle each succ once.
6764 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006765
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006766 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006767
6768 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6769 // nodes and Machine PHI nodes, but the incoming operands have not been
6770 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006771 for (BasicBlock::const_iterator I = SuccBB->begin();
6772 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006773 // Ignore dead phi's.
6774 if (PN->use_empty()) continue;
6775
Rafael Espindola3fa82832011-05-13 15:18:06 +00006776 // Skip empty types
6777 if (PN->getType()->isEmptyTy())
6778 continue;
6779
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006780 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006781 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006782
Dan Gohman46510a72010-04-15 01:51:59 +00006783 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006784 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006785 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006786 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006787 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006788 }
6789 Reg = RegOut;
6790 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006791 DenseMap<const Value *, unsigned>::iterator I =
6792 FuncInfo.ValueMap.find(PHIOp);
6793 if (I != FuncInfo.ValueMap.end())
6794 Reg = I->second;
6795 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006796 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006797 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006798 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006799 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006800 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006801 }
6802 }
6803
6804 // Remember that this register needs to added to the machine PHI node as
6805 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006806 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006807 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6808 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006809 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006810 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006811 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006812 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006813 Reg += NumRegisters;
6814 }
6815 }
6816 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006817 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006818}