blob: a924ac4e004f7af6fe39ac8b4f7197b86d3e5f77 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
Chris Lattner26689592005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkel7ee74a62013-03-21 21:37:52 +000019#include "PPCRegisterInfo.h"
Chris Lattner331d1bc2006-11-02 01:44:04 +000020#include "PPCSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000022#include "llvm/Target/TargetLowering.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023
24namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000025 namespace PPCISD {
26 enum NodeType {
Nate Begeman3c983c32007-01-26 22:40:50 +000027 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000028 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner0bbea952005-08-26 20:25:03 +000029
30 /// FSEL - Traditional three-operand fsel node.
31 ///
32 FSEL,
Owen Anderson95771af2011-02-25 21:41:48 +000033
Nate Begemanc09eeec2005-09-06 22:03:27 +000034 /// FCFID - The FCFID instruction, taking an f64 operand and producing
35 /// and f64 value containing the FP representation of the integer that
36 /// was temporarily in the f64 operand.
37 FCFID,
Owen Anderson95771af2011-02-25 21:41:48 +000038
39 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
Nate Begemanc09eeec2005-09-06 22:03:27 +000040 /// operand, producing an f64 value containing the integer representation
41 /// of that FP value.
42 FCTIDZ, FCTIWZ,
Owen Anderson95771af2011-02-25 21:41:48 +000043
Chris Lattner51269842006-03-01 05:50:56 +000044 /// STFIWX - The STFIWX instruction. The first operand is an input token
Dan Gohmanc76909a2009-09-25 20:36:54 +000045 /// chain, then an f64 value to store, then an address to store it to.
Chris Lattner51269842006-03-01 05:50:56 +000046 STFIWX,
Owen Anderson95771af2011-02-25 21:41:48 +000047
Nate Begeman993aeb22005-12-13 22:55:22 +000048 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
49 // three v4f32 operands and producing a v4f32 result.
50 VMADDFP, VNMSUBFP,
Owen Anderson95771af2011-02-25 21:41:48 +000051
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000052 /// VPERM - The PPC VPERM Instruction.
53 ///
54 VPERM,
Owen Anderson95771af2011-02-25 21:41:48 +000055
Chris Lattner860e8862005-11-17 07:30:41 +000056 /// Hi/Lo - These represent the high and low 16-bit parts of a global
57 /// address respectively. These nodes have two operands, the first of
58 /// which must be a TargetGlobalAddress, and the second of which must be a
59 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
60 /// though these are usually folded into other nodes.
61 Hi, Lo,
Owen Anderson95771af2011-02-25 21:41:48 +000062
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000063 TOC_ENTRY,
64
Tilmann Scheller3a84dae2009-12-18 13:00:15 +000065 /// The following three target-specific nodes are used for calls through
66 /// function pointers in the 64-bit SVR4 ABI.
67
68 /// Restore the TOC from the TOC save area of the current stack frame.
69 /// This is basically a hard coded load instruction which additionally
70 /// takes/produces a flag.
71 TOC_RESTORE,
72
73 /// Like a regular LOAD but additionally taking/producing a flag.
74 LOAD,
75
76 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
77 /// a hard coded load instruction.
78 LOAD_TOC,
79
Jim Laskey2f616bf2006-11-16 22:43:37 +000080 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
81 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
82 /// compute an allocation on the stack.
83 DYNALLOC,
Owen Anderson95771af2011-02-25 21:41:48 +000084
Chris Lattner860e8862005-11-17 07:30:41 +000085 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
86 /// at function entry, used for PIC code.
87 GlobalBaseReg,
Owen Anderson95771af2011-02-25 21:41:48 +000088
Chris Lattner4172b102005-12-06 02:10:38 +000089 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
90 /// shift amounts. These nodes are generated by the multi-precision shift
91 /// code.
92 SRL, SRA, SHL,
Owen Anderson95771af2011-02-25 21:41:48 +000093
Chris Lattnerc703a8f2006-05-17 19:00:46 +000094 /// CALL - A direct function call.
Ulrich Weigand86765fb2013-03-22 15:24:13 +000095 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel5b00cea2012-03-31 14:45:15 +000096 /// SVR4 calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +000097 CALL, CALL_NOP,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000098
Chris Lattnerc703a8f2006-05-17 19:00:46 +000099 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
100 /// MTCTR instruction.
101 MTCTR,
Owen Anderson95771af2011-02-25 21:41:48 +0000102
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000103 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
104 /// BCTRL instruction.
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000105 BCTRL,
Owen Anderson95771af2011-02-25 21:41:48 +0000106
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000107 /// Return with a flag operand, matched by 'blr'
108 RET_FLAG,
Owen Anderson95771af2011-02-25 21:41:48 +0000109
Dale Johannesen5f07d522010-05-20 17:48:26 +0000110 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCRpseud/MFOCRF
111 /// instructions. This copies the bits corresponding to the specified
112 /// CRREG into the resultant GPR. Bits corresponding to other CR regs
113 /// are undefined.
Chris Lattner6d92cad2006-03-26 10:06:40 +0000114 MFCR,
Chris Lattnera17b1552006-03-31 05:13:27 +0000115
Hal Finkel7ee74a62013-03-21 21:37:52 +0000116 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
117 EH_SJLJ_SETJMP,
118
119 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
120 EH_SJLJ_LONGJMP,
121
Chris Lattnera17b1552006-03-31 05:13:27 +0000122 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
123 /// instructions. For lack of better number, we use the opcode number
124 /// encoding for the OPC field to identify the compare. For example, 838
125 /// is VCMPGTSH.
126 VCMP,
Owen Anderson95771af2011-02-25 21:41:48 +0000127
Chris Lattner6d92cad2006-03-26 10:06:40 +0000128 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Anderson95771af2011-02-25 21:41:48 +0000129 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6d92cad2006-03-26 10:06:40 +0000130 /// opcode number encoding for the OPC field to identify the compare. For
131 /// example, 838 is VCMPGTSH.
Chris Lattner90564f22006-04-18 17:59:36 +0000132 VCMPo,
Owen Anderson95771af2011-02-25 21:41:48 +0000133
Chris Lattner90564f22006-04-18 17:59:36 +0000134 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
135 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
136 /// condition register to branch on, OPC is the branch opcode to use (e.g.
137 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
138 /// an optional input flag argument.
Chris Lattnerd9989382006-07-10 20:56:58 +0000139 COND_BRANCH,
Owen Anderson95771af2011-02-25 21:41:48 +0000140
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +0000141 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
142 /// towards zero. Used only as part of the long double-to-int
143 /// conversion sequence.
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000144 FADDRTZ,
145
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +0000146 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
147 MFFS,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000148
Evan Cheng8608f2e2008-04-19 02:30:38 +0000149 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng54fc97d2008-04-19 01:30:48 +0000150 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng8608f2e2008-04-19 02:30:38 +0000151 LARX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000152
Evan Cheng8608f2e2008-04-19 02:30:38 +0000153 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
154 /// indexed. This is used to implement atomic operations.
155 STCX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000156
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000157 /// TC_RETURN - A tail call return.
158 /// operand #0 chain
159 /// operand #1 callee (register or absolute)
160 /// operand #2 stack adjustment
161 /// operand #3 optional in flag
Dan Gohmanc76909a2009-09-25 20:36:54 +0000162 TC_RETURN,
163
Hal Finkel82b38212012-08-28 02:10:27 +0000164 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
165 CR6SET,
166 CR6UNSET,
167
Bill Schmidtb453e162012-12-14 17:02:38 +0000168 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
169 /// TLS model, produces an ADDIS8 instruction that adds the GOT
170 /// base to sym@got@tprel@ha.
171 ADDIS_GOT_TPREL_HA,
172
173 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000174 /// TLS model, produces a LD instruction with base register G8RReg
Bill Schmidtb453e162012-12-14 17:02:38 +0000175 /// and offset sym@got@tprel@l. This completes the addition that
176 /// finds the offset of "sym" relative to the thread pointer.
177 LD_GOT_TPREL_L,
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000178
179 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
180 /// model, produces an ADD instruction that adds the contents of
181 /// G8RReg to the thread pointer. Symbol contains a relocation
182 /// sym@tls which is to be replaced by the thread pointer and
183 /// identifies to the linker that the instruction is part of a
184 /// TLS sequence.
185 ADD_TLS,
186
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000187 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
188 /// model, produces an ADDIS8 instruction that adds the GOT base
189 /// register to sym@got@tlsgd@ha.
190 ADDIS_TLSGD_HA,
191
192 /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
193 /// model, produces an ADDI8 instruction that adds G8RReg to
194 /// sym@got@tlsgd@l.
195 ADDI_TLSGD_L,
196
197 /// G8RC = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
198 /// model, produces a call to __tls_get_addr(sym@tlsgd).
199 GET_TLS_ADDR,
200
Bill Schmidt349c2782012-12-12 19:29:35 +0000201 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
202 /// model, produces an ADDIS8 instruction that adds the GOT base
203 /// register to sym@got@tlsld@ha.
204 ADDIS_TLSLD_HA,
205
206 /// G8RC = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
207 /// model, produces an ADDI8 instruction that adds G8RReg to
208 /// sym@got@tlsld@l.
209 ADDI_TLSLD_L,
210
211 /// G8RC = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
212 /// model, produces a call to __tls_get_addr(sym@tlsld).
213 GET_TLSLD_ADDR,
214
215 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol, Chain - For the
216 /// local-dynamic TLS model, produces an ADDIS8 instruction
217 /// that adds X3 to sym@dtprel@ha. The Chain operand is needed
218 /// to tie this in place following a copy to %X3 from the result
219 /// of a GET_TLSLD_ADDR.
220 ADDIS_DTPREL_HA,
221
222 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
223 /// model, produces an ADDI8 instruction that adds G8RReg to
224 /// sym@got@dtprel@l.
225 ADDI_DTPREL_L,
226
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000227 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtabc40282013-02-20 20:41:42 +0000228 /// during instruction selection to optimize a BUILD_VECTOR into
229 /// operations on splats. This is necessary to avoid losing these
230 /// optimizations due to constant folding.
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000231 VADD_SPLAT,
232
Owen Anderson95771af2011-02-25 21:41:48 +0000233 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000234 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
235 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
236 /// i32.
Hal Finkel9ad0f492013-03-31 01:58:02 +0000237 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Anderson95771af2011-02-25 21:41:48 +0000238
239 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000240 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
241 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
242 /// or i32.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000243 LBRX,
244
Hal Finkel8049ab12013-03-31 10:12:51 +0000245 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
246 /// load which sign-extends from a 32-bit integer value into the
247 /// destination 64-bit register.
248 LFIWAX,
249
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000250 /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium and large code model,
251 /// produces an ADDIS8 instruction that adds the TOC base register to
252 /// sym@toc@ha.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000253 ADDIS_TOC_HA,
254
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000255 /// G8RC = LD_TOC_L Symbol, G8RReg - For medium and large code model,
256 /// produces a LD instruction with base register G8RReg and offset
257 /// sym@toc@l. Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000258 LD_TOC_L,
259
260 /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces
261 /// an ADDI8 instruction that adds G8RReg to sym@toc@l.
262 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
263 ADDI_TOC_L
Chris Lattner281b55e2006-01-27 23:34:02 +0000264 };
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000265 }
266
267 /// Define some predicates that are used for node matching.
268 namespace PPC {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000269 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
270 /// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000271 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000272
Chris Lattnerddb739e2006-04-06 17:23:16 +0000273 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
274 /// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000275 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000276
277 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
278 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000279 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
280 bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000281
282 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
283 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000284 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
285 bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000286
Chris Lattnerd0608e12006-04-06 18:26:28 +0000287 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
288 /// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000289 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000290
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000291 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
292 /// specifies a splat of a single element that is suitable for input to
293 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000294 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000295
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000296 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
297 /// are -0.0.
298 bool isAllNegativeZeroVector(SDNode *N);
299
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000300 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
301 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000302 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000303
Chris Lattnere87192a2006-04-12 17:37:20 +0000304 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattner140a58f2006-04-08 06:46:53 +0000305 /// formed by using a vspltis[bhw] instruction of the specified element
306 /// size, return the constant being splatted. The ByteSize field indicates
307 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000308 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000309 }
Owen Anderson95771af2011-02-25 21:41:48 +0000310
Nate Begeman21e463b2005-10-16 05:39:50 +0000311 class PPCTargetLowering : public TargetLowering {
Chris Lattner331d1bc2006-11-02 01:44:04 +0000312 const PPCSubtarget &PPCSubTarget;
Hal Finkel7ee74a62013-03-21 21:37:52 +0000313 const PPCRegisterInfo *PPCRegInfo;
Dan Gohman1e93df62010-04-17 14:41:14 +0000314
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000315 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000316 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Anderson95771af2011-02-25 21:41:48 +0000317
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000318 /// getTargetNodeName() - This method returns the name of a target specific
319 /// DAG node.
320 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000321
Michael Liaoa6b20ce2013-03-01 18:40:30 +0000322 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Owen Anderson95771af2011-02-25 21:41:48 +0000323
Scott Michel5b8f82e2008-03-10 15:42:14 +0000324 /// getSetCCResultType - Return the ISD::SETCC ValueType
Duncan Sands28b77e92011-09-06 19:07:46 +0000325 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000326
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000327 /// getPreIndexedAddressParts - returns true by value, base pointer and
328 /// offset pointer and addressing mode by reference if the node's address
329 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000330 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
331 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000332 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000333 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000334
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000335 /// SelectAddressRegReg - Given the specified addressed, check to see if it
336 /// can be represented as an indexed [r+r] operation. Returns false if it
337 /// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000338 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000339 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000340
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000341 /// SelectAddressRegImm - Returns true if the address N can be represented
342 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
343 /// is not better represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000344 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000345 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000346
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000347 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
348 /// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000349 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000350 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000351
352 /// SelectAddressRegImmShift - Returns true if the address N can be
353 /// represented by a base register plus a signed 14-bit displacement
354 /// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000355 bool SelectAddressRegImmShift(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000356 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000357
Hal Finkel3f31d492012-04-01 19:23:08 +0000358 Sched::Preference getSchedulingPreference(SDNode *N) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000359
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000360 /// LowerOperation - Provide custom lowering hooks for some operations.
361 ///
Dan Gohmand858e902010-04-17 15:26:15 +0000362 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner1f873002007-11-28 18:44:47 +0000363
Duncan Sands1607f052008-12-01 11:39:25 +0000364 /// ReplaceNodeResults - Replace the results of node with an illegal result
365 /// type with new values built out of custom code.
366 ///
367 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000368 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000369
Dan Gohman475871a2008-07-27 21:46:04 +0000370 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000371
Dan Gohman475871a2008-07-27 21:46:04 +0000372 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Owen Anderson95771af2011-02-25 21:41:48 +0000373 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000374 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000375 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +0000376 unsigned Depth = 0) const;
Nate Begeman4a959452005-10-18 23:23:37 +0000377
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000378 virtual MachineBasicBlock *
379 EmitInstrWithCustomInserter(MachineInstr *MI,
380 MachineBasicBlock *MBB) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000381 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000382 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000383 unsigned BinOpcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000384 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
385 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000386 bool is8bit, unsigned Opcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000387
Hal Finkel7ee74a62013-03-21 21:37:52 +0000388 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
389 MachineBasicBlock *MBB) const;
390
391 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
392 MachineBasicBlock *MBB) const;
393
Chris Lattner4234f572007-03-25 02:14:49 +0000394 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson44ab89e2010-10-29 17:29:13 +0000395
396 /// Examine constraint string and operand type and determine a weight value.
397 /// The operand object must already have been set up with the operand type.
398 ConstraintWeight getSingleConstraintMatchWeight(
399 AsmOperandInfo &info, const char *constraint) const;
400
Owen Anderson95771af2011-02-25 21:41:48 +0000401 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +0000402 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000403 EVT VT) const;
Evan Chengc4c62572006-03-13 23:20:37 +0000404
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
406 /// function arguments in the caller parameter area. This is the actual
407 /// alignment, not its logarithm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000408 unsigned getByValTypeAlignment(Type *Ty) const;
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409
Chris Lattner48884cd2007-08-25 00:47:38 +0000410 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +0000411 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +0000412 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +0000413 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +0000414 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000415 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000416
Chris Lattnerc9addb72007-03-30 23:15:24 +0000417 /// isLegalAddressingMode - Return true if the addressing mode represented
418 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000419 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Owen Anderson95771af2011-02-25 21:41:48 +0000420
Evan Chengc4c62572006-03-13 23:20:37 +0000421 /// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +0000422 /// as the offset of the target addressing mode for load / store of the
423 /// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000424 virtual bool isLegalAddressImmediate(int64_t V, Type *Ty) const;
Evan Cheng86193912007-03-12 23:29:01 +0000425
426 /// isLegalAddressImmediate - Return true if the GlobalValue can be used as
427 /// the offset of the target addressing mode.
428 virtual bool isLegalAddressImmediate(GlobalValue *GV) const;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +0000429
Dan Gohman54aeea32008-10-21 03:41:46 +0000430 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000431
Evan Cheng42642d02010-04-01 20:10:42 +0000432 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +0000433 /// and store operations as a result of memset, memcpy, and memmove
434 /// lowering. If DstAlign is zero that means it's safe to destination
435 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
436 /// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +0000437 /// probably because the source does not need to be loaded. If 'IsMemset' is
438 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
439 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
440 /// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +0000441 /// It returns EVT::Other if the type should be determined using generic
442 /// target-independent logic.
Evan Chengf28f8bc2010-04-02 19:36:14 +0000443 virtual EVT
Evan Cheng946a3a92012-12-12 02:34:41 +0000444 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
445 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +0000446 MachineFunction &MF) const;
Dan Gohman54aeea32008-10-21 03:41:46 +0000447
Hal Finkel2d37f7b2013-03-15 15:27:13 +0000448 /// Is unaligned memory access allowed for the given type, and is it fast
449 /// relative to software emulation.
450 virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast = 0) const;
451
Hal Finkel070b8db2012-06-22 00:49:52 +0000452 /// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
453 /// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
454 /// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
455 /// is expanded to mul + add.
456 virtual bool isFMAFasterThanMulAndAdd(EVT VT) const;
457
Evan Cheng54fc97d2008-04-19 01:30:48 +0000458 private:
Dan Gohman475871a2008-07-27 21:46:04 +0000459 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
460 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000461
Evan Cheng0c439eb2010-01-27 00:07:07 +0000462 bool
463 IsEligibleForTailCallOptimization(SDValue Callee,
464 CallingConv::ID CalleeCC,
465 bool isVarArg,
466 const SmallVectorImpl<ISD::InputArg> &Ins,
467 SelectionDAG& DAG) const;
468
Dan Gohman475871a2008-07-27 21:46:04 +0000469 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000470 int SPDiff,
471 SDValue Chain,
472 SDValue &LROpOut,
473 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000474 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +0000475 DebugLoc dl) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000476
Dan Gohmand858e902010-04-17 15:26:15 +0000477 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
478 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
479 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
480 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000481 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000482 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000483 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
484 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands4a544a72011-09-06 13:37:06 +0000485 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
486 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000487 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000488 const PPCSubtarget &Subtarget) const;
Dan Gohman1e93df62010-04-17 14:41:14 +0000489 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000490 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000491 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000492 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000493 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000494 const PPCSubtarget &Subtarget) const;
495 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
496 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, DebugLoc dl) const;
497 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
498 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
499 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
500 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
501 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
502 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
503 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
504 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
505 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
506 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000507
508 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000509 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000510 const SmallVectorImpl<ISD::InputArg> &Ins,
511 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000512 SmallVectorImpl<SDValue> &InVals) const;
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000513 SDValue FinishCall(CallingConv::ID CallConv, DebugLoc dl, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000514 bool isVarArg,
515 SelectionDAG &DAG,
516 SmallVector<std::pair<unsigned, SDValue>, 8>
517 &RegsToPass,
518 SDValue InFlag, SDValue Chain,
519 SDValue &Callee,
520 int SPDiff, unsigned NumBytes,
521 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +0000522 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000523
524 virtual SDValue
525 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000526 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000527 const SmallVectorImpl<ISD::InputArg> &Ins,
528 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000529 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000530
531 virtual SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000532 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000533 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000534
Hal Finkeld712f932011-10-14 19:51:36 +0000535 virtual bool
536 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
537 bool isVarArg,
538 const SmallVectorImpl<ISD::OutputArg> &Outs,
539 LLVMContext &Context) const;
540
Dan Gohman98ca4f22009-08-05 01:29:28 +0000541 virtual SDValue
542 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000543 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000544 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000545 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000546 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000547
548 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000549 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
550 SDValue ArgVal, DebugLoc dl) const;
551
552 void
553 setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
554 unsigned nAltivecParamsAtEnd,
555 unsigned MinReservedArea, bool isPPC64) const;
556
557 SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +0000558 LowerFormalArguments_Darwin(SDValue Chain,
559 CallingConv::ID CallConv, bool isVarArg,
560 const SmallVectorImpl<ISD::InputArg> &Ins,
561 DebugLoc dl, SelectionDAG &DAG,
562 SmallVectorImpl<SDValue> &InVals) const;
563 SDValue
564 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000565 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000566 const SmallVectorImpl<ISD::InputArg> &Ins,
567 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000568 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000569 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000570 LowerFormalArguments_32SVR4(SDValue Chain,
571 CallingConv::ID CallConv, bool isVarArg,
572 const SmallVectorImpl<ISD::InputArg> &Ins,
573 DebugLoc dl, SelectionDAG &DAG,
574 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000575
576 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000577 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
578 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
579 SelectionDAG &DAG, DebugLoc dl) const;
580
581 SDValue
582 LowerCall_Darwin(SDValue Chain, SDValue Callee,
583 CallingConv::ID CallConv,
584 bool isVarArg, bool isTailCall,
585 const SmallVectorImpl<ISD::OutputArg> &Outs,
586 const SmallVectorImpl<SDValue> &OutVals,
587 const SmallVectorImpl<ISD::InputArg> &Ins,
588 DebugLoc dl, SelectionDAG &DAG,
589 SmallVectorImpl<SDValue> &InVals) const;
590 SDValue
591 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt419f3762012-09-19 15:42:13 +0000592 CallingConv::ID CallConv,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000593 bool isVarArg, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000594 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000595 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000596 const SmallVectorImpl<ISD::InputArg> &Ins,
597 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000598 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000599 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000600 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
601 bool isVarArg, bool isTailCall,
602 const SmallVectorImpl<ISD::OutputArg> &Outs,
603 const SmallVectorImpl<SDValue> &OutVals,
604 const SmallVectorImpl<ISD::InputArg> &Ins,
605 DebugLoc dl, SelectionDAG &DAG,
606 SmallVectorImpl<SDValue> &InVals) const;
Hal Finkel7ee74a62013-03-21 21:37:52 +0000607
608 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
609 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000610 };
611}
612
613#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H