blob: 0574f047c2e6e91d4b82a68ee58c688b1dc6835b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000153 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
155 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
159 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000160
Hal Finkelf5d5c432013-03-29 08:57:48 +0000161 if (Subtarget->hasFPRND()) {
162 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
163 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
164 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
165
166 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
167 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
168 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
169
170 // frin does not implement "ties to even." Thus, this is safe only in
171 // fast-math mode.
172 if (TM.Options.UnsafeFPMath) {
173 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
174 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000175
176 // These need to set FE_INEXACT, and use a custom inserter.
177 setOperationAction(ISD::FRINT, MVT::f64, Legal);
178 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000179 }
180 }
181
Nate Begemand88fc032006-01-14 03:14:10 +0000182 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000185 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
186 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000189 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
190 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000191
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000192 if (Subtarget->hasPOPCNTD()) {
193 setOperationAction(ISD::CTPOP, MVT::i32 , Promote);
194 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
195 } else {
196 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
197 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
198 }
199
Nate Begeman35ef9132006-01-11 21:21:00 +0000200 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
202 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000204 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SELECT, MVT::i32, Expand);
206 setOperationAction(ISD::SELECT, MVT::i64, Expand);
207 setOperationAction(ISD::SELECT, MVT::f32, Expand);
208 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000210 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
212 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000213
Nate Begeman750ac1b2006-02-01 07:19:44 +0000214 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Nate Begeman81e80972006-03-17 01:40:33 +0000217 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerf7605322005-08-31 21:09:52 +0000222 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000224
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000225 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
227 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000228
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000229 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
230 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
231 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
232 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000233
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000234 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000236
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
238 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
239 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
240 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000241
Hal Finkele9150472013-03-27 19:10:42 +0000242 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000243 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
244 // support continuation, user-level threading, and etc.. As a result, no
245 // other SjLj exception interfaces are implemented and please don't build
246 // your own exception handling based on them.
247 // LLVM/Clang supports zero-cost DWARF exception handling.
248 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
249 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000250
251 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000252 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
254 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000255 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
257 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
258 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
259 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000260 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
262 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Nate Begeman1db3c922008-08-11 17:36:31 +0000264 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000266
267 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000268 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
269 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000270
Nate Begemanacc398c2006-01-25 18:21:52 +0000271 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000273
Evan Cheng769951f2012-07-02 22:39:56 +0000274 if (Subtarget->isSVR4ABI()) {
275 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000276 // VAARG always uses double-word chunks, so promote anything smaller.
277 setOperationAction(ISD::VAARG, MVT::i1, Promote);
278 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
279 setOperationAction(ISD::VAARG, MVT::i8, Promote);
280 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
281 setOperationAction(ISD::VAARG, MVT::i16, Promote);
282 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
283 setOperationAction(ISD::VAARG, MVT::i32, Promote);
284 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
285 setOperationAction(ISD::VAARG, MVT::Other, Expand);
286 } else {
287 // VAARG is custom lowered with the 32-bit SVR4 ABI.
288 setOperationAction(ISD::VAARG, MVT::Other, Custom);
289 setOperationAction(ISD::VAARG, MVT::i64, Custom);
290 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000291 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000293
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000294 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
296 setOperationAction(ISD::VAEND , MVT::Other, Expand);
297 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
298 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
299 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
300 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000301
Chris Lattner6d92cad2006-03-26 10:06:40 +0000302 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000304
Dale Johannesen53e4e442008-11-07 22:54:33 +0000305 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
309 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
310 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
311 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
312 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
313 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
314 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
315 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
316 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
317 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000318
Evan Cheng769951f2012-07-02 22:39:56 +0000319 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000320 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
322 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
323 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
324 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000325 // This is just the low 32 bits of a (signed) fp->i64 conversion.
326 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000328
Chris Lattner7fbcef72006-03-24 07:53:47 +0000329 // FIXME: disable this lowered code. This generates 64-bit register values,
330 // and we don't model the fact that the top part is clobbered by calls. We
331 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000333 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000334 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000336 }
337
Evan Cheng769951f2012-07-02 22:39:56 +0000338 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000339 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000340 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000341 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000343 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
345 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
346 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000347 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000348 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
350 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
351 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000352 }
Evan Chengd30bf012006-03-01 01:11:20 +0000353
Evan Cheng769951f2012-07-02 22:39:56 +0000354 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000355 // First set operation action for all vector types to expand. Then we
356 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
358 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
359 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000360
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000361 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::ADD , VT, Legal);
363 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Chris Lattner7ff7e672006-04-04 17:25:31 +0000365 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000366 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000368
369 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000370 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000372 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000374 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000376 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000378 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000380 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000382
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000383 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000384 setOperationAction(ISD::MUL , VT, Expand);
385 setOperationAction(ISD::SDIV, VT, Expand);
386 setOperationAction(ISD::SREM, VT, Expand);
387 setOperationAction(ISD::UDIV, VT, Expand);
388 setOperationAction(ISD::UREM, VT, Expand);
389 setOperationAction(ISD::FDIV, VT, Expand);
390 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000391 setOperationAction(ISD::FSQRT, VT, Expand);
392 setOperationAction(ISD::FLOG, VT, Expand);
393 setOperationAction(ISD::FLOG10, VT, Expand);
394 setOperationAction(ISD::FLOG2, VT, Expand);
395 setOperationAction(ISD::FEXP, VT, Expand);
396 setOperationAction(ISD::FEXP2, VT, Expand);
397 setOperationAction(ISD::FSIN, VT, Expand);
398 setOperationAction(ISD::FCOS, VT, Expand);
399 setOperationAction(ISD::FABS, VT, Expand);
400 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000401 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000402 setOperationAction(ISD::FCEIL, VT, Expand);
403 setOperationAction(ISD::FTRUNC, VT, Expand);
404 setOperationAction(ISD::FRINT, VT, Expand);
405 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000406 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
407 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
408 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
409 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
410 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
411 setOperationAction(ISD::UDIVREM, VT, Expand);
412 setOperationAction(ISD::SDIVREM, VT, Expand);
413 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
414 setOperationAction(ISD::FPOW, VT, Expand);
415 setOperationAction(ISD::CTPOP, VT, Expand);
416 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000418 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000419 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000420 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000421 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
422
423 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
424 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
425 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
426 setTruncStoreAction(VT, InnerVT, Expand);
427 }
428 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
429 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
430 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000431 }
432
Chris Lattner7ff7e672006-04-04 17:25:31 +0000433 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
434 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000436
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::AND , MVT::v4i32, Legal);
438 setOperationAction(ISD::OR , MVT::v4i32, Legal);
439 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
440 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
441 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
442 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000443 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
444 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
445 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
446 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000447 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
448 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
449 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
450 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000451
Craig Topperc9099502012-04-20 06:31:50 +0000452 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
453 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
454 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
455 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000458 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
460 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
461 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
464 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000465
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
467 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
468 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
469 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000470
471 // Altivec does not contain unordered floating-point compare instructions
472 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
473 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
474 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
475 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
476 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
477 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000478 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000479
Hal Finkel8cc34742012-08-04 14:10:46 +0000480 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000481 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000482 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
483 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000484
Eli Friedman4db5aca2011-08-29 18:23:02 +0000485 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
486 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000487 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
488 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000489
Duncan Sands03228082008-11-23 15:47:28 +0000490 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000491 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000492
Evan Cheng769951f2012-07-02 22:39:56 +0000493 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000494 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000495 setExceptionPointerRegister(PPC::X3);
496 setExceptionSelectorRegister(PPC::X4);
497 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000498 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000499 setExceptionPointerRegister(PPC::R3);
500 setExceptionSelectorRegister(PPC::R4);
501 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000502
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000503 // We have target-specific dag combine patterns for the following nodes:
504 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000505 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000506 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000507 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000508
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000509 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000510 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000511 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000512 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
513 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000514 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
515 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000516 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
517 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
518 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
519 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
520 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000521 }
522
Hal Finkelc6129162011-10-17 18:53:03 +0000523 setMinFunctionAlignment(2);
524 if (PPCSubTarget.isDarwin())
525 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000526
Evan Cheng769951f2012-07-02 22:39:56 +0000527 if (isPPC64 && Subtarget->isJITCodeModel())
528 // Temporary workaround for the inability of PPC64 JIT to handle jump
529 // tables.
530 setSupportJumpTables(false);
531
Eli Friedman26689ac2011-08-03 21:06:02 +0000532 setInsertFencesForAtomic(true);
533
Hal Finkel768c65f2011-11-22 16:21:04 +0000534 setSchedulingPreference(Sched::Hybrid);
535
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000536 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000537
538 // The Freescale cores does better with aggressive inlining of memcpy and
539 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
540 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
541 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000542 MaxStoresPerMemset = 32;
543 MaxStoresPerMemsetOptSize = 16;
544 MaxStoresPerMemcpy = 32;
545 MaxStoresPerMemcpyOptSize = 8;
546 MaxStoresPerMemmove = 32;
547 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000548
549 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000550 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000551}
552
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000553/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
554/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000555unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000556 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000557 // Darwin passes everything on 4 byte boundary.
558 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
559 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000560
561 // 16byte and wider vectors are passed on 16byte boundary.
562 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
563 if (VTy->getBitWidth() >= 128)
564 return 16;
565
566 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
567 if (PPCSubTarget.isPPC64())
568 return 8;
569
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000570 return 4;
571}
572
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000573const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
574 switch (Opcode) {
575 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000576 case PPCISD::FSEL: return "PPCISD::FSEL";
577 case PPCISD::FCFID: return "PPCISD::FCFID";
578 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
579 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
580 case PPCISD::STFIWX: return "PPCISD::STFIWX";
581 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
582 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
583 case PPCISD::VPERM: return "PPCISD::VPERM";
584 case PPCISD::Hi: return "PPCISD::Hi";
585 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000586 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000587 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
588 case PPCISD::LOAD: return "PPCISD::LOAD";
589 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000590 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
591 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
592 case PPCISD::SRL: return "PPCISD::SRL";
593 case PPCISD::SRA: return "PPCISD::SRA";
594 case PPCISD::SHL: return "PPCISD::SHL";
595 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
596 case PPCISD::STD_32: return "PPCISD::STD_32";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000597 case PPCISD::CALL: return "PPCISD::CALL";
598 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000599 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000600 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000601 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000602 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
603 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000604 case PPCISD::MFCR: return "PPCISD::MFCR";
605 case PPCISD::VCMP: return "PPCISD::VCMP";
606 case PPCISD::VCMPo: return "PPCISD::VCMPo";
607 case PPCISD::LBRX: return "PPCISD::LBRX";
608 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000609 case PPCISD::LARX: return "PPCISD::LARX";
610 case PPCISD::STCX: return "PPCISD::STCX";
611 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
612 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000613 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000614 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000615 case PPCISD::CR6SET: return "PPCISD::CR6SET";
616 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000617 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
618 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
619 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000620 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
621 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000622 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000623 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
624 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
625 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000626 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
627 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
628 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
629 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
630 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000631 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000632 }
633}
634
Duncan Sands28b77e92011-09-06 19:07:46 +0000635EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000636 if (!VT.isVector())
637 return MVT::i32;
638 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000639}
640
Chris Lattner1a635d62006-04-14 06:01:58 +0000641//===----------------------------------------------------------------------===//
642// Node matching predicates, for use by the tblgen matching code.
643//===----------------------------------------------------------------------===//
644
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000645/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000646static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000647 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000648 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000649 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000650 // Maybe this has already been legalized into the constant pool?
651 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000652 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000653 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000654 }
655 return false;
656}
657
Chris Lattnerddb739e2006-04-06 17:23:16 +0000658/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
659/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000660static bool isConstantOrUndef(int Op, int Val) {
661 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000662}
663
664/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
665/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000666bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000667 if (!isUnary) {
668 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000670 return false;
671 } else {
672 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000673 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
674 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000675 return false;
676 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000677 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000678}
679
680/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
681/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000682bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000683 if (!isUnary) {
684 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000685 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
686 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000687 return false;
688 } else {
689 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
691 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
692 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
693 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000694 return false;
695 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000696 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000697}
698
Chris Lattnercaad1632006-04-06 22:02:42 +0000699/// isVMerge - Common function, used to match vmrg* shuffles.
700///
Nate Begeman9008ca62009-04-27 18:41:29 +0000701static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000702 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000704 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000705 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
706 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000707
Chris Lattner116cc482006-04-06 21:11:54 +0000708 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
709 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000710 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000711 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000712 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000713 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000714 return false;
715 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000717}
718
719/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
720/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000721bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000723 if (!isUnary)
724 return isVMerge(N, UnitSize, 8, 24);
725 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000726}
727
728/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
729/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000730bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000731 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000732 if (!isUnary)
733 return isVMerge(N, UnitSize, 0, 16);
734 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000735}
736
737
Chris Lattnerd0608e12006-04-06 18:26:28 +0000738/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
739/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000740int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 "PPC only supports shuffles by bytes!");
743
744 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000745
Chris Lattnerd0608e12006-04-06 18:26:28 +0000746 // Find the first non-undef value in the shuffle mask.
747 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000748 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000749 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Chris Lattnerd0608e12006-04-06 18:26:28 +0000751 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Nate Begeman9008ca62009-04-27 18:41:29 +0000753 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000754 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000755 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000756 if (ShiftAmt < i) return -1;
757 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000758
Chris Lattnerf24380e2006-04-06 22:28:36 +0000759 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000760 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000761 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000762 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000763 return -1;
764 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000765 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000766 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000767 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000768 return -1;
769 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000770 return ShiftAmt;
771}
Chris Lattneref819f82006-03-20 06:33:01 +0000772
773/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
774/// specifies a splat of a single element that is suitable for input to
775/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000776bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000778 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Chris Lattner88a99ef2006-03-20 06:37:44 +0000780 // This is a splat operation if each element of the permute is the same, and
781 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000782 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783
Nate Begeman9008ca62009-04-27 18:41:29 +0000784 // FIXME: Handle UNDEF elements too!
785 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000786 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000787
Nate Begeman9008ca62009-04-27 18:41:29 +0000788 // Check that the indices are consecutive, in the case of a multi-byte element
789 // splatted with a v16i8 mask.
790 for (unsigned i = 1; i != EltSize; ++i)
791 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000792 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000793
Chris Lattner7ff7e672006-04-04 17:25:31 +0000794 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000795 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000796 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000797 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000798 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000799 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000800 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000801}
802
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000803/// isAllNegativeZeroVector - Returns true if all elements of build_vector
804/// are -0.0.
805bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000806 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
807
808 APInt APVal, APUndef;
809 unsigned BitSize;
810 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811
Dale Johannesen1e608812009-11-13 01:45:18 +0000812 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000813 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000814 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000815
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000816 return false;
817}
818
Chris Lattneref819f82006-03-20 06:33:01 +0000819/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
820/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000821unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000822 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
823 assert(isSplatShuffleMask(SVOp, EltSize));
824 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000825}
826
Chris Lattnere87192a2006-04-12 17:37:20 +0000827/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000828/// by using a vspltis[bhw] instruction of the specified element size, return
829/// the constant being splatted. The ByteSize field indicates the number of
830/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000831SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
832 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000833
834 // If ByteSize of the splat is bigger than the element size of the
835 // build_vector, then we have a case where we are checking for a splat where
836 // multiple elements of the buildvector are folded together into a single
837 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
838 unsigned EltSize = 16/N->getNumOperands();
839 if (EltSize < ByteSize) {
840 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000841 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000842 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
Chris Lattner79d9a882006-04-08 07:14:26 +0000844 // See if all of the elements in the buildvector agree across.
845 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
846 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
847 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000848 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000849
Scott Michelfdc40a02009-02-17 22:15:04 +0000850
Gabor Greifba36cb52008-08-28 21:40:38 +0000851 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000852 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
853 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000854 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000855 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000856
Chris Lattner79d9a882006-04-08 07:14:26 +0000857 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
858 // either constant or undef values that are identical for each chunk. See
859 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000860
Chris Lattner79d9a882006-04-08 07:14:26 +0000861 // Check to see if all of the leading entries are either 0 or -1. If
862 // neither, then this won't fit into the immediate field.
863 bool LeadingZero = true;
864 bool LeadingOnes = true;
865 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000866 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000867
Chris Lattner79d9a882006-04-08 07:14:26 +0000868 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
869 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
870 }
871 // Finally, check the least significant entry.
872 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000873 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000875 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000876 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000878 }
879 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000880 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000882 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000883 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000885 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000886
Dan Gohman475871a2008-07-27 21:46:04 +0000887 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000888 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000889
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000890 // Check to see if this buildvec has a single non-undef value in its elements.
891 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
892 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000893 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000894 OpVal = N->getOperand(i);
895 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000896 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000897 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000898
Gabor Greifba36cb52008-08-28 21:40:38 +0000899 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Eli Friedman1a8229b2009-05-24 02:03:36 +0000901 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000902 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000903 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000904 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000905 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000907 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000908 }
909
910 // If the splat value is larger than the element value, then we can never do
911 // this splat. The only case that we could fit the replicated bits into our
912 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000913 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000915 // If the element value is larger than the splat value, cut it in half and
916 // check to see if the two halves are equal. Continue doing this until we
917 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
918 while (ValSizeInBytes > ByteSize) {
919 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000920
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000921 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000922 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
923 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000924 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000925 }
926
927 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000928 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000930 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000931 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000932
Chris Lattner140a58f2006-04-08 06:46:53 +0000933 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000934 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000936 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000937}
938
Chris Lattner1a635d62006-04-14 06:01:58 +0000939//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940// Addressing Mode Selection
941//===----------------------------------------------------------------------===//
942
943/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
944/// or 64-bit immediate, and if the value can be accurately represented as a
945/// sign extension from a 16-bit value. If so, this returns true and the
946/// immediate.
947static bool isIntS16Immediate(SDNode *N, short &Imm) {
948 if (N->getOpcode() != ISD::Constant)
949 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000950
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000951 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000953 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000955 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956}
Dan Gohman475871a2008-07-27 21:46:04 +0000957static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000958 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959}
960
961
962/// SelectAddressRegReg - Given the specified addressed, check to see if it
963/// can be represented as an indexed [r+r] operation. Returns false if it
964/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000965bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
966 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000967 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 short imm = 0;
969 if (N.getOpcode() == ISD::ADD) {
970 if (isIntS16Immediate(N.getOperand(1), imm))
971 return false; // r+i
972 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
973 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000974
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000975 Base = N.getOperand(0);
976 Index = N.getOperand(1);
977 return true;
978 } else if (N.getOpcode() == ISD::OR) {
979 if (isIntS16Immediate(N.getOperand(1), imm))
980 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000981
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 // If this is an or of disjoint bitfields, we can codegen this as an add
983 // (for better address arithmetic) if the LHS and RHS of the OR are provably
984 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000985 APInt LHSKnownZero, LHSKnownOne;
986 APInt RHSKnownZero, RHSKnownOne;
987 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000988 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000989
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000990 if (LHSKnownZero.getBoolValue()) {
991 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000992 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000993 // If all of the bits are known zero on the LHS or RHS, the add won't
994 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000995 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000996 Base = N.getOperand(0);
997 Index = N.getOperand(1);
998 return true;
999 }
1000 }
1001 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001002
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003 return false;
1004}
1005
1006/// Returns true if the address N can be represented by a base register plus
1007/// a signed 16-bit displacement [r+imm], and if it is not better
1008/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001009bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001010 SDValue &Base,
1011 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001012 // FIXME dl should come from parent load or store, not from address
1013 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 // If this can be more profitably realized as r+r, fail.
1015 if (SelectAddressRegReg(N, Disp, Base, DAG))
1016 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001017
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001018 if (N.getOpcode() == ISD::ADD) {
1019 short imm = 0;
1020 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001022 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1023 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1024 } else {
1025 Base = N.getOperand(0);
1026 }
1027 return true; // [r+i]
1028 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1029 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001030 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 && "Cannot handle constant offsets yet!");
1032 Disp = N.getOperand(1).getOperand(0); // The global address.
1033 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001034 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 Disp.getOpcode() == ISD::TargetConstantPool ||
1036 Disp.getOpcode() == ISD::TargetJumpTable);
1037 Base = N.getOperand(0);
1038 return true; // [&g+r]
1039 }
1040 } else if (N.getOpcode() == ISD::OR) {
1041 short imm = 0;
1042 if (isIntS16Immediate(N.getOperand(1), imm)) {
1043 // If this is an or of disjoint bitfields, we can codegen this as an add
1044 // (for better address arithmetic) if the LHS and RHS of the OR are
1045 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001046 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001047 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001048
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001049 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 // If all of the bits are known zero on the LHS or RHS, the add won't
1051 // carry.
1052 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 return true;
1055 }
1056 }
1057 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1058 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001059
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 // If this address fits entirely in a 16-bit sext immediate field, codegen
1061 // this as "d, 0"
1062 short Imm;
1063 if (isIntS16Immediate(CN, Imm)) {
1064 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001065 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1066 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001067 return true;
1068 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001069
1070 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001072 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1073 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001074
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001075 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001076 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001077
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1079 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001080 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 return true;
1082 }
1083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001084
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001085 Disp = DAG.getTargetConstant(0, getPointerTy());
1086 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1087 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1088 else
1089 Base = N;
1090 return true; // [r+0]
1091}
1092
1093/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1094/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001095bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1096 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001097 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001098 // Check to see if we can easily represent this as an [r+r] address. This
1099 // will fail if it thinks that the address is more profitably represented as
1100 // reg+imm, e.g. where imm = 0.
1101 if (SelectAddressRegReg(N, Base, Index, DAG))
1102 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001103
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001104 // If the operand is an addition, always emit this as [r+r], since this is
1105 // better (for code size, and execution, as the memop does the add for free)
1106 // than emitting an explicit add.
1107 if (N.getOpcode() == ISD::ADD) {
1108 Base = N.getOperand(0);
1109 Index = N.getOperand(1);
1110 return true;
1111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001112
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001113 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001114 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1115 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001116 Index = N;
1117 return true;
1118}
1119
1120/// SelectAddressRegImmShift - Returns true if the address N can be
1121/// represented by a base register plus a signed 14-bit displacement
1122/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001123bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1124 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001125 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001126 // FIXME dl should come from the parent load or store, not the address
1127 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001128 // If this can be more profitably realized as r+r, fail.
1129 if (SelectAddressRegReg(N, Disp, Base, DAG))
1130 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001131
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001132 if (N.getOpcode() == ISD::ADD) {
1133 short imm = 0;
1134 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001135 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001136 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1137 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1138 } else {
1139 Base = N.getOperand(0);
1140 }
1141 return true; // [r+i]
1142 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1143 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001144 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001145 && "Cannot handle constant offsets yet!");
1146 Disp = N.getOperand(1).getOperand(0); // The global address.
1147 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1148 Disp.getOpcode() == ISD::TargetConstantPool ||
1149 Disp.getOpcode() == ISD::TargetJumpTable);
1150 Base = N.getOperand(0);
1151 return true; // [&g+r]
1152 }
1153 } else if (N.getOpcode() == ISD::OR) {
1154 short imm = 0;
1155 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1156 // If this is an or of disjoint bitfields, we can codegen this as an add
1157 // (for better address arithmetic) if the LHS and RHS of the OR are
1158 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001159 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001160 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001161 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001162 // If all of the bits are known zero on the LHS or RHS, the add won't
1163 // carry.
1164 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001166 return true;
1167 }
1168 }
1169 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001170 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001171 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001172 // If this address fits entirely in a 14-bit sext immediate field, codegen
1173 // this as "d, 0"
1174 short Imm;
1175 if (isIntS16Immediate(CN, Imm)) {
1176 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001177 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1178 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001179 return true;
1180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001182 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001184 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1185 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001187 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1189 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1190 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001191 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001192 return true;
1193 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001194 }
1195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001197 Disp = DAG.getTargetConstant(0, getPointerTy());
1198 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1199 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1200 else
1201 Base = N;
1202 return true; // [r+0]
1203}
1204
1205
1206/// getPreIndexedAddressParts - returns true by value, base pointer and
1207/// offset pointer and addressing mode by reference if the node's address
1208/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001209bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1210 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001211 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001212 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001213 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Ulrich Weigand881a7152013-03-22 14:58:48 +00001215 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001216 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001217 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001218 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001219 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1220 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001221 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001222 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001223 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001224 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001225 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001226 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001227 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001228 } else
1229 return false;
1230
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001231 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001232 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001233 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Ulrich Weigand881a7152013-03-22 14:58:48 +00001235 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1236
1237 // Common code will reject creating a pre-inc form if the base pointer
1238 // is a frame index, or if N is a store and the base pointer is either
1239 // the same as or a predecessor of the value being stored. Check for
1240 // those situations here, and try with swapped Base/Offset instead.
1241 bool Swap = false;
1242
1243 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1244 Swap = true;
1245 else if (!isLoad) {
1246 SDValue Val = cast<StoreSDNode>(N)->getValue();
1247 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1248 Swap = true;
1249 }
1250
1251 if (Swap)
1252 std::swap(Base, Offset);
1253
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001254 AM = ISD::PRE_INC;
1255 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
Chris Lattner0851b4f2006-11-15 19:55:13 +00001258 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001260 // reg + imm
1261 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1262 return false;
1263 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001264 // LDU/STU need an address with at least 4-byte alignment.
1265 if (Alignment < 4)
1266 return false;
1267
Chris Lattner0851b4f2006-11-15 19:55:13 +00001268 // reg + imm * 4.
1269 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1270 return false;
1271 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001272
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001273 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001274 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1275 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001277 LD->getExtensionType() == ISD::SEXTLOAD &&
1278 isa<ConstantSDNode>(Offset))
1279 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001280 }
1281
Chris Lattner4eab7142006-11-10 02:08:47 +00001282 AM = ISD::PRE_INC;
1283 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001284}
1285
1286//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001287// LowerOperation implementation
1288//===----------------------------------------------------------------------===//
1289
Chris Lattner1e61e692010-11-15 02:46:57 +00001290/// GetLabelAccessInfo - Return true if we should reference labels using a
1291/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1292static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001293 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1294 HiOpFlags = PPCII::MO_HA16;
1295 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001296
Chris Lattner1e61e692010-11-15 02:46:57 +00001297 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1298 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001299 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001300 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001301 if (isPIC) {
1302 HiOpFlags |= PPCII::MO_PIC_FLAG;
1303 LoOpFlags |= PPCII::MO_PIC_FLAG;
1304 }
1305
1306 // If this is a reference to a global value that requires a non-lazy-ptr, make
1307 // sure that instruction lowering adds it.
1308 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1309 HiOpFlags |= PPCII::MO_NLP_FLAG;
1310 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001311
Chris Lattner6d2ff122010-11-15 03:13:19 +00001312 if (GV->hasHiddenVisibility()) {
1313 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1314 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1315 }
1316 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001317
Chris Lattner1e61e692010-11-15 02:46:57 +00001318 return isPIC;
1319}
1320
1321static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1322 SelectionDAG &DAG) {
1323 EVT PtrVT = HiPart.getValueType();
1324 SDValue Zero = DAG.getConstant(0, PtrVT);
1325 DebugLoc DL = HiPart.getDebugLoc();
1326
1327 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1328 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001329
Chris Lattner1e61e692010-11-15 02:46:57 +00001330 // With PIC, the first instruction is actually "GR+hi(&G)".
1331 if (isPIC)
1332 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1333 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001334
Chris Lattner1e61e692010-11-15 02:46:57 +00001335 // Generate non-pic code that has direct accesses to the constant pool.
1336 // The address of the global is just (hi(&g)+lo(&g)).
1337 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1338}
1339
Scott Michelfdc40a02009-02-17 22:15:04 +00001340SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001341 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001342 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001343 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001344 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001345
Roman Divacky9fb8b492012-08-24 16:26:02 +00001346 // 64-bit SVR4 ABI code is always position-independent.
1347 // The actual address of the GlobalValue is stored in the TOC.
1348 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1349 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1350 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1351 DAG.getRegister(PPC::X2, MVT::i64));
1352 }
1353
Chris Lattner1e61e692010-11-15 02:46:57 +00001354 unsigned MOHiFlag, MOLoFlag;
1355 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1356 SDValue CPIHi =
1357 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1358 SDValue CPILo =
1359 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1360 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001361}
1362
Dan Gohmand858e902010-04-17 15:26:15 +00001363SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001364 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001365 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001366
Roman Divacky9fb8b492012-08-24 16:26:02 +00001367 // 64-bit SVR4 ABI code is always position-independent.
1368 // The actual address of the GlobalValue is stored in the TOC.
1369 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1370 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1371 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1372 DAG.getRegister(PPC::X2, MVT::i64));
1373 }
1374
Chris Lattner1e61e692010-11-15 02:46:57 +00001375 unsigned MOHiFlag, MOLoFlag;
1376 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1377 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1378 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1379 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001380}
1381
Dan Gohmand858e902010-04-17 15:26:15 +00001382SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1383 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001384 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001385
Dan Gohman46510a72010-04-15 01:51:59 +00001386 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001387
Chris Lattner1e61e692010-11-15 02:46:57 +00001388 unsigned MOHiFlag, MOLoFlag;
1389 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001390 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1391 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001392 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1393}
1394
Roman Divackyfd42ed62012-06-04 17:36:38 +00001395SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1396 SelectionDAG &DAG) const {
1397
1398 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1399 DebugLoc dl = GA->getDebugLoc();
1400 const GlobalValue *GV = GA->getGlobal();
1401 EVT PtrVT = getPointerTy();
1402 bool is64bit = PPCSubTarget.isPPC64();
1403
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001404 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001405
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001406 if (Model == TLSModel::LocalExec) {
1407 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1408 PPCII::MO_TPREL16_HA);
1409 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1410 PPCII::MO_TPREL16_LO);
1411 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1412 is64bit ? MVT::i64 : MVT::i32);
1413 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1414 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1415 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001416
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001417 if (!is64bit)
1418 llvm_unreachable("only local-exec is currently supported for ppc32");
1419
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001420 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001421 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1422 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001423 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1424 PtrVT, GOTReg, TGA);
1425 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1426 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001427 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001428 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001429
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001430 if (Model == TLSModel::GeneralDynamic) {
1431 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1432 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1433 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1434 GOTReg, TGA);
1435 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1436 GOTEntryHi, TGA);
1437
1438 // We need a chain node, and don't have one handy. The underlying
1439 // call has no side effects, so using the function entry node
1440 // suffices.
1441 SDValue Chain = DAG.getEntryNode();
1442 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1443 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1444 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1445 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001446 // The return value from GET_TLS_ADDR really is in X3 already, but
1447 // some hacks are needed here to tie everything together. The extra
1448 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001449 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1450 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1451 }
1452
Bill Schmidt349c2782012-12-12 19:29:35 +00001453 if (Model == TLSModel::LocalDynamic) {
1454 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1455 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1456 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1457 GOTReg, TGA);
1458 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1459 GOTEntryHi, TGA);
1460
1461 // We need a chain node, and don't have one handy. The underlying
1462 // call has no side effects, so using the function entry node
1463 // suffices.
1464 SDValue Chain = DAG.getEntryNode();
1465 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1466 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1467 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1468 PtrVT, ParmReg, TGA);
1469 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1470 // some hacks are needed here to tie everything together. The extra
1471 // copies dissolve during subsequent transforms.
1472 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1473 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001474 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001475 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1476 }
1477
1478 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001479}
1480
Chris Lattner1e61e692010-11-15 02:46:57 +00001481SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1482 SelectionDAG &DAG) const {
1483 EVT PtrVT = Op.getValueType();
1484 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1485 DebugLoc DL = GSDN->getDebugLoc();
1486 const GlobalValue *GV = GSDN->getGlobal();
1487
Chris Lattner1e61e692010-11-15 02:46:57 +00001488 // 64-bit SVR4 ABI code is always position-independent.
1489 // The actual address of the GlobalValue is stored in the TOC.
1490 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1491 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1492 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1493 DAG.getRegister(PPC::X2, MVT::i64));
1494 }
1495
Chris Lattner6d2ff122010-11-15 03:13:19 +00001496 unsigned MOHiFlag, MOLoFlag;
1497 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001498
Chris Lattner6d2ff122010-11-15 03:13:19 +00001499 SDValue GAHi =
1500 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1501 SDValue GALo =
1502 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001503
Chris Lattner6d2ff122010-11-15 03:13:19 +00001504 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001505
Chris Lattner6d2ff122010-11-15 03:13:19 +00001506 // If the global reference is actually to a non-lazy-pointer, we have to do an
1507 // extra load to get the address of the global.
1508 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1509 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001510 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001511 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001512}
1513
Dan Gohmand858e902010-04-17 15:26:15 +00001514SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001515 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001516 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner1a635d62006-04-14 06:01:58 +00001518 // If we're comparing for equality to zero, expose the fact that this is
1519 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1520 // fold the new nodes.
1521 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1522 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001523 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001524 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 if (VT.bitsLT(MVT::i32)) {
1526 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001527 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001528 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001529 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001530 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1531 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 DAG.getConstant(Log2b, MVT::i32));
1533 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001534 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001535 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001536 // optimized. FIXME: revisit this when we can custom lower all setcc
1537 // optimizations.
1538 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001539 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001540 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001541
Chris Lattner1a635d62006-04-14 06:01:58 +00001542 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001543 // by xor'ing the rhs with the lhs, which is faster than setting a
1544 // condition register, reading it back out, and masking the correct bit. The
1545 // normal approach here uses sub to do this instead of xor. Using xor exposes
1546 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001547 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001548 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001549 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001550 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001551 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001552 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001553 }
Dan Gohman475871a2008-07-27 21:46:04 +00001554 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001555}
1556
Dan Gohman475871a2008-07-27 21:46:04 +00001557SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001558 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001559 SDNode *Node = Op.getNode();
1560 EVT VT = Node->getValueType(0);
1561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1562 SDValue InChain = Node->getOperand(0);
1563 SDValue VAListPtr = Node->getOperand(1);
1564 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1565 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001566
Roman Divackybdb226e2011-06-28 15:30:42 +00001567 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1568
1569 // gpr_index
1570 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1571 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1572 false, false, 0);
1573 InChain = GprIndex.getValue(1);
1574
1575 if (VT == MVT::i64) {
1576 // Check if GprIndex is even
1577 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1578 DAG.getConstant(1, MVT::i32));
1579 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1580 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1581 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1582 DAG.getConstant(1, MVT::i32));
1583 // Align GprIndex to be even if it isn't
1584 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1585 GprIndex);
1586 }
1587
1588 // fpr index is 1 byte after gpr
1589 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1590 DAG.getConstant(1, MVT::i32));
1591
1592 // fpr
1593 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1594 FprPtr, MachinePointerInfo(SV), MVT::i8,
1595 false, false, 0);
1596 InChain = FprIndex.getValue(1);
1597
1598 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1599 DAG.getConstant(8, MVT::i32));
1600
1601 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1602 DAG.getConstant(4, MVT::i32));
1603
1604 // areas
1605 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001606 MachinePointerInfo(), false, false,
1607 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001608 InChain = OverflowArea.getValue(1);
1609
1610 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001611 MachinePointerInfo(), false, false,
1612 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001613 InChain = RegSaveArea.getValue(1);
1614
1615 // select overflow_area if index > 8
1616 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1617 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1618
Roman Divackybdb226e2011-06-28 15:30:42 +00001619 // adjustment constant gpr_index * 4/8
1620 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1621 VT.isInteger() ? GprIndex : FprIndex,
1622 DAG.getConstant(VT.isInteger() ? 4 : 8,
1623 MVT::i32));
1624
1625 // OurReg = RegSaveArea + RegConstant
1626 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1627 RegConstant);
1628
1629 // Floating types are 32 bytes into RegSaveArea
1630 if (VT.isFloatingPoint())
1631 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1632 DAG.getConstant(32, MVT::i32));
1633
1634 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1635 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1636 VT.isInteger() ? GprIndex : FprIndex,
1637 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1638 MVT::i32));
1639
1640 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1641 VT.isInteger() ? VAListPtr : FprPtr,
1642 MachinePointerInfo(SV),
1643 MVT::i8, false, false, 0);
1644
1645 // determine if we should load from reg_save_area or overflow_area
1646 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1647
1648 // increase overflow_area by 4/8 if gpr/fpr > 8
1649 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1650 DAG.getConstant(VT.isInteger() ? 4 : 8,
1651 MVT::i32));
1652
1653 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1654 OverflowAreaPlusN);
1655
1656 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1657 OverflowAreaPtr,
1658 MachinePointerInfo(),
1659 MVT::i32, false, false, 0);
1660
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001661 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001662 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001663}
1664
Duncan Sands4a544a72011-09-06 13:37:06 +00001665SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1666 SelectionDAG &DAG) const {
1667 return Op.getOperand(0);
1668}
1669
1670SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1671 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001672 SDValue Chain = Op.getOperand(0);
1673 SDValue Trmp = Op.getOperand(1); // trampoline
1674 SDValue FPtr = Op.getOperand(2); // nested function
1675 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001676 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001677
Owen Andersone50ed302009-08-10 22:56:29 +00001678 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001680 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001681 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001682 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001683
Scott Michelfdc40a02009-02-17 22:15:04 +00001684 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001685 TargetLowering::ArgListEntry Entry;
1686
1687 Entry.Ty = IntPtrTy;
1688 Entry.Node = Trmp; Args.push_back(Entry);
1689
1690 // TrampSize == (isPPC64 ? 48 : 40);
1691 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001693 Args.push_back(Entry);
1694
1695 Entry.Node = FPtr; Args.push_back(Entry);
1696 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001697
Bill Wendling77959322008-09-17 00:30:57 +00001698 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001699 TargetLowering::CallLoweringInfo CLI(Chain,
1700 Type::getVoidTy(*DAG.getContext()),
1701 false, false, false, false, 0,
1702 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001703 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001704 /*doesNotRet=*/false,
1705 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001706 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001707 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001708 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001709
Duncan Sands4a544a72011-09-06 13:37:06 +00001710 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001711}
1712
Dan Gohman475871a2008-07-27 21:46:04 +00001713SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001714 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001715 MachineFunction &MF = DAG.getMachineFunction();
1716 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1717
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001718 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001719
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001720 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001721 // vastart just stores the address of the VarArgsFrameIndex slot into the
1722 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001723 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001724 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001725 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001726 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1727 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001728 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001729 }
1730
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001731 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001732 // We suppose the given va_list is already allocated.
1733 //
1734 // typedef struct {
1735 // char gpr; /* index into the array of 8 GPRs
1736 // * stored in the register save area
1737 // * gpr=0 corresponds to r3,
1738 // * gpr=1 to r4, etc.
1739 // */
1740 // char fpr; /* index into the array of 8 FPRs
1741 // * stored in the register save area
1742 // * fpr=0 corresponds to f1,
1743 // * fpr=1 to f2, etc.
1744 // */
1745 // char *overflow_arg_area;
1746 // /* location on stack that holds
1747 // * the next overflow argument
1748 // */
1749 // char *reg_save_area;
1750 // /* where r3:r10 and f1:f8 (if saved)
1751 // * are stored
1752 // */
1753 // } va_list[1];
1754
1755
Dan Gohman1e93df62010-04-17 14:41:14 +00001756 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1757 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001758
Nicolas Geoffray01119992007-04-03 13:59:52 +00001759
Owen Andersone50ed302009-08-10 22:56:29 +00001760 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001761
Dan Gohman1e93df62010-04-17 14:41:14 +00001762 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1763 PtrVT);
1764 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1765 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001766
Duncan Sands83ec4b62008-06-06 12:08:01 +00001767 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001769
Duncan Sands83ec4b62008-06-06 12:08:01 +00001770 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001772
1773 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775
Dan Gohman69de1932008-02-06 22:27:42 +00001776 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Nicolas Geoffray01119992007-04-03 13:59:52 +00001778 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001779 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001780 Op.getOperand(1),
1781 MachinePointerInfo(SV),
1782 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001783 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001784 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001785 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001786
Nicolas Geoffray01119992007-04-03 13:59:52 +00001787 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001788 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001789 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1790 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001791 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001792 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001793 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001794
Nicolas Geoffray01119992007-04-03 13:59:52 +00001795 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001797 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1798 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001799 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001800 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001801 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001802
1803 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001804 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1805 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001806 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001807
Chris Lattner1a635d62006-04-14 06:01:58 +00001808}
1809
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001810#include "PPCGenCallingConv.inc"
1811
Bill Schmidt212af6a2013-02-06 17:33:58 +00001812static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1813 CCValAssign::LocInfo &LocInfo,
1814 ISD::ArgFlagsTy &ArgFlags,
1815 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 return true;
1817}
1818
Bill Schmidt212af6a2013-02-06 17:33:58 +00001819static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1820 MVT &LocVT,
1821 CCValAssign::LocInfo &LocInfo,
1822 ISD::ArgFlagsTy &ArgFlags,
1823 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001824 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001825 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1826 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1827 };
1828 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001829
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1831
1832 // Skip one register if the first unallocated register has an even register
1833 // number and there are still argument registers available which have not been
1834 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1835 // need to skip a register if RegNum is odd.
1836 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1837 State.AllocateReg(ArgRegs[RegNum]);
1838 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001839
Tilmann Schellerffd02002009-07-03 06:45:56 +00001840 // Always return false here, as this function only makes sure that the first
1841 // unallocated register has an odd register number and does not actually
1842 // allocate a register for the current argument.
1843 return false;
1844}
1845
Bill Schmidt212af6a2013-02-06 17:33:58 +00001846static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1847 MVT &LocVT,
1848 CCValAssign::LocInfo &LocInfo,
1849 ISD::ArgFlagsTy &ArgFlags,
1850 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001851 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001852 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1853 PPC::F8
1854 };
1855
1856 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001857
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1859
1860 // If there is only one Floating-point register left we need to put both f64
1861 // values of a split ppc_fp128 value on the stack.
1862 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1863 State.AllocateReg(ArgRegs[RegNum]);
1864 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001865
Tilmann Schellerffd02002009-07-03 06:45:56 +00001866 // Always return false here, as this function only makes sure that the two f64
1867 // values a ppc_fp128 value is split into are both passed in registers or both
1868 // passed on the stack and does not actually allocate a register for the
1869 // current argument.
1870 return false;
1871}
1872
Chris Lattner9f0bc652007-02-25 05:34:32 +00001873/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001874/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001875static const uint16_t *GetFPR() {
1876 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001877 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001878 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001879 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001880
Chris Lattner9f0bc652007-02-25 05:34:32 +00001881 return FPR;
1882}
1883
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001884/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1885/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001886static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001887 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001888 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001889 if (Flags.isByVal())
1890 ArgSize = Flags.getByValSize();
1891 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1892
1893 return ArgSize;
1894}
1895
Dan Gohman475871a2008-07-27 21:46:04 +00001896SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001898 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 const SmallVectorImpl<ISD::InputArg>
1900 &Ins,
1901 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001902 SmallVectorImpl<SDValue> &InVals)
1903 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001904 if (PPCSubTarget.isSVR4ABI()) {
1905 if (PPCSubTarget.isPPC64())
1906 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1907 dl, DAG, InVals);
1908 else
1909 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1910 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001911 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001912 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1913 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 }
1915}
1916
1917SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001918PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001920 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001921 const SmallVectorImpl<ISD::InputArg>
1922 &Ins,
1923 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001924 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001925
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001926 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001927 // +-----------------------------------+
1928 // +--> | Back chain |
1929 // | +-----------------------------------+
1930 // | | Floating-point register save area |
1931 // | +-----------------------------------+
1932 // | | General register save area |
1933 // | +-----------------------------------+
1934 // | | CR save word |
1935 // | +-----------------------------------+
1936 // | | VRSAVE save word |
1937 // | +-----------------------------------+
1938 // | | Alignment padding |
1939 // | +-----------------------------------+
1940 // | | Vector register save area |
1941 // | +-----------------------------------+
1942 // | | Local variable space |
1943 // | +-----------------------------------+
1944 // | | Parameter list area |
1945 // | +-----------------------------------+
1946 // | | LR save word |
1947 // | +-----------------------------------+
1948 // SP--> +--- | Back chain |
1949 // +-----------------------------------+
1950 //
1951 // Specifications:
1952 // System V Application Binary Interface PowerPC Processor Supplement
1953 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001954
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 MachineFunction &MF = DAG.getMachineFunction();
1956 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001957 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001958
Owen Andersone50ed302009-08-10 22:56:29 +00001959 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001960 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001961 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1962 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963 unsigned PtrByteSize = 4;
1964
1965 // Assign locations to all of the incoming arguments.
1966 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001967 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001968 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001969
1970 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001971 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001972
Bill Schmidt212af6a2013-02-06 17:33:58 +00001973 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001974
Tilmann Schellerffd02002009-07-03 06:45:56 +00001975 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1976 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001977
Tilmann Schellerffd02002009-07-03 06:45:56 +00001978 // Arguments stored in registers.
1979 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001980 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001981 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001982
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001984 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001985 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001987 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001988 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001990 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001991 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001993 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001994 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 case MVT::v16i8:
1996 case MVT::v8i16:
1997 case MVT::v4i32:
1998 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001999 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002000 break;
2001 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002002
Tilmann Schellerffd02002009-07-03 06:45:56 +00002003 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002004 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002006
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002008 } else {
2009 // Argument stored in memory.
2010 assert(VA.isMemLoc());
2011
2012 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2013 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002014 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002015
2016 // Create load nodes to retrieve arguments from the stack.
2017 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002018 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2019 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002020 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002021 }
2022 }
2023
2024 // Assign locations to all of the incoming aggregate by value arguments.
2025 // Aggregates passed by value are stored in the local variable space of the
2026 // caller's stack frame, right above the parameter list area.
2027 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002028 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002029 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002030
2031 // Reserve stack space for the allocations in CCInfo.
2032 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2033
Bill Schmidt212af6a2013-02-06 17:33:58 +00002034 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002035
2036 // Area that is at least reserved in the caller of this function.
2037 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002038
Tilmann Schellerffd02002009-07-03 06:45:56 +00002039 // Set the size that is at least reserved in caller of this function. Tail
2040 // call optimized function's reserved stack space needs to be aligned so that
2041 // taking the difference between two stack areas will result in an aligned
2042 // stack.
2043 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2044
2045 MinReservedArea =
2046 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002047 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002048
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002049 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002050 getStackAlignment();
2051 unsigned AlignMask = TargetAlign-1;
2052 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002053
Tilmann Schellerffd02002009-07-03 06:45:56 +00002054 FI->setMinReservedArea(MinReservedArea);
2055
2056 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002057
Tilmann Schellerffd02002009-07-03 06:45:56 +00002058 // If the function takes variable number of arguments, make a frame index for
2059 // the start of the first vararg value... for expansion of llvm.va_start.
2060 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002061 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002062 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2063 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2064 };
2065 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2066
Craig Topperc5eaae42012-03-11 07:57:25 +00002067 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002068 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2069 PPC::F8
2070 };
2071 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2072
Dan Gohman1e93df62010-04-17 14:41:14 +00002073 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2074 NumGPArgRegs));
2075 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2076 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002077
2078 // Make room for NumGPArgRegs and NumFPArgRegs.
2079 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002081
Dan Gohman1e93df62010-04-17 14:41:14 +00002082 FuncInfo->setVarArgsStackOffset(
2083 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002084 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002085
Dan Gohman1e93df62010-04-17 14:41:14 +00002086 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2087 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002088
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002089 // The fixed integer arguments of a variadic function are stored to the
2090 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2091 // the result of va_next.
2092 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2093 // Get an existing live-in vreg, or add a new one.
2094 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2095 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002096 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002097
Dan Gohman98ca4f22009-08-05 01:29:28 +00002098 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002099 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2100 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002101 MemOps.push_back(Store);
2102 // Increment the address by four for the next argument to store
2103 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2104 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2105 }
2106
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002107 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2108 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002109 // The double arguments are stored to the VarArgsFrameIndex
2110 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002111 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2112 // Get an existing live-in vreg, or add a new one.
2113 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2114 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002115 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002116
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002118 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2119 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002120 MemOps.push_back(Store);
2121 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002123 PtrVT);
2124 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2125 }
2126 }
2127
2128 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002133}
2134
Bill Schmidt726c2372012-10-23 15:51:16 +00002135// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2136// value to MVT::i64 and then truncate to the correct register size.
2137SDValue
2138PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2139 SelectionDAG &DAG, SDValue ArgVal,
2140 DebugLoc dl) const {
2141 if (Flags.isSExt())
2142 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2143 DAG.getValueType(ObjectVT));
2144 else if (Flags.isZExt())
2145 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2146 DAG.getValueType(ObjectVT));
2147
2148 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2149}
2150
2151// Set the size that is at least reserved in caller of this function. Tail
2152// call optimized functions' reserved stack space needs to be aligned so that
2153// taking the difference between two stack areas will result in an aligned
2154// stack.
2155void
2156PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2157 unsigned nAltivecParamsAtEnd,
2158 unsigned MinReservedArea,
2159 bool isPPC64) const {
2160 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2161 // Add the Altivec parameters at the end, if needed.
2162 if (nAltivecParamsAtEnd) {
2163 MinReservedArea = ((MinReservedArea+15)/16)*16;
2164 MinReservedArea += 16*nAltivecParamsAtEnd;
2165 }
2166 MinReservedArea =
2167 std::max(MinReservedArea,
2168 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2169 unsigned TargetAlign
2170 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2171 getStackAlignment();
2172 unsigned AlignMask = TargetAlign-1;
2173 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2174 FI->setMinReservedArea(MinReservedArea);
2175}
2176
Tilmann Schellerffd02002009-07-03 06:45:56 +00002177SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002178PPCTargetLowering::LowerFormalArguments_64SVR4(
2179 SDValue Chain,
2180 CallingConv::ID CallConv, bool isVarArg,
2181 const SmallVectorImpl<ISD::InputArg>
2182 &Ins,
2183 DebugLoc dl, SelectionDAG &DAG,
2184 SmallVectorImpl<SDValue> &InVals) const {
2185 // TODO: add description of PPC stack frame format, or at least some docs.
2186 //
2187 MachineFunction &MF = DAG.getMachineFunction();
2188 MachineFrameInfo *MFI = MF.getFrameInfo();
2189 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2190
2191 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2192 // Potential tail calls could cause overwriting of argument stack slots.
2193 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2194 (CallConv == CallingConv::Fast));
2195 unsigned PtrByteSize = 8;
2196
2197 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2198 // Area that is at least reserved in caller of this function.
2199 unsigned MinReservedArea = ArgOffset;
2200
2201 static const uint16_t GPR[] = {
2202 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2203 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2204 };
2205
2206 static const uint16_t *FPR = GetFPR();
2207
2208 static const uint16_t VR[] = {
2209 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2210 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2211 };
2212
2213 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2214 const unsigned Num_FPR_Regs = 13;
2215 const unsigned Num_VR_Regs = array_lengthof(VR);
2216
2217 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2218
2219 // Add DAG nodes to load the arguments or copy them out of registers. On
2220 // entry to a function on PPC, the arguments start after the linkage area,
2221 // although the first ones are often in registers.
2222
2223 SmallVector<SDValue, 8> MemOps;
2224 unsigned nAltivecParamsAtEnd = 0;
2225 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002226 unsigned CurArgIdx = 0;
2227 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002228 SDValue ArgVal;
2229 bool needsLoad = false;
2230 EVT ObjectVT = Ins[ArgNo].VT;
2231 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2232 unsigned ArgSize = ObjSize;
2233 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002234 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2235 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002236
2237 unsigned CurArgOffset = ArgOffset;
2238
2239 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2240 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2241 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2242 if (isVarArg) {
2243 MinReservedArea = ((MinReservedArea+15)/16)*16;
2244 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2245 Flags,
2246 PtrByteSize);
2247 } else
2248 nAltivecParamsAtEnd++;
2249 } else
2250 // Calculate min reserved area.
2251 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2252 Flags,
2253 PtrByteSize);
2254
2255 // FIXME the codegen can be much improved in some cases.
2256 // We do not have to keep everything in memory.
2257 if (Flags.isByVal()) {
2258 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2259 ObjSize = Flags.getByValSize();
2260 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002261 // Empty aggregate parameters do not take up registers. Examples:
2262 // struct { } a;
2263 // union { } b;
2264 // int c[0];
2265 // etc. However, we have to provide a place-holder in InVals, so
2266 // pretend we have an 8-byte item at the current address for that
2267 // purpose.
2268 if (!ObjSize) {
2269 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2270 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2271 InVals.push_back(FIN);
2272 continue;
2273 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002274 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002275 if (ObjSize < PtrByteSize)
2276 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002277 // The value of the object is its address.
2278 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2279 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2280 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002281
2282 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002283 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002284 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002285 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002286 SDValue Store;
2287
2288 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2289 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2290 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2291 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2292 MachinePointerInfo(FuncArg, CurArgOffset),
2293 ObjType, false, false, 0);
2294 } else {
2295 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2296 // store the whole register as-is to the parameter save area
2297 // slot. The address of the parameter was already calculated
2298 // above (InVals.push_back(FIN)) to be the right-justified
2299 // offset within the slot. For this store, we need a new
2300 // frame index that points at the beginning of the slot.
2301 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2302 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2303 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2304 MachinePointerInfo(FuncArg, ArgOffset),
2305 false, false, 0);
2306 }
2307
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002308 MemOps.push_back(Store);
2309 ++GPR_idx;
2310 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002311 // Whether we copied from a register or not, advance the offset
2312 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002313 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002314 continue;
2315 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002316
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002317 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2318 // Store whatever pieces of the object are in registers
2319 // to memory. ArgOffset will be the address of the beginning
2320 // of the object.
2321 if (GPR_idx != Num_GPR_Regs) {
2322 unsigned VReg;
2323 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2324 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2325 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2326 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002327 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002328 MachinePointerInfo(FuncArg, ArgOffset),
2329 false, false, 0);
2330 MemOps.push_back(Store);
2331 ++GPR_idx;
2332 ArgOffset += PtrByteSize;
2333 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002334 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002335 break;
2336 }
2337 }
2338 continue;
2339 }
2340
2341 switch (ObjectVT.getSimpleVT().SimpleTy) {
2342 default: llvm_unreachable("Unhandled argument type!");
2343 case MVT::i32:
2344 case MVT::i64:
2345 if (GPR_idx != Num_GPR_Regs) {
2346 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2347 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2348
Bill Schmidt726c2372012-10-23 15:51:16 +00002349 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002350 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2351 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002352 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002353
2354 ++GPR_idx;
2355 } else {
2356 needsLoad = true;
2357 ArgSize = PtrByteSize;
2358 }
2359 ArgOffset += 8;
2360 break;
2361
2362 case MVT::f32:
2363 case MVT::f64:
2364 // Every 8 bytes of argument space consumes one of the GPRs available for
2365 // argument passing.
2366 if (GPR_idx != Num_GPR_Regs) {
2367 ++GPR_idx;
2368 }
2369 if (FPR_idx != Num_FPR_Regs) {
2370 unsigned VReg;
2371
2372 if (ObjectVT == MVT::f32)
2373 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2374 else
2375 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2376
2377 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2378 ++FPR_idx;
2379 } else {
2380 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002381 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002382 }
2383
2384 ArgOffset += 8;
2385 break;
2386 case MVT::v4f32:
2387 case MVT::v4i32:
2388 case MVT::v8i16:
2389 case MVT::v16i8:
2390 // Note that vector arguments in registers don't reserve stack space,
2391 // except in varargs functions.
2392 if (VR_idx != Num_VR_Regs) {
2393 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2394 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2395 if (isVarArg) {
2396 while ((ArgOffset % 16) != 0) {
2397 ArgOffset += PtrByteSize;
2398 if (GPR_idx != Num_GPR_Regs)
2399 GPR_idx++;
2400 }
2401 ArgOffset += 16;
2402 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2403 }
2404 ++VR_idx;
2405 } else {
2406 // Vectors are aligned.
2407 ArgOffset = ((ArgOffset+15)/16)*16;
2408 CurArgOffset = ArgOffset;
2409 ArgOffset += 16;
2410 needsLoad = true;
2411 }
2412 break;
2413 }
2414
2415 // We need to load the argument to a virtual register if we determined
2416 // above that we ran out of physical registers of the appropriate type.
2417 if (needsLoad) {
2418 int FI = MFI->CreateFixedObject(ObjSize,
2419 CurArgOffset + (ArgSize - ObjSize),
2420 isImmutable);
2421 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2422 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2423 false, false, false, 0);
2424 }
2425
2426 InVals.push_back(ArgVal);
2427 }
2428
2429 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002430 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002431 // taking the difference between two stack areas will result in an aligned
2432 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002433 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002434
2435 // If the function takes variable number of arguments, make a frame index for
2436 // the start of the first vararg value... for expansion of llvm.va_start.
2437 if (isVarArg) {
2438 int Depth = ArgOffset;
2439
2440 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002441 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002442 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2443
2444 // If this function is vararg, store any remaining integer argument regs
2445 // to their spots on the stack so that they may be loaded by deferencing the
2446 // result of va_next.
2447 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2448 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2449 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2450 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2451 MachinePointerInfo(), false, false, 0);
2452 MemOps.push_back(Store);
2453 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002454 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002455 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2456 }
2457 }
2458
2459 if (!MemOps.empty())
2460 Chain = DAG.getNode(ISD::TokenFactor, dl,
2461 MVT::Other, &MemOps[0], MemOps.size());
2462
2463 return Chain;
2464}
2465
2466SDValue
2467PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002468 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002470 const SmallVectorImpl<ISD::InputArg>
2471 &Ins,
2472 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002473 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002474 // TODO: add description of PPC stack frame format, or at least some docs.
2475 //
2476 MachineFunction &MF = DAG.getMachineFunction();
2477 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002478 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002479
Owen Andersone50ed302009-08-10 22:56:29 +00002480 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002482 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002483 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2484 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002485 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002486
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002487 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002488 // Area that is at least reserved in caller of this function.
2489 unsigned MinReservedArea = ArgOffset;
2490
Craig Topperb78ca422012-03-11 07:16:55 +00002491 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002492 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2493 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2494 };
Craig Topperb78ca422012-03-11 07:16:55 +00002495 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002496 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2497 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2498 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002499
Craig Topperb78ca422012-03-11 07:16:55 +00002500 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002501
Craig Topperb78ca422012-03-11 07:16:55 +00002502 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002503 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2504 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2505 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002506
Owen Anderson718cb662007-09-07 04:06:50 +00002507 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002508 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002509 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002510
2511 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002512
Craig Topperb78ca422012-03-11 07:16:55 +00002513 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002514
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002515 // In 32-bit non-varargs functions, the stack space for vectors is after the
2516 // stack space for non-vectors. We do not use this space unless we have
2517 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002518 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002519 // that out...for the pathological case, compute VecArgOffset as the
2520 // start of the vector parameter area. Computing VecArgOffset is the
2521 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002522 unsigned VecArgOffset = ArgOffset;
2523 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002524 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002525 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002526 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002527 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002528
Duncan Sands276dcbd2008-03-21 09:14:45 +00002529 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002530 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002531 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002532 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002533 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2534 VecArgOffset += ArgSize;
2535 continue;
2536 }
2537
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002539 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 case MVT::i32:
2541 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002542 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002543 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 case MVT::i64: // PPC64
2545 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002546 // FIXME: We are guaranteed to be !isPPC64 at this point.
2547 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002548 VecArgOffset += 8;
2549 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 case MVT::v4f32:
2551 case MVT::v4i32:
2552 case MVT::v8i16:
2553 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002554 // Nothing to do, we're only looking at Nonvector args here.
2555 break;
2556 }
2557 }
2558 }
2559 // We've found where the vector parameter area in memory is. Skip the
2560 // first 12 parameters; these don't use that memory.
2561 VecArgOffset = ((VecArgOffset+15)/16)*16;
2562 VecArgOffset += 12*16;
2563
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002564 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002565 // entry to a function on PPC, the arguments start after the linkage area,
2566 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002567
Dan Gohman475871a2008-07-27 21:46:04 +00002568 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002569 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002570 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2571 // When passing anonymous aggregates, this is currently not true.
2572 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002573 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2574 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002575 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002576 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002577 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002578 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002579 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002580 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002581
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002582 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002583
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002584 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2586 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002587 if (isVarArg || isPPC64) {
2588 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002590 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002591 PtrByteSize);
2592 } else nAltivecParamsAtEnd++;
2593 } else
2594 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002595 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002596 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002597 PtrByteSize);
2598
Dale Johannesen8419dd62008-03-07 20:27:40 +00002599 // FIXME the codegen can be much improved in some cases.
2600 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002601 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002602 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002603 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002604 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002605 // Objects of size 1 and 2 are right justified, everything else is
2606 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002607 if (ObjSize==1 || ObjSize==2) {
2608 CurArgOffset = CurArgOffset + (4 - ObjSize);
2609 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002610 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002611 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002612 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002613 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002614 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002615 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002616 unsigned VReg;
2617 if (isPPC64)
2618 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2619 else
2620 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002621 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002622 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002623 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002624 MachinePointerInfo(FuncArg,
2625 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002626 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002627 MemOps.push_back(Store);
2628 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002629 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002630
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002631 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002632
Dale Johannesen7f96f392008-03-08 01:41:42 +00002633 continue;
2634 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002635 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2636 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002637 // to memory. ArgOffset will be the address of the beginning
2638 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002639 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002640 unsigned VReg;
2641 if (isPPC64)
2642 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2643 else
2644 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002645 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002646 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002647 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002648 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002649 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002650 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002651 MemOps.push_back(Store);
2652 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002653 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002654 } else {
2655 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2656 break;
2657 }
2658 }
2659 continue;
2660 }
2661
Owen Anderson825b72b2009-08-11 20:47:22 +00002662 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002663 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002665 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002666 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002667 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002668 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002669 ++GPR_idx;
2670 } else {
2671 needsLoad = true;
2672 ArgSize = PtrByteSize;
2673 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002674 // All int arguments reserve stack space in the Darwin ABI.
2675 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002676 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002677 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002678 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002679 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002680 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002681 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002682 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002683
Bill Schmidt726c2372012-10-23 15:51:16 +00002684 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002685 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002686 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002687 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002688
Chris Lattnerc91a4752006-06-26 22:48:35 +00002689 ++GPR_idx;
2690 } else {
2691 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002692 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002693 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002694 // All int arguments reserve stack space in the Darwin ABI.
2695 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002696 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002697
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 case MVT::f32:
2699 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002700 // Every 4 bytes of argument space consumes one of the GPRs available for
2701 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002702 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002703 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002704 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002705 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002706 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002707 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002708 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002709
Owen Anderson825b72b2009-08-11 20:47:22 +00002710 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002711 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002712 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002713 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002714
Dan Gohman98ca4f22009-08-05 01:29:28 +00002715 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002716 ++FPR_idx;
2717 } else {
2718 needsLoad = true;
2719 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002720
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002721 // All FP arguments reserve stack space in the Darwin ABI.
2722 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002723 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002724 case MVT::v4f32:
2725 case MVT::v4i32:
2726 case MVT::v8i16:
2727 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002728 // Note that vector arguments in registers don't reserve stack space,
2729 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002730 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002731 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002733 if (isVarArg) {
2734 while ((ArgOffset % 16) != 0) {
2735 ArgOffset += PtrByteSize;
2736 if (GPR_idx != Num_GPR_Regs)
2737 GPR_idx++;
2738 }
2739 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002740 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002741 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002742 ++VR_idx;
2743 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002744 if (!isVarArg && !isPPC64) {
2745 // Vectors go after all the nonvectors.
2746 CurArgOffset = VecArgOffset;
2747 VecArgOffset += 16;
2748 } else {
2749 // Vectors are aligned.
2750 ArgOffset = ((ArgOffset+15)/16)*16;
2751 CurArgOffset = ArgOffset;
2752 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002753 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002754 needsLoad = true;
2755 }
2756 break;
2757 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002758
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002759 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002760 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002761 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002762 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002763 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002764 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002765 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002766 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002767 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002768 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002769
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002771 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002772
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002773 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002774 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002775 // taking the difference between two stack areas will result in an aligned
2776 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002777 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002778
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002779 // If the function takes variable number of arguments, make a frame index for
2780 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002781 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002782 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002783
Dan Gohman1e93df62010-04-17 14:41:14 +00002784 FuncInfo->setVarArgsFrameIndex(
2785 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002786 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002787 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002788
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002789 // If this function is vararg, store any remaining integer argument regs
2790 // to their spots on the stack so that they may be loaded by deferencing the
2791 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002792 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002793 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002794
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002795 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002796 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002797 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002798 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002799
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002801 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2802 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002803 MemOps.push_back(Store);
2804 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002805 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002806 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002807 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002808 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002809
Dale Johannesen8419dd62008-03-07 20:27:40 +00002810 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002811 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002812 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002813
Dan Gohman98ca4f22009-08-05 01:29:28 +00002814 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002815}
2816
Bill Schmidt419f3762012-09-19 15:42:13 +00002817/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2818/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002819static unsigned
2820CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2821 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002822 bool isVarArg,
2823 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002824 const SmallVectorImpl<ISD::OutputArg>
2825 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002826 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002827 unsigned &nAltivecParamsAtEnd) {
2828 // Count how many bytes are to be pushed on the stack, including the linkage
2829 // area, and parameter passing area. We start with 24/48 bytes, which is
2830 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002831 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002832 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2834
2835 // Add up all the space actually used.
2836 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2837 // they all go in registers, but we must reserve stack space for them for
2838 // possible use by the caller. In varargs or 64-bit calls, parameters are
2839 // assigned stack space in order, with padding so Altivec parameters are
2840 // 16-byte aligned.
2841 nAltivecParamsAtEnd = 0;
2842 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002844 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002845 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002846 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2847 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848 if (!isVarArg && !isPPC64) {
2849 // Non-varargs Altivec parameters go after all the non-Altivec
2850 // parameters; handle those later so we know how much padding we need.
2851 nAltivecParamsAtEnd++;
2852 continue;
2853 }
2854 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2855 NumBytes = ((NumBytes+15)/16)*16;
2856 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002857 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002858 }
2859
2860 // Allow for Altivec parameters at the end, if needed.
2861 if (nAltivecParamsAtEnd) {
2862 NumBytes = ((NumBytes+15)/16)*16;
2863 NumBytes += 16*nAltivecParamsAtEnd;
2864 }
2865
2866 // The prolog code of the callee may store up to 8 GPR argument registers to
2867 // the stack, allowing va_start to index over them in memory if its varargs.
2868 // Because we cannot tell if this is needed on the caller side, we have to
2869 // conservatively assume that it is needed. As such, make sure we have at
2870 // least enough stack space for the caller to store the 8 GPRs.
2871 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002872 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002873
2874 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002875 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2876 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2877 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002878 unsigned AlignMask = TargetAlign-1;
2879 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2880 }
2881
2882 return NumBytes;
2883}
2884
2885/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002886/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002887static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002888 unsigned ParamSize) {
2889
Dale Johannesenb60d5192009-11-24 01:09:07 +00002890 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002891
2892 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2893 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2894 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2895 // Remember only if the new adjustement is bigger.
2896 if (SPDiff < FI->getTailCallSPDelta())
2897 FI->setTailCallSPDelta(SPDiff);
2898
2899 return SPDiff;
2900}
2901
Dan Gohman98ca4f22009-08-05 01:29:28 +00002902/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2903/// for tail call optimization. Targets which want to do tail call
2904/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002905bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002906PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002907 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002908 bool isVarArg,
2909 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002910 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002911 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002912 return false;
2913
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002914 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002915 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002916 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002917
Dan Gohman98ca4f22009-08-05 01:29:28 +00002918 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002919 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002920 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2921 // Functions containing by val parameters are not supported.
2922 for (unsigned i = 0; i != Ins.size(); i++) {
2923 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2924 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002925 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926
2927 // Non PIC/GOT tail calls are supported.
2928 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2929 return true;
2930
2931 // At the moment we can only do local tail calls (in same module, hidden
2932 // or protected) if we are generating PIC.
2933 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2934 return G->getGlobal()->hasHiddenVisibility()
2935 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002936 }
2937
2938 return false;
2939}
2940
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002941/// isCallCompatibleAddress - Return the immediate to use if the specified
2942/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002943static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002944 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2945 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002946
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002947 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002948 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002949 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002950 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002951
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002952 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002953 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002954}
2955
Dan Gohman844731a2008-05-13 00:00:25 +00002956namespace {
2957
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002958struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002959 SDValue Arg;
2960 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002961 int FrameIdx;
2962
2963 TailCallArgumentInfo() : FrameIdx(0) {}
2964};
2965
Dan Gohman844731a2008-05-13 00:00:25 +00002966}
2967
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002968/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2969static void
2970StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002971 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002972 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002973 SmallVector<SDValue, 8> &MemOpChains,
2974 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002975 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002976 SDValue Arg = TailCallArgs[i].Arg;
2977 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002978 int FI = TailCallArgs[i].FrameIdx;
2979 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002980 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002981 MachinePointerInfo::getFixedStack(FI),
2982 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002983 }
2984}
2985
2986/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2987/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002988static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002989 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002990 SDValue Chain,
2991 SDValue OldRetAddr,
2992 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002993 int SPDiff,
2994 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002995 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002996 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002997 if (SPDiff) {
2998 // Calculate the new stack slot for the return address.
2999 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003000 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003001 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003002 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003003 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003004 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003005 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003006 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003007 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003008 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003009
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003010 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3011 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003012 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003013 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003014 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003015 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003016 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003017 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3018 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003019 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003020 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003021 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003022 }
3023 return Chain;
3024}
3025
3026/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3027/// the position of the argument.
3028static void
3029CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003030 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003031 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3032 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003033 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003034 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003035 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003036 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003037 TailCallArgumentInfo Info;
3038 Info.Arg = Arg;
3039 Info.FrameIdxOp = FIN;
3040 Info.FrameIdx = FI;
3041 TailCallArguments.push_back(Info);
3042}
3043
3044/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3045/// stack slot. Returns the chain as result and the loaded frame pointers in
3046/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003047SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003048 int SPDiff,
3049 SDValue Chain,
3050 SDValue &LROpOut,
3051 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003052 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003053 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003054 if (SPDiff) {
3055 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003057 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003058 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003059 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003060 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003061
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003062 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3063 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003064 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003065 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003066 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003067 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003068 Chain = SDValue(FPOpOut.getNode(), 1);
3069 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003070 }
3071 return Chain;
3072}
3073
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003074/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003075/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003076/// specified by the specific parameter attribute. The copy will be passed as
3077/// a byval function parameter.
3078/// Sometimes what we are copying is the end of a larger object, the part that
3079/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003080static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003081CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003082 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003083 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003084 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003085 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003086 false, false, MachinePointerInfo(0),
3087 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003088}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003089
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003090/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3091/// tail calls.
3092static void
Dan Gohman475871a2008-07-27 21:46:04 +00003093LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3094 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003095 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003096 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003097 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003098 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003099 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003100 if (!isTailCall) {
3101 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003102 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003103 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003104 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003105 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003107 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003108 DAG.getConstant(ArgOffset, PtrVT));
3109 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003110 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3111 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003112 // Calculate and remember argument location.
3113 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3114 TailCallArguments);
3115}
3116
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003117static
3118void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3119 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3120 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3121 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3122 MachineFunction &MF = DAG.getMachineFunction();
3123
3124 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3125 // might overwrite each other in case of tail call optimization.
3126 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003127 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128 InFlag = SDValue();
3129 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3130 MemOpChains2, dl);
3131 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003133 &MemOpChains2[0], MemOpChains2.size());
3134
3135 // Store the return address to the appropriate stack slot.
3136 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3137 isPPC64, isDarwinABI, dl);
3138
3139 // Emit callseq_end just before tailcall node.
3140 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3141 DAG.getIntPtrConstant(0, true), InFlag);
3142 InFlag = Chain.getValue(1);
3143}
3144
3145static
3146unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3147 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3148 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003149 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003150 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003151
Chris Lattnerb9082582010-11-14 23:42:06 +00003152 bool isPPC64 = PPCSubTarget.isPPC64();
3153 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3154
Owen Andersone50ed302009-08-10 22:56:29 +00003155 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003157 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003158
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003159 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003160
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003161 bool needIndirectCall = true;
3162 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003163 // If this is an absolute destination address, use the munged value.
3164 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003165 needIndirectCall = false;
3166 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003167
Chris Lattnerb9082582010-11-14 23:42:06 +00003168 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3169 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3170 // Use indirect calls for ALL functions calls in JIT mode, since the
3171 // far-call stubs may be outside relocation limits for a BL instruction.
3172 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3173 unsigned OpFlags = 0;
3174 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003175 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003176 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003177 (G->getGlobal()->isDeclaration() ||
3178 G->getGlobal()->isWeakForLinker())) {
3179 // PC-relative references to external symbols should go through $stub,
3180 // unless we're building with the leopard linker or later, which
3181 // automatically synthesizes these stubs.
3182 OpFlags = PPCII::MO_DARWIN_STUB;
3183 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003184
Chris Lattnerb9082582010-11-14 23:42:06 +00003185 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3186 // every direct call is) turn it into a TargetGlobalAddress /
3187 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003188 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003189 Callee.getValueType(),
3190 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003191 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003192 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003193 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003194
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003195 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003196 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003197
Chris Lattnerb9082582010-11-14 23:42:06 +00003198 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003199 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003200 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003201 // PC-relative references to external symbols should go through $stub,
3202 // unless we're building with the leopard linker or later, which
3203 // automatically synthesizes these stubs.
3204 OpFlags = PPCII::MO_DARWIN_STUB;
3205 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003206
Chris Lattnerb9082582010-11-14 23:42:06 +00003207 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3208 OpFlags);
3209 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003210 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003211
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003212 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003213 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3214 // to do the call, we can't use PPCISD::CALL.
3215 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003216
3217 if (isSVR4ABI && isPPC64) {
3218 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3219 // entry point, but to the function descriptor (the function entry point
3220 // address is part of the function descriptor though).
3221 // The function descriptor is a three doubleword structure with the
3222 // following fields: function entry point, TOC base address and
3223 // environment pointer.
3224 // Thus for a call through a function pointer, the following actions need
3225 // to be performed:
3226 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003227 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003228 // 2. Load the address of the function entry point from the function
3229 // descriptor.
3230 // 3. Load the TOC of the callee from the function descriptor into r2.
3231 // 4. Load the environment pointer from the function descriptor into
3232 // r11.
3233 // 5. Branch to the function entry point address.
3234 // 6. On return of the callee, the TOC of the caller needs to be
3235 // restored (this is done in FinishCall()).
3236 //
3237 // All those operations are flagged together to ensure that no other
3238 // operations can be scheduled in between. E.g. without flagging the
3239 // operations together, a TOC access in the caller could be scheduled
3240 // between the load of the callee TOC and the branch to the callee, which
3241 // results in the TOC access going through the TOC of the callee instead
3242 // of going through the TOC of the caller, which leads to incorrect code.
3243
3244 // Load the address of the function entry point from the function
3245 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003246 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003247 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3248 InFlag.getNode() ? 3 : 2);
3249 Chain = LoadFuncPtr.getValue(1);
3250 InFlag = LoadFuncPtr.getValue(2);
3251
3252 // Load environment pointer into r11.
3253 // Offset of the environment pointer within the function descriptor.
3254 SDValue PtrOff = DAG.getIntPtrConstant(16);
3255
3256 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3257 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3258 InFlag);
3259 Chain = LoadEnvPtr.getValue(1);
3260 InFlag = LoadEnvPtr.getValue(2);
3261
3262 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3263 InFlag);
3264 Chain = EnvVal.getValue(0);
3265 InFlag = EnvVal.getValue(1);
3266
3267 // Load TOC of the callee into r2. We are using a target-specific load
3268 // with r2 hard coded, because the result of a target-independent load
3269 // would never go directly into r2, since r2 is a reserved register (which
3270 // prevents the register allocator from allocating it), resulting in an
3271 // additional register being allocated and an unnecessary move instruction
3272 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003273 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003274 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3275 Callee, InFlag);
3276 Chain = LoadTOCPtr.getValue(0);
3277 InFlag = LoadTOCPtr.getValue(1);
3278
3279 MTCTROps[0] = Chain;
3280 MTCTROps[1] = LoadFuncPtr;
3281 MTCTROps[2] = InFlag;
3282 }
3283
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003284 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3285 2 + (InFlag.getNode() != 0));
3286 InFlag = Chain.getValue(1);
3287
3288 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003290 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003291 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003292 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003293 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003294 // Add use of X11 (holding environment pointer)
3295 if (isSVR4ABI && isPPC64)
3296 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003297 // Add CTR register as callee so a bctr can be emitted later.
3298 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003299 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003300 }
3301
3302 // If this is a direct call, pass the chain and the callee.
3303 if (Callee.getNode()) {
3304 Ops.push_back(Chain);
3305 Ops.push_back(Callee);
3306 }
3307 // If this is a tail call add stack pointer delta.
3308 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003310
3311 // Add argument registers to the end of the list so that they are known live
3312 // into the call.
3313 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3314 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3315 RegsToPass[i].second.getValueType()));
3316
3317 return CallOpc;
3318}
3319
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003320static
3321bool isLocalCall(const SDValue &Callee)
3322{
3323 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003324 return !G->getGlobal()->isDeclaration() &&
3325 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003326 return false;
3327}
3328
Dan Gohman98ca4f22009-08-05 01:29:28 +00003329SDValue
3330PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003331 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003332 const SmallVectorImpl<ISD::InputArg> &Ins,
3333 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003334 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003335
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003336 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003337 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003338 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003339 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003340
3341 // Copy all of the result registers out of their specified physreg.
3342 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3343 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003344 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003345
3346 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3347 VA.getLocReg(), VA.getLocVT(), InFlag);
3348 Chain = Val.getValue(1);
3349 InFlag = Val.getValue(2);
3350
3351 switch (VA.getLocInfo()) {
3352 default: llvm_unreachable("Unknown loc info!");
3353 case CCValAssign::Full: break;
3354 case CCValAssign::AExt:
3355 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3356 break;
3357 case CCValAssign::ZExt:
3358 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3359 DAG.getValueType(VA.getValVT()));
3360 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3361 break;
3362 case CCValAssign::SExt:
3363 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3364 DAG.getValueType(VA.getValVT()));
3365 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3366 break;
3367 }
3368
3369 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003370 }
3371
Dan Gohman98ca4f22009-08-05 01:29:28 +00003372 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003373}
3374
Dan Gohman98ca4f22009-08-05 01:29:28 +00003375SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003376PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3377 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003378 SelectionDAG &DAG,
3379 SmallVector<std::pair<unsigned, SDValue>, 8>
3380 &RegsToPass,
3381 SDValue InFlag, SDValue Chain,
3382 SDValue &Callee,
3383 int SPDiff, unsigned NumBytes,
3384 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003385 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003386 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003387 SmallVector<SDValue, 8> Ops;
3388 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3389 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003390 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003391
Hal Finkel82b38212012-08-28 02:10:27 +00003392 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3393 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3394 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3395
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003396 // When performing tail call optimization the callee pops its arguments off
3397 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003398 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003399 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003400 (CallConv == CallingConv::Fast &&
3401 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003402
Roman Divackye46137f2012-03-06 16:41:49 +00003403 // Add a register mask operand representing the call-preserved registers.
3404 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3405 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3406 assert(Mask && "Missing call preserved mask for calling convention");
3407 Ops.push_back(DAG.getRegisterMask(Mask));
3408
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003409 if (InFlag.getNode())
3410 Ops.push_back(InFlag);
3411
3412 // Emit tail call.
3413 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003414 assert(((Callee.getOpcode() == ISD::Register &&
3415 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3416 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3417 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3418 isa<ConstantSDNode>(Callee)) &&
3419 "Expecting an global address, external symbol, absolute value or register");
3420
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003422 }
3423
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003424 // Add a NOP immediately after the branch instruction when using the 64-bit
3425 // SVR4 ABI. At link time, if caller and callee are in a different module and
3426 // thus have a different TOC, the call will be replaced with a call to a stub
3427 // function which saves the current TOC, loads the TOC of the callee and
3428 // branches to the callee. The NOP will be replaced with a load instruction
3429 // which restores the TOC of the caller from the TOC save slot of the current
3430 // stack frame. If caller and callee belong to the same module (and have the
3431 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003432
3433 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003434 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003435 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003436 // This is a call through a function pointer.
3437 // Restore the caller TOC from the save area into R2.
3438 // See PrepareCall() for more information about calls through function
3439 // pointers in the 64-bit SVR4 ABI.
3440 // We are using a target-specific load with r2 hard coded, because the
3441 // result of a target-independent load would never go directly into r2,
3442 // since r2 is a reserved register (which prevents the register allocator
3443 // from allocating it), resulting in an additional register being
3444 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003445 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003446 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003447 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003448 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003449 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003450 }
3451
Hal Finkel5b00cea2012-03-31 14:45:15 +00003452 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3453 InFlag = Chain.getValue(1);
3454
3455 if (needsTOCRestore) {
3456 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3457 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3458 InFlag = Chain.getValue(1);
3459 }
3460
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003461 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3462 DAG.getIntPtrConstant(BytesCalleePops, true),
3463 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003464 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003465 InFlag = Chain.getValue(1);
3466
Dan Gohman98ca4f22009-08-05 01:29:28 +00003467 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3468 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003469}
3470
Dan Gohman98ca4f22009-08-05 01:29:28 +00003471SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003472PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003473 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003474 SelectionDAG &DAG = CLI.DAG;
3475 DebugLoc &dl = CLI.DL;
3476 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3477 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3478 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3479 SDValue Chain = CLI.Chain;
3480 SDValue Callee = CLI.Callee;
3481 bool &isTailCall = CLI.IsTailCall;
3482 CallingConv::ID CallConv = CLI.CallConv;
3483 bool isVarArg = CLI.IsVarArg;
3484
Evan Cheng0c439eb2010-01-27 00:07:07 +00003485 if (isTailCall)
3486 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3487 Ins, DAG);
3488
Bill Schmidt726c2372012-10-23 15:51:16 +00003489 if (PPCSubTarget.isSVR4ABI()) {
3490 if (PPCSubTarget.isPPC64())
3491 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3492 isTailCall, Outs, OutVals, Ins,
3493 dl, DAG, InVals);
3494 else
3495 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3496 isTailCall, Outs, OutVals, Ins,
3497 dl, DAG, InVals);
3498 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003499
Bill Schmidt726c2372012-10-23 15:51:16 +00003500 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3501 isTailCall, Outs, OutVals, Ins,
3502 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003503}
3504
3505SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003506PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3507 CallingConv::ID CallConv, bool isVarArg,
3508 bool isTailCall,
3509 const SmallVectorImpl<ISD::OutputArg> &Outs,
3510 const SmallVectorImpl<SDValue> &OutVals,
3511 const SmallVectorImpl<ISD::InputArg> &Ins,
3512 DebugLoc dl, SelectionDAG &DAG,
3513 SmallVectorImpl<SDValue> &InVals) const {
3514 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003515 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003516
Dan Gohman98ca4f22009-08-05 01:29:28 +00003517 assert((CallConv == CallingConv::C ||
3518 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003519
Tilmann Schellerffd02002009-07-03 06:45:56 +00003520 unsigned PtrByteSize = 4;
3521
3522 MachineFunction &MF = DAG.getMachineFunction();
3523
3524 // Mark this function as potentially containing a function that contains a
3525 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3526 // and restoring the callers stack pointer in this functions epilog. This is
3527 // done because by tail calling the called function might overwrite the value
3528 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003529 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3530 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003531 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003532
Tilmann Schellerffd02002009-07-03 06:45:56 +00003533 // Count how many bytes are to be pushed on the stack, including the linkage
3534 // area, parameter list area and the part of the local variable space which
3535 // contains copies of aggregates which are passed by value.
3536
3537 // Assign locations to all of the outgoing arguments.
3538 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003539 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003540 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003541
3542 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003543 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003544
3545 if (isVarArg) {
3546 // Handle fixed and variable vector arguments differently.
3547 // Fixed vector arguments go into registers as long as registers are
3548 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003549 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003550
Tilmann Schellerffd02002009-07-03 06:45:56 +00003551 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003552 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003553 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003554 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003555
Dan Gohman98ca4f22009-08-05 01:29:28 +00003556 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003557 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3558 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003559 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003560 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3561 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003562 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003563
Tilmann Schellerffd02002009-07-03 06:45:56 +00003564 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003565#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003566 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003567 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003568#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003569 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003570 }
3571 }
3572 } else {
3573 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003574 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003575 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003576
Tilmann Schellerffd02002009-07-03 06:45:56 +00003577 // Assign locations to all of the outgoing aggregate by value arguments.
3578 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003579 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003580 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003581
3582 // Reserve stack space for the allocations in CCInfo.
3583 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3584
Bill Schmidt212af6a2013-02-06 17:33:58 +00003585 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003586
3587 // Size of the linkage area, parameter list area and the part of the local
3588 // space variable where copies of aggregates which are passed by value are
3589 // stored.
3590 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003591
Tilmann Schellerffd02002009-07-03 06:45:56 +00003592 // Calculate by how many bytes the stack has to be adjusted in case of tail
3593 // call optimization.
3594 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3595
3596 // Adjust the stack pointer for the new arguments...
3597 // These operations are automatically eliminated by the prolog/epilog pass
3598 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3599 SDValue CallSeqStart = Chain;
3600
3601 // Load the return address and frame pointer so it can be moved somewhere else
3602 // later.
3603 SDValue LROp, FPOp;
3604 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3605 dl);
3606
3607 // Set up a copy of the stack pointer for use loading and storing any
3608 // arguments that may not fit in the registers available for argument
3609 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003611
Tilmann Schellerffd02002009-07-03 06:45:56 +00003612 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3613 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3614 SmallVector<SDValue, 8> MemOpChains;
3615
Roman Divacky0aaa9192011-08-30 17:04:16 +00003616 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003617 // Walk the register/memloc assignments, inserting copies/loads.
3618 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3619 i != e;
3620 ++i) {
3621 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003622 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003623 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003624
Tilmann Schellerffd02002009-07-03 06:45:56 +00003625 if (Flags.isByVal()) {
3626 // Argument is an aggregate which is passed by value, thus we need to
3627 // create a copy of it in the local variable space of the current stack
3628 // frame (which is the stack frame of the caller) and pass the address of
3629 // this copy to the callee.
3630 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3631 CCValAssign &ByValVA = ByValArgLocs[j++];
3632 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003633
Tilmann Schellerffd02002009-07-03 06:45:56 +00003634 // Memory reserved in the local variable space of the callers stack frame.
3635 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003636
Tilmann Schellerffd02002009-07-03 06:45:56 +00003637 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3638 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003639
Tilmann Schellerffd02002009-07-03 06:45:56 +00003640 // Create a copy of the argument in the local area of the current
3641 // stack frame.
3642 SDValue MemcpyCall =
3643 CreateCopyOfByValArgument(Arg, PtrOff,
3644 CallSeqStart.getNode()->getOperand(0),
3645 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003646
Tilmann Schellerffd02002009-07-03 06:45:56 +00003647 // This must go outside the CALLSEQ_START..END.
3648 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3649 CallSeqStart.getNode()->getOperand(1));
3650 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3651 NewCallSeqStart.getNode());
3652 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003653
Tilmann Schellerffd02002009-07-03 06:45:56 +00003654 // Pass the address of the aggregate copy on the stack either in a
3655 // physical register or in the parameter list area of the current stack
3656 // frame to the callee.
3657 Arg = PtrOff;
3658 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003659
Tilmann Schellerffd02002009-07-03 06:45:56 +00003660 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003661 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003662 // Put argument in a physical register.
3663 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3664 } else {
3665 // Put argument in the parameter list area of the current stack frame.
3666 assert(VA.isMemLoc());
3667 unsigned LocMemOffset = VA.getLocMemOffset();
3668
3669 if (!isTailCall) {
3670 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3671 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3672
3673 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003674 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003675 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003676 } else {
3677 // Calculate and remember argument location.
3678 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3679 TailCallArguments);
3680 }
3681 }
3682 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003683
Tilmann Schellerffd02002009-07-03 06:45:56 +00003684 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003686 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003687
Tilmann Schellerffd02002009-07-03 06:45:56 +00003688 // Build a sequence of copy-to-reg nodes chained together with token chain
3689 // and flag operands which copy the outgoing args into the appropriate regs.
3690 SDValue InFlag;
3691 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3692 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3693 RegsToPass[i].second, InFlag);
3694 InFlag = Chain.getValue(1);
3695 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003696
Hal Finkel82b38212012-08-28 02:10:27 +00003697 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3698 // registers.
3699 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003700 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3701 SDValue Ops[] = { Chain, InFlag };
3702
Hal Finkel82b38212012-08-28 02:10:27 +00003703 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003704 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3705
Hal Finkel82b38212012-08-28 02:10:27 +00003706 InFlag = Chain.getValue(1);
3707 }
3708
Chris Lattnerb9082582010-11-14 23:42:06 +00003709 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003710 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3711 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003712
Dan Gohman98ca4f22009-08-05 01:29:28 +00003713 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3714 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3715 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003716}
3717
Bill Schmidt726c2372012-10-23 15:51:16 +00003718// Copy an argument into memory, being careful to do this outside the
3719// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003720SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003721PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3722 SDValue CallSeqStart,
3723 ISD::ArgFlagsTy Flags,
3724 SelectionDAG &DAG,
3725 DebugLoc dl) const {
3726 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3727 CallSeqStart.getNode()->getOperand(0),
3728 Flags, DAG, dl);
3729 // The MEMCPY must go outside the CALLSEQ_START..END.
3730 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3731 CallSeqStart.getNode()->getOperand(1));
3732 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3733 NewCallSeqStart.getNode());
3734 return NewCallSeqStart;
3735}
3736
3737SDValue
3738PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003739 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003740 bool isTailCall,
3741 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003742 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003743 const SmallVectorImpl<ISD::InputArg> &Ins,
3744 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003745 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003746
Bill Schmidt726c2372012-10-23 15:51:16 +00003747 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003748
Bill Schmidt726c2372012-10-23 15:51:16 +00003749 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3750 unsigned PtrByteSize = 8;
3751
3752 MachineFunction &MF = DAG.getMachineFunction();
3753
3754 // Mark this function as potentially containing a function that contains a
3755 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3756 // and restoring the callers stack pointer in this functions epilog. This is
3757 // done because by tail calling the called function might overwrite the value
3758 // in this function's (MF) stack pointer stack slot 0(SP).
3759 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3760 CallConv == CallingConv::Fast)
3761 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3762
3763 unsigned nAltivecParamsAtEnd = 0;
3764
3765 // Count how many bytes are to be pushed on the stack, including the linkage
3766 // area, and parameter passing area. We start with at least 48 bytes, which
3767 // is reserved space for [SP][CR][LR][3 x unused].
3768 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3769 // of this call.
3770 unsigned NumBytes =
3771 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3772 Outs, OutVals, nAltivecParamsAtEnd);
3773
3774 // Calculate by how many bytes the stack has to be adjusted in case of tail
3775 // call optimization.
3776 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3777
3778 // To protect arguments on the stack from being clobbered in a tail call,
3779 // force all the loads to happen before doing any other lowering.
3780 if (isTailCall)
3781 Chain = DAG.getStackArgumentTokenFactor(Chain);
3782
3783 // Adjust the stack pointer for the new arguments...
3784 // These operations are automatically eliminated by the prolog/epilog pass
3785 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3786 SDValue CallSeqStart = Chain;
3787
3788 // Load the return address and frame pointer so it can be move somewhere else
3789 // later.
3790 SDValue LROp, FPOp;
3791 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3792 dl);
3793
3794 // Set up a copy of the stack pointer for use loading and storing any
3795 // arguments that may not fit in the registers available for argument
3796 // passing.
3797 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3798
3799 // Figure out which arguments are going to go in registers, and which in
3800 // memory. Also, if this is a vararg function, floating point operations
3801 // must be stored to our stack, and loaded into integer regs as well, if
3802 // any integer regs are available for argument passing.
3803 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3804 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3805
3806 static const uint16_t GPR[] = {
3807 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3808 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3809 };
3810 static const uint16_t *FPR = GetFPR();
3811
3812 static const uint16_t VR[] = {
3813 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3814 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3815 };
3816 const unsigned NumGPRs = array_lengthof(GPR);
3817 const unsigned NumFPRs = 13;
3818 const unsigned NumVRs = array_lengthof(VR);
3819
3820 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3821 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3822
3823 SmallVector<SDValue, 8> MemOpChains;
3824 for (unsigned i = 0; i != NumOps; ++i) {
3825 SDValue Arg = OutVals[i];
3826 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3827
3828 // PtrOff will be used to store the current argument to the stack if a
3829 // register cannot be found for it.
3830 SDValue PtrOff;
3831
3832 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3833
3834 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3835
3836 // Promote integers to 64-bit values.
3837 if (Arg.getValueType() == MVT::i32) {
3838 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3839 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3840 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3841 }
3842
3843 // FIXME memcpy is used way more than necessary. Correctness first.
3844 // Note: "by value" is code for passing a structure by value, not
3845 // basic types.
3846 if (Flags.isByVal()) {
3847 // Note: Size includes alignment padding, so
3848 // struct x { short a; char b; }
3849 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3850 // These are the proper values we need for right-justifying the
3851 // aggregate in a parameter register.
3852 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003853
3854 // An empty aggregate parameter takes up no storage and no
3855 // registers.
3856 if (Size == 0)
3857 continue;
3858
Bill Schmidt726c2372012-10-23 15:51:16 +00003859 // All aggregates smaller than 8 bytes must be passed right-justified.
3860 if (Size==1 || Size==2 || Size==4) {
3861 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3862 if (GPR_idx != NumGPRs) {
3863 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3864 MachinePointerInfo(), VT,
3865 false, false, 0);
3866 MemOpChains.push_back(Load.getValue(1));
3867 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3868
3869 ArgOffset += PtrByteSize;
3870 continue;
3871 }
3872 }
3873
3874 if (GPR_idx == NumGPRs && Size < 8) {
3875 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3876 PtrOff.getValueType());
3877 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3878 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3879 CallSeqStart,
3880 Flags, DAG, dl);
3881 ArgOffset += PtrByteSize;
3882 continue;
3883 }
3884 // Copy entire object into memory. There are cases where gcc-generated
3885 // code assumes it is there, even if it could be put entirely into
3886 // registers. (This is not what the doc says.)
3887
3888 // FIXME: The above statement is likely due to a misunderstanding of the
3889 // documents. All arguments must be copied into the parameter area BY
3890 // THE CALLEE in the event that the callee takes the address of any
3891 // formal argument. That has not yet been implemented. However, it is
3892 // reasonable to use the stack area as a staging area for the register
3893 // load.
3894
3895 // Skip this for small aggregates, as we will use the same slot for a
3896 // right-justified copy, below.
3897 if (Size >= 8)
3898 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3899 CallSeqStart,
3900 Flags, DAG, dl);
3901
3902 // When a register is available, pass a small aggregate right-justified.
3903 if (Size < 8 && GPR_idx != NumGPRs) {
3904 // The easiest way to get this right-justified in a register
3905 // is to copy the structure into the rightmost portion of a
3906 // local variable slot, then load the whole slot into the
3907 // register.
3908 // FIXME: The memcpy seems to produce pretty awful code for
3909 // small aggregates, particularly for packed ones.
3910 // FIXME: It would be preferable to use the slot in the
3911 // parameter save area instead of a new local variable.
3912 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3913 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3914 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3915 CallSeqStart,
3916 Flags, DAG, dl);
3917
3918 // Load the slot into the register.
3919 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3920 MachinePointerInfo(),
3921 false, false, false, 0);
3922 MemOpChains.push_back(Load.getValue(1));
3923 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3924
3925 // Done with this argument.
3926 ArgOffset += PtrByteSize;
3927 continue;
3928 }
3929
3930 // For aggregates larger than PtrByteSize, copy the pieces of the
3931 // object that fit into registers from the parameter save area.
3932 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3933 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3934 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3935 if (GPR_idx != NumGPRs) {
3936 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3937 MachinePointerInfo(),
3938 false, false, false, 0);
3939 MemOpChains.push_back(Load.getValue(1));
3940 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3941 ArgOffset += PtrByteSize;
3942 } else {
3943 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3944 break;
3945 }
3946 }
3947 continue;
3948 }
3949
3950 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3951 default: llvm_unreachable("Unexpected ValueType for argument!");
3952 case MVT::i32:
3953 case MVT::i64:
3954 if (GPR_idx != NumGPRs) {
3955 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3956 } else {
3957 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3958 true, isTailCall, false, MemOpChains,
3959 TailCallArguments, dl);
3960 }
3961 ArgOffset += PtrByteSize;
3962 break;
3963 case MVT::f32:
3964 case MVT::f64:
3965 if (FPR_idx != NumFPRs) {
3966 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3967
3968 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003969 // A single float or an aggregate containing only a single float
3970 // must be passed right-justified in the stack doubleword, and
3971 // in the GPR, if one is available.
3972 SDValue StoreOff;
3973 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3974 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3975 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3976 } else
3977 StoreOff = PtrOff;
3978
3979 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003980 MachinePointerInfo(), false, false, 0);
3981 MemOpChains.push_back(Store);
3982
3983 // Float varargs are always shadowed in available integer registers
3984 if (GPR_idx != NumGPRs) {
3985 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3986 MachinePointerInfo(), false, false,
3987 false, 0);
3988 MemOpChains.push_back(Load.getValue(1));
3989 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3990 }
3991 } else if (GPR_idx != NumGPRs)
3992 // If we have any FPRs remaining, we may also have GPRs remaining.
3993 ++GPR_idx;
3994 } else {
3995 // Single-precision floating-point values are mapped to the
3996 // second (rightmost) word of the stack doubleword.
3997 if (Arg.getValueType() == MVT::f32) {
3998 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3999 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4000 }
4001
4002 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4003 true, isTailCall, false, MemOpChains,
4004 TailCallArguments, dl);
4005 }
4006 ArgOffset += 8;
4007 break;
4008 case MVT::v4f32:
4009 case MVT::v4i32:
4010 case MVT::v8i16:
4011 case MVT::v16i8:
4012 if (isVarArg) {
4013 // These go aligned on the stack, or in the corresponding R registers
4014 // when within range. The Darwin PPC ABI doc claims they also go in
4015 // V registers; in fact gcc does this only for arguments that are
4016 // prototyped, not for those that match the ... We do it for all
4017 // arguments, seems to work.
4018 while (ArgOffset % 16 !=0) {
4019 ArgOffset += PtrByteSize;
4020 if (GPR_idx != NumGPRs)
4021 GPR_idx++;
4022 }
4023 // We could elide this store in the case where the object fits
4024 // entirely in R registers. Maybe later.
4025 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4026 DAG.getConstant(ArgOffset, PtrVT));
4027 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4028 MachinePointerInfo(), false, false, 0);
4029 MemOpChains.push_back(Store);
4030 if (VR_idx != NumVRs) {
4031 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4032 MachinePointerInfo(),
4033 false, false, false, 0);
4034 MemOpChains.push_back(Load.getValue(1));
4035 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4036 }
4037 ArgOffset += 16;
4038 for (unsigned i=0; i<16; i+=PtrByteSize) {
4039 if (GPR_idx == NumGPRs)
4040 break;
4041 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4042 DAG.getConstant(i, PtrVT));
4043 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4044 false, false, false, 0);
4045 MemOpChains.push_back(Load.getValue(1));
4046 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4047 }
4048 break;
4049 }
4050
4051 // Non-varargs Altivec params generally go in registers, but have
4052 // stack space allocated at the end.
4053 if (VR_idx != NumVRs) {
4054 // Doesn't have GPR space allocated.
4055 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4056 } else {
4057 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4058 true, isTailCall, true, MemOpChains,
4059 TailCallArguments, dl);
4060 ArgOffset += 16;
4061 }
4062 break;
4063 }
4064 }
4065
4066 if (!MemOpChains.empty())
4067 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4068 &MemOpChains[0], MemOpChains.size());
4069
4070 // Check if this is an indirect call (MTCTR/BCTRL).
4071 // See PrepareCall() for more information about calls through function
4072 // pointers in the 64-bit SVR4 ABI.
4073 if (!isTailCall &&
4074 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4075 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4076 !isBLACompatibleAddress(Callee, DAG)) {
4077 // Load r2 into a virtual register and store it to the TOC save area.
4078 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4079 // TOC save area offset.
4080 SDValue PtrOff = DAG.getIntPtrConstant(40);
4081 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4082 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4083 false, false, 0);
4084 // R12 must contain the address of an indirect callee. This does not
4085 // mean the MTCTR instruction must use R12; it's easier to model this
4086 // as an extra parameter, so do that.
4087 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4088 }
4089
4090 // Build a sequence of copy-to-reg nodes chained together with token chain
4091 // and flag operands which copy the outgoing args into the appropriate regs.
4092 SDValue InFlag;
4093 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4094 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4095 RegsToPass[i].second, InFlag);
4096 InFlag = Chain.getValue(1);
4097 }
4098
4099 if (isTailCall)
4100 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4101 FPOp, true, TailCallArguments);
4102
4103 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4104 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4105 Ins, InVals);
4106}
4107
4108SDValue
4109PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4110 CallingConv::ID CallConv, bool isVarArg,
4111 bool isTailCall,
4112 const SmallVectorImpl<ISD::OutputArg> &Outs,
4113 const SmallVectorImpl<SDValue> &OutVals,
4114 const SmallVectorImpl<ISD::InputArg> &Ins,
4115 DebugLoc dl, SelectionDAG &DAG,
4116 SmallVectorImpl<SDValue> &InVals) const {
4117
4118 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004119
Owen Andersone50ed302009-08-10 22:56:29 +00004120 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004122 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004124 MachineFunction &MF = DAG.getMachineFunction();
4125
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004126 // Mark this function as potentially containing a function that contains a
4127 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4128 // and restoring the callers stack pointer in this functions epilog. This is
4129 // done because by tail calling the called function might overwrite the value
4130 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004131 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4132 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004133 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4134
4135 unsigned nAltivecParamsAtEnd = 0;
4136
Chris Lattnerabde4602006-05-16 22:56:08 +00004137 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004138 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004139 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004140 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004141 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004142 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004143 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004144
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004145 // Calculate by how many bytes the stack has to be adjusted in case of tail
4146 // call optimization.
4147 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004148
Dan Gohman98ca4f22009-08-05 01:29:28 +00004149 // To protect arguments on the stack from being clobbered in a tail call,
4150 // force all the loads to happen before doing any other lowering.
4151 if (isTailCall)
4152 Chain = DAG.getStackArgumentTokenFactor(Chain);
4153
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004154 // Adjust the stack pointer for the new arguments...
4155 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004156 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004157 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004158
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004159 // Load the return address and frame pointer so it can be move somewhere else
4160 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004161 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004162 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4163 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004164
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004165 // Set up a copy of the stack pointer for use loading and storing any
4166 // arguments that may not fit in the registers available for argument
4167 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004168 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004169 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004171 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004173
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004174 // Figure out which arguments are going to go in registers, and which in
4175 // memory. Also, if this is a vararg function, floating point operations
4176 // must be stored to our stack, and loaded into integer regs as well, if
4177 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004178 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004179 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004180
Craig Topperb78ca422012-03-11 07:16:55 +00004181 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004182 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4183 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4184 };
Craig Topperb78ca422012-03-11 07:16:55 +00004185 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004186 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4187 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4188 };
Craig Topperb78ca422012-03-11 07:16:55 +00004189 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004190
Craig Topperb78ca422012-03-11 07:16:55 +00004191 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004192 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4193 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4194 };
Owen Anderson718cb662007-09-07 04:06:50 +00004195 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004196 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004197 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004198
Craig Topperb78ca422012-03-11 07:16:55 +00004199 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004200
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004201 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004202 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4203
Dan Gohman475871a2008-07-27 21:46:04 +00004204 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004205 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004206 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004207 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004208
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004209 // PtrOff will be used to store the current argument to the stack if a
4210 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004211 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004212
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004213 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004214
Dale Johannesen39355f92009-02-04 02:34:38 +00004215 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004216
4217 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004218 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004219 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4220 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004222 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004223
Dale Johannesen8419dd62008-03-07 20:27:40 +00004224 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004225 // Note: "by value" is code for passing a structure by value, not
4226 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004227 if (Flags.isByVal()) {
4228 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004229 // Very small objects are passed right-justified. Everything else is
4230 // passed left-justified.
4231 if (Size==1 || Size==2) {
4232 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004233 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004234 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004235 MachinePointerInfo(), VT,
4236 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004237 MemOpChains.push_back(Load.getValue(1));
4238 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004239
4240 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004241 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004242 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4243 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004244 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004245 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4246 CallSeqStart,
4247 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004248 ArgOffset += PtrByteSize;
4249 }
4250 continue;
4251 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004252 // Copy entire object into memory. There are cases where gcc-generated
4253 // code assumes it is there, even if it could be put entirely into
4254 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004255 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4256 CallSeqStart,
4257 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004258
4259 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4260 // copy the pieces of the object that fit into registers from the
4261 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004262 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004263 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004264 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004265 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004266 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4267 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004268 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004269 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004270 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004271 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004272 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004273 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004274 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004275 }
4276 }
4277 continue;
4278 }
4279
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004281 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 case MVT::i32:
4283 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004284 if (GPR_idx != NumGPRs) {
4285 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004286 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004287 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4288 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004289 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004290 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004291 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004292 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 case MVT::f32:
4294 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004295 if (FPR_idx != NumFPRs) {
4296 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4297
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004298 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004299 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4300 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004301 MemOpChains.push_back(Store);
4302
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004303 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004304 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004305 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004306 MachinePointerInfo(), false, false,
4307 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004308 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004309 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004310 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004312 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004313 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004314 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4315 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004316 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004317 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004318 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004319 }
4320 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004321 // If we have any FPRs remaining, we may also have GPRs remaining.
4322 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4323 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004324 if (GPR_idx != NumGPRs)
4325 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004327 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4328 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004329 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004330 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004331 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4332 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004333 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004334 if (isPPC64)
4335 ArgOffset += 8;
4336 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004338 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 case MVT::v4f32:
4340 case MVT::v4i32:
4341 case MVT::v8i16:
4342 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004343 if (isVarArg) {
4344 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004345 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004346 // V registers; in fact gcc does this only for arguments that are
4347 // prototyped, not for those that match the ... We do it for all
4348 // arguments, seems to work.
4349 while (ArgOffset % 16 !=0) {
4350 ArgOffset += PtrByteSize;
4351 if (GPR_idx != NumGPRs)
4352 GPR_idx++;
4353 }
4354 // We could elide this store in the case where the object fits
4355 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004356 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004357 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004358 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4359 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004360 MemOpChains.push_back(Store);
4361 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004362 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004363 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004364 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004365 MemOpChains.push_back(Load.getValue(1));
4366 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4367 }
4368 ArgOffset += 16;
4369 for (unsigned i=0; i<16; i+=PtrByteSize) {
4370 if (GPR_idx == NumGPRs)
4371 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004372 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004373 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004374 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004375 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004376 MemOpChains.push_back(Load.getValue(1));
4377 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4378 }
4379 break;
4380 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004381
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004382 // Non-varargs Altivec params generally go in registers, but have
4383 // stack space allocated at the end.
4384 if (VR_idx != NumVRs) {
4385 // Doesn't have GPR space allocated.
4386 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4387 } else if (nAltivecParamsAtEnd==0) {
4388 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004389 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4390 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004391 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004392 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004393 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004394 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004395 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004396 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004397 // If all Altivec parameters fit in registers, as they usually do,
4398 // they get stack space following the non-Altivec parameters. We
4399 // don't track this here because nobody below needs it.
4400 // If there are more Altivec parameters than fit in registers emit
4401 // the stores here.
4402 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4403 unsigned j = 0;
4404 // Offset is aligned; skip 1st 12 params which go in V registers.
4405 ArgOffset = ((ArgOffset+15)/16)*16;
4406 ArgOffset += 12*16;
4407 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004408 SDValue Arg = OutVals[i];
4409 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4411 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004412 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004413 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004414 // We are emitting Altivec params in order.
4415 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4416 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004417 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004418 ArgOffset += 16;
4419 }
4420 }
4421 }
4422 }
4423
Chris Lattner9a2a4972006-05-17 06:01:33 +00004424 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004426 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004427
Dale Johannesenf7b73042010-03-09 20:15:42 +00004428 // On Darwin, R12 must contain the address of an indirect callee. This does
4429 // not mean the MTCTR instruction must use R12; it's easier to model this as
4430 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004431 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004432 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4433 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4434 !isBLACompatibleAddress(Callee, DAG))
4435 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4436 PPC::R12), Callee));
4437
Chris Lattner9a2a4972006-05-17 06:01:33 +00004438 // Build a sequence of copy-to-reg nodes chained together with token chain
4439 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004440 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004441 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004442 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004443 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004444 InFlag = Chain.getValue(1);
4445 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004446
Chris Lattnerb9082582010-11-14 23:42:06 +00004447 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004448 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4449 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004450
Dan Gohman98ca4f22009-08-05 01:29:28 +00004451 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4452 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4453 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004454}
4455
Hal Finkeld712f932011-10-14 19:51:36 +00004456bool
4457PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4458 MachineFunction &MF, bool isVarArg,
4459 const SmallVectorImpl<ISD::OutputArg> &Outs,
4460 LLVMContext &Context) const {
4461 SmallVector<CCValAssign, 16> RVLocs;
4462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4463 RVLocs, Context);
4464 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4465}
4466
Dan Gohman98ca4f22009-08-05 01:29:28 +00004467SDValue
4468PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004472 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004473
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004474 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004475 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004476 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004477 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004478
Dan Gohman475871a2008-07-27 21:46:04 +00004479 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004480 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004481
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004482 // Copy the result values into the output registers.
4483 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4484 CCValAssign &VA = RVLocs[i];
4485 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004486
4487 SDValue Arg = OutVals[i];
4488
4489 switch (VA.getLocInfo()) {
4490 default: llvm_unreachable("Unknown loc info!");
4491 case CCValAssign::Full: break;
4492 case CCValAssign::AExt:
4493 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4494 break;
4495 case CCValAssign::ZExt:
4496 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4497 break;
4498 case CCValAssign::SExt:
4499 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4500 break;
4501 }
4502
4503 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004504 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004505 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004506 }
4507
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004508 RetOps[0] = Chain; // Update chain.
4509
4510 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004511 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004512 RetOps.push_back(Flag);
4513
4514 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4515 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004516}
4517
Dan Gohman475871a2008-07-27 21:46:04 +00004518SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004519 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004520 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004521 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004522
Jim Laskeyefc7e522006-12-04 22:04:42 +00004523 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004524 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004525
4526 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004527 bool isPPC64 = Subtarget.isPPC64();
4528 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004529 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004530
4531 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004532 SDValue Chain = Op.getOperand(0);
4533 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004534
Jim Laskeyefc7e522006-12-04 22:04:42 +00004535 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004536 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4537 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004538 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004539
Jim Laskeyefc7e522006-12-04 22:04:42 +00004540 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004541 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004542
Jim Laskeyefc7e522006-12-04 22:04:42 +00004543 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004544 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004545 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004546}
4547
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004548
4549
Dan Gohman475871a2008-07-27 21:46:04 +00004550SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004551PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004552 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004553 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004554 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004555 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004556
4557 // Get current frame pointer save index. The users of this index will be
4558 // primarily DYNALLOC instructions.
4559 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4560 int RASI = FI->getReturnAddrSaveIndex();
4561
4562 // If the frame pointer save index hasn't been defined yet.
4563 if (!RASI) {
4564 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004565 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004566 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004567 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004568 // Save the result.
4569 FI->setReturnAddrSaveIndex(RASI);
4570 }
4571 return DAG.getFrameIndex(RASI, PtrVT);
4572}
4573
Dan Gohman475871a2008-07-27 21:46:04 +00004574SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004575PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4576 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004577 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004578 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004579 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004580
4581 // Get current frame pointer save index. The users of this index will be
4582 // primarily DYNALLOC instructions.
4583 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4584 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004585
Jim Laskey2f616bf2006-11-16 22:43:37 +00004586 // If the frame pointer save index hasn't been defined yet.
4587 if (!FPSI) {
4588 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004589 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004590 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004591
Jim Laskey2f616bf2006-11-16 22:43:37 +00004592 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004593 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004594 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004595 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004596 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004597 return DAG.getFrameIndex(FPSI, PtrVT);
4598}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004599
Dan Gohman475871a2008-07-27 21:46:04 +00004600SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004601 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004602 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004603 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004604 SDValue Chain = Op.getOperand(0);
4605 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004606 DebugLoc dl = Op.getDebugLoc();
4607
Jim Laskey2f616bf2006-11-16 22:43:37 +00004608 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004609 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004610 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004611 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004612 DAG.getConstant(0, PtrVT), Size);
4613 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004614 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004615 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004616 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004618 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004619}
4620
Hal Finkel7ee74a62013-03-21 21:37:52 +00004621SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4622 SelectionDAG &DAG) const {
4623 DebugLoc DL = Op.getDebugLoc();
4624 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4625 DAG.getVTList(MVT::i32, MVT::Other),
4626 Op.getOperand(0), Op.getOperand(1));
4627}
4628
4629SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4630 SelectionDAG &DAG) const {
4631 DebugLoc DL = Op.getDebugLoc();
4632 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4633 Op.getOperand(0), Op.getOperand(1));
4634}
4635
Chris Lattner1a635d62006-04-14 06:01:58 +00004636/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4637/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004638SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004639 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004640 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4641 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004642 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004643
Chris Lattner1a635d62006-04-14 06:01:58 +00004644 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004645
Chris Lattner1a635d62006-04-14 06:01:58 +00004646 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004647 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004648
Owen Andersone50ed302009-08-10 22:56:29 +00004649 EVT ResVT = Op.getValueType();
4650 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004651 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4652 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004653 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004654
Chris Lattner1a635d62006-04-14 06:01:58 +00004655 // If the RHS of the comparison is a 0.0, we don't need to do the
4656 // subtraction at all.
4657 if (isFloatingPointZero(RHS))
4658 switch (CC) {
4659 default: break; // SETUO etc aren't handled by fsel.
4660 case ISD::SETULT:
4661 case ISD::SETLT:
4662 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004663 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004664 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004665 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4666 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004667 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004668 case ISD::SETUGT:
4669 case ISD::SETGT:
4670 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004671 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004672 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4674 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004675 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004677 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004678
Dan Gohman475871a2008-07-27 21:46:04 +00004679 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004680 switch (CC) {
4681 default: break; // SETUO etc aren't handled by fsel.
4682 case ISD::SETULT:
4683 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004684 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4686 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004687 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004688 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004689 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004690 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004691 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4692 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004693 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004694 case ISD::SETUGT:
4695 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004696 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4698 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004699 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004700 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004701 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004702 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4704 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004705 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004706 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004707 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004708}
4709
Chris Lattner1f873002007-11-28 18:44:47 +00004710// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004711SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004712 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004713 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004714 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 if (Src.getValueType() == MVT::f32)
4716 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004717
Dan Gohman475871a2008-07-27 21:46:04 +00004718 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004720 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004722 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004723 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004725 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 case MVT::i64:
4727 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004728 break;
4729 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004730
Chris Lattner1a635d62006-04-14 06:01:58 +00004731 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004733
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004734 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004735 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4736 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004737
4738 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4739 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004741 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004742 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004743 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004744 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004745}
4746
Dan Gohmand858e902010-04-17 15:26:15 +00004747SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4748 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004749 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004750 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004752 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004753
Owen Anderson825b72b2009-08-11 20:47:22 +00004754 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004755 SDValue SINT = Op.getOperand(0);
4756 // When converting to single-precision, we actually need to convert
4757 // to double-precision first and then round to single-precision.
4758 // To avoid double-rounding effects during that operation, we have
4759 // to prepare the input operand. Bits that might be truncated when
4760 // converting to double-precision are replaced by a bit that won't
4761 // be lost at this stage, but is below the single-precision rounding
4762 // position.
4763 //
4764 // However, if -enable-unsafe-fp-math is in effect, accept double
4765 // rounding to avoid the extra overhead.
4766 if (Op.getValueType() == MVT::f32 &&
4767 !DAG.getTarget().Options.UnsafeFPMath) {
4768
4769 // Twiddle input to make sure the low 11 bits are zero. (If this
4770 // is the case, we are guaranteed the value will fit into the 53 bit
4771 // mantissa of an IEEE double-precision value without rounding.)
4772 // If any of those low 11 bits were not zero originally, make sure
4773 // bit 12 (value 2048) is set instead, so that the final rounding
4774 // to single-precision gets the correct result.
4775 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4776 SINT, DAG.getConstant(2047, MVT::i64));
4777 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4778 Round, DAG.getConstant(2047, MVT::i64));
4779 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4780 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4781 Round, DAG.getConstant(-2048, MVT::i64));
4782
4783 // However, we cannot use that value unconditionally: if the magnitude
4784 // of the input value is small, the bit-twiddling we did above might
4785 // end up visibly changing the output. Fortunately, in that case, we
4786 // don't need to twiddle bits since the original input will convert
4787 // exactly to double-precision floating-point already. Therefore,
4788 // construct a conditional to use the original value if the top 11
4789 // bits are all sign-bit copies, and use the rounded value computed
4790 // above otherwise.
4791 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4792 SINT, DAG.getConstant(53, MVT::i32));
4793 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4794 Cond, DAG.getConstant(1, MVT::i64));
4795 Cond = DAG.getSetCC(dl, MVT::i32,
4796 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4797
4798 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4799 }
4800 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004801 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4802 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004803 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004805 return FP;
4806 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004807
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004809 "Unhandled SINT_TO_FP type in custom expander!");
4810 // Since we only generate this in 64-bit mode, we can take advantage of
4811 // 64-bit registers. In particular, sign extend the input value into the
4812 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4813 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004814 MachineFunction &MF = DAG.getMachineFunction();
4815 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004816 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004817 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004818 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004819
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004821 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004822
Chris Lattner1a635d62006-04-14 06:01:58 +00004823 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004824 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004825 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004826 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004827 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4828 SDValue Store =
4829 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4830 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004831 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004832 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004833 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004834
Chris Lattner1a635d62006-04-14 06:01:58 +00004835 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4837 if (Op.getValueType() == MVT::f32)
4838 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004839 return FP;
4840}
4841
Dan Gohmand858e902010-04-17 15:26:15 +00004842SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4843 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004844 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004845 /*
4846 The rounding mode is in bits 30:31 of FPSR, and has the following
4847 settings:
4848 00 Round to nearest
4849 01 Round to 0
4850 10 Round to +inf
4851 11 Round to -inf
4852
4853 FLT_ROUNDS, on the other hand, expects the following:
4854 -1 Undefined
4855 0 Round to 0
4856 1 Round to nearest
4857 2 Round to +inf
4858 3 Round to -inf
4859
4860 To perform the conversion, we do:
4861 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4862 */
4863
4864 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004865 EVT VT = Op.getValueType();
4866 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004867 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004868
4869 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004870 EVT NodeTys[] = {
4871 MVT::f64, // return register
4872 MVT::Glue // unused in this context
4873 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004874 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004875
4876 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004877 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004878 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004879 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004880 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004881
4882 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004883 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004884 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004885 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004886 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004887
4888 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004889 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 DAG.getNode(ISD::AND, dl, MVT::i32,
4891 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004892 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 DAG.getNode(ISD::SRL, dl, MVT::i32,
4894 DAG.getNode(ISD::AND, dl, MVT::i32,
4895 DAG.getNode(ISD::XOR, dl, MVT::i32,
4896 CWD, DAG.getConstant(3, MVT::i32)),
4897 DAG.getConstant(3, MVT::i32)),
4898 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004899
Dan Gohman475871a2008-07-27 21:46:04 +00004900 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004902
Duncan Sands83ec4b62008-06-06 12:08:01 +00004903 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004904 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004905}
4906
Dan Gohmand858e902010-04-17 15:26:15 +00004907SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004908 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004909 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004910 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004911 assert(Op.getNumOperands() == 3 &&
4912 VT == Op.getOperand(1).getValueType() &&
4913 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004914
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004915 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004916 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004917 SDValue Lo = Op.getOperand(0);
4918 SDValue Hi = Op.getOperand(1);
4919 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004920 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004921
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004922 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004923 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004924 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4925 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4926 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4927 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004928 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004929 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4930 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4931 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004932 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004933 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004934}
4935
Dan Gohmand858e902010-04-17 15:26:15 +00004936SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004937 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004938 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004939 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004940 assert(Op.getNumOperands() == 3 &&
4941 VT == Op.getOperand(1).getValueType() &&
4942 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004943
Dan Gohman9ed06db2008-03-07 20:36:53 +00004944 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004945 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004946 SDValue Lo = Op.getOperand(0);
4947 SDValue Hi = Op.getOperand(1);
4948 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004949 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004950
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004951 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004952 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004953 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4954 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4955 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4956 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004957 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004958 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4959 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4960 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004961 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004962 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004963}
4964
Dan Gohmand858e902010-04-17 15:26:15 +00004965SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004966 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004967 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004968 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004969 assert(Op.getNumOperands() == 3 &&
4970 VT == Op.getOperand(1).getValueType() &&
4971 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004972
Dan Gohman9ed06db2008-03-07 20:36:53 +00004973 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004974 SDValue Lo = Op.getOperand(0);
4975 SDValue Hi = Op.getOperand(1);
4976 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004977 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004978
Dale Johannesenf5d97892009-02-04 01:48:28 +00004979 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004980 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004981 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4982 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4983 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4984 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004985 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004986 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4987 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4988 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004989 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004990 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004991 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004992}
4993
4994//===----------------------------------------------------------------------===//
4995// Vector related lowering.
4996//
4997
Chris Lattner4a998b92006-04-17 06:00:21 +00004998/// BuildSplatI - Build a canonical splati of Val with an element size of
4999/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005000static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005001 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005002 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005003
Owen Andersone50ed302009-08-10 22:56:29 +00005004 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005006 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005007
Owen Anderson825b72b2009-08-11 20:47:22 +00005008 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005009
Chris Lattner70fa4932006-12-01 01:45:39 +00005010 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5011 if (Val == -1)
5012 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005013
Owen Andersone50ed302009-08-10 22:56:29 +00005014 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005015
Chris Lattner4a998b92006-04-17 06:00:21 +00005016 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005017 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005018 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005019 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005020 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5021 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005022 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005023}
5024
Chris Lattnere7c768e2006-04-18 03:24:30 +00005025/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005026/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005027static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005028 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005029 EVT DestVT = MVT::Other) {
5030 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005031 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005033}
5034
Chris Lattnere7c768e2006-04-18 03:24:30 +00005035/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5036/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005037static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005038 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 DebugLoc dl, EVT DestVT = MVT::Other) {
5040 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005041 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005043}
5044
5045
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005046/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5047/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005048static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005049 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005050 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005051 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5052 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005053
Nate Begeman9008ca62009-04-27 18:41:29 +00005054 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005055 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005056 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005058 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005059}
5060
Chris Lattnerf1b47082006-04-14 05:19:18 +00005061// If this is a case we can't handle, return null and let the default
5062// expansion code take care of it. If we CAN select this case, and if it
5063// selects to a single instruction, return Op. Otherwise, if we can codegen
5064// this case more efficiently than a constant pool load, lower it to the
5065// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005066SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5067 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005068 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005069 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5070 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005071
Bob Wilson24e338e2009-03-02 23:24:16 +00005072 // Check if this is a splat of a constant value.
5073 APInt APSplatBits, APSplatUndef;
5074 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005075 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005076 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005077 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005078 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005079
Bob Wilsonf2950b02009-03-03 19:26:27 +00005080 unsigned SplatBits = APSplatBits.getZExtValue();
5081 unsigned SplatUndef = APSplatUndef.getZExtValue();
5082 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005083
Bob Wilsonf2950b02009-03-03 19:26:27 +00005084 // First, handle single instruction cases.
5085
5086 // All zeros?
5087 if (SplatBits == 0) {
5088 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5090 SDValue Z = DAG.getConstant(0, MVT::i32);
5091 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005092 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005093 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005094 return Op;
5095 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005096
Bob Wilsonf2950b02009-03-03 19:26:27 +00005097 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5098 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5099 (32-SplatBitSize));
5100 if (SextVal >= -16 && SextVal <= 15)
5101 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005102
5103
Bob Wilsonf2950b02009-03-03 19:26:27 +00005104 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005105
Bob Wilsonf2950b02009-03-03 19:26:27 +00005106 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005107 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5108 // If this value is in the range [17,31] and is odd, use:
5109 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5110 // If this value is in the range [-31,-17] and is odd, use:
5111 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5112 // Note the last two are three-instruction sequences.
5113 if (SextVal >= -32 && SextVal <= 31) {
5114 // To avoid having these optimizations undone by constant folding,
5115 // we convert to a pseudo that will be expanded later into one of
5116 // the above forms.
5117 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005118 EVT VT = Op.getValueType();
5119 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5120 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5121 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005122 }
5123
5124 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5125 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5126 // for fneg/fabs.
5127 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5128 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005130
5131 // Make the VSLW intrinsic, computing 0x8000_0000.
5132 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5133 OnesV, DAG, dl);
5134
5135 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005137 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005138 }
5139
5140 // Check to see if this is a wide variety of vsplti*, binop self cases.
5141 static const signed char SplatCsts[] = {
5142 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5143 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5144 };
5145
5146 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5147 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5148 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5149 int i = SplatCsts[idx];
5150
5151 // Figure out what shift amount will be used by altivec if shifted by i in
5152 // this splat size.
5153 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5154
5155 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005156 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005157 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005158 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5159 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5160 Intrinsic::ppc_altivec_vslw
5161 };
5162 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005163 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005165
Bob Wilsonf2950b02009-03-03 19:26:27 +00005166 // vsplti + srl self.
5167 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005168 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005169 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5170 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5171 Intrinsic::ppc_altivec_vsrw
5172 };
5173 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005174 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005175 }
5176
Bob Wilsonf2950b02009-03-03 19:26:27 +00005177 // vsplti + sra self.
5178 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005180 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5181 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5182 Intrinsic::ppc_altivec_vsraw
5183 };
5184 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005185 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005187
Bob Wilsonf2950b02009-03-03 19:26:27 +00005188 // vsplti + rol self.
5189 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5190 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005191 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005192 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5193 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5194 Intrinsic::ppc_altivec_vrlw
5195 };
5196 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005197 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Bob Wilsonf2950b02009-03-03 19:26:27 +00005200 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005201 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005202 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005203 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005204 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005205 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005206 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005207 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005208 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005209 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005210 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005211 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005213 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5214 }
5215 }
5216
Dan Gohman475871a2008-07-27 21:46:04 +00005217 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005218}
5219
Chris Lattner59138102006-04-17 05:28:54 +00005220/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5221/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005222static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005223 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005224 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005225 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005226 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005227 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005228
Chris Lattner59138102006-04-17 05:28:54 +00005229 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005230 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005231 OP_VMRGHW,
5232 OP_VMRGLW,
5233 OP_VSPLTISW0,
5234 OP_VSPLTISW1,
5235 OP_VSPLTISW2,
5236 OP_VSPLTISW3,
5237 OP_VSLDOI4,
5238 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005239 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005240 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005241
Chris Lattner59138102006-04-17 05:28:54 +00005242 if (OpNum == OP_COPY) {
5243 if (LHSID == (1*9+2)*9+3) return LHS;
5244 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5245 return RHS;
5246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005247
Dan Gohman475871a2008-07-27 21:46:04 +00005248 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005249 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5250 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005251
Nate Begeman9008ca62009-04-27 18:41:29 +00005252 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005253 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005254 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005255 case OP_VMRGHW:
5256 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5257 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5258 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5259 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5260 break;
5261 case OP_VMRGLW:
5262 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5263 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5264 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5265 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5266 break;
5267 case OP_VSPLTISW0:
5268 for (unsigned i = 0; i != 16; ++i)
5269 ShufIdxs[i] = (i&3)+0;
5270 break;
5271 case OP_VSPLTISW1:
5272 for (unsigned i = 0; i != 16; ++i)
5273 ShufIdxs[i] = (i&3)+4;
5274 break;
5275 case OP_VSPLTISW2:
5276 for (unsigned i = 0; i != 16; ++i)
5277 ShufIdxs[i] = (i&3)+8;
5278 break;
5279 case OP_VSPLTISW3:
5280 for (unsigned i = 0; i != 16; ++i)
5281 ShufIdxs[i] = (i&3)+12;
5282 break;
5283 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005284 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005285 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005286 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005287 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005288 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005289 }
Owen Andersone50ed302009-08-10 22:56:29 +00005290 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005291 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5292 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005294 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005295}
5296
Chris Lattnerf1b47082006-04-14 05:19:18 +00005297/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5298/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5299/// return the code it can be lowered into. Worst case, it can always be
5300/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005301SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005302 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005303 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005304 SDValue V1 = Op.getOperand(0);
5305 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005306 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005307 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005308
Chris Lattnerf1b47082006-04-14 05:19:18 +00005309 // Cases that are handled by instructions that take permute immediates
5310 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5311 // selected by the instruction selector.
5312 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005313 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5314 PPC::isSplatShuffleMask(SVOp, 2) ||
5315 PPC::isSplatShuffleMask(SVOp, 4) ||
5316 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5317 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5318 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5319 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5320 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5321 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5322 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5323 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5324 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005325 return Op;
5326 }
5327 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005328
Chris Lattnerf1b47082006-04-14 05:19:18 +00005329 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5330 // and produce a fixed permutation. If any of these match, do not lower to
5331 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005332 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5333 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5334 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5335 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5336 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5337 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5338 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5339 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5340 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005341 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005342
Chris Lattner59138102006-04-17 05:28:54 +00005343 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5344 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005345 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005346
Chris Lattner59138102006-04-17 05:28:54 +00005347 unsigned PFIndexes[4];
5348 bool isFourElementShuffle = true;
5349 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5350 unsigned EltNo = 8; // Start out undef.
5351 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005352 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005353 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005354
Nate Begeman9008ca62009-04-27 18:41:29 +00005355 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005356 if ((ByteSource & 3) != j) {
5357 isFourElementShuffle = false;
5358 break;
5359 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005360
Chris Lattner59138102006-04-17 05:28:54 +00005361 if (EltNo == 8) {
5362 EltNo = ByteSource/4;
5363 } else if (EltNo != ByteSource/4) {
5364 isFourElementShuffle = false;
5365 break;
5366 }
5367 }
5368 PFIndexes[i] = EltNo;
5369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
5371 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005372 // perfect shuffle vector to determine if it is cost effective to do this as
5373 // discrete instructions, or whether we should use a vperm.
5374 if (isFourElementShuffle) {
5375 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005376 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005377 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005378
Chris Lattner59138102006-04-17 05:28:54 +00005379 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5380 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005381
Chris Lattner59138102006-04-17 05:28:54 +00005382 // Determining when to avoid vperm is tricky. Many things affect the cost
5383 // of vperm, particularly how many times the perm mask needs to be computed.
5384 // For example, if the perm mask can be hoisted out of a loop or is already
5385 // used (perhaps because there are multiple permutes with the same shuffle
5386 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5387 // the loop requires an extra register.
5388 //
5389 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005390 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005391 // available, if this block is within a loop, we should avoid using vperm
5392 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005393 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005394 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005395 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005396
Chris Lattnerf1b47082006-04-14 05:19:18 +00005397 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5398 // vector that will get spilled to the constant pool.
5399 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005400
Chris Lattnerf1b47082006-04-14 05:19:18 +00005401 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5402 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005403 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005404 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005405
Dan Gohman475871a2008-07-27 21:46:04 +00005406 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005407 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5408 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005409
Chris Lattnerf1b47082006-04-14 05:19:18 +00005410 for (unsigned j = 0; j != BytesPerElement; ++j)
5411 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005413 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005416 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005417 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005418}
5419
Chris Lattner90564f22006-04-18 17:59:36 +00005420/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5421/// altivec comparison. If it is, return true and fill in Opc/isDot with
5422/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005423static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005424 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005425 unsigned IntrinsicID =
5426 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005427 CompareOpc = -1;
5428 isDot = false;
5429 switch (IntrinsicID) {
5430 default: return false;
5431 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005432 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5433 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5434 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5435 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5436 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5437 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5438 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5439 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5440 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5441 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5442 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5443 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5444 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005445
Chris Lattner1a635d62006-04-14 06:01:58 +00005446 // Normal Comparisons.
5447 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5448 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5449 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5450 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5451 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5452 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5453 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5454 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5455 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5456 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5457 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5458 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5459 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5460 }
Chris Lattner90564f22006-04-18 17:59:36 +00005461 return true;
5462}
5463
5464/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5465/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005466SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005467 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005468 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5469 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005470 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005471 int CompareOpc;
5472 bool isDot;
5473 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005474 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005475
Chris Lattner90564f22006-04-18 17:59:36 +00005476 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005477 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005478 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005479 Op.getOperand(1), Op.getOperand(2),
5480 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005481 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005482 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005483
Chris Lattner1a635d62006-04-14 06:01:58 +00005484 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005485 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005486 Op.getOperand(2), // LHS
5487 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005489 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005490 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005491 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Chris Lattner1a635d62006-04-14 06:01:58 +00005493 // Now that we have the comparison, emit a copy from the CR to a GPR.
5494 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5496 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005497 CompNode.getValue(1));
5498
Chris Lattner1a635d62006-04-14 06:01:58 +00005499 // Unpack the result based on how the target uses it.
5500 unsigned BitNo; // Bit # of CR6.
5501 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005502 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005503 default: // Can't happen, don't crash on invalid number though.
5504 case 0: // Return the value of the EQ bit of CR6.
5505 BitNo = 0; InvertBit = false;
5506 break;
5507 case 1: // Return the inverted value of the EQ bit of CR6.
5508 BitNo = 0; InvertBit = true;
5509 break;
5510 case 2: // Return the value of the LT bit of CR6.
5511 BitNo = 2; InvertBit = false;
5512 break;
5513 case 3: // Return the inverted value of the LT bit of CR6.
5514 BitNo = 2; InvertBit = true;
5515 break;
5516 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005517
Chris Lattner1a635d62006-04-14 06:01:58 +00005518 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5520 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005521 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5523 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005524
Chris Lattner1a635d62006-04-14 06:01:58 +00005525 // If we are supposed to, toggle the bit.
5526 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5528 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005529 return Flags;
5530}
5531
Scott Michelfdc40a02009-02-17 22:15:04 +00005532SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005533 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005534 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005535 // Create a stack slot that is 16-byte aligned.
5536 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005537 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005538 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005539 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005540
Chris Lattner1a635d62006-04-14 06:01:58 +00005541 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005542 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005543 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005544 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005545 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005546 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005547 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005548}
5549
Dan Gohmand858e902010-04-17 15:26:15 +00005550SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005551 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005553 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005554
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5556 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005557
Dan Gohman475871a2008-07-27 21:46:04 +00005558 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005559 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005560
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005561 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005562 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5563 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5564 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005565
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005566 // Low parts multiplied together, generating 32-bit results (we ignore the
5567 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005568 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005570
Dan Gohman475871a2008-07-27 21:46:04 +00005571 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005572 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005573 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005574 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005575 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5577 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005578 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005579
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005581
Chris Lattnercea2aa72006-04-18 04:28:57 +00005582 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005583 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005585 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005586
Chris Lattner19a81522006-04-18 03:57:35 +00005587 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005588 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005590 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005591
Chris Lattner19a81522006-04-18 03:57:35 +00005592 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005593 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005595 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005596
Chris Lattner19a81522006-04-18 03:57:35 +00005597 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005598 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005599 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005600 Ops[i*2 ] = 2*i+1;
5601 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005602 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005604 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005605 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005606 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005607}
5608
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005609/// LowerOperation - Provide custom lowering hooks for some operations.
5610///
Dan Gohmand858e902010-04-17 15:26:15 +00005611SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005612 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005613 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005614 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005615 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005616 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005617 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005618 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005619 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005620 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5621 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005622 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005623 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005624
5625 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005626 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005627
Jim Laskeyefc7e522006-12-04 22:04:42 +00005628 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005629 case ISD::DYNAMIC_STACKALLOC:
5630 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005631
Hal Finkel7ee74a62013-03-21 21:37:52 +00005632 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5633 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5634
Chris Lattner1a635d62006-04-14 06:01:58 +00005635 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005636 case ISD::FP_TO_UINT:
5637 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005638 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005639 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005640 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005641
Chris Lattner1a635d62006-04-14 06:01:58 +00005642 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005643 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5644 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5645 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005646
Chris Lattner1a635d62006-04-14 06:01:58 +00005647 // Vector-related lowering.
5648 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5649 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5650 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5651 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005652 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005653
Chris Lattner3fc027d2007-12-08 06:59:59 +00005654 // Frame & Return address.
5655 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005656 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005657 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005658}
5659
Duncan Sands1607f052008-12-01 11:39:25 +00005660void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5661 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005662 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005663 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005664 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005665 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005666 default:
Craig Topperbc219812012-02-07 02:50:20 +00005667 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005668 case ISD::VAARG: {
5669 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5670 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5671 return;
5672
5673 EVT VT = N->getValueType(0);
5674
5675 if (VT == MVT::i64) {
5676 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5677
5678 Results.push_back(NewNode);
5679 Results.push_back(NewNode.getValue(1));
5680 }
5681 return;
5682 }
Duncan Sands1607f052008-12-01 11:39:25 +00005683 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 assert(N->getValueType(0) == MVT::ppcf128);
5685 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005686 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005688 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005689 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005691 DAG.getIntPtrConstant(1));
5692
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005693 // Add the two halves of the long double in round-to-zero mode.
5694 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005695
5696 // We know the low half is about to be thrown away, so just use something
5697 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005699 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005700 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005701 }
Duncan Sands1607f052008-12-01 11:39:25 +00005702 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005703 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005704 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005705 }
5706}
5707
5708
Chris Lattner1a635d62006-04-14 06:01:58 +00005709//===----------------------------------------------------------------------===//
5710// Other Lowering Code
5711//===----------------------------------------------------------------------===//
5712
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005713MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005714PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005715 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005716 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005717 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5718
5719 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5720 MachineFunction *F = BB->getParent();
5721 MachineFunction::iterator It = BB;
5722 ++It;
5723
5724 unsigned dest = MI->getOperand(0).getReg();
5725 unsigned ptrA = MI->getOperand(1).getReg();
5726 unsigned ptrB = MI->getOperand(2).getReg();
5727 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005728 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005729
5730 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5731 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5732 F->insert(It, loopMBB);
5733 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005734 exitMBB->splice(exitMBB->begin(), BB,
5735 llvm::next(MachineBasicBlock::iterator(MI)),
5736 BB->end());
5737 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005738
5739 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005740 unsigned TmpReg = (!BinOpcode) ? incr :
5741 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005742 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5743 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005744
5745 // thisMBB:
5746 // ...
5747 // fallthrough --> loopMBB
5748 BB->addSuccessor(loopMBB);
5749
5750 // loopMBB:
5751 // l[wd]arx dest, ptr
5752 // add r0, dest, incr
5753 // st[wd]cx. r0, ptr
5754 // bne- loopMBB
5755 // fallthrough --> exitMBB
5756 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005757 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005758 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005759 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005760 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5761 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005762 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005763 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005764 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005765 BB->addSuccessor(loopMBB);
5766 BB->addSuccessor(exitMBB);
5767
5768 // exitMBB:
5769 // ...
5770 BB = exitMBB;
5771 return BB;
5772}
5773
5774MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005775PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005776 MachineBasicBlock *BB,
5777 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005778 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005779 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005780 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5781 // In 64 bit mode we have to use 64 bits for addresses, even though the
5782 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5783 // registers without caring whether they're 32 or 64, but here we're
5784 // doing actual arithmetic on the addresses.
5785 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005786 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005787
5788 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5789 MachineFunction *F = BB->getParent();
5790 MachineFunction::iterator It = BB;
5791 ++It;
5792
5793 unsigned dest = MI->getOperand(0).getReg();
5794 unsigned ptrA = MI->getOperand(1).getReg();
5795 unsigned ptrB = MI->getOperand(2).getReg();
5796 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005797 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005798
5799 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5800 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5801 F->insert(It, loopMBB);
5802 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005803 exitMBB->splice(exitMBB->begin(), BB,
5804 llvm::next(MachineBasicBlock::iterator(MI)),
5805 BB->end());
5806 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005807
5808 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005809 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005810 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5811 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005812 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5813 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5814 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5815 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5816 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5817 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5818 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5819 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5820 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5821 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005822 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005823 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005824 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005825
5826 // thisMBB:
5827 // ...
5828 // fallthrough --> loopMBB
5829 BB->addSuccessor(loopMBB);
5830
5831 // The 4-byte load must be aligned, while a char or short may be
5832 // anywhere in the word. Hence all this nasty bookkeeping code.
5833 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5834 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005835 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005836 // rlwinm ptr, ptr1, 0, 0, 29
5837 // slw incr2, incr, shift
5838 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5839 // slw mask, mask2, shift
5840 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005841 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005842 // add tmp, tmpDest, incr2
5843 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005844 // and tmp3, tmp, mask
5845 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005846 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005847 // bne- loopMBB
5848 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005849 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005850 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005851 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005852 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005853 .addReg(ptrA).addReg(ptrB);
5854 } else {
5855 Ptr1Reg = ptrB;
5856 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005857 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005858 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005859 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005860 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5861 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005862 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005863 .addReg(Ptr1Reg).addImm(0).addImm(61);
5864 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005865 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005866 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005867 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005868 .addReg(incr).addReg(ShiftReg);
5869 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005870 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005871 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005872 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5873 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005874 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005875 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005876 .addReg(Mask2Reg).addReg(ShiftReg);
5877
5878 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005879 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005880 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005881 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005882 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005883 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005884 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005885 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005886 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005887 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005888 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005889 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005890 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005891 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005892 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005893 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005894 BB->addSuccessor(loopMBB);
5895 BB->addSuccessor(exitMBB);
5896
5897 // exitMBB:
5898 // ...
5899 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005900 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5901 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005902 return BB;
5903}
5904
Hal Finkel7ee74a62013-03-21 21:37:52 +00005905llvm::MachineBasicBlock*
5906PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5907 MachineBasicBlock *MBB) const {
5908 DebugLoc DL = MI->getDebugLoc();
5909 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5910
5911 MachineFunction *MF = MBB->getParent();
5912 MachineRegisterInfo &MRI = MF->getRegInfo();
5913
5914 const BasicBlock *BB = MBB->getBasicBlock();
5915 MachineFunction::iterator I = MBB;
5916 ++I;
5917
5918 // Memory Reference
5919 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5920 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5921
5922 unsigned DstReg = MI->getOperand(0).getReg();
5923 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5924 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5925 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5926 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
5927
5928 MVT PVT = getPointerTy();
5929 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
5930 "Invalid Pointer Size!");
5931 // For v = setjmp(buf), we generate
5932 //
5933 // thisMBB:
5934 // SjLjSetup mainMBB
5935 // bl mainMBB
5936 // v_restore = 1
5937 // b sinkMBB
5938 //
5939 // mainMBB:
5940 // buf[LabelOffset] = LR
5941 // v_main = 0
5942 //
5943 // sinkMBB:
5944 // v = phi(main, restore)
5945 //
5946
5947 MachineBasicBlock *thisMBB = MBB;
5948 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
5949 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
5950 MF->insert(I, mainMBB);
5951 MF->insert(I, sinkMBB);
5952
5953 MachineInstrBuilder MIB;
5954
5955 // Transfer the remainder of BB and its successor edges to sinkMBB.
5956 sinkMBB->splice(sinkMBB->begin(), MBB,
5957 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
5958 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
5959
5960 // Note that the structure of the jmp_buf used here is not compatible
5961 // with that used by libc, and is not designed to be. Specifically, it
5962 // stores only those 'reserved' registers that LLVM does not otherwise
5963 // understand how to spill. Also, by convention, by the time this
5964 // intrinsic is called, Clang has already stored the frame address in the
5965 // first slot of the buffer and stack address in the third. Following the
5966 // X86 target code, we'll store the jump address in the second slot. We also
5967 // need to save the TOC pointer (R2) to handle jumps between shared
5968 // libraries, and that will be stored in the fourth slot. The thread
5969 // identifier (R13) is not affected.
5970
5971 // thisMBB:
5972 const int64_t LabelOffset = 1 * PVT.getStoreSize();
5973 const int64_t TOCOffset = 3 * PVT.getStoreSize();
5974
5975 // Prepare IP either in reg.
5976 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
5977 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
5978 unsigned BufReg = MI->getOperand(1).getReg();
5979
5980 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
5981 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
5982 .addReg(PPC::X2)
5983 .addImm(TOCOffset / 4)
5984 .addReg(BufReg);
5985
5986 MIB.setMemRefs(MMOBegin, MMOEnd);
5987 }
5988
5989 // Setup
5990 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
5991 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
5992
5993 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
5994
5995 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
5996 .addMBB(mainMBB);
5997 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
5998
5999 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6000 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6001
6002 // mainMBB:
6003 // mainDstReg = 0
6004 MIB = BuildMI(mainMBB, DL,
6005 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6006
6007 // Store IP
6008 if (PPCSubTarget.isPPC64()) {
6009 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6010 .addReg(LabelReg)
6011 .addImm(LabelOffset / 4)
6012 .addReg(BufReg);
6013 } else {
6014 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6015 .addReg(LabelReg)
6016 .addImm(LabelOffset)
6017 .addReg(BufReg);
6018 }
6019
6020 MIB.setMemRefs(MMOBegin, MMOEnd);
6021
6022 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6023 mainMBB->addSuccessor(sinkMBB);
6024
6025 // sinkMBB:
6026 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6027 TII->get(PPC::PHI), DstReg)
6028 .addReg(mainDstReg).addMBB(mainMBB)
6029 .addReg(restoreDstReg).addMBB(thisMBB);
6030
6031 MI->eraseFromParent();
6032 return sinkMBB;
6033}
6034
6035MachineBasicBlock *
6036PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6037 MachineBasicBlock *MBB) const {
6038 DebugLoc DL = MI->getDebugLoc();
6039 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6040
6041 MachineFunction *MF = MBB->getParent();
6042 MachineRegisterInfo &MRI = MF->getRegInfo();
6043
6044 // Memory Reference
6045 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6046 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6047
6048 MVT PVT = getPointerTy();
6049 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6050 "Invalid Pointer Size!");
6051
6052 const TargetRegisterClass *RC =
6053 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6054 unsigned Tmp = MRI.createVirtualRegister(RC);
6055 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6056 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6057 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6058
6059 MachineInstrBuilder MIB;
6060
6061 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6062 const int64_t SPOffset = 2 * PVT.getStoreSize();
6063 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6064
6065 unsigned BufReg = MI->getOperand(0).getReg();
6066
6067 // Reload FP (the jumped-to function may not have had a
6068 // frame pointer, and if so, then its r31 will be restored
6069 // as necessary).
6070 if (PVT == MVT::i64) {
6071 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6072 .addImm(0)
6073 .addReg(BufReg);
6074 } else {
6075 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6076 .addImm(0)
6077 .addReg(BufReg);
6078 }
6079 MIB.setMemRefs(MMOBegin, MMOEnd);
6080
6081 // Reload IP
6082 if (PVT == MVT::i64) {
6083 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6084 .addImm(LabelOffset / 4)
6085 .addReg(BufReg);
6086 } else {
6087 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6088 .addImm(LabelOffset)
6089 .addReg(BufReg);
6090 }
6091 MIB.setMemRefs(MMOBegin, MMOEnd);
6092
6093 // Reload SP
6094 if (PVT == MVT::i64) {
6095 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6096 .addImm(SPOffset / 4)
6097 .addReg(BufReg);
6098 } else {
6099 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6100 .addImm(SPOffset)
6101 .addReg(BufReg);
6102 }
6103 MIB.setMemRefs(MMOBegin, MMOEnd);
6104
6105 // FIXME: When we also support base pointers, that register must also be
6106 // restored here.
6107
6108 // Reload TOC
6109 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6110 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6111 .addImm(TOCOffset / 4)
6112 .addReg(BufReg);
6113
6114 MIB.setMemRefs(MMOBegin, MMOEnd);
6115 }
6116
6117 // Jump
6118 BuildMI(*MBB, MI, DL,
6119 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6120 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6121
6122 MI->eraseFromParent();
6123 return MBB;
6124}
6125
Dale Johannesen97efa362008-08-28 17:53:09 +00006126MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006127PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006128 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006129 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6130 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6131 return emitEHSjLjSetJmp(MI, BB);
6132 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6133 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6134 return emitEHSjLjLongJmp(MI, BB);
6135 }
6136
Evan Chengc0f64ff2006-11-27 23:37:22 +00006137 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006138
6139 // To "insert" these instructions we actually have to insert their
6140 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006141 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006142 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006143 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006144
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006145 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006146
Hal Finkel009f7af2012-06-22 23:10:08 +00006147 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6148 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6149 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6150 PPC::ISEL8 : PPC::ISEL;
6151 unsigned SelectPred = MI->getOperand(4).getImm();
6152 DebugLoc dl = MI->getDebugLoc();
6153
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006154 unsigned SubIdx;
6155 bool SwapOps;
6156 switch (SelectPred) {
6157 default: llvm_unreachable("invalid predicate for isel");
6158 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
6159 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
6160 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
6161 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
6162 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
6163 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
6164 case PPC::PRED_UN: SubIdx = PPC::sub_un; SwapOps = false; break;
6165 case PPC::PRED_NU: SubIdx = PPC::sub_un; SwapOps = true; break;
Hal Finkel009f7af2012-06-22 23:10:08 +00006166 }
6167
6168 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006169 .addReg(MI->getOperand(SwapOps? 3 : 2).getReg())
6170 .addReg(MI->getOperand(SwapOps? 2 : 3).getReg())
6171 .addReg(MI->getOperand(1).getReg(), 0, SubIdx);
Hal Finkel009f7af2012-06-22 23:10:08 +00006172 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6173 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6174 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6175 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6176 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6177
Evan Cheng53301922008-07-12 02:23:19 +00006178
6179 // The incoming instruction knows the destination vreg to set, the
6180 // condition code register to branch on, the true/false values to
6181 // select between, and a branch opcode to use.
6182
6183 // thisMBB:
6184 // ...
6185 // TrueVal = ...
6186 // cmpTY ccX, r1, r2
6187 // bCC copy1MBB
6188 // fallthrough --> copy0MBB
6189 MachineBasicBlock *thisMBB = BB;
6190 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6191 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6192 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006193 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006194 F->insert(It, copy0MBB);
6195 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006196
6197 // Transfer the remainder of BB and its successor edges to sinkMBB.
6198 sinkMBB->splice(sinkMBB->begin(), BB,
6199 llvm::next(MachineBasicBlock::iterator(MI)),
6200 BB->end());
6201 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6202
Evan Cheng53301922008-07-12 02:23:19 +00006203 // Next, add the true and fallthrough blocks as its successors.
6204 BB->addSuccessor(copy0MBB);
6205 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006206
Dan Gohman14152b42010-07-06 20:24:04 +00006207 BuildMI(BB, dl, TII->get(PPC::BCC))
6208 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6209
Evan Cheng53301922008-07-12 02:23:19 +00006210 // copy0MBB:
6211 // %FalseValue = ...
6212 // # fallthrough to sinkMBB
6213 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006214
Evan Cheng53301922008-07-12 02:23:19 +00006215 // Update machine-CFG edges
6216 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006217
Evan Cheng53301922008-07-12 02:23:19 +00006218 // sinkMBB:
6219 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6220 // ...
6221 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006222 BuildMI(*BB, BB->begin(), dl,
6223 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006224 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6225 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6226 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006227 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6228 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6229 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6230 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006231 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6232 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6233 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6234 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006235
6236 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6237 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6238 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6239 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006240 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6241 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6242 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6243 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006244
6245 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6246 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6247 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6248 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006249 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6250 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6251 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6252 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006253
6254 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6255 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6256 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6257 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006258 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6259 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6260 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6261 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006262
6263 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006264 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006265 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006266 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006267 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006268 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006269 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006270 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006271
6272 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6273 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6274 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6275 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006276 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6277 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6278 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6279 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006280
Dale Johannesen0e55f062008-08-29 18:29:46 +00006281 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6282 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6283 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6284 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6285 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6286 BB = EmitAtomicBinary(MI, BB, false, 0);
6287 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6288 BB = EmitAtomicBinary(MI, BB, true, 0);
6289
Evan Cheng53301922008-07-12 02:23:19 +00006290 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6291 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6292 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6293
6294 unsigned dest = MI->getOperand(0).getReg();
6295 unsigned ptrA = MI->getOperand(1).getReg();
6296 unsigned ptrB = MI->getOperand(2).getReg();
6297 unsigned oldval = MI->getOperand(3).getReg();
6298 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006299 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006300
Dale Johannesen65e39732008-08-25 18:53:26 +00006301 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6302 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6303 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006304 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006305 F->insert(It, loop1MBB);
6306 F->insert(It, loop2MBB);
6307 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006308 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006309 exitMBB->splice(exitMBB->begin(), BB,
6310 llvm::next(MachineBasicBlock::iterator(MI)),
6311 BB->end());
6312 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006313
6314 // thisMBB:
6315 // ...
6316 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006317 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006318
Dale Johannesen65e39732008-08-25 18:53:26 +00006319 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006320 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006321 // cmp[wd] dest, oldval
6322 // bne- midMBB
6323 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006324 // st[wd]cx. newval, ptr
6325 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006326 // b exitBB
6327 // midMBB:
6328 // st[wd]cx. dest, ptr
6329 // exitBB:
6330 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006331 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006332 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006333 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006334 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006335 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006336 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6337 BB->addSuccessor(loop2MBB);
6338 BB->addSuccessor(midMBB);
6339
6340 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006341 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006342 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006343 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006344 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006345 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006346 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006347 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006348
Dale Johannesen65e39732008-08-25 18:53:26 +00006349 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006350 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006351 .addReg(dest).addReg(ptrA).addReg(ptrB);
6352 BB->addSuccessor(exitMBB);
6353
Evan Cheng53301922008-07-12 02:23:19 +00006354 // exitMBB:
6355 // ...
6356 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006357 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6358 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6359 // We must use 64-bit registers for addresses when targeting 64-bit,
6360 // since we're actually doing arithmetic on them. Other registers
6361 // can be 32-bit.
6362 bool is64bit = PPCSubTarget.isPPC64();
6363 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6364
6365 unsigned dest = MI->getOperand(0).getReg();
6366 unsigned ptrA = MI->getOperand(1).getReg();
6367 unsigned ptrB = MI->getOperand(2).getReg();
6368 unsigned oldval = MI->getOperand(3).getReg();
6369 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006370 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006371
6372 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6373 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6374 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6375 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6376 F->insert(It, loop1MBB);
6377 F->insert(It, loop2MBB);
6378 F->insert(It, midMBB);
6379 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006380 exitMBB->splice(exitMBB->begin(), BB,
6381 llvm::next(MachineBasicBlock::iterator(MI)),
6382 BB->end());
6383 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006384
6385 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006386 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006387 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6388 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006389 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6390 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6391 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6392 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6393 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6394 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6395 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6396 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6397 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6398 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6399 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6400 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6401 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6402 unsigned Ptr1Reg;
6403 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006404 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006405 // thisMBB:
6406 // ...
6407 // fallthrough --> loopMBB
6408 BB->addSuccessor(loop1MBB);
6409
6410 // The 4-byte load must be aligned, while a char or short may be
6411 // anywhere in the word. Hence all this nasty bookkeeping code.
6412 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6413 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006414 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006415 // rlwinm ptr, ptr1, 0, 0, 29
6416 // slw newval2, newval, shift
6417 // slw oldval2, oldval,shift
6418 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6419 // slw mask, mask2, shift
6420 // and newval3, newval2, mask
6421 // and oldval3, oldval2, mask
6422 // loop1MBB:
6423 // lwarx tmpDest, ptr
6424 // and tmp, tmpDest, mask
6425 // cmpw tmp, oldval3
6426 // bne- midMBB
6427 // loop2MBB:
6428 // andc tmp2, tmpDest, mask
6429 // or tmp4, tmp2, newval3
6430 // stwcx. tmp4, ptr
6431 // bne- loop1MBB
6432 // b exitBB
6433 // midMBB:
6434 // stwcx. tmpDest, ptr
6435 // exitBB:
6436 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006437 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006438 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006439 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006440 .addReg(ptrA).addReg(ptrB);
6441 } else {
6442 Ptr1Reg = ptrB;
6443 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006444 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006445 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006446 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006447 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6448 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006449 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006450 .addReg(Ptr1Reg).addImm(0).addImm(61);
6451 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006452 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006453 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006454 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006455 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006456 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006457 .addReg(oldval).addReg(ShiftReg);
6458 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006459 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006460 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006461 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6462 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6463 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006464 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006465 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006466 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006467 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006468 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006469 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006470 .addReg(OldVal2Reg).addReg(MaskReg);
6471
6472 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006473 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006474 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006475 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6476 .addReg(TmpDestReg).addReg(MaskReg);
6477 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006478 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006479 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006480 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6481 BB->addSuccessor(loop2MBB);
6482 BB->addSuccessor(midMBB);
6483
6484 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006485 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6486 .addReg(TmpDestReg).addReg(MaskReg);
6487 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6488 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6489 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006490 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006491 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006492 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006493 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006494 BB->addSuccessor(loop1MBB);
6495 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006496
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006497 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006498 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006499 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006500 BB->addSuccessor(exitMBB);
6501
6502 // exitMBB:
6503 // ...
6504 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006505 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6506 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006507 } else if (MI->getOpcode() == PPC::FADDrtz) {
6508 // This pseudo performs an FADD with rounding mode temporarily forced
6509 // to round-to-zero. We emit this via custom inserter since the FPSCR
6510 // is not modeled at the SelectionDAG level.
6511 unsigned Dest = MI->getOperand(0).getReg();
6512 unsigned Src1 = MI->getOperand(1).getReg();
6513 unsigned Src2 = MI->getOperand(2).getReg();
6514 DebugLoc dl = MI->getDebugLoc();
6515
6516 MachineRegisterInfo &RegInfo = F->getRegInfo();
6517 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6518
6519 // Save FPSCR value.
6520 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6521
6522 // Set rounding mode to round-to-zero.
6523 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6524 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6525
6526 // Perform addition.
6527 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6528
6529 // Restore FPSCR value.
6530 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006531 } else if (MI->getOpcode() == PPC::FRINDrint ||
6532 MI->getOpcode() == PPC::FRINSrint) {
6533 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6534 unsigned Dest = MI->getOperand(0).getReg();
6535 unsigned Src = MI->getOperand(1).getReg();
6536 DebugLoc dl = MI->getDebugLoc();
6537
6538 MachineRegisterInfo &RegInfo = F->getRegInfo();
6539 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6540
6541 // Perform the rounding.
6542 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6543 .addReg(Src);
6544
6545 // Compare the results.
6546 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6547 .addReg(Dest).addReg(Src);
6548
6549 // If the results were not equal, then set the FPSCR XX bit.
6550 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6551 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6552 F->insert(It, midMBB);
6553 F->insert(It, exitMBB);
6554 exitMBB->splice(exitMBB->begin(), BB,
6555 llvm::next(MachineBasicBlock::iterator(MI)),
6556 BB->end());
6557 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6558
6559 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6560 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6561
6562 BB->addSuccessor(midMBB);
6563 BB->addSuccessor(exitMBB);
6564
6565 BB = midMBB;
6566
6567 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6568 // the FI bit here because that will not automatically set XX also,
6569 // and XX is what libm interprets as the FE_INEXACT flag.
6570 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6571 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6572
6573 BB->addSuccessor(exitMBB);
6574
6575 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006576 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006577 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006578 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006579
Dan Gohman14152b42010-07-06 20:24:04 +00006580 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006581 return BB;
6582}
6583
Chris Lattner1a635d62006-04-14 06:01:58 +00006584//===----------------------------------------------------------------------===//
6585// Target Optimization Hooks
6586//===----------------------------------------------------------------------===//
6587
Duncan Sands25cf2272008-11-24 14:53:14 +00006588SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6589 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006590 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006591 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006592 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006593 switch (N->getOpcode()) {
6594 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006595 case PPCISD::SHL:
6596 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006597 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006598 return N->getOperand(0);
6599 }
6600 break;
6601 case PPCISD::SRL:
6602 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006603 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006604 return N->getOperand(0);
6605 }
6606 break;
6607 case PPCISD::SRA:
6608 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006609 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006610 C->isAllOnesValue()) // -1 >>s V -> -1.
6611 return N->getOperand(0);
6612 }
6613 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006614
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006615 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006616 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006617 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6618 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6619 // We allow the src/dst to be either f32/f64, but the intermediate
6620 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 if (N->getOperand(0).getValueType() == MVT::i64 &&
6622 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006623 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 if (Val.getValueType() == MVT::f32) {
6625 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006626 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006627 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006628
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006630 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006631 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006632 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006633 if (N->getValueType(0) == MVT::f32) {
6634 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006635 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006636 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006637 }
6638 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006640 // If the intermediate type is i32, we can avoid the load/store here
6641 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006642 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006643 }
6644 }
6645 break;
Chris Lattner51269842006-03-01 05:50:56 +00006646 case ISD::STORE:
6647 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6648 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006649 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006650 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006651 N->getOperand(1).getValueType() == MVT::i32 &&
6652 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006653 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006654 if (Val.getValueType() == MVT::f32) {
6655 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006656 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006657 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006659 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006660
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006662 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006663 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006664 return Val;
6665 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006666
Chris Lattnerd9989382006-07-10 20:56:58 +00006667 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006668 if (cast<StoreSDNode>(N)->isUnindexed() &&
6669 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006670 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006672 N->getOperand(1).getValueType() == MVT::i16 ||
6673 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006674 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006675 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006676 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006677 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006678 if (BSwapOp.getValueType() == MVT::i16)
6679 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006680
Dan Gohmanc76909a2009-09-25 20:36:54 +00006681 SDValue Ops[] = {
6682 N->getOperand(0), BSwapOp, N->getOperand(2),
6683 DAG.getValueType(N->getOperand(1).getValueType())
6684 };
6685 return
6686 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6687 Ops, array_lengthof(Ops),
6688 cast<StoreSDNode>(N)->getMemoryVT(),
6689 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006690 }
6691 break;
6692 case ISD::BSWAP:
6693 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006694 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006695 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006696 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
6697 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006698 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006699 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006700 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006701 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006702 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006703 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006704 LD->getChain(), // Chain
6705 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006706 DAG.getValueType(N->getValueType(0)) // VT
6707 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006708 SDValue BSLoad =
6709 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00006710 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
6711 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00006712 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006713
Scott Michelfdc40a02009-02-17 22:15:04 +00006714 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 if (N->getValueType(0) == MVT::i16)
6717 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006718
Chris Lattnerd9989382006-07-10 20:56:58 +00006719 // First, combine the bswap away. This makes the value produced by the
6720 // load dead.
6721 DCI.CombineTo(N, ResVal);
6722
6723 // Next, combine the load away, we give it a bogus result value but a real
6724 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006725 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006726
Chris Lattnerd9989382006-07-10 20:56:58 +00006727 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006728 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006729 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006730
Chris Lattner51269842006-03-01 05:50:56 +00006731 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006732 case PPCISD::VCMP: {
6733 // If a VCMPo node already exists with exactly the same operands as this
6734 // node, use its result instead of this node (VCMPo computes both a CR6 and
6735 // a normal output).
6736 //
6737 if (!N->getOperand(0).hasOneUse() &&
6738 !N->getOperand(1).hasOneUse() &&
6739 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006740
Chris Lattner4468c222006-03-31 06:02:07 +00006741 // Scan all of the users of the LHS, looking for VCMPo's that match.
6742 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006743
Gabor Greifba36cb52008-08-28 21:40:38 +00006744 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006745 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6746 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006747 if (UI->getOpcode() == PPCISD::VCMPo &&
6748 UI->getOperand(1) == N->getOperand(1) &&
6749 UI->getOperand(2) == N->getOperand(2) &&
6750 UI->getOperand(0) == N->getOperand(0)) {
6751 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006752 break;
6753 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006754
Chris Lattner00901202006-04-18 18:28:22 +00006755 // If there is no VCMPo node, or if the flag value has a single use, don't
6756 // transform this.
6757 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6758 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006759
6760 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006761 // chain, this transformation is more complex. Note that multiple things
6762 // could use the value result, which we should ignore.
6763 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006764 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006765 FlagUser == 0; ++UI) {
6766 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006767 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006768 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006769 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006770 FlagUser = User;
6771 break;
6772 }
6773 }
6774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006775
Chris Lattner00901202006-04-18 18:28:22 +00006776 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6777 // give up for right now.
6778 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006779 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006780 }
6781 break;
6782 }
Chris Lattner90564f22006-04-18 17:59:36 +00006783 case ISD::BR_CC: {
6784 // If this is a branch on an altivec predicate comparison, lower this so
6785 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6786 // lowering is done pre-legalize, because the legalizer lowers the predicate
6787 // compare down to code that is difficult to reassemble.
6788 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006789 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006790 int CompareOpc;
6791 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006792
Chris Lattner90564f22006-04-18 17:59:36 +00006793 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6794 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6795 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6796 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006797
Chris Lattner90564f22006-04-18 17:59:36 +00006798 // If this is a comparison against something other than 0/1, then we know
6799 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006800 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006801 if (Val != 0 && Val != 1) {
6802 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6803 return N->getOperand(0);
6804 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006805 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006806 N->getOperand(0), N->getOperand(4));
6807 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006808
Chris Lattner90564f22006-04-18 17:59:36 +00006809 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006810
Chris Lattner90564f22006-04-18 17:59:36 +00006811 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006812 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006813 LHS.getOperand(2), // LHS of compare
6814 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006815 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006816 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006817 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006818 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006819
Chris Lattner90564f22006-04-18 17:59:36 +00006820 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006821 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006822 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006823 default: // Can't happen, don't crash on invalid number though.
6824 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006825 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006826 break;
6827 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006828 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006829 break;
6830 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006831 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006832 break;
6833 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006834 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006835 break;
6836 }
6837
Owen Anderson825b72b2009-08-11 20:47:22 +00006838 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6839 DAG.getConstant(CompOpc, MVT::i32),
6840 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006841 N->getOperand(4), CompNode.getValue(1));
6842 }
6843 break;
6844 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006845 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006846
Dan Gohman475871a2008-07-27 21:46:04 +00006847 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006848}
6849
Chris Lattner1a635d62006-04-14 06:01:58 +00006850//===----------------------------------------------------------------------===//
6851// Inline Assembly Support
6852//===----------------------------------------------------------------------===//
6853
Dan Gohman475871a2008-07-27 21:46:04 +00006854void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006855 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006856 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006857 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006858 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006859 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006860 switch (Op.getOpcode()) {
6861 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006862 case PPCISD::LBRX: {
6863 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006864 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006865 KnownZero = 0xFFFF0000;
6866 break;
6867 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006868 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006869 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006870 default: break;
6871 case Intrinsic::ppc_altivec_vcmpbfp_p:
6872 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6873 case Intrinsic::ppc_altivec_vcmpequb_p:
6874 case Intrinsic::ppc_altivec_vcmpequh_p:
6875 case Intrinsic::ppc_altivec_vcmpequw_p:
6876 case Intrinsic::ppc_altivec_vcmpgefp_p:
6877 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6878 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6879 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6880 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6881 case Intrinsic::ppc_altivec_vcmpgtub_p:
6882 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6883 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6884 KnownZero = ~1U; // All bits but the low one are known to be zero.
6885 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006886 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006887 }
6888 }
6889}
6890
6891
Chris Lattner4234f572007-03-25 02:14:49 +00006892/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006893/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006894PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006895PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6896 if (Constraint.size() == 1) {
6897 switch (Constraint[0]) {
6898 default: break;
6899 case 'b':
6900 case 'r':
6901 case 'f':
6902 case 'v':
6903 case 'y':
6904 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006905 case 'Z':
6906 // FIXME: While Z does indicate a memory constraint, it specifically
6907 // indicates an r+r address (used in conjunction with the 'y' modifier
6908 // in the replacement string). Currently, we're forcing the base
6909 // register to be r0 in the asm printer (which is interpreted as zero)
6910 // and forming the complete address in the second register. This is
6911 // suboptimal.
6912 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006913 }
6914 }
6915 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006916}
6917
John Thompson44ab89e2010-10-29 17:29:13 +00006918/// Examine constraint type and operand type and determine a weight value.
6919/// This object must already have been set up with the operand type
6920/// and the current alternative constraint selected.
6921TargetLowering::ConstraintWeight
6922PPCTargetLowering::getSingleConstraintMatchWeight(
6923 AsmOperandInfo &info, const char *constraint) const {
6924 ConstraintWeight weight = CW_Invalid;
6925 Value *CallOperandVal = info.CallOperandVal;
6926 // If we don't have a value, we can't do a match,
6927 // but allow it at the lowest weight.
6928 if (CallOperandVal == NULL)
6929 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006930 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006931 // Look at the constraint type.
6932 switch (*constraint) {
6933 default:
6934 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6935 break;
6936 case 'b':
6937 if (type->isIntegerTy())
6938 weight = CW_Register;
6939 break;
6940 case 'f':
6941 if (type->isFloatTy())
6942 weight = CW_Register;
6943 break;
6944 case 'd':
6945 if (type->isDoubleTy())
6946 weight = CW_Register;
6947 break;
6948 case 'v':
6949 if (type->isVectorTy())
6950 weight = CW_Register;
6951 break;
6952 case 'y':
6953 weight = CW_Register;
6954 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006955 case 'Z':
6956 weight = CW_Memory;
6957 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006958 }
6959 return weight;
6960}
6961
Scott Michelfdc40a02009-02-17 22:15:04 +00006962std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006963PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006964 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006965 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006966 // GCC RS6000 Constraint Letters
6967 switch (Constraint[0]) {
6968 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00006969 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
6970 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
6971 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006972 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006973 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006974 return std::make_pair(0U, &PPC::G8RCRegClass);
6975 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006976 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006977 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006978 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006979 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006980 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006981 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006982 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006983 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006984 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006985 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006986 }
6987 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006988
Chris Lattner331d1bc2006-11-02 01:44:04 +00006989 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006990}
Chris Lattner763317d2006-02-07 00:47:13 +00006991
Chris Lattner331d1bc2006-11-02 01:44:04 +00006992
Chris Lattner48884cd2007-08-25 00:47:38 +00006993/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006994/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006995void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006996 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006997 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006998 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006999 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007000
Eric Christopher100c8332011-06-02 23:16:42 +00007001 // Only support length 1 constraints.
7002 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007003
Eric Christopher100c8332011-06-02 23:16:42 +00007004 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007005 switch (Letter) {
7006 default: break;
7007 case 'I':
7008 case 'J':
7009 case 'K':
7010 case 'L':
7011 case 'M':
7012 case 'N':
7013 case 'O':
7014 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007015 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007016 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007017 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007018 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007019 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007020 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007021 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007022 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007023 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007024 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7025 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007026 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007027 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007028 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007029 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007030 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007031 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007032 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007033 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007034 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007035 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007036 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007037 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007038 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007039 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007040 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007041 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007042 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007043 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007044 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007045 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007046 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007047 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007048 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007049 }
7050 break;
7051 }
7052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007053
Gabor Greifba36cb52008-08-28 21:40:38 +00007054 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007055 Ops.push_back(Result);
7056 return;
7057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007058
Chris Lattner763317d2006-02-07 00:47:13 +00007059 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007060 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007061}
Evan Chengc4c62572006-03-13 23:20:37 +00007062
Chris Lattnerc9addb72007-03-30 23:15:24 +00007063// isLegalAddressingMode - Return true if the addressing mode represented
7064// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007065bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007066 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007067 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007068
Chris Lattnerc9addb72007-03-30 23:15:24 +00007069 // PPC allows a sign-extended 16-bit immediate field.
7070 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7071 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007072
Chris Lattnerc9addb72007-03-30 23:15:24 +00007073 // No global is ever allowed as a base.
7074 if (AM.BaseGV)
7075 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007076
7077 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007078 switch (AM.Scale) {
7079 case 0: // "r+i" or just "i", depending on HasBaseReg.
7080 break;
7081 case 1:
7082 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7083 return false;
7084 // Otherwise we have r+r or r+i.
7085 break;
7086 case 2:
7087 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7088 return false;
7089 // Allow 2*r as r+r.
7090 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007091 default:
7092 // No other scales are supported.
7093 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007094 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007095
Chris Lattnerc9addb72007-03-30 23:15:24 +00007096 return true;
7097}
7098
Evan Chengc4c62572006-03-13 23:20:37 +00007099/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007100/// as the offset of the target addressing mode for load / store of the
7101/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007102bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007103 // PPC allows a sign-extended 16-bit immediate field.
7104 return (V > -(1 << 16) && V < (1 << 16)-1);
7105}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007106
Craig Topperc89c7442012-03-27 07:21:54 +00007107bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007108 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007109}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007110
Dan Gohmand858e902010-04-17 15:26:15 +00007111SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7112 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007113 MachineFunction &MF = DAG.getMachineFunction();
7114 MachineFrameInfo *MFI = MF.getFrameInfo();
7115 MFI->setReturnAddressIsTaken(true);
7116
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007117 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007118 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007119
Dale Johannesen08673d22010-05-03 22:59:34 +00007120 // Make sure the function does not optimize away the store of the RA to
7121 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007122 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007123 FuncInfo->setLRStoreRequired();
7124 bool isPPC64 = PPCSubTarget.isPPC64();
7125 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7126
7127 if (Depth > 0) {
7128 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7129 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007130
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007131 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007132 isPPC64? MVT::i64 : MVT::i32);
7133 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7134 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7135 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007136 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007137 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007138
Chris Lattner3fc027d2007-12-08 06:59:59 +00007139 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007140 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007141 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007142 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007143}
7144
Dan Gohmand858e902010-04-17 15:26:15 +00007145SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7146 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007147 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007148 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007149
Owen Andersone50ed302009-08-10 22:56:29 +00007150 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007151 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007152
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007153 MachineFunction &MF = DAG.getMachineFunction();
7154 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007155 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007156
7157 // Naked functions never have a frame pointer, and so we use r1. For all
7158 // other functions, this decision must be delayed until during PEI.
7159 unsigned FrameReg;
7160 if (MF.getFunction()->getAttributes().hasAttribute(
7161 AttributeSet::FunctionIndex, Attribute::Naked))
7162 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7163 else
7164 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7165
Dale Johannesen08673d22010-05-03 22:59:34 +00007166 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7167 PtrVT);
7168 while (Depth--)
7169 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007170 FrameAddr, MachinePointerInfo(), false, false,
7171 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007172 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007173}
Dan Gohman54aeea32008-10-21 03:41:46 +00007174
7175bool
7176PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7177 // The PowerPC target isn't yet aware of offsets.
7178 return false;
7179}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007180
Evan Cheng42642d02010-04-01 20:10:42 +00007181/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007182/// and store operations as a result of memset, memcpy, and memmove
7183/// lowering. If DstAlign is zero that means it's safe to destination
7184/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7185/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007186/// probably because the source does not need to be loaded. If 'IsMemset' is
7187/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7188/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7189/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007190/// It returns EVT::Other if the type should be determined using generic
7191/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007192EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7193 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007194 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007195 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007196 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007197 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007200 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007201 }
7202}
Hal Finkel3f31d492012-04-01 19:23:08 +00007203
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007204bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7205 bool *Fast) const {
7206 if (DisablePPCUnaligned)
7207 return false;
7208
7209 // PowerPC supports unaligned memory access for simple non-vector types.
7210 // Although accessing unaligned addresses is not as efficient as accessing
7211 // aligned addresses, it is generally more efficient than manual expansion,
7212 // and generally only traps for software emulation when crossing page
7213 // boundaries.
7214
7215 if (!VT.isSimple())
7216 return false;
7217
7218 if (VT.getSimpleVT().isVector())
7219 return false;
7220
7221 if (VT == MVT::ppcf128)
7222 return false;
7223
7224 if (Fast)
7225 *Fast = true;
7226
7227 return true;
7228}
7229
Hal Finkel070b8db2012-06-22 00:49:52 +00007230/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7231/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7232/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7233/// is expanded to mul + add.
7234bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7235 if (!VT.isSimple())
7236 return false;
7237
7238 switch (VT.getSimpleVT().SimpleTy) {
7239 case MVT::f32:
7240 case MVT::f64:
7241 case MVT::v4f32:
7242 return true;
7243 default:
7244 break;
7245 }
7246
7247 return false;
7248}
7249
Hal Finkel3f31d492012-04-01 19:23:08 +00007250Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007251 if (DisableILPPref)
7252 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007253
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007254 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007255}
7256