blob: 3f181aadb11c4a8b18f6f11ba14dce2843fdae23 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000071 [SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000072def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000073 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000075 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000078def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000081 [SDNPInGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000082
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Bill Schmidtb453e162012-12-14 17:02:38 +000094def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
95def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
96 [SDNPMayLoad]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +000097def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +000098def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
99def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
100def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt349c2782012-12-12 19:29:35 +0000101def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
102def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
103def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
104def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
105 [SDNPHasChain]>;
106def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000107
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000108def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000109
Chris Lattner4172b102005-12-06 02:10:38 +0000110// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
111// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000112def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
113def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
114def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000115
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000116def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000117def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
118 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000119
Chris Lattner937a79d2005-12-04 19:01:59 +0000120// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000121def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000123def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000125
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000126def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000127def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000129 SDNPVariadic]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000130def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000131 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000132 SDNPVariadic]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000133def PPCcall_nop_SVR4 : SDNode<"PPCISD::CALL_NOP_SVR4", SDT_PPCCall,
134 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
135 SDNPVariadic]>;
Chris Lattner036609b2010-12-23 18:28:41 +0000136def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000137def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000138 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000139def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000140 [SDNPHasChain, SDNPSideEffect,
141 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000142def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000143 [SDNPHasChain, SDNPSideEffect,
144 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000145def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000146 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000147def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000149 SDNPVariadic]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000150
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000151def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000152 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000153 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000154
Chris Lattner48be23c2008-01-15 22:02:54 +0000155def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000156 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000158def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000159 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000160
Chris Lattnera17b1552006-03-31 05:13:27 +0000161def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000162def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000163
Chris Lattner90564f22006-04-18 17:59:36 +0000164def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000165 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000166
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000167def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
168 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000169def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
170 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000171
Hal Finkel82b38212012-08-28 02:10:27 +0000172// Instructions to set/unset CR bit 6 for SVR4 vararg calls
173def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
174 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
175def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
176 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
177
Evan Cheng53301922008-07-12 02:23:19 +0000178// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000179def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
180 [SDNPHasChain, SDNPMayLoad]>;
181def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
182 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000183
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000184// Instructions to support medium and large code model
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000185def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
186def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
187def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
188
189
Jim Laskey2f616bf2006-11-16 22:43:37 +0000190// Instructions to support dynamic alloca.
191def SDTDynOp : SDTypeProfile<1, 2, []>;
192def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
193
Chris Lattner47f01f12005-09-08 19:50:41 +0000194//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000195// PowerPC specific transformation functions and pattern fragments.
196//
Nate Begeman8d948322005-10-19 01:12:32 +0000197
Nate Begeman2d5aff72005-10-19 18:42:01 +0000198def SHL32 : SDNodeXForm<imm, [{
199 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000200 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000201}]>;
202
Nate Begeman2d5aff72005-10-19 18:42:01 +0000203def SRL32 : SDNodeXForm<imm, [{
204 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000206}]>;
207
Chris Lattner2eb25172005-09-09 00:39:56 +0000208def LO16 : SDNodeXForm<imm, [{
209 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000211}]>;
212
213def HI16 : SDNodeXForm<imm, [{
214 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000216}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000217
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000218def HA16 : SDNodeXForm<imm, [{
219 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000221 return getI32Imm((Val - (signed short)Val) >> 16);
222}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000223def MB : SDNodeXForm<imm, [{
224 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000225 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000226 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000227 return getI32Imm(mb);
228}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000229
Nate Begemanf42f1332006-09-22 05:01:56 +0000230def ME : SDNodeXForm<imm, [{
231 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000232 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000233 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000234 return getI32Imm(me);
235}]>;
236def maskimm32 : PatLeaf<(imm), [{
237 // maskImm predicate - True if immediate is a run of ones.
238 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000240 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000241 else
242 return false;
243}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000244
Chris Lattner3e63ead2005-09-08 17:33:10 +0000245def immSExt16 : PatLeaf<(imm), [{
246 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
247 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000249 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000250 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000251 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000252}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000253def immZExt16 : PatLeaf<(imm), [{
254 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
255 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000256 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000257}], LO16>;
258
Chris Lattner0ea70b22006-06-20 22:34:10 +0000259// imm16Shifted* - These match immediates where the low 16-bits are zero. There
260// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
261// identical in 32-bit mode, but in 64-bit mode, they return true if the
262// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
263// clear).
264def imm16ShiftedZExt : PatLeaf<(imm), [{
265 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
266 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000267 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000268}], HI16>;
269
270def imm16ShiftedSExt : PatLeaf<(imm), [{
271 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
272 // immediate are set. Used by instructions like 'addis'. Identical to
273 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000274 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000276 return true;
277 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000279}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000280
Hal Finkel08a215c2013-03-18 23:00:58 +0000281// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
282// restricted memrix (offset/4) constants are alignment sensitive. If these
283// offsets are hidden behind TOC entries than the values of the lower-order
284// bits cannot be checked directly. As a result, we need to also incorporate
285// an alignment check into the relevant patterns.
286
287def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
288 return cast<LoadSDNode>(N)->getAlignment() >= 4;
289}]>;
290def aligned4store : PatFrag<(ops node:$val, node:$ptr),
291 (store node:$val, node:$ptr), [{
292 return cast<StoreSDNode>(N)->getAlignment() >= 4;
293}]>;
294def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
295 return cast<LoadSDNode>(N)->getAlignment() >= 4;
296}]>;
297def aligned4pre_store : PatFrag<
298 (ops node:$val, node:$base, node:$offset),
299 (pre_store node:$val, node:$base, node:$offset), [{
300 return cast<StoreSDNode>(N)->getAlignment() >= 4;
301}]>;
302
303def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
304 return cast<LoadSDNode>(N)->getAlignment() < 4;
305}]>;
306def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
307 (store node:$val, node:$ptr), [{
308 return cast<StoreSDNode>(N)->getAlignment() < 4;
309}]>;
310def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
311 return cast<LoadSDNode>(N)->getAlignment() < 4;
312}]>;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000313
Chris Lattner47f01f12005-09-08 19:50:41 +0000314//===----------------------------------------------------------------------===//
315// PowerPC Flag Definitions.
316
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000317class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000318class isDOT {
319 list<Register> Defs = [CR0];
320 bit RC = 1;
321}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000322
Chris Lattner302bf9c2006-11-08 02:13:12 +0000323class RegConstraint<string C> {
324 string Constraints = C;
325}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000326class NoEncode<string E> {
327 string DisableEncoding = E;
328}
Chris Lattner47f01f12005-09-08 19:50:41 +0000329
330
331//===----------------------------------------------------------------------===//
332// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000333
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000334def s5imm : Operand<i32> {
335 let PrintMethod = "printS5ImmOperand";
336}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000337def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000338 let PrintMethod = "printU5ImmOperand";
339}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000340def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000341 let PrintMethod = "printU6ImmOperand";
342}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000343def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000344 let PrintMethod = "printS16ImmOperand";
345}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000346def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000347 let PrintMethod = "printU16ImmOperand";
348}
Chris Lattner841d12d2005-10-18 16:51:22 +0000349def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
350 let PrintMethod = "printS16X4ImmOperand";
351}
Chris Lattner8d704112010-11-15 06:09:35 +0000352def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000353 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000354 let EncoderMethod = "getDirectBrEncoding";
355}
356def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000357 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000358 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000359}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000360def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000361 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000362}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000363def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000364 let PrintMethod = "printAbsAddrOperand";
365}
Nate Begemaned428532004-09-04 05:00:00 +0000366def symbolHi: Operand<i32> {
367 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000368 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000369}
370def symbolLo: Operand<i32> {
371 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000372 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000373}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000374def crbitm: Operand<i8> {
375 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000376 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000377}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000378// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000379def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000380 let PrintMethod = "printMemRegImm";
Bill Schmidt06ab2c82013-02-21 00:05:29 +0000381 let MIOperandInfo = (ops symbolLo:$imm, ptr_rc:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000382 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000383}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000384def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000385 let PrintMethod = "printMemRegReg";
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000386 let MIOperandInfo = (ops ptr_rc:$offreg, ptr_rc:$ptrreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000387}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000388def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000389 let PrintMethod = "printMemRegImmShifted";
Bill Schmidt06ab2c82013-02-21 00:05:29 +0000390 let MIOperandInfo = (ops symbolLo:$imm, ptr_rc:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000391 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000392}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000393
Chris Lattner6fc40072006-11-04 05:42:48 +0000394// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000395// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000396def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000397 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000398 let PrintMethod = "printPredicateOperand";
399}
Chris Lattner0638b262006-11-03 23:53:25 +0000400
Chris Lattnera613d262006-01-12 02:05:36 +0000401// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000402def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
403def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
404def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
405def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000406
Chris Lattner74531e42006-11-16 00:41:37 +0000407/// This is just the offset part of iaddr, used for preinc.
408def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Hal Finkelac81cc32012-06-19 02:34:32 +0000409def xaddroff : ComplexPattern<iPTR, 1, "SelectAddrIdxOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000410
Evan Cheng8c75ef92005-12-14 22:07:12 +0000411//===----------------------------------------------------------------------===//
412// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000413def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
414def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000415def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000416
Chris Lattner47f01f12005-09-08 19:50:41 +0000417//===----------------------------------------------------------------------===//
418// PowerPC Instruction Definitions.
419
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000420// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000421
Chris Lattner88d211f2006-03-12 09:13:49 +0000422let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000423let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000424def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000425 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000426def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000427 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000428}
Chris Lattner1877ec92006-03-13 21:52:10 +0000429
Evan Cheng64d80e32007-07-19 01:14:50 +0000430def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000431 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000432}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000433
Evan Cheng071a2792007-09-11 19:55:27 +0000434let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000435def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000436 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000437 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000438
Dan Gohman533297b2009-10-29 18:10:34 +0000439// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
440// instruction selection into a branch sequence.
441let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000442 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000443 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000444 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000445 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000446 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000447 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000448 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000449 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000450 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000451 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000452 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000453 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000454 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000455 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000456 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000457 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000458}
459
Bill Wendling7194aaf2008-03-03 22:19:16 +0000460// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
461// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000462let mayStore = 1 in
463def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000464 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000465
Hal Finkeld21e9302011-12-06 20:55:36 +0000466// RESTORE_CR - Indicate that we're restoring the CR register (previously
467// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000468let mayLoad = 1 in
469def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000470 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000471
Evan Chengffbacca2007-07-21 00:34:19 +0000472let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Will Schmidtd8755332012-10-05 15:16:11 +0000473 let isCodeGenOnly = 1, isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000474 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000475 "b${p:cc}lr ${p:reg}", BrB,
476 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000477 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000478 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000479}
480
Chris Lattner7a823bd2005-02-15 20:26:49 +0000481let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000482 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000483 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000484
Evan Chengffbacca2007-07-21 00:34:19 +0000485let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000486 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000487 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000488 "b $dst", BrB,
489 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000490 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000491
Chris Lattner18258c62006-11-17 22:37:34 +0000492 // BCC represents an arbitrary conditional branch on a predicate.
493 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000494 // a two-value operand where a dag node expects two operands. :(
495 let isCodeGenOnly = 1 in
496 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
497 "b${cond:cc} ${cond:reg}, $dst"
498 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel99f823f2012-06-08 15:38:21 +0000499
500 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000501 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
502 "bdz $dst">;
503 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
504 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000505 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000506}
507
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000508// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000509let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000510 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000511 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000512 def BL_Darwin : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000513 (outs), (ins calltarget:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000514 "bl $func", BrB, []>; // See Pat patterns below.
515 def BLA_Darwin : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000516 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000517 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000518 }
519 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000520 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000521 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000522 "bctrl", BrB,
523 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000524 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000525}
526
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000527// SVR4 ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000528let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000529 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000530 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000531 def BL_SVR4 : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000532 (outs), (ins calltarget:$func),
Dale Johannesenb384ab92008-10-29 18:26:45 +0000533 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000534 def BLA_SVR4 : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000535 (outs), (ins aaddr:$func),
Dale Johannesenb384ab92008-10-29 18:26:45 +0000536 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000537 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000538 }
539 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000540 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000541 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000542 "bctrl", BrB,
543 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000544 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000545}
546
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000547
Dale Johannesenb384ab92008-10-29 18:26:45 +0000548let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000549def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000550 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000551 "#TC_RETURNd $dst $offset",
552 []>;
553
554
Dale Johannesenb384ab92008-10-29 18:26:45 +0000555let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000556def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000557 "#TC_RETURNa $func $offset",
558 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
559
Dale Johannesenb384ab92008-10-29 18:26:45 +0000560let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000561def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000562 "#TC_RETURNr $dst $offset",
563 []>;
564
565
566let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000567 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000568def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
569 Requires<[In32BitMode]>;
570
571
572
573let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000574 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000575def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
576 "b $dst", BrB,
577 []>;
578
579
580let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000581 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000582def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
583 "ba $dst", BrB,
584 []>;
585
586
Chris Lattner001db452006-06-06 21:29:23 +0000587// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000588def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000589 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
590 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000591def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000592 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
593 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000594def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000595 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
596 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000597def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000598 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
599 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000600def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000601 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
602 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000603def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000604 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
605 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000606def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000607 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
608 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000609def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000610 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
611 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000612
Hal Finkel19aa2b52012-04-01 20:08:17 +0000613def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
614 (DCBT xoaddr:$dst)>;
615
Evan Cheng53301922008-07-12 02:23:19 +0000616// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000617let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000618 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000619 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000620 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000621 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
622 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000623 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000624 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
625 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000626 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000627 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
628 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000629 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000630 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
631 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000632 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000633 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
634 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000635 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000636 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
637 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000638 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000639 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
640 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000641 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000642 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
643 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000644 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000645 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
646 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000647 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000648 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
649 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000650 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000651 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
652 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000653 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000654 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000655 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000656 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000657 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000658 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000659 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000660 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
661 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000662 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000663 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
664 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000665 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000666 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
667 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000668 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000669 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
670 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000671 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000672 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
673
Dale Johannesen97efa362008-08-28 17:53:09 +0000674 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000675 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000676 [(set GPRC:$dst,
677 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
678 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000679 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Dale Johannesen97efa362008-08-28 17:53:09 +0000680 [(set GPRC:$dst,
681 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000682 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000683 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000684 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000685 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000686
Dale Johannesen97efa362008-08-28 17:53:09 +0000687 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000688 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000689 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
690 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000691 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000692 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000693 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000694 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000695 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000696 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000697}
698
Evan Cheng53301922008-07-12 02:23:19 +0000699// Instructions to support atomic operations
700def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
701 "lwarx $rD, $src", LdStLWARX,
702 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
703
704let Defs = [CR0] in
705def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
706 "stwcx. $rS, $dst", LdStSTWCX,
707 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
708 isDOT;
709
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000710let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000711def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000712
Chris Lattner26e552b2006-11-14 19:19:53 +0000713//===----------------------------------------------------------------------===//
714// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000715//
Chris Lattner26e552b2006-11-14 19:19:53 +0000716
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000717// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000718let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000719def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000720 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000721 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000722def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000723 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000724 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000725 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000726def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000727 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000728 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000729def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000730 "lwz $rD, $src", LdStLoad,
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000731 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000732
Evan Cheng64d80e32007-07-19 01:14:50 +0000733def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000734 "lfs $rD, $src", LdStLFD,
Chris Lattner4eab7142006-11-10 02:08:47 +0000735 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000736def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000737 "lfd $rD, $src", LdStLFD,
738 [(set F8RC:$rD, (load iaddr:$src))]>;
739
Chris Lattner4eab7142006-11-10 02:08:47 +0000740
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000741// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000742let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000743def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000744 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000745 []>, RegConstraint<"$addr.reg = $ea_result">,
746 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000747
Evan Chengcaf778a2007-08-01 23:07:38 +0000748def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000749 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000750 []>, RegConstraint<"$addr.reg = $ea_result">,
751 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000752
Evan Chengcaf778a2007-08-01 23:07:38 +0000753def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000754 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000755 []>, RegConstraint<"$addr.reg = $ea_result">,
756 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000757
Evan Chengcaf778a2007-08-01 23:07:38 +0000758def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000759 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000760 []>, RegConstraint<"$addr.reg = $ea_result">,
761 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000762
Evan Chengcaf778a2007-08-01 23:07:38 +0000763def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000764 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000765 []>, RegConstraint<"$addr.reg = $ea_result">,
766 NoEncode<"$ea_result">;
767
Evan Chengcaf778a2007-08-01 23:07:38 +0000768def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000769 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000770 []>, RegConstraint<"$addr.reg = $ea_result">,
771 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000772
773
774// Indexed (r+r) Loads with Update (preinc).
775def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc:$ea_result),
776 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000777 "lbzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000778 []>, RegConstraint<"$addr.offreg = $ea_result">,
779 NoEncode<"$ea_result">;
780
781def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc:$ea_result),
782 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000783 "lhaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000784 []>, RegConstraint<"$addr.offreg = $ea_result">,
785 NoEncode<"$ea_result">;
786
Ulrich Weigand8f887362012-11-13 19:21:31 +0000787def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000788 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000789 "lhzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000790 []>, RegConstraint<"$addr.offreg = $ea_result">,
791 NoEncode<"$ea_result">;
792
793def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc:$ea_result),
794 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000795 "lwzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000796 []>, RegConstraint<"$addr.offreg = $ea_result">,
797 NoEncode<"$ea_result">;
798
799def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc:$ea_result),
800 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000801 "lfsux $rD, $addr", LdStLFDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000802 []>, RegConstraint<"$addr.offreg = $ea_result">,
803 NoEncode<"$ea_result">;
804
805def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc:$ea_result),
806 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000807 "lfdux $rD, $addr", LdStLFDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000808 []>, RegConstraint<"$addr.offreg = $ea_result">,
809 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000810}
Dan Gohman41474ba2008-12-03 02:30:17 +0000811}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000812
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000813// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000814//
Dan Gohman15511cf2008-12-03 18:15:48 +0000815let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000816def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000817 "lbzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000818 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000819def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000820 "lhax $rD, $src", LdStLHA,
821 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
822 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000823def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000824 "lhzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000825 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000826def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000827 "lwzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000828 [(set GPRC:$rD, (load xaddr:$src))]>;
829
830
Evan Cheng64d80e32007-07-19 01:14:50 +0000831def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000832 "lhbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000833 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000834def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000835 "lwbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000836 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000837
Evan Cheng64d80e32007-07-19 01:14:50 +0000838def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000839 "lfsx $frD, $src", LdStLFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000840 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000841def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000842 "lfdx $frD, $src", LdStLFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000843 [(set F8RC:$frD, (load xaddr:$src))]>;
844}
845
846//===----------------------------------------------------------------------===//
847// PPC32 Store Instructions.
848//
849
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000850// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000851let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000852def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000853 "stb $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000854 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000855def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000856 "sth $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000857 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000858def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000859 "stw $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000860 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000861def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000862 "stfs $rS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000863 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000864def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000865 "stfd $rS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000866 [(store F8RC:$rS, iaddr:$dst)]>;
867}
868
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000869// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000870let PPC970_Unit = 2 in {
Chris Lattnerb7035d02010-11-15 08:22:03 +0000871def STBU : DForm_1a<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000872 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000873 "stbu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner74531e42006-11-16 00:41:37 +0000874 [(set ptr_rc:$ea_res,
875 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
876 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000877 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000878def STHU : DForm_1a<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000879 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000880 "sthu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner74531e42006-11-16 00:41:37 +0000881 [(set ptr_rc:$ea_res,
882 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
883 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000884 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000885def STWU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000886 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000887 "stwu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner74531e42006-11-16 00:41:37 +0000888 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
889 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000890 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000891def STFSU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000892 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000893 "stfsu $rS, $ptroff($ptrreg)", LdStSTFDU,
Chris Lattner74531e42006-11-16 00:41:37 +0000894 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
895 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000896 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000897def STFDU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000898 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000899 "stfdu $rS, $ptroff($ptrreg)", LdStSTFDU,
Chris Lattner74531e42006-11-16 00:41:37 +0000900 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
901 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000902 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000903}
904
905
Chris Lattner26e552b2006-11-14 19:19:53 +0000906// Indexed (r+r) Stores.
907//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000908let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000909def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000910 "stbx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000911 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
912 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000913def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000914 "sthx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000915 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
916 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000917def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000918 "stwx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000919 [(store GPRC:$rS, xaddr:$dst)]>,
920 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000921
922def STBUX : XForm_8<31, 247, (outs ptr_rc:$ea_res),
923 (ins GPRC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000924 "stbux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000925 [(set ptr_rc:$ea_res,
926 (pre_truncsti8 GPRC:$rS,
927 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
928 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
929 PPC970_DGroup_Cracked;
930
931def STHUX : XForm_8<31, 439, (outs ptr_rc:$ea_res),
932 (ins GPRC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000933 "sthux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000934 [(set ptr_rc:$ea_res,
935 (pre_truncsti16 GPRC:$rS,
936 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
937 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
938 PPC970_DGroup_Cracked;
939
940def STWUX : XForm_8<31, 183, (outs ptr_rc:$ea_res),
941 (ins GPRC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000942 "stwux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000943 [(set ptr_rc:$ea_res,
944 (pre_store GPRC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
945 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
946 PPC970_DGroup_Cracked;
947
948def STFSUX : XForm_8<31, 695, (outs ptr_rc:$ea_res),
949 (ins F4RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000950 "stfsux $rS, $ptroff, $ptrreg", LdStSTFDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000951 [(set ptr_rc:$ea_res,
952 (pre_store F4RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
953 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
954 PPC970_DGroup_Cracked;
955
956def STFDUX : XForm_8<31, 759, (outs ptr_rc:$ea_res),
957 (ins F8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000958 "stfdux $rS, $ptroff, $ptrreg", LdStSTFDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000959 [(set ptr_rc:$ea_res,
960 (pre_store F8RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
961 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
962 PPC970_DGroup_Cracked;
963
Evan Cheng64d80e32007-07-19 01:14:50 +0000964def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000965 "sthbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000966 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000967 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000968def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000969 "stwbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000970 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000971 PPC970_DGroup_Cracked;
972
Evan Cheng64d80e32007-07-19 01:14:50 +0000973def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000974 "stfiwx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000975 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000976
Evan Cheng64d80e32007-07-19 01:14:50 +0000977def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000978 "stfsx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000979 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000980def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000981 "stfdx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000982 [(store F8RC:$frS, xaddr:$dst)]>;
983}
984
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000985def SYNC : XForm_24_sync<31, 598, (outs), (ins),
986 "sync", LdStSync,
987 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000988
989//===----------------------------------------------------------------------===//
990// PPC32 Arithmetic Instructions.
991//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000992
Chris Lattner88d211f2006-03-12 09:13:49 +0000993let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000994def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000995 "addi $rD, $rA, $imm", IntSimple,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000996 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000997def ADDIL : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000998 "addi $rD, $rA, $imm", IntSimple,
Roman Divackyfd42ed62012-06-04 17:36:38 +0000999 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001000let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001001def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001002 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001003 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
1004 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001005def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001006 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +00001007 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001008}
Evan Cheng64d80e32007-07-19 01:14:50 +00001009def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001010 "addis $rD, $rA, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001011 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001012def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +00001013 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +00001014 [(set GPRC:$rD, (add GPRC:$rA,
1015 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001016def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001017 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +00001018 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001019let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001020def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001021 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +00001022 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001023}
Bill Wendling0f940c92007-12-07 21:42:31 +00001024
Hal Finkelf3c38282012-08-28 02:10:33 +00001025let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +00001026 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001027 "li $rD, $imm", IntSimple,
Bill Wendling0f940c92007-12-07 21:42:31 +00001028 [(set GPRC:$rD, immSExt16:$imm)]>;
1029 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001030 "lis $rD, $imm", IntSimple,
Bill Wendling0f940c92007-12-07 21:42:31 +00001031 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
1032}
Chris Lattner88d211f2006-03-12 09:13:49 +00001033}
Chris Lattner26e552b2006-11-14 19:19:53 +00001034
Chris Lattner88d211f2006-03-12 09:13:49 +00001035let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001036def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001037 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +00001038 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
1039 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001040def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001041 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001042 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001043 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001044def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001045 "ori $dst, $src1, $src2", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001046 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001047def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001048 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001049 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001050def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001051 "xori $dst, $src1, $src2", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001052 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001053def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001054 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001055 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001056def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001057 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001058def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001059 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001060def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001061 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001062}
Nate Begemaned428532004-09-04 05:00:00 +00001063
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001064
Chris Lattner88d211f2006-03-12 09:13:49 +00001065let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001066def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001067 "nand $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001068 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001069def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001070 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001071 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001072def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001073 "andc $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001074 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001075def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001076 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001077 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001078def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001079 "nor $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001080 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001081def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001082 "orc $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001083 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001084def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001085 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001086 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001087def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001088 "xor $rA, $rS, $rB", IntSimple,
Chris Lattner4e85e642006-06-20 00:39:56 +00001089 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001090def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001091 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +00001092 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001093def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001094 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +00001095 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001096let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001097def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001098 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +00001099 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001100}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001101}
Chris Lattner26e552b2006-11-14 19:19:53 +00001102
Chris Lattner88d211f2006-03-12 09:13:49 +00001103let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001104let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001105def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001106 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +00001107 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001108}
Evan Cheng64d80e32007-07-19 01:14:50 +00001109def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001110 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +00001111 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001112def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001113 "extsb $rA, $rS", IntSimple,
Chris Lattner6159fb22005-09-02 22:35:53 +00001114 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001115def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001116 "extsh $rA, $rS", IntSimple,
Chris Lattner6159fb22005-09-02 22:35:53 +00001117 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001118
Evan Cheng64d80e32007-07-19 01:14:50 +00001119def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001120 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001121def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001122 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001123}
1124let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001125//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001126// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001127def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001128 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001129def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001130 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001131
Dale Johannesenb384ab92008-10-29 18:26:45 +00001132let Uses = [RM] in {
1133 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1134 "fctiwz $frD, $frB", FPGeneral,
1135 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
1136 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1137 "frsp $frD, $frB", FPGeneral,
1138 [(set F4RC:$frD, (fround F8RC:$frB))]>;
1139 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1140 "fsqrt $frD, $frB", FPSqrt,
1141 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
1142 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1143 "fsqrts $frD, $frB", FPSqrt,
1144 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
1145 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001146}
Chris Lattner919c0322005-10-01 01:35:02 +00001147
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001148/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001149/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001150/// that they will fill slots (which could cause the load of a LSU reject to
1151/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001152def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1153 "fmr $frD, $frB", FPGeneral,
1154 []>, // (set F4RC:$frD, F4RC:$frB)
1155 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001156
Chris Lattner88d211f2006-03-12 09:13:49 +00001157let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001158// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001159def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001160 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001161 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001162def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001163 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001164 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001165def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001166 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001167 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001168def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001169 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001170 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001171def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001172 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001173 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001174def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001175 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001176 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001177}
Chris Lattner919c0322005-10-01 01:35:02 +00001178
Nate Begeman6b3dc552004-08-29 22:45:13 +00001179
Nate Begeman07aada82004-08-30 02:28:06 +00001180// XL-Form instructions. condition register logical ops.
1181//
Evan Cheng64d80e32007-07-19 01:14:50 +00001182def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001183 "mcrf $BF, $BFA", BrMCR>,
1184 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001185
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001186def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1187 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001188 "creqv $CRD, $CRA, $CRB", BrCR,
1189 []>;
1190
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001191def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1192 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1193 "cror $CRD, $CRA, $CRB", BrCR,
1194 []>;
1195
1196def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001197 "creqv $dst, $dst, $dst", BrCR,
1198 []>;
1199
Roman Divacky0aaa9192011-08-30 17:04:16 +00001200def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1201 "crxor $dst, $dst, $dst", BrCR,
1202 []>;
1203
Hal Finkel82b38212012-08-28 02:10:27 +00001204let Defs = [CR1EQ], CRD = 6 in {
1205def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1206 "creqv 6, 6, 6", BrCR,
1207 [(PPCcr6set)]>;
1208
1209def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1210 "crxor 6, 6, 6", BrCR,
1211 [(PPCcr6unset)]>;
1212}
1213
Chris Lattner88d211f2006-03-12 09:13:49 +00001214// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001215//
Dale Johannesen639076f2008-10-23 20:41:28 +00001216let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001217def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1218 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001219 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001220}
1221let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001222def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1223 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001224 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001225}
Chris Lattner1877ec92006-03-13 21:52:10 +00001226
Dale Johannesen639076f2008-10-23 20:41:28 +00001227let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001228def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1229 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001230 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001231}
1232let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001233def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1234 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001235 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001236}
Chris Lattner1877ec92006-03-13 21:52:10 +00001237
1238// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1239// a GPR on the PPC970. As such, copies in and out have the same performance
1240// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001241def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001242 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001243 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001244def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001245 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001246 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001247
Hal Finkel234bb382011-12-07 06:34:06 +00001248def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001249 "mtcrf $FXM, $rS", BrMCRX>,
1250 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001251
1252// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1253// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001254// vreg = MCRF CR0
1255// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001256// while not declaring it breaks DeadMachineInstructionElimination.
1257// As it turns out, in all cases where we currently use this,
1258// we're only interested in one subregister of it. Represent this in the
1259// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001260//
1261// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001262def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001263 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001264 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001265
1266def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1267 "mfcr $rT", SprMFCR>,
1268 PPC970_MicroCode, PPC970_Unit_CRU;
1269
Evan Cheng64d80e32007-07-19 01:14:50 +00001270def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001271 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001272 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001273
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001274// Instructions to manipulate FPSCR. Only long double handling uses these.
1275// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1276
Dale Johannesenb384ab92008-10-29 18:26:45 +00001277let Uses = [RM], Defs = [RM] in {
1278 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1279 "mtfsb0 $FM", IntMTFSB0,
1280 [(PPCmtfsb0 (i32 imm:$FM))]>,
1281 PPC970_DGroup_Single, PPC970_Unit_FPU;
1282 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1283 "mtfsb1 $FM", IntMTFSB0,
1284 [(PPCmtfsb1 (i32 imm:$FM))]>,
1285 PPC970_DGroup_Single, PPC970_Unit_FPU;
1286 // MTFSF does not actually produce an FP result. We pretend it copies
1287 // input reg B to the output. If we didn't do this it would look like the
1288 // instruction had no outputs (because we aren't modelling the FPSCR) and
1289 // it would be deleted.
1290 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1291 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1292 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1293 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1294 F8RC:$rT, F8RC:$FRB))]>,
1295 PPC970_DGroup_Single, PPC970_Unit_FPU;
1296}
1297let Uses = [RM] in {
1298 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1299 "mffs $rT", IntMFFS,
1300 [(set F8RC:$rT, (PPCmffs))]>,
1301 PPC970_DGroup_Single, PPC970_Unit_FPU;
1302 def FADDrtz: AForm_2<63, 21,
1303 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001304 "fadd $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001305 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1306 PPC970_DGroup_Single, PPC970_Unit_FPU;
1307}
1308
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001309
Chris Lattner88d211f2006-03-12 09:13:49 +00001310let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001311
1312// XO-Form instructions. Arithmetic instructions that can set overflow bit
1313//
Evan Cheng64d80e32007-07-19 01:14:50 +00001314def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001315 "add $rT, $rA, $rB", IntSimple,
Chris Lattner218a15d2005-09-02 21:18:00 +00001316 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001317let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001318def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001319 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001320 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1321 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001322}
Evan Cheng64d80e32007-07-19 01:14:50 +00001323def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001324 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001325 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001326 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001327def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001328 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001329 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001330 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001331def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001332 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001333 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001334def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001335 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001336 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001337def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001338 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001339 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001340def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001341 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001342 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001343let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001344def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001345 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001346 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1347 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001348}
1349def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001350 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +00001351 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1352let Uses = [CARRY], Defs = [CARRY] in {
1353def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1354 "adde $rT, $rA, $rB", IntGeneral,
1355 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001356def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001357 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001358 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001359def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001360 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001361 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001362def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1363 "subfe $rT, $rA, $rB", IntGeneral,
1364 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001365def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001366 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001367 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001368def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001369 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001370 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001371}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001372}
Nate Begeman07aada82004-08-30 02:28:06 +00001373
1374// A-Form instructions. Most of the instructions executed in the FPU are of
1375// this type.
1376//
Chris Lattner88d211f2006-03-12 09:13:49 +00001377let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001378let Uses = [RM] in {
1379 def FMADD : AForm_1<63, 29,
1380 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1381 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001382 [(set F8RC:$FRT,
1383 (fma F8RC:$FRA, F8RC:$FRC, F8RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001384 def FMADDS : AForm_1<59, 29,
1385 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1386 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001387 [(set F4RC:$FRT,
1388 (fma F4RC:$FRA, F4RC:$FRC, F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001389 def FMSUB : AForm_1<63, 28,
1390 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1391 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001392 [(set F8RC:$FRT,
1393 (fma F8RC:$FRA, F8RC:$FRC, (fneg F8RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001394 def FMSUBS : AForm_1<59, 28,
1395 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1396 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001397 [(set F4RC:$FRT,
1398 (fma F4RC:$FRA, F4RC:$FRC, (fneg F4RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001399 def FNMADD : AForm_1<63, 31,
1400 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1401 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001402 [(set F8RC:$FRT,
1403 (fneg (fma F8RC:$FRA, F8RC:$FRC, F8RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001404 def FNMADDS : AForm_1<59, 31,
1405 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1406 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001407 [(set F4RC:$FRT,
1408 (fneg (fma F4RC:$FRA, F4RC:$FRC, F4RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001409 def FNMSUB : AForm_1<63, 30,
1410 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1411 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001412 [(set F8RC:$FRT, (fneg (fma F8RC:$FRA, F8RC:$FRC,
1413 (fneg F8RC:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001414 def FNMSUBS : AForm_1<59, 30,
1415 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1416 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001417 [(set F4RC:$FRT, (fneg (fma F4RC:$FRA, F4RC:$FRC,
1418 (fneg F4RC:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001419}
Chris Lattner43f07a42005-10-02 07:07:49 +00001420// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1421// having 4 of these, force the comparison to always be an 8-byte double (code
1422// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001423// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001424def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001425 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001426 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001427 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001428def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001429 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001430 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001431 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001432let Uses = [RM] in {
1433 def FADD : AForm_2<63, 21,
1434 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001435 "fadd $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001436 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1437 def FADDS : AForm_2<59, 21,
1438 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1439 "fadds $FRT, $FRA, $FRB", FPGeneral,
1440 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1441 def FDIV : AForm_2<63, 18,
1442 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1443 "fdiv $FRT, $FRA, $FRB", FPDivD,
1444 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1445 def FDIVS : AForm_2<59, 18,
1446 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1447 "fdivs $FRT, $FRA, $FRB", FPDivS,
1448 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1449 def FMUL : AForm_3<63, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001450 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1451 "fmul $FRT, $FRA, $FRC", FPFused,
1452 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001453 def FMULS : AForm_3<59, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001454 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1455 "fmuls $FRT, $FRA, $FRC", FPGeneral,
1456 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001457 def FSUB : AForm_2<63, 20,
1458 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001459 "fsub $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001460 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1461 def FSUBS : AForm_2<59, 20,
1462 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1463 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1464 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1465 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001466}
Nate Begeman07aada82004-08-30 02:28:06 +00001467
Chris Lattner88d211f2006-03-12 09:13:49 +00001468let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001469 def ISEL : AForm_4<31, 15,
Hal Finkel009f7af2012-06-22 23:10:08 +00001470 (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB, pred:$cond),
1471 "isel $rT, $rA, $rB, $cond", IntGeneral,
1472 []>;
1473}
1474
1475let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001476// M-Form instructions. rotate and mask instructions.
1477//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001478let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001479// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001480def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001481 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001482 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001483 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1484 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001485}
Chris Lattner14522e32005-04-19 05:21:30 +00001486def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001487 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001488 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001489 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001490def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001491 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001492 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001493 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001494def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001495 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001496 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001497 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001498}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001499
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001500
Chris Lattner2eb25172005-09-09 00:39:56 +00001501//===----------------------------------------------------------------------===//
1502// PowerPC Instruction Patterns
1503//
1504
Chris Lattner30e21a42005-09-26 22:20:16 +00001505// Arbitrary immediate support. Implement in terms of LIS/ORI.
1506def : Pat<(i32 imm:$imm),
1507 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001508
1509// Implement the 'not' operation with the NOR instruction.
1510def NOT : Pat<(not GPRC:$in),
1511 (NOR GPRC:$in, GPRC:$in)>;
1512
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001513// ADD an arbitrary immediate.
1514def : Pat<(add GPRC:$in, imm:$imm),
1515 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1516// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001517def : Pat<(or GPRC:$in, imm:$imm),
1518 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001519// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001520def : Pat<(xor GPRC:$in, imm:$imm),
1521 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001522// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001523def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001524 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001525
Chris Lattner956f43c2006-06-16 20:22:01 +00001526// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001527def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001528 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001529def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001530 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001531
Nate Begeman35ef9132006-01-11 21:21:00 +00001532// ROTL
1533def : Pat<(rotl GPRC:$in, GPRC:$sh),
1534 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1535def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1536 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001537
Nate Begemanf42f1332006-09-22 05:01:56 +00001538// RLWNM
1539def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1540 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1541
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001542// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001543def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1544 (BL_Darwin tglobaladdr:$dst)>;
1545def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1546 (BL_Darwin texternalsym:$dst)>;
1547def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1548 (BL_SVR4 tglobaladdr:$dst)>;
1549def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1550 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001551
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001552
1553def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1554 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1555
1556def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1557 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1558
1559def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1560 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1561
1562
1563
Chris Lattner860e8862005-11-17 07:30:41 +00001564// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001565def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1566def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1567def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1568def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001569def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1570def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001571def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1572def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +00001573def : Pat<(PPChi tglobaltlsaddr:$g, GPRC:$in),
1574 (ADDIS GPRC:$in, tglobaltlsaddr:$g)>;
1575def : Pat<(PPClo tglobaltlsaddr:$g, GPRC:$in),
1576 (ADDIL GPRC:$in, tglobaltlsaddr:$g)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001577def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1578 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001579def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1580 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001581def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1582 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001583def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1584 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001585
Chris Lattner4172b102005-12-06 02:10:38 +00001586// Standard shifts. These are represented separately from the real shifts above
1587// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1588// amounts.
1589def : Pat<(sra GPRC:$rS, GPRC:$rB),
1590 (SRAW GPRC:$rS, GPRC:$rB)>;
1591def : Pat<(srl GPRC:$rS, GPRC:$rB),
1592 (SRW GPRC:$rS, GPRC:$rB)>;
1593def : Pat<(shl GPRC:$rS, GPRC:$rB),
1594 (SLW GPRC:$rS, GPRC:$rB)>;
1595
Evan Cheng466685d2006-10-09 20:57:25 +00001596def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001597 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001598def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001599 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001600def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001601 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001602def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001603 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001604def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001605 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001606def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001607 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001608def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001609 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001610def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001611 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001612def : Pat<(f64 (extloadf32 iaddr:$src)),
1613 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1614def : Pat<(f64 (extloadf32 xaddr:$src)),
1615 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1616
1617def : Pat<(f64 (fextend F4RC:$src)),
1618 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001619
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001620// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001621def : Pat<(membarrier (i32 imm /*ll*/),
1622 (i32 imm /*ls*/),
1623 (i32 imm /*sl*/),
1624 (i32 imm /*ss*/),
1625 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001626 (SYNC)>;
1627
Eli Friedman14648462011-07-27 22:21:52 +00001628def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1629
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001630include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001631include "PPCInstr64Bit.td"