blob: ae29095dd8f9983e21aa597577878fa35c6ddaed [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000027#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000028#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000030#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000031#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000032#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000034using namespace llvm;
35
Chris Lattner3ee77402007-06-19 05:46:06 +000036static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
37cl::desc("enable preincrement load/store generation on PPC (experimental)"),
38 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000039
Chris Lattner331d1bc2006-11-02 01:44:04 +000040PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
41 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000042
Nate Begeman405e3ec2005-10-21 00:02:42 +000043 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Chris Lattnerd145a612005-09-27 22:18:25 +000045 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000046 setUseUnderscoreSetJmp(true);
47 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000048
Chris Lattner7c5a3d32005-08-16 17:14:42 +000049 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000050 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
51 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
52 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000053
Evan Chengc5484282006-10-04 00:56:09 +000054 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
55 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
56 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
57
Evan Cheng8b2794a2006-10-13 21:14:26 +000058 // PowerPC does not have truncstore for i1.
59 setStoreXAction(MVT::i1, Promote);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Chris Lattnera54aa942006-01-29 06:26:08 +000073 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
74 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
75
Dale Johannesen638ccd52007-10-06 01:24:11 +000076 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
77 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
78 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
79
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no intrinsics for these particular operations
81 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
82 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
83 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
84
Chris Lattner7c5a3d32005-08-16 17:14:42 +000085 // PowerPC has no SREM/UREM instructions
86 setOperationAction(ISD::SREM, MVT::i32, Expand);
87 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000088 setOperationAction(ISD::SREM, MVT::i64, Expand);
89 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000090
91 // We don't support sin/cos/sqrt/fmod
92 setOperationAction(ISD::FSIN , MVT::f64, Expand);
93 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000094 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095 setOperationAction(ISD::FSIN , MVT::f32, Expand);
96 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000097 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000098
99 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000100 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
102 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
103 }
104
Chris Lattner9601a862006-03-05 05:08:37 +0000105 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
106 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
107
Nate Begemand88fc032006-01-14 03:14:10 +0000108 // PowerPC does not have BSWAP, CTPOP or CTTZ
109 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
111 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000112 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
113 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
114 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000115
Nate Begeman35ef9132006-01-11 21:21:00 +0000116 // PowerPC does not have ROTR
117 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
118
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000119 // PowerPC does not have Select
120 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000121 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000122 setOperationAction(ISD::SELECT, MVT::f32, Expand);
123 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000124
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000125 // PowerPC wants to turn select_cc of FP into fsel when possible.
126 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
127 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000128
Nate Begeman750ac1b2006-02-01 07:19:44 +0000129 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000130 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000131
Nate Begeman81e80972006-03-17 01:40:33 +0000132 // PowerPC does not have BRCOND which requires SetCC
133 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000134
135 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000136
Chris Lattnerf7605322005-08-31 21:09:52 +0000137 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
138 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000139
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000140 // PowerPC does not have [U|S]INT_TO_FP
141 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
142 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
143
Chris Lattner53e88452005-12-23 05:13:35 +0000144 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
145 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000146 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
147 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000148
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000149 // We cannot sextinreg(i1). Expand to shifts.
150 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000151
Jim Laskeyabf6d172006-01-05 01:25:28 +0000152 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000153 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000154 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000155 if (!TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Jim Laskey1ee29252007-01-26 14:34:52 +0000156 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000157 } else {
158 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
159 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
160 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
161 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
162 }
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000163
Nate Begeman28a6b022005-12-10 02:36:00 +0000164 // We want to legalize GlobalAddress and ConstantPool nodes into the
165 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000166 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000167 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000168 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000169 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000170 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000171 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000172 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
173 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
174
Nate Begemanee625572006-01-27 21:09:22 +0000175 // RET must be custom lowered, to meet ABI requirements
176 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000177
Nate Begemanacc398c2006-01-25 18:21:52 +0000178 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
179 setOperationAction(ISD::VASTART , MVT::Other, Custom);
180
Nicolas Geoffray01119992007-04-03 13:59:52 +0000181 // VAARG is custom lowered with ELF 32 ABI
182 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
183 setOperationAction(ISD::VAARG, MVT::Other, Custom);
184 else
185 setOperationAction(ISD::VAARG, MVT::Other, Expand);
186
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000187 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000188 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
189 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000190 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000191 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000192 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
193 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000194
Chris Lattner6d92cad2006-03-26 10:06:40 +0000195 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000196 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000197
Chris Lattnera7a58542006-06-16 17:34:12 +0000198 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000199 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000200 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000201 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000202 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000203 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000204 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
205
Chris Lattner7fbcef72006-03-24 07:53:47 +0000206 // FIXME: disable this lowered code. This generates 64-bit register values,
207 // and we don't model the fact that the top part is clobbered by calls. We
208 // need to flag these together so that the value isn't live across a call.
209 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
210
Nate Begemanae749a92005-10-25 23:48:36 +0000211 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
212 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
213 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000214 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000215 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000216 }
217
Chris Lattnera7a58542006-06-16 17:34:12 +0000218 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000219 // 64 bit PowerPC implementations can support i64 types directly
220 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000221 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
222 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000223 } else {
224 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000225 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
226 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
227 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000228 }
Evan Chengd30bf012006-03-01 01:11:20 +0000229
Nate Begeman425a9692005-11-29 08:17:20 +0000230 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000231 // First set operation action for all vector types to expand. Then we
232 // will selectively turn on ones that can be effectively codegen'd.
233 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000234 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000235 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000236 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
237 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000238
Chris Lattner7ff7e672006-04-04 17:25:31 +0000239 // We promote all shuffles to v16i8.
240 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000241 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
242
243 // We promote all non-typed operations to v4i32.
244 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
245 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
246 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
247 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
248 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
249 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
250 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
251 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
252 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
253 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
254 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
255 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000256
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000257 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000258 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
259 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
260 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
261 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
262 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000263 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000264 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000265 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
266 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
267 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000268
269 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000270 }
271
Chris Lattner7ff7e672006-04-04 17:25:31 +0000272 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
273 // with merges, splats, etc.
274 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
275
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000276 setOperationAction(ISD::AND , MVT::v4i32, Legal);
277 setOperationAction(ISD::OR , MVT::v4i32, Legal);
278 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
279 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
280 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
281 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
282
Nate Begeman425a9692005-11-29 08:17:20 +0000283 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000284 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000285 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
286 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000287
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000288 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000289 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000290 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000291 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000292
Chris Lattnerb2177b92006-03-19 06:55:52 +0000293 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
294 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000295
Chris Lattner541f91b2006-04-02 00:43:36 +0000296 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
297 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000298 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
299 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000300 }
301
Chris Lattnerc08f9022006-06-27 00:04:13 +0000302 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000303 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000304 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000305
Jim Laskey2ad9f172007-02-22 14:56:36 +0000306 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000307 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000308 setExceptionPointerRegister(PPC::X3);
309 setExceptionSelectorRegister(PPC::X4);
310 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000311 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000312 setExceptionPointerRegister(PPC::R3);
313 setExceptionSelectorRegister(PPC::R4);
314 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000315
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000316 // We have target-specific dag combine patterns for the following nodes:
317 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000318 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000319 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000320 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000321
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000322 computeRegisterProperties();
323}
324
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000325const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
326 switch (Opcode) {
327 default: return 0;
328 case PPCISD::FSEL: return "PPCISD::FSEL";
329 case PPCISD::FCFID: return "PPCISD::FCFID";
330 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
331 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000332 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000333 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
334 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000335 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000336 case PPCISD::Hi: return "PPCISD::Hi";
337 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000338 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000339 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
340 case PPCISD::SRL: return "PPCISD::SRL";
341 case PPCISD::SRA: return "PPCISD::SRA";
342 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000343 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
344 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000345 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
346 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000347 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000348 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
349 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000350 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000351 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000352 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000353 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000354 case PPCISD::LBRX: return "PPCISD::LBRX";
355 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000356 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000357 }
358}
359
Chris Lattner1a635d62006-04-14 06:01:58 +0000360//===----------------------------------------------------------------------===//
361// Node matching predicates, for use by the tblgen matching code.
362//===----------------------------------------------------------------------===//
363
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000364/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
365static bool isFloatingPointZero(SDOperand Op) {
366 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000367 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000368 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000369 // Maybe this has already been legalized into the constant pool?
370 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000371 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000372 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000373 }
374 return false;
375}
376
Chris Lattnerddb739e2006-04-06 17:23:16 +0000377/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
378/// true if Op is undef or if it matches the specified value.
379static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
380 return Op.getOpcode() == ISD::UNDEF ||
381 cast<ConstantSDNode>(Op)->getValue() == Val;
382}
383
384/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
385/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000386bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
387 if (!isUnary) {
388 for (unsigned i = 0; i != 16; ++i)
389 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
390 return false;
391 } else {
392 for (unsigned i = 0; i != 8; ++i)
393 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
394 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
395 return false;
396 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000397 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000398}
399
400/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
401/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000402bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
403 if (!isUnary) {
404 for (unsigned i = 0; i != 16; i += 2)
405 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
406 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
407 return false;
408 } else {
409 for (unsigned i = 0; i != 8; i += 2)
410 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
411 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
412 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
413 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
414 return false;
415 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000416 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000417}
418
Chris Lattnercaad1632006-04-06 22:02:42 +0000419/// isVMerge - Common function, used to match vmrg* shuffles.
420///
421static bool isVMerge(SDNode *N, unsigned UnitSize,
422 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000423 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
424 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
425 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
426 "Unsupported merge size!");
427
428 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
429 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
430 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000431 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000432 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000433 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000434 return false;
435 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000436 return true;
437}
438
439/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
440/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
441bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
442 if (!isUnary)
443 return isVMerge(N, UnitSize, 8, 24);
444 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000445}
446
447/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
448/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000449bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
450 if (!isUnary)
451 return isVMerge(N, UnitSize, 0, 16);
452 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000453}
454
455
Chris Lattnerd0608e12006-04-06 18:26:28 +0000456/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
457/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000458int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000459 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
460 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000461 // Find the first non-undef value in the shuffle mask.
462 unsigned i;
463 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
464 /*search*/;
465
466 if (i == 16) return -1; // all undef.
467
468 // Otherwise, check to see if the rest of the elements are consequtively
469 // numbered from this value.
470 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
471 if (ShiftAmt < i) return -1;
472 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000473
Chris Lattnerf24380e2006-04-06 22:28:36 +0000474 if (!isUnary) {
475 // Check the rest of the elements to see if they are consequtive.
476 for (++i; i != 16; ++i)
477 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
478 return -1;
479 } else {
480 // Check the rest of the elements to see if they are consequtive.
481 for (++i; i != 16; ++i)
482 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
483 return -1;
484 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000485
486 return ShiftAmt;
487}
Chris Lattneref819f82006-03-20 06:33:01 +0000488
489/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
490/// specifies a splat of a single element that is suitable for input to
491/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000492bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
493 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
494 N->getNumOperands() == 16 &&
495 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000496
Chris Lattner88a99ef2006-03-20 06:37:44 +0000497 // This is a splat operation if each element of the permute is the same, and
498 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000499 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000500 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000501 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
502 ElementBase = EltV->getValue();
503 else
504 return false; // FIXME: Handle UNDEF elements too!
505
506 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
507 return false;
508
509 // Check that they are consequtive.
510 for (unsigned i = 1; i != EltSize; ++i) {
511 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
512 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
513 return false;
514 }
515
Chris Lattner88a99ef2006-03-20 06:37:44 +0000516 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000517 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000518 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000519 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
520 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000521 for (unsigned j = 0; j != EltSize; ++j)
522 if (N->getOperand(i+j) != N->getOperand(j))
523 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000524 }
525
Chris Lattner7ff7e672006-04-04 17:25:31 +0000526 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000527}
528
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000529/// isAllNegativeZeroVector - Returns true if all elements of build_vector
530/// are -0.0.
531bool PPC::isAllNegativeZeroVector(SDNode *N) {
532 assert(N->getOpcode() == ISD::BUILD_VECTOR);
533 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
534 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000535 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000536 return false;
537}
538
Chris Lattneref819f82006-03-20 06:33:01 +0000539/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
540/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000541unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
542 assert(isSplatShuffleMask(N, EltSize));
543 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000544}
545
Chris Lattnere87192a2006-04-12 17:37:20 +0000546/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000547/// by using a vspltis[bhw] instruction of the specified element size, return
548/// the constant being splatted. The ByteSize field indicates the number of
549/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000550SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000551 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000552
553 // If ByteSize of the splat is bigger than the element size of the
554 // build_vector, then we have a case where we are checking for a splat where
555 // multiple elements of the buildvector are folded together into a single
556 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
557 unsigned EltSize = 16/N->getNumOperands();
558 if (EltSize < ByteSize) {
559 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
560 SDOperand UniquedVals[4];
561 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
562
563 // See if all of the elements in the buildvector agree across.
564 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
565 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
566 // If the element isn't a constant, bail fully out.
567 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
568
569
570 if (UniquedVals[i&(Multiple-1)].Val == 0)
571 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
572 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
573 return SDOperand(); // no match.
574 }
575
576 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
577 // either constant or undef values that are identical for each chunk. See
578 // if these chunks can form into a larger vspltis*.
579
580 // Check to see if all of the leading entries are either 0 or -1. If
581 // neither, then this won't fit into the immediate field.
582 bool LeadingZero = true;
583 bool LeadingOnes = true;
584 for (unsigned i = 0; i != Multiple-1; ++i) {
585 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
586
587 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
588 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
589 }
590 // Finally, check the least significant entry.
591 if (LeadingZero) {
592 if (UniquedVals[Multiple-1].Val == 0)
593 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
594 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
595 if (Val < 16)
596 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
597 }
598 if (LeadingOnes) {
599 if (UniquedVals[Multiple-1].Val == 0)
600 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
601 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
602 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
603 return DAG.getTargetConstant(Val, MVT::i32);
604 }
605
606 return SDOperand();
607 }
608
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000609 // Check to see if this buildvec has a single non-undef value in its elements.
610 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
611 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
612 if (OpVal.Val == 0)
613 OpVal = N->getOperand(i);
614 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000615 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000616 }
617
Chris Lattner140a58f2006-04-08 06:46:53 +0000618 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000619
Nate Begeman98e70cc2006-03-28 04:15:58 +0000620 unsigned ValSizeInBytes = 0;
621 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000622 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
623 Value = CN->getValue();
624 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
625 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
626 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000627 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000628 ValSizeInBytes = 4;
629 }
630
631 // If the splat value is larger than the element value, then we can never do
632 // this splat. The only case that we could fit the replicated bits into our
633 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000634 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000635
636 // If the element value is larger than the splat value, cut it in half and
637 // check to see if the two halves are equal. Continue doing this until we
638 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
639 while (ValSizeInBytes > ByteSize) {
640 ValSizeInBytes >>= 1;
641
642 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000643 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
644 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000645 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000646 }
647
648 // Properly sign extend the value.
649 int ShAmt = (4-ByteSize)*8;
650 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
651
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000652 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000653 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000654
Chris Lattner140a58f2006-04-08 06:46:53 +0000655 // Finally, if this value fits in a 5 bit sext field, return it
656 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
657 return DAG.getTargetConstant(MaskVal, MVT::i32);
658 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000659}
660
Chris Lattner1a635d62006-04-14 06:01:58 +0000661//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000662// Addressing Mode Selection
663//===----------------------------------------------------------------------===//
664
665/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
666/// or 64-bit immediate, and if the value can be accurately represented as a
667/// sign extension from a 16-bit value. If so, this returns true and the
668/// immediate.
669static bool isIntS16Immediate(SDNode *N, short &Imm) {
670 if (N->getOpcode() != ISD::Constant)
671 return false;
672
673 Imm = (short)cast<ConstantSDNode>(N)->getValue();
674 if (N->getValueType(0) == MVT::i32)
675 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
676 else
677 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
678}
679static bool isIntS16Immediate(SDOperand Op, short &Imm) {
680 return isIntS16Immediate(Op.Val, Imm);
681}
682
683
684/// SelectAddressRegReg - Given the specified addressed, check to see if it
685/// can be represented as an indexed [r+r] operation. Returns false if it
686/// can be more efficiently represented with [r+imm].
687bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
688 SDOperand &Index,
689 SelectionDAG &DAG) {
690 short imm = 0;
691 if (N.getOpcode() == ISD::ADD) {
692 if (isIntS16Immediate(N.getOperand(1), imm))
693 return false; // r+i
694 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
695 return false; // r+i
696
697 Base = N.getOperand(0);
698 Index = N.getOperand(1);
699 return true;
700 } else if (N.getOpcode() == ISD::OR) {
701 if (isIntS16Immediate(N.getOperand(1), imm))
702 return false; // r+i can fold it if we can.
703
704 // If this is an or of disjoint bitfields, we can codegen this as an add
705 // (for better address arithmetic) if the LHS and RHS of the OR are provably
706 // disjoint.
707 uint64_t LHSKnownZero, LHSKnownOne;
708 uint64_t RHSKnownZero, RHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000709 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000710
711 if (LHSKnownZero) {
Dan Gohmanea859be2007-06-22 14:59:07 +0000712 DAG.ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000713 // If all of the bits are known zero on the LHS or RHS, the add won't
714 // carry.
715 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
716 Base = N.getOperand(0);
717 Index = N.getOperand(1);
718 return true;
719 }
720 }
721 }
722
723 return false;
724}
725
726/// Returns true if the address N can be represented by a base register plus
727/// a signed 16-bit displacement [r+imm], and if it is not better
728/// represented as reg+reg.
729bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
730 SDOperand &Base, SelectionDAG &DAG){
731 // If this can be more profitably realized as r+r, fail.
732 if (SelectAddressRegReg(N, Disp, Base, DAG))
733 return false;
734
735 if (N.getOpcode() == ISD::ADD) {
736 short imm = 0;
737 if (isIntS16Immediate(N.getOperand(1), imm)) {
738 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
739 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
740 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
741 } else {
742 Base = N.getOperand(0);
743 }
744 return true; // [r+i]
745 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
746 // Match LOAD (ADD (X, Lo(G))).
747 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
748 && "Cannot handle constant offsets yet!");
749 Disp = N.getOperand(1).getOperand(0); // The global address.
750 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
751 Disp.getOpcode() == ISD::TargetConstantPool ||
752 Disp.getOpcode() == ISD::TargetJumpTable);
753 Base = N.getOperand(0);
754 return true; // [&g+r]
755 }
756 } else if (N.getOpcode() == ISD::OR) {
757 short imm = 0;
758 if (isIntS16Immediate(N.getOperand(1), imm)) {
759 // If this is an or of disjoint bitfields, we can codegen this as an add
760 // (for better address arithmetic) if the LHS and RHS of the OR are
761 // provably disjoint.
762 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000763 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000764 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
765 // If all of the bits are known zero on the LHS or RHS, the add won't
766 // carry.
767 Base = N.getOperand(0);
768 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
769 return true;
770 }
771 }
772 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
773 // Loading from a constant address.
774
775 // If this address fits entirely in a 16-bit sext immediate field, codegen
776 // this as "d, 0"
777 short Imm;
778 if (isIntS16Immediate(CN, Imm)) {
779 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
780 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
781 return true;
782 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000783
784 // Handle 32-bit sext immediates with LIS + addr mode.
785 if (CN->getValueType(0) == MVT::i32 ||
786 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000787 int Addr = (int)CN->getValue();
788
789 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000790 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
791
792 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
793 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
794 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000795 return true;
796 }
797 }
798
799 Disp = DAG.getTargetConstant(0, getPointerTy());
800 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
801 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
802 else
803 Base = N;
804 return true; // [r+0]
805}
806
807/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
808/// represented as an indexed [r+r] operation.
809bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
810 SDOperand &Index,
811 SelectionDAG &DAG) {
812 // Check to see if we can easily represent this as an [r+r] address. This
813 // will fail if it thinks that the address is more profitably represented as
814 // reg+imm, e.g. where imm = 0.
815 if (SelectAddressRegReg(N, Base, Index, DAG))
816 return true;
817
818 // If the operand is an addition, always emit this as [r+r], since this is
819 // better (for code size, and execution, as the memop does the add for free)
820 // than emitting an explicit add.
821 if (N.getOpcode() == ISD::ADD) {
822 Base = N.getOperand(0);
823 Index = N.getOperand(1);
824 return true;
825 }
826
827 // Otherwise, do it the hard way, using R0 as the base register.
828 Base = DAG.getRegister(PPC::R0, N.getValueType());
829 Index = N;
830 return true;
831}
832
833/// SelectAddressRegImmShift - Returns true if the address N can be
834/// represented by a base register plus a signed 14-bit displacement
835/// [r+imm*4]. Suitable for use by STD and friends.
836bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
837 SDOperand &Base,
838 SelectionDAG &DAG) {
839 // If this can be more profitably realized as r+r, fail.
840 if (SelectAddressRegReg(N, Disp, Base, DAG))
841 return false;
842
843 if (N.getOpcode() == ISD::ADD) {
844 short imm = 0;
845 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
846 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
847 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
848 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
849 } else {
850 Base = N.getOperand(0);
851 }
852 return true; // [r+i]
853 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
854 // Match LOAD (ADD (X, Lo(G))).
855 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
856 && "Cannot handle constant offsets yet!");
857 Disp = N.getOperand(1).getOperand(0); // The global address.
858 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
859 Disp.getOpcode() == ISD::TargetConstantPool ||
860 Disp.getOpcode() == ISD::TargetJumpTable);
861 Base = N.getOperand(0);
862 return true; // [&g+r]
863 }
864 } else if (N.getOpcode() == ISD::OR) {
865 short imm = 0;
866 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
867 // If this is an or of disjoint bitfields, we can codegen this as an add
868 // (for better address arithmetic) if the LHS and RHS of the OR are
869 // provably disjoint.
870 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000871 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000872 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
873 // If all of the bits are known zero on the LHS or RHS, the add won't
874 // carry.
875 Base = N.getOperand(0);
876 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
877 return true;
878 }
879 }
880 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000881 // Loading from a constant address. Verify low two bits are clear.
882 if ((CN->getValue() & 3) == 0) {
883 // If this address fits entirely in a 14-bit sext immediate field, codegen
884 // this as "d, 0"
885 short Imm;
886 if (isIntS16Immediate(CN, Imm)) {
887 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
888 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
889 return true;
890 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000892 // Fold the low-part of 32-bit absolute addresses into addr mode.
893 if (CN->getValueType(0) == MVT::i32 ||
894 (int64_t)CN->getValue() == (int)CN->getValue()) {
895 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000896
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000897 // Otherwise, break this down into an LIS + disp.
898 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
899
900 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
901 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
902 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
903 return true;
904 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 }
906 }
907
908 Disp = DAG.getTargetConstant(0, getPointerTy());
909 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
910 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
911 else
912 Base = N;
913 return true; // [r+0]
914}
915
916
917/// getPreIndexedAddressParts - returns true by value, base pointer and
918/// offset pointer and addressing mode by reference if the node's address
919/// can be legally represented as pre-indexed load / store address.
920bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
921 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000922 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000924 // Disabled by default for now.
925 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000926
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000928 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000929 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
930 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000931 VT = LD->getLoadedVT();
932
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000933 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000934 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000935 Ptr = ST->getBasePtr();
936 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 } else
938 return false;
939
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000940 // PowerPC doesn't have preinc load/store instructions for vectors.
941 if (MVT::isVector(VT))
942 return false;
943
Chris Lattner0851b4f2006-11-15 19:55:13 +0000944 // TODO: Check reg+reg first.
945
946 // LDU/STU use reg+imm*4, others use reg+imm.
947 if (VT != MVT::i64) {
948 // reg + imm
949 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
950 return false;
951 } else {
952 // reg + imm * 4.
953 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
954 return false;
955 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000956
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000957 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000958 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
959 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000960 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
961 LD->getExtensionType() == ISD::SEXTLOAD &&
962 isa<ConstantSDNode>(Offset))
963 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000964 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965
Chris Lattner4eab7142006-11-10 02:08:47 +0000966 AM = ISD::PRE_INC;
967 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968}
969
970//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000971// LowerOperation implementation
972//===----------------------------------------------------------------------===//
973
974static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000975 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000976 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000977 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000978 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
979 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000980
981 const TargetMachine &TM = DAG.getTarget();
982
Chris Lattner059ca0f2006-06-16 21:01:35 +0000983 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
984 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
985
Chris Lattner1a635d62006-04-14 06:01:58 +0000986 // If this is a non-darwin platform, we don't support non-static relo models
987 // yet.
988 if (TM.getRelocationModel() == Reloc::Static ||
989 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
990 // Generate non-pic code that has direct accesses to the constant pool.
991 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000992 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000993 }
994
Chris Lattner35d86fe2006-07-26 21:12:04 +0000995 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000996 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000997 Hi = DAG.getNode(ISD::ADD, PtrVT,
998 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000999 }
1000
Chris Lattner059ca0f2006-06-16 21:01:35 +00001001 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001002 return Lo;
1003}
1004
Nate Begeman37efe672006-04-22 18:53:45 +00001005static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001006 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001007 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001008 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1009 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001010
1011 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001012
1013 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1014 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1015
Nate Begeman37efe672006-04-22 18:53:45 +00001016 // If this is a non-darwin platform, we don't support non-static relo models
1017 // yet.
1018 if (TM.getRelocationModel() == Reloc::Static ||
1019 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1020 // Generate non-pic code that has direct accesses to the constant pool.
1021 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001022 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001023 }
1024
Chris Lattner35d86fe2006-07-26 21:12:04 +00001025 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001026 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001027 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001028 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001029 }
1030
Chris Lattner059ca0f2006-06-16 21:01:35 +00001031 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001032 return Lo;
1033}
1034
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001035static SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
1036 assert(0 && "TLS not implemented for PPC.");
1037}
1038
Chris Lattner1a635d62006-04-14 06:01:58 +00001039static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001040 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001041 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1042 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001043 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
1044 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001045
1046 const TargetMachine &TM = DAG.getTarget();
1047
Chris Lattner059ca0f2006-06-16 21:01:35 +00001048 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1049 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1050
Chris Lattner1a635d62006-04-14 06:01:58 +00001051 // If this is a non-darwin platform, we don't support non-static relo models
1052 // yet.
1053 if (TM.getRelocationModel() == Reloc::Static ||
1054 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1055 // Generate non-pic code that has direct accesses to globals.
1056 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001057 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001058 }
1059
Chris Lattner35d86fe2006-07-26 21:12:04 +00001060 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001061 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001062 Hi = DAG.getNode(ISD::ADD, PtrVT,
1063 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001064 }
1065
Chris Lattner059ca0f2006-06-16 21:01:35 +00001066 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001067
Chris Lattner57fc62c2006-12-11 23:22:45 +00001068 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001069 return Lo;
1070
1071 // If the global is weak or external, we have to go through the lazy
1072 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001073 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001074}
1075
1076static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1077 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1078
1079 // If we're comparing for equality to zero, expose the fact that this is
1080 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1081 // fold the new nodes.
1082 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1083 if (C->isNullValue() && CC == ISD::SETEQ) {
1084 MVT::ValueType VT = Op.getOperand(0).getValueType();
1085 SDOperand Zext = Op.getOperand(0);
1086 if (VT < MVT::i32) {
1087 VT = MVT::i32;
1088 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1089 }
1090 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1091 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1092 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1093 DAG.getConstant(Log2b, MVT::i32));
1094 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1095 }
1096 // Leave comparisons against 0 and -1 alone for now, since they're usually
1097 // optimized. FIXME: revisit this when we can custom lower all setcc
1098 // optimizations.
1099 if (C->isAllOnesValue() || C->isNullValue())
1100 return SDOperand();
1101 }
1102
1103 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001104 // by xor'ing the rhs with the lhs, which is faster than setting a
1105 // condition register, reading it back out, and masking the correct bit. The
1106 // normal approach here uses sub to do this instead of xor. Using xor exposes
1107 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001108 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1109 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1110 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001111 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001112 Op.getOperand(1));
1113 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1114 }
1115 return SDOperand();
1116}
1117
Nicolas Geoffray01119992007-04-03 13:59:52 +00001118static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1119 int VarArgsFrameIndex,
1120 int VarArgsStackOffset,
1121 unsigned VarArgsNumGPR,
1122 unsigned VarArgsNumFPR,
1123 const PPCSubtarget &Subtarget) {
1124
1125 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1126}
1127
Chris Lattner1a635d62006-04-14 06:01:58 +00001128static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001129 int VarArgsFrameIndex,
1130 int VarArgsStackOffset,
1131 unsigned VarArgsNumGPR,
1132 unsigned VarArgsNumFPR,
1133 const PPCSubtarget &Subtarget) {
1134
1135 if (Subtarget.isMachoABI()) {
1136 // vastart just stores the address of the VarArgsFrameIndex slot into the
1137 // memory location argument.
1138 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1139 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1140 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1141 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1142 SV->getOffset());
1143 }
1144
1145 // For ELF 32 ABI we follow the layout of the va_list struct.
1146 // We suppose the given va_list is already allocated.
1147 //
1148 // typedef struct {
1149 // char gpr; /* index into the array of 8 GPRs
1150 // * stored in the register save area
1151 // * gpr=0 corresponds to r3,
1152 // * gpr=1 to r4, etc.
1153 // */
1154 // char fpr; /* index into the array of 8 FPRs
1155 // * stored in the register save area
1156 // * fpr=0 corresponds to f1,
1157 // * fpr=1 to f2, etc.
1158 // */
1159 // char *overflow_arg_area;
1160 // /* location on stack that holds
1161 // * the next overflow argument
1162 // */
1163 // char *reg_save_area;
1164 // /* where r3:r10 and f1:f8 (if saved)
1165 // * are stored
1166 // */
1167 // } va_list[1];
1168
1169
1170 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1171 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1172
1173
Chris Lattner0d72a202006-07-28 16:45:47 +00001174 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001175
1176 SDOperand StackOffset = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001177 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001178
1179 SDOperand ConstFrameOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8,
1180 PtrVT);
1181 SDOperand ConstStackOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8 - 1,
1182 PtrVT);
1183 SDOperand ConstFPROffset = DAG.getConstant(1, PtrVT);
1184
Evan Cheng8b2794a2006-10-13 21:14:26 +00001185 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
Nicolas Geoffray01119992007-04-03 13:59:52 +00001186
1187 // Store first byte : number of int regs
1188 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
1189 Op.getOperand(1), SV->getValue(),
1190 SV->getOffset());
1191 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1192 ConstFPROffset);
1193
1194 // Store second byte : number of float regs
1195 SDOperand secondStore = DAG.getStore(firstStore, ArgFPR, nextPtr,
1196 SV->getValue(), SV->getOffset());
1197 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1198
1199 // Store second word : arguments given on stack
1200 SDOperand thirdStore = DAG.getStore(secondStore, StackOffset, nextPtr,
1201 SV->getValue(), SV->getOffset());
1202 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1203
1204 // Store third word : arguments given in registers
1205 return DAG.getStore(thirdStore, FR, nextPtr, SV->getValue(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00001206 SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001207
Chris Lattner1a635d62006-04-14 06:01:58 +00001208}
1209
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001210#include "PPCGenCallingConv.inc"
1211
Chris Lattner9f0bc652007-02-25 05:34:32 +00001212/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1213/// depending on which subtarget is selected.
1214static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1215 if (Subtarget.isMachoABI()) {
1216 static const unsigned FPR[] = {
1217 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1218 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1219 };
1220 return FPR;
1221 }
1222
1223
1224 static const unsigned FPR[] = {
1225 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001226 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001227 };
1228 return FPR;
1229}
1230
Chris Lattnerc91a4752006-06-26 22:48:35 +00001231static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001232 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001233 int &VarArgsStackOffset,
1234 unsigned &VarArgsNumGPR,
1235 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001236 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001237 // TODO: add description of PPC stack frame format, or at least some docs.
1238 //
1239 MachineFunction &MF = DAG.getMachineFunction();
1240 MachineFrameInfo *MFI = MF.getFrameInfo();
1241 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001242 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001243 SDOperand Root = Op.getOperand(0);
1244
Jim Laskey2f616bf2006-11-16 22:43:37 +00001245 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1246 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001247 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001248 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001249 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001250
Chris Lattner9f0bc652007-02-25 05:34:32 +00001251 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001252
1253 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001254 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1255 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1256 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001257 static const unsigned GPR_64[] = { // 64-bit registers.
1258 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1259 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1260 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001261
1262 static const unsigned *FPR = GetFPR(Subtarget);
1263
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001264 static const unsigned VR[] = {
1265 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1266 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1267 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001268
Owen Anderson718cb662007-09-07 04:06:50 +00001269 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001270 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001271 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001272
1273 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1274
Chris Lattnerc91a4752006-06-26 22:48:35 +00001275 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001276
1277 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001278 // entry to a function on PPC, the arguments start after the linkage area,
1279 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001280 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001281 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001282 // represented with two words (long long or double) must be copied to an
1283 // even GPR_idx value or to an even ArgOffset value.
1284
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001285 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1286 SDOperand ArgVal;
1287 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001288 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1289 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001290 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001291 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1292 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1293 // See if next argument requires stack alignment in ELF
1294 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1295 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1296 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001297
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001298 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001299 switch (ObjectVT) {
1300 default: assert(0 && "Unhandled argument type!");
1301 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001302 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001303 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001304 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001305 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1306 MF.addLiveIn(GPR[GPR_idx], VReg);
1307 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001308 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001309 } else {
1310 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001311 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001312 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001313 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001314 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001315 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001316 // All int arguments reserve stack space in Macho ABI.
1317 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001318 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001319
Chris Lattner9f0bc652007-02-25 05:34:32 +00001320 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001321 if (GPR_idx != Num_GPR_Regs) {
1322 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1323 MF.addLiveIn(GPR[GPR_idx], VReg);
1324 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1325 ++GPR_idx;
1326 } else {
1327 needsLoad = true;
1328 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001329 // All int arguments reserve stack space in Macho ABI.
1330 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001331 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001332
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001333 case MVT::f32:
1334 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001335 // Every 4 bytes of argument space consumes one of the GPRs available for
1336 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001337 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001338 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001339 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001340 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001341 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001342 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001343 unsigned VReg;
1344 if (ObjectVT == MVT::f32)
1345 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1346 else
1347 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1348 MF.addLiveIn(FPR[FPR_idx], VReg);
1349 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001350 ++FPR_idx;
1351 } else {
1352 needsLoad = true;
1353 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001354
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001355 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001356 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001357 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001358 // All FP arguments reserve stack space in Macho ABI.
1359 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001360 break;
1361 case MVT::v4f32:
1362 case MVT::v4i32:
1363 case MVT::v8i16:
1364 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001365 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001366 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001367 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1368 MF.addLiveIn(VR[VR_idx], VReg);
1369 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001370 ++VR_idx;
1371 } else {
1372 // This should be simple, but requires getting 16-byte aligned stack
1373 // values.
1374 assert(0 && "Loading VR argument not implemented yet!");
1375 needsLoad = true;
1376 }
1377 break;
1378 }
1379
1380 // We need to load the argument to a virtual register if we determined above
1381 // that we ran out of physical registers of the appropriate type
1382 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001383 // If the argument is actually used, emit a load from the right stack
1384 // slot.
1385 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001386 int FI = MFI->CreateFixedObject(ObjSize,
1387 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001388 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001389 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001390 } else {
1391 // Don't emit a dead load.
1392 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1393 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001394 }
1395
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001396 ArgValues.push_back(ArgVal);
1397 }
1398
1399 // If the function takes variable number of arguments, make a frame index for
1400 // the start of the first vararg value... for expansion of llvm.va_start.
1401 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1402 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001403
1404 int depth;
1405 if (isELF32_ABI) {
1406 VarArgsNumGPR = GPR_idx;
1407 VarArgsNumFPR = FPR_idx;
1408
1409 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1410 // pointer.
1411 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1412 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1413 MVT::getSizeInBits(PtrVT)/8);
1414
1415 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1416 ArgOffset);
1417
1418 }
1419 else
1420 depth = ArgOffset;
1421
Chris Lattnerc91a4752006-06-26 22:48:35 +00001422 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001423 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001424 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001425
1426 SmallVector<SDOperand, 8> MemOps;
1427
1428 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1429 // stored to the VarArgsFrameIndex on the stack.
1430 if (isELF32_ABI) {
1431 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1432 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1433 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1434 MemOps.push_back(Store);
1435 // Increment the address by four for the next argument to store
1436 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1437 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1438 }
1439 }
1440
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001441 // If this function is vararg, store any remaining integer argument regs
1442 // to their spots on the stack so that they may be loaded by deferencing the
1443 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001444 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001445 unsigned VReg;
1446 if (isPPC64)
1447 VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1448 else
1449 VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1450
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001451 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001452 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001453 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001454 MemOps.push_back(Store);
1455 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001456 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1457 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001458 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001459
1460 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1461 // on the stack.
1462 if (isELF32_ABI) {
1463 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1464 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1465 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1466 MemOps.push_back(Store);
1467 // Increment the address by eight for the next argument to store
1468 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1469 PtrVT);
1470 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1471 }
1472
1473 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1474 unsigned VReg;
1475 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1476
1477 MF.addLiveIn(FPR[FPR_idx], VReg);
1478 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1479 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1480 MemOps.push_back(Store);
1481 // Increment the address by eight for the next argument to store
1482 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1483 PtrVT);
1484 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1485 }
1486 }
1487
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001488 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001489 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001490 }
1491
1492 ArgValues.push_back(Root);
1493
1494 // Return the new list of results.
1495 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1496 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001497 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001498}
1499
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001500/// isCallCompatibleAddress - Return the immediate to use if the specified
1501/// 32-bit value is representable in the immediate field of a BxA instruction.
1502static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1503 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1504 if (!C) return 0;
1505
1506 int Addr = C->getValue();
1507 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1508 (Addr << 6 >> 6) != Addr)
1509 return 0; // Top 6 bits have to be sext of immediate.
1510
1511 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1512}
1513
Chris Lattner9f0bc652007-02-25 05:34:32 +00001514
1515static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1516 const PPCSubtarget &Subtarget) {
1517 SDOperand Chain = Op.getOperand(0);
1518 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1519 SDOperand Callee = Op.getOperand(4);
1520 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1521
1522 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001523 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001524
Chris Lattnerc91a4752006-06-26 22:48:35 +00001525 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1526 bool isPPC64 = PtrVT == MVT::i64;
1527 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001528
Chris Lattnerabde4602006-05-16 22:56:08 +00001529 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1530 // SelectExpr to use to put the arguments in the appropriate registers.
1531 std::vector<SDOperand> args_to_use;
1532
1533 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001534 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001535 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001536 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001537
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001538 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001539 for (unsigned i = 0; i != NumOps; ++i) {
1540 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1541 ArgSize = std::max(ArgSize, PtrByteSize);
1542 NumBytes += ArgSize;
1543 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001544
Chris Lattner7b053502006-05-30 21:21:04 +00001545 // The prolog code of the callee may store up to 8 GPR argument registers to
1546 // the stack, allowing va_start to index over them in memory if its varargs.
1547 // Because we cannot tell if this is needed on the caller side, we have to
1548 // conservatively assume that it is needed. As such, make sure we have at
1549 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001550 NumBytes = std::max(NumBytes,
1551 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001552
1553 // Adjust the stack pointer for the new arguments...
1554 // These operations are automatically eliminated by the prolog/epilog pass
1555 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001556 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001557
1558 // Set up a copy of the stack pointer for use loading and storing any
1559 // arguments that may not fit in the registers available for argument
1560 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001561 SDOperand StackPtr;
1562 if (isPPC64)
1563 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1564 else
1565 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001566
1567 // Figure out which arguments are going to go in registers, and which in
1568 // memory. Also, if this is a vararg function, floating point operations
1569 // must be stored to our stack, and loaded into integer regs as well, if
1570 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001571 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001572 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001573
Chris Lattnerc91a4752006-06-26 22:48:35 +00001574 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001575 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1576 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1577 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001578 static const unsigned GPR_64[] = { // 64-bit registers.
1579 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1580 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1581 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001582 static const unsigned *FPR = GetFPR(Subtarget);
1583
Chris Lattner9a2a4972006-05-17 06:01:33 +00001584 static const unsigned VR[] = {
1585 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1586 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1587 };
Owen Anderson718cb662007-09-07 04:06:50 +00001588 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001589 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001590 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001591
Chris Lattnerc91a4752006-06-26 22:48:35 +00001592 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1593
Chris Lattner9a2a4972006-05-17 06:01:33 +00001594 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001595 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001596 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001597 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001598 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001599 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1600 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1601 // See if next argument requires stack alignment in ELF
1602 unsigned next = 5+2*(i+1)+1;
1603 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1604 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1605 (!(Flags & AlignFlag)));
1606
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001607 // PtrOff will be used to store the current argument to the stack if a
1608 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001609 SDOperand PtrOff;
1610
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001611 // Stack align in ELF 32
1612 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001613 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1614 StackPtr.getValueType());
1615 else
1616 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1617
Chris Lattnerc91a4752006-06-26 22:48:35 +00001618 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1619
1620 // On PPC64, promote integers to 64-bit values.
1621 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001622 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1623
Chris Lattnerc91a4752006-06-26 22:48:35 +00001624 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1625 }
1626
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001627 switch (Arg.getValueType()) {
1628 default: assert(0 && "Unexpected ValueType for argument!");
1629 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001630 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001631 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001632 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001633 if (GPR_idx != NumGPRs) {
1634 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001635 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001636 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001637 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001638 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001639 if (inMem || isMachoABI) {
1640 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001641 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001642 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1643
1644 ArgOffset += PtrByteSize;
1645 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001646 break;
1647 case MVT::f32:
1648 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001649 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001650 // Float varargs need to be promoted to double.
1651 if (Arg.getValueType() == MVT::f32)
1652 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1653 }
1654
Chris Lattner9a2a4972006-05-17 06:01:33 +00001655 if (FPR_idx != NumFPRs) {
1656 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1657
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001658 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001659 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001660 MemOpChains.push_back(Store);
1661
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001662 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001663 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001664 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001665 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001666 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1667 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001668 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001669 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001670 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001671 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001672 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001673 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001674 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1675 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001676 }
1677 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001678 // If we have any FPRs remaining, we may also have GPRs remaining.
1679 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1680 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001681 if (isMachoABI) {
1682 if (GPR_idx != NumGPRs)
1683 ++GPR_idx;
1684 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1685 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1686 ++GPR_idx;
1687 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001688 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001689 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001690 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001691 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001692 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001693 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001694 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001695 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001696 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001697 if (isPPC64)
1698 ArgOffset += 8;
1699 else
1700 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1701 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001702 break;
1703 case MVT::v4f32:
1704 case MVT::v4i32:
1705 case MVT::v8i16:
1706 case MVT::v16i8:
1707 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001708 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001709 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001710 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001711 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001712 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001713 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001714 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001715 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1716 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001717
Chris Lattner9a2a4972006-05-17 06:01:33 +00001718 // Build a sequence of copy-to-reg nodes chained together with token chain
1719 // and flag operands which copy the outgoing args into the appropriate regs.
1720 SDOperand InFlag;
1721 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1722 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1723 InFlag);
1724 InFlag = Chain.getValue(1);
1725 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001726
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001727 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1728 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001729 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1730 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1731 InFlag = Chain.getValue(1);
1732 }
1733
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001734 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001735 NodeTys.push_back(MVT::Other); // Returns a chain
1736 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1737
Chris Lattner79e490a2006-08-11 17:18:05 +00001738 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001739 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001740
1741 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1742 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1743 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001744 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001745 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001746 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1747 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1748 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1749 // If this is an absolute destination address, use the munged value.
1750 Callee = SDOperand(Dest, 0);
1751 else {
1752 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1753 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001754 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1755 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001756 InFlag = Chain.getValue(1);
1757
1758 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001759 if (isMachoABI) {
1760 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1761 InFlag = Chain.getValue(1);
1762 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001763
1764 NodeTys.clear();
1765 NodeTys.push_back(MVT::Other);
1766 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001767 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001768 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001769 Callee.Val = 0;
1770 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001771
Chris Lattner4a45abf2006-06-10 01:14:28 +00001772 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001773 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001774 Ops.push_back(Chain);
1775 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001776 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001777
Chris Lattner4a45abf2006-06-10 01:14:28 +00001778 // Add argument registers to the end of the list so that they are known live
1779 // into the call.
1780 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1781 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1782 RegsToPass[i].second.getValueType()));
1783
1784 if (InFlag.Val)
1785 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001786 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001787 InFlag = Chain.getValue(1);
1788
Chris Lattner79e490a2006-08-11 17:18:05 +00001789 SDOperand ResultVals[3];
1790 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001791 NodeTys.clear();
1792
1793 // If the call has results, copy the values out of the ret val registers.
1794 switch (Op.Val->getValueType(0)) {
1795 default: assert(0 && "Unexpected ret value!");
1796 case MVT::Other: break;
1797 case MVT::i32:
1798 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00001799 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001800 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00001801 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00001802 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001803 ResultVals[1] = Chain.getValue(0);
1804 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001805 NodeTys.push_back(MVT::i32);
1806 } else {
1807 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001808 ResultVals[0] = Chain.getValue(0);
1809 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001810 }
1811 NodeTys.push_back(MVT::i32);
1812 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001813 case MVT::i64:
1814 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001815 ResultVals[0] = Chain.getValue(0);
1816 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001817 NodeTys.push_back(MVT::i64);
1818 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001819 case MVT::f64:
Dale Johannesen161e8972007-10-05 20:04:43 +00001820 if (Op.Val->getValueType(1) == MVT::f64) {
1821 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
1822 ResultVals[0] = Chain.getValue(0);
1823 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
1824 Chain.getValue(2)).getValue(1);
1825 ResultVals[1] = Chain.getValue(0);
1826 NumResults = 2;
1827 NodeTys.push_back(MVT::f64);
1828 NodeTys.push_back(MVT::f64);
1829 break;
1830 }
1831 // else fall through
1832 case MVT::f32:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001833 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1834 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001835 ResultVals[0] = Chain.getValue(0);
1836 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001837 NodeTys.push_back(Op.Val->getValueType(0));
1838 break;
1839 case MVT::v4f32:
1840 case MVT::v4i32:
1841 case MVT::v8i16:
1842 case MVT::v16i8:
1843 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1844 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001845 ResultVals[0] = Chain.getValue(0);
1846 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001847 NodeTys.push_back(Op.Val->getValueType(0));
1848 break;
1849 }
1850
Chris Lattnerabde4602006-05-16 22:56:08 +00001851 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001852 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001853 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001854
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001855 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001856 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001857 return Chain;
1858
1859 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001860 ResultVals[NumResults++] = Chain;
1861 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1862 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001863 return Res.getValue(Op.ResNo);
1864}
1865
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001866static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1867 SmallVector<CCValAssign, 16> RVLocs;
1868 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001869 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1870 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001871 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1872
1873 // If this is the first return lowered for this function, add the regs to the
1874 // liveout set for the function.
1875 if (DAG.getMachineFunction().liveout_empty()) {
1876 for (unsigned i = 0; i != RVLocs.size(); ++i)
1877 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
1878 }
1879
Chris Lattnercaddd442007-02-26 19:44:02 +00001880 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001881 SDOperand Flag;
1882
1883 // Copy the result values into the output registers.
1884 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1885 CCValAssign &VA = RVLocs[i];
1886 assert(VA.isRegLoc() && "Can only return in registers!");
1887 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1888 Flag = Chain.getValue(1);
1889 }
1890
1891 if (Flag.Val)
1892 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1893 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001894 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001895}
1896
Jim Laskeyefc7e522006-12-04 22:04:42 +00001897static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1898 const PPCSubtarget &Subtarget) {
1899 // When we pop the dynamic allocation we need to restore the SP link.
1900
1901 // Get the corect type for pointers.
1902 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1903
1904 // Construct the stack pointer operand.
1905 bool IsPPC64 = Subtarget.isPPC64();
1906 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1907 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1908
1909 // Get the operands for the STACKRESTORE.
1910 SDOperand Chain = Op.getOperand(0);
1911 SDOperand SaveSP = Op.getOperand(1);
1912
1913 // Load the old link SP.
1914 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1915
1916 // Restore the stack pointer.
1917 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1918
1919 // Store the old link SP.
1920 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1921}
1922
Jim Laskey2f616bf2006-11-16 22:43:37 +00001923static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1924 const PPCSubtarget &Subtarget) {
1925 MachineFunction &MF = DAG.getMachineFunction();
1926 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001927 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001928
1929 // Get current frame pointer save index. The users of this index will be
1930 // primarily DYNALLOC instructions.
1931 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1932 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001933
Jim Laskey2f616bf2006-11-16 22:43:37 +00001934 // If the frame pointer save index hasn't been defined yet.
1935 if (!FPSI) {
1936 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001937 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1938
Jim Laskey2f616bf2006-11-16 22:43:37 +00001939 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001940 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001941 // Save the result.
1942 FI->setFramePointerSaveIndex(FPSI);
1943 }
1944
1945 // Get the inputs.
1946 SDOperand Chain = Op.getOperand(0);
1947 SDOperand Size = Op.getOperand(1);
1948
1949 // Get the corect type for pointers.
1950 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1951 // Negate the size.
1952 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1953 DAG.getConstant(0, PtrVT), Size);
1954 // Construct a node for the frame pointer save index.
1955 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1956 // Build a DYNALLOC node.
1957 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1958 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1959 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1960}
1961
1962
Chris Lattner1a635d62006-04-14 06:01:58 +00001963/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1964/// possible.
1965static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1966 // Not FP? Not a fsel.
1967 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1968 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1969 return SDOperand();
1970
1971 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1972
1973 // Cannot handle SETEQ/SETNE.
1974 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1975
1976 MVT::ValueType ResVT = Op.getValueType();
1977 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1978 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1979 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1980
1981 // If the RHS of the comparison is a 0.0, we don't need to do the
1982 // subtraction at all.
1983 if (isFloatingPointZero(RHS))
1984 switch (CC) {
1985 default: break; // SETUO etc aren't handled by fsel.
1986 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001987 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001988 case ISD::SETLT:
1989 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1990 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001991 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001992 case ISD::SETGE:
1993 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1994 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1995 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1996 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001997 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001998 case ISD::SETGT:
1999 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2000 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002001 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002002 case ISD::SETLE:
2003 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2004 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2005 return DAG.getNode(PPCISD::FSEL, ResVT,
2006 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2007 }
2008
2009 SDOperand Cmp;
2010 switch (CC) {
2011 default: break; // SETUO etc aren't handled by fsel.
2012 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002013 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002014 case ISD::SETLT:
2015 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2016 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2017 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2018 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2019 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002020 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002021 case ISD::SETGE:
2022 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2023 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2024 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2025 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2026 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002027 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002028 case ISD::SETGT:
2029 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2030 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2031 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2032 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2033 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002034 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002035 case ISD::SETLE:
2036 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2037 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2038 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2039 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2040 }
2041 return SDOperand();
2042}
2043
2044static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2045 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2046 SDOperand Src = Op.getOperand(0);
2047 if (Src.getValueType() == MVT::f32)
2048 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2049
2050 SDOperand Tmp;
2051 switch (Op.getValueType()) {
2052 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2053 case MVT::i32:
2054 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2055 break;
2056 case MVT::i64:
2057 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2058 break;
2059 }
2060
2061 // Convert the FP value to an int value through memory.
2062 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
2063 if (Op.getValueType() == MVT::i32)
2064 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
2065 return Bits;
2066}
2067
2068static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2069 if (Op.getOperand(0).getValueType() == MVT::i64) {
2070 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2071 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2072 if (Op.getValueType() == MVT::f32)
2073 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2074 return FP;
2075 }
2076
2077 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2078 "Unhandled SINT_TO_FP type in custom expander!");
2079 // Since we only generate this in 64-bit mode, we can take advantage of
2080 // 64-bit registers. In particular, sign extend the input value into the
2081 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2082 // then lfd it and fcfid it.
2083 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2084 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002085 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2086 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002087
2088 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2089 Op.getOperand(0));
2090
2091 // STD the extended value into the stack slot.
2092 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2093 DAG.getEntryNode(), Ext64, FIdx,
2094 DAG.getSrcValue(NULL));
2095 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002096 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002097
2098 // FCFID it and return it.
2099 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2100 if (Op.getValueType() == MVT::f32)
2101 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2102 return FP;
2103}
2104
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002105static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2106 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002107 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002108
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002109 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002110 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002111 SDOperand Lo = Op.getOperand(0);
2112 SDOperand Hi = Op.getOperand(1);
2113 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002114
2115 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2116 DAG.getConstant(32, MVT::i32), Amt);
2117 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2118 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2119 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2120 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2121 DAG.getConstant(-32U, MVT::i32));
2122 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2123 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2124 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002125 SDOperand OutOps[] = { OutLo, OutHi };
2126 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2127 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002128}
2129
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002130static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2131 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2132 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002133
2134 // Otherwise, expand into a bunch of logical ops. Note that these ops
2135 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002136 SDOperand Lo = Op.getOperand(0);
2137 SDOperand Hi = Op.getOperand(1);
2138 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002139
2140 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2141 DAG.getConstant(32, MVT::i32), Amt);
2142 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2143 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2144 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2145 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2146 DAG.getConstant(-32U, MVT::i32));
2147 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2148 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2149 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002150 SDOperand OutOps[] = { OutLo, OutHi };
2151 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2152 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002153}
2154
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002155static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2156 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002157 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002158
2159 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002160 SDOperand Lo = Op.getOperand(0);
2161 SDOperand Hi = Op.getOperand(1);
2162 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002163
2164 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2165 DAG.getConstant(32, MVT::i32), Amt);
2166 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2167 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2168 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2169 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2170 DAG.getConstant(-32U, MVT::i32));
2171 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2172 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2173 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2174 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002175 SDOperand OutOps[] = { OutLo, OutHi };
2176 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2177 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002178}
2179
2180//===----------------------------------------------------------------------===//
2181// Vector related lowering.
2182//
2183
Chris Lattnerac225ca2006-04-12 19:07:14 +00002184// If this is a vector of constants or undefs, get the bits. A bit in
2185// UndefBits is set if the corresponding element of the vector is an
2186// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2187// zero. Return true if this is not an array of constants, false if it is.
2188//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002189static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2190 uint64_t UndefBits[2]) {
2191 // Start with zero'd results.
2192 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2193
2194 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2195 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2196 SDOperand OpVal = BV->getOperand(i);
2197
2198 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002199 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002200
2201 uint64_t EltBits = 0;
2202 if (OpVal.getOpcode() == ISD::UNDEF) {
2203 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2204 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2205 continue;
2206 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2207 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2208 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2209 assert(CN->getValueType(0) == MVT::f32 &&
2210 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002211 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002212 } else {
2213 // Nonconstant element.
2214 return true;
2215 }
2216
2217 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2218 }
2219
2220 //printf("%llx %llx %llx %llx\n",
2221 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2222 return false;
2223}
Chris Lattneref819f82006-03-20 06:33:01 +00002224
Chris Lattnerb17f1672006-04-16 01:01:29 +00002225// If this is a splat (repetition) of a value across the whole vector, return
2226// the smallest size that splats it. For example, "0x01010101010101..." is a
2227// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2228// SplatSize = 1 byte.
2229static bool isConstantSplat(const uint64_t Bits128[2],
2230 const uint64_t Undef128[2],
2231 unsigned &SplatBits, unsigned &SplatUndef,
2232 unsigned &SplatSize) {
2233
2234 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2235 // the same as the lower 64-bits, ignoring undefs.
2236 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2237 return false; // Can't be a splat if two pieces don't match.
2238
2239 uint64_t Bits64 = Bits128[0] | Bits128[1];
2240 uint64_t Undef64 = Undef128[0] & Undef128[1];
2241
2242 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2243 // undefs.
2244 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2245 return false; // Can't be a splat if two pieces don't match.
2246
2247 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2248 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2249
2250 // If the top 16-bits are different than the lower 16-bits, ignoring
2251 // undefs, we have an i32 splat.
2252 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2253 SplatBits = Bits32;
2254 SplatUndef = Undef32;
2255 SplatSize = 4;
2256 return true;
2257 }
2258
2259 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2260 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2261
2262 // If the top 8-bits are different than the lower 8-bits, ignoring
2263 // undefs, we have an i16 splat.
2264 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2265 SplatBits = Bits16;
2266 SplatUndef = Undef16;
2267 SplatSize = 2;
2268 return true;
2269 }
2270
2271 // Otherwise, we have an 8-bit splat.
2272 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2273 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2274 SplatSize = 1;
2275 return true;
2276}
2277
Chris Lattner4a998b92006-04-17 06:00:21 +00002278/// BuildSplatI - Build a canonical splati of Val with an element size of
2279/// SplatSize. Cast the result to VT.
2280static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2281 SelectionDAG &DAG) {
2282 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002283
Chris Lattner4a998b92006-04-17 06:00:21 +00002284 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2285 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2286 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002287
2288 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2289
2290 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2291 if (Val == -1)
2292 SplatSize = 1;
2293
Chris Lattner4a998b92006-04-17 06:00:21 +00002294 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2295
2296 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002297 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002298 SmallVector<SDOperand, 8> Ops;
2299 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2300 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2301 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002302 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002303}
2304
Chris Lattnere7c768e2006-04-18 03:24:30 +00002305/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002306/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002307static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2308 SelectionDAG &DAG,
2309 MVT::ValueType DestVT = MVT::Other) {
2310 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2311 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002312 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2313}
2314
Chris Lattnere7c768e2006-04-18 03:24:30 +00002315/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2316/// specified intrinsic ID.
2317static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2318 SDOperand Op2, SelectionDAG &DAG,
2319 MVT::ValueType DestVT = MVT::Other) {
2320 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2321 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2322 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2323}
2324
2325
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002326/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2327/// amount. The result has the specified value type.
2328static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2329 MVT::ValueType VT, SelectionDAG &DAG) {
2330 // Force LHS/RHS to be the right type.
2331 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2332 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2333
Chris Lattnere2199452006-08-11 17:38:39 +00002334 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002335 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002336 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002337 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002338 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002339 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2340}
2341
Chris Lattnerf1b47082006-04-14 05:19:18 +00002342// If this is a case we can't handle, return null and let the default
2343// expansion code take care of it. If we CAN select this case, and if it
2344// selects to a single instruction, return Op. Otherwise, if we can codegen
2345// this case more efficiently than a constant pool load, lower it to the
2346// sequence of ops that should be used.
2347static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2348 // If this is a vector of constants or undefs, get the bits. A bit in
2349 // UndefBits is set if the corresponding element of the vector is an
2350 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2351 // zero.
2352 uint64_t VectorBits[2];
2353 uint64_t UndefBits[2];
2354 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2355 return SDOperand(); // Not a constant vector.
2356
Chris Lattnerb17f1672006-04-16 01:01:29 +00002357 // If this is a splat (repetition) of a value across the whole vector, return
2358 // the smallest size that splats it. For example, "0x01010101010101..." is a
2359 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2360 // SplatSize = 1 byte.
2361 unsigned SplatBits, SplatUndef, SplatSize;
2362 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2363 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2364
2365 // First, handle single instruction cases.
2366
2367 // All zeros?
2368 if (SplatBits == 0) {
2369 // Canonicalize all zero vectors to be v4i32.
2370 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2371 SDOperand Z = DAG.getConstant(0, MVT::i32);
2372 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2373 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2374 }
2375 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002376 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002377
2378 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2379 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002380 if (SextVal >= -16 && SextVal <= 15)
2381 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002382
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002383
2384 // Two instruction sequences.
2385
Chris Lattner4a998b92006-04-17 06:00:21 +00002386 // If this value is in the range [-32,30] and is even, use:
2387 // tmp = VSPLTI[bhw], result = add tmp, tmp
2388 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2389 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2390 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2391 }
Chris Lattner6876e662006-04-17 06:58:41 +00002392
2393 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2394 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2395 // for fneg/fabs.
2396 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2397 // Make -1 and vspltisw -1:
2398 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2399
2400 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002401 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2402 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002403
2404 // xor by OnesV to invert it.
2405 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2406 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2407 }
2408
2409 // Check to see if this is a wide variety of vsplti*, binop self cases.
2410 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002411 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002412 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002413 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002414 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002415
Owen Anderson718cb662007-09-07 04:06:50 +00002416 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002417 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2418 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2419 int i = SplatCsts[idx];
2420
2421 // Figure out what shift amount will be used by altivec if shifted by i in
2422 // this splat size.
2423 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2424
2425 // vsplti + shl self.
2426 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002427 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002428 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2429 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2430 Intrinsic::ppc_altivec_vslw
2431 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002432 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2433 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002434 }
2435
2436 // vsplti + srl self.
2437 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002438 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002439 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2440 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2441 Intrinsic::ppc_altivec_vsrw
2442 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002443 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2444 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002445 }
2446
2447 // vsplti + sra self.
2448 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002449 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002450 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2451 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2452 Intrinsic::ppc_altivec_vsraw
2453 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002454 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2455 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002456 }
2457
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002458 // vsplti + rol self.
2459 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2460 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002461 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002462 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2463 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2464 Intrinsic::ppc_altivec_vrlw
2465 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002466 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2467 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002468 }
2469
2470 // t = vsplti c, result = vsldoi t, t, 1
2471 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2472 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2473 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2474 }
2475 // t = vsplti c, result = vsldoi t, t, 2
2476 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2477 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2478 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2479 }
2480 // t = vsplti c, result = vsldoi t, t, 3
2481 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2482 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2483 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2484 }
Chris Lattner6876e662006-04-17 06:58:41 +00002485 }
2486
Chris Lattner6876e662006-04-17 06:58:41 +00002487 // Three instruction sequences.
2488
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002489 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2490 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002491 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2492 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2493 LHS = DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2494 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002495 }
2496 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2497 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002498 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2499 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2500 LHS = DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
2501 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002502 }
2503 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002504
Chris Lattnerf1b47082006-04-14 05:19:18 +00002505 return SDOperand();
2506}
2507
Chris Lattner59138102006-04-17 05:28:54 +00002508/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2509/// the specified operations to build the shuffle.
2510static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2511 SDOperand RHS, SelectionDAG &DAG) {
2512 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2513 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2514 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2515
2516 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002517 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002518 OP_VMRGHW,
2519 OP_VMRGLW,
2520 OP_VSPLTISW0,
2521 OP_VSPLTISW1,
2522 OP_VSPLTISW2,
2523 OP_VSPLTISW3,
2524 OP_VSLDOI4,
2525 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002526 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002527 };
2528
2529 if (OpNum == OP_COPY) {
2530 if (LHSID == (1*9+2)*9+3) return LHS;
2531 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2532 return RHS;
2533 }
2534
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002535 SDOperand OpLHS, OpRHS;
2536 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2537 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2538
Chris Lattner59138102006-04-17 05:28:54 +00002539 unsigned ShufIdxs[16];
2540 switch (OpNum) {
2541 default: assert(0 && "Unknown i32 permute!");
2542 case OP_VMRGHW:
2543 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2544 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2545 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2546 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2547 break;
2548 case OP_VMRGLW:
2549 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2550 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2551 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2552 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2553 break;
2554 case OP_VSPLTISW0:
2555 for (unsigned i = 0; i != 16; ++i)
2556 ShufIdxs[i] = (i&3)+0;
2557 break;
2558 case OP_VSPLTISW1:
2559 for (unsigned i = 0; i != 16; ++i)
2560 ShufIdxs[i] = (i&3)+4;
2561 break;
2562 case OP_VSPLTISW2:
2563 for (unsigned i = 0; i != 16; ++i)
2564 ShufIdxs[i] = (i&3)+8;
2565 break;
2566 case OP_VSPLTISW3:
2567 for (unsigned i = 0; i != 16; ++i)
2568 ShufIdxs[i] = (i&3)+12;
2569 break;
2570 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002571 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002572 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002573 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002574 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002575 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002576 }
Chris Lattnere2199452006-08-11 17:38:39 +00002577 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002578 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002579 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002580
2581 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002582 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002583}
2584
Chris Lattnerf1b47082006-04-14 05:19:18 +00002585/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2586/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2587/// return the code it can be lowered into. Worst case, it can always be
2588/// lowered into a vperm.
2589static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2590 SDOperand V1 = Op.getOperand(0);
2591 SDOperand V2 = Op.getOperand(1);
2592 SDOperand PermMask = Op.getOperand(2);
2593
2594 // Cases that are handled by instructions that take permute immediates
2595 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2596 // selected by the instruction selector.
2597 if (V2.getOpcode() == ISD::UNDEF) {
2598 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2599 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2600 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2601 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2602 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2603 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2604 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2605 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2606 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2607 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2608 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2609 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2610 return Op;
2611 }
2612 }
2613
2614 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2615 // and produce a fixed permutation. If any of these match, do not lower to
2616 // VPERM.
2617 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2618 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2619 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2620 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2621 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2622 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2623 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2624 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2625 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2626 return Op;
2627
Chris Lattner59138102006-04-17 05:28:54 +00002628 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2629 // perfect shuffle table to emit an optimal matching sequence.
2630 unsigned PFIndexes[4];
2631 bool isFourElementShuffle = true;
2632 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2633 unsigned EltNo = 8; // Start out undef.
2634 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2635 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2636 continue; // Undef, ignore it.
2637
2638 unsigned ByteSource =
2639 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2640 if ((ByteSource & 3) != j) {
2641 isFourElementShuffle = false;
2642 break;
2643 }
2644
2645 if (EltNo == 8) {
2646 EltNo = ByteSource/4;
2647 } else if (EltNo != ByteSource/4) {
2648 isFourElementShuffle = false;
2649 break;
2650 }
2651 }
2652 PFIndexes[i] = EltNo;
2653 }
2654
2655 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2656 // perfect shuffle vector to determine if it is cost effective to do this as
2657 // discrete instructions, or whether we should use a vperm.
2658 if (isFourElementShuffle) {
2659 // Compute the index in the perfect shuffle table.
2660 unsigned PFTableIndex =
2661 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2662
2663 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2664 unsigned Cost = (PFEntry >> 30);
2665
2666 // Determining when to avoid vperm is tricky. Many things affect the cost
2667 // of vperm, particularly how many times the perm mask needs to be computed.
2668 // For example, if the perm mask can be hoisted out of a loop or is already
2669 // used (perhaps because there are multiple permutes with the same shuffle
2670 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2671 // the loop requires an extra register.
2672 //
2673 // As a compromise, we only emit discrete instructions if the shuffle can be
2674 // generated in 3 or fewer operations. When we have loop information
2675 // available, if this block is within a loop, we should avoid using vperm
2676 // for 3-operation perms and use a constant pool load instead.
2677 if (Cost < 3)
2678 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2679 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002680
2681 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2682 // vector that will get spilled to the constant pool.
2683 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2684
2685 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2686 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002687 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002688 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2689
Chris Lattnere2199452006-08-11 17:38:39 +00002690 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002691 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002692 unsigned SrcElt;
2693 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2694 SrcElt = 0;
2695 else
2696 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002697
2698 for (unsigned j = 0; j != BytesPerElement; ++j)
2699 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2700 MVT::i8));
2701 }
2702
Chris Lattnere2199452006-08-11 17:38:39 +00002703 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2704 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002705 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2706}
2707
Chris Lattner90564f22006-04-18 17:59:36 +00002708/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2709/// altivec comparison. If it is, return true and fill in Opc/isDot with
2710/// information about the intrinsic.
2711static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2712 bool &isDot) {
2713 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2714 CompareOpc = -1;
2715 isDot = false;
2716 switch (IntrinsicID) {
2717 default: return false;
2718 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002719 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2720 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2721 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2722 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2723 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2724 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2725 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2726 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2727 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2728 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2729 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2730 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2731 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2732
2733 // Normal Comparisons.
2734 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2735 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2736 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2737 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2738 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2739 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2740 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2741 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2742 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2743 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2744 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2745 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2746 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2747 }
Chris Lattner90564f22006-04-18 17:59:36 +00002748 return true;
2749}
2750
2751/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2752/// lower, do it, otherwise return null.
2753static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2754 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2755 // opcode number of the comparison.
2756 int CompareOpc;
2757 bool isDot;
2758 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2759 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002760
Chris Lattner90564f22006-04-18 17:59:36 +00002761 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002762 if (!isDot) {
2763 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2764 Op.getOperand(1), Op.getOperand(2),
2765 DAG.getConstant(CompareOpc, MVT::i32));
2766 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2767 }
2768
2769 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002770 SDOperand Ops[] = {
2771 Op.getOperand(2), // LHS
2772 Op.getOperand(3), // RHS
2773 DAG.getConstant(CompareOpc, MVT::i32)
2774 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002775 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002776 VTs.push_back(Op.getOperand(2).getValueType());
2777 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002778 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002779
2780 // Now that we have the comparison, emit a copy from the CR to a GPR.
2781 // This is flagged to the above dot comparison.
2782 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2783 DAG.getRegister(PPC::CR6, MVT::i32),
2784 CompNode.getValue(1));
2785
2786 // Unpack the result based on how the target uses it.
2787 unsigned BitNo; // Bit # of CR6.
2788 bool InvertBit; // Invert result?
2789 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2790 default: // Can't happen, don't crash on invalid number though.
2791 case 0: // Return the value of the EQ bit of CR6.
2792 BitNo = 0; InvertBit = false;
2793 break;
2794 case 1: // Return the inverted value of the EQ bit of CR6.
2795 BitNo = 0; InvertBit = true;
2796 break;
2797 case 2: // Return the value of the LT bit of CR6.
2798 BitNo = 2; InvertBit = false;
2799 break;
2800 case 3: // Return the inverted value of the LT bit of CR6.
2801 BitNo = 2; InvertBit = true;
2802 break;
2803 }
2804
2805 // Shift the bit into the low position.
2806 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2807 DAG.getConstant(8-(3-BitNo), MVT::i32));
2808 // Isolate the bit.
2809 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2810 DAG.getConstant(1, MVT::i32));
2811
2812 // If we are supposed to, toggle the bit.
2813 if (InvertBit)
2814 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2815 DAG.getConstant(1, MVT::i32));
2816 return Flags;
2817}
2818
2819static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2820 // Create a stack slot that is 16-byte aligned.
2821 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2822 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002823 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2824 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002825
2826 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002827 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002828 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002829 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002830 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002831}
2832
Chris Lattnere7c768e2006-04-18 03:24:30 +00002833static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002834 if (Op.getValueType() == MVT::v4i32) {
2835 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2836
2837 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2838 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2839
2840 SDOperand RHSSwap = // = vrlw RHS, 16
2841 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2842
2843 // Shrinkify inputs to v8i16.
2844 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2845 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2846 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2847
2848 // Low parts multiplied together, generating 32-bit results (we ignore the
2849 // top parts).
2850 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2851 LHS, RHS, DAG, MVT::v4i32);
2852
2853 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2854 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2855 // Shift the high parts up 16 bits.
2856 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2857 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2858 } else if (Op.getValueType() == MVT::v8i16) {
2859 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2860
Chris Lattnercea2aa72006-04-18 04:28:57 +00002861 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002862
Chris Lattnercea2aa72006-04-18 04:28:57 +00002863 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2864 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002865 } else if (Op.getValueType() == MVT::v16i8) {
2866 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2867
2868 // Multiply the even 8-bit parts, producing 16-bit sums.
2869 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2870 LHS, RHS, DAG, MVT::v8i16);
2871 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2872
2873 // Multiply the odd 8-bit parts, producing 16-bit sums.
2874 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2875 LHS, RHS, DAG, MVT::v8i16);
2876 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2877
2878 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002879 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002880 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002881 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2882 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002883 }
Chris Lattner19a81522006-04-18 03:57:35 +00002884 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002885 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002886 } else {
2887 assert(0 && "Unknown mul to lower!");
2888 abort();
2889 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002890}
2891
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002892/// LowerOperation - Provide custom lowering hooks for some operations.
2893///
Nate Begeman21e463b2005-10-16 05:39:50 +00002894SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002895 switch (Op.getOpcode()) {
2896 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002897 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2898 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00002899 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002900 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002901 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00002902 case ISD::VASTART:
2903 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
2904 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
2905
2906 case ISD::VAARG:
2907 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
2908 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
2909
Chris Lattneref957102006-06-21 00:34:03 +00002910 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00002911 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
2912 VarArgsStackOffset, VarArgsNumGPR,
2913 VarArgsNumFPR, PPCSubTarget);
2914
Chris Lattner9f0bc652007-02-25 05:34:32 +00002915 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002916 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00002917 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002918 case ISD::DYNAMIC_STACKALLOC:
2919 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002920
Chris Lattner1a635d62006-04-14 06:01:58 +00002921 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2922 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2923 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002924
Chris Lattner1a635d62006-04-14 06:01:58 +00002925 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002926 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2927 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2928 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002929
Chris Lattner1a635d62006-04-14 06:01:58 +00002930 // Vector-related lowering.
2931 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2932 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2933 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2934 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002935 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002936
2937 // Frame & Return address. Currently unimplemented
2938 case ISD::RETURNADDR: break;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00002939 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002940 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002941 return SDOperand();
2942}
2943
Chris Lattner1a635d62006-04-14 06:01:58 +00002944//===----------------------------------------------------------------------===//
2945// Other Lowering Code
2946//===----------------------------------------------------------------------===//
2947
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002948MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002949PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2950 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00002951 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00002952 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2953 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002954 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002955 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2956 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002957 "Unexpected instr type to insert");
2958
2959 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2960 // control-flow pattern. The incoming instruction knows the destination vreg
2961 // to set, the condition code register to branch on, the true/false values to
2962 // select between, and a branch opcode to use.
2963 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2964 ilist<MachineBasicBlock>::iterator It = BB;
2965 ++It;
2966
2967 // thisMBB:
2968 // ...
2969 // TrueVal = ...
2970 // cmpTY ccX, r1, r2
2971 // bCC copy1MBB
2972 // fallthrough --> copy0MBB
2973 MachineBasicBlock *thisMBB = BB;
2974 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2975 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002976 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00002977 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00002978 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002979 MachineFunction *F = BB->getParent();
2980 F->getBasicBlockList().insert(It, copy0MBB);
2981 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002982 // Update machine-CFG edges by first adding all successors of the current
2983 // block to the new block which will contain the Phi node for the select.
2984 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2985 e = BB->succ_end(); i != e; ++i)
2986 sinkMBB->addSuccessor(*i);
2987 // Next, remove all successors of the current block, and add the true
2988 // and fallthrough blocks as its successors.
2989 while(!BB->succ_empty())
2990 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002991 BB->addSuccessor(copy0MBB);
2992 BB->addSuccessor(sinkMBB);
2993
2994 // copy0MBB:
2995 // %FalseValue = ...
2996 // # fallthrough to sinkMBB
2997 BB = copy0MBB;
2998
2999 // Update machine-CFG edges
3000 BB->addSuccessor(sinkMBB);
3001
3002 // sinkMBB:
3003 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3004 // ...
3005 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003006 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003007 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3008 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3009
3010 delete MI; // The pseudo instruction is gone now.
3011 return BB;
3012}
3013
Chris Lattner1a635d62006-04-14 06:01:58 +00003014//===----------------------------------------------------------------------===//
3015// Target Optimization Hooks
3016//===----------------------------------------------------------------------===//
3017
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003018SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3019 DAGCombinerInfo &DCI) const {
3020 TargetMachine &TM = getTargetMachine();
3021 SelectionDAG &DAG = DCI.DAG;
3022 switch (N->getOpcode()) {
3023 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003024 case PPCISD::SHL:
3025 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3026 if (C->getValue() == 0) // 0 << V -> 0.
3027 return N->getOperand(0);
3028 }
3029 break;
3030 case PPCISD::SRL:
3031 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3032 if (C->getValue() == 0) // 0 >>u V -> 0.
3033 return N->getOperand(0);
3034 }
3035 break;
3036 case PPCISD::SRA:
3037 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3038 if (C->getValue() == 0 || // 0 >>s V -> 0.
3039 C->isAllOnesValue()) // -1 >>s V -> -1.
3040 return N->getOperand(0);
3041 }
3042 break;
3043
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003044 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003045 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003046 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3047 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3048 // We allow the src/dst to be either f32/f64, but the intermediate
3049 // type must be i64.
3050 if (N->getOperand(0).getValueType() == MVT::i64) {
3051 SDOperand Val = N->getOperand(0).getOperand(0);
3052 if (Val.getValueType() == MVT::f32) {
3053 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3054 DCI.AddToWorklist(Val.Val);
3055 }
3056
3057 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003058 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003059 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003060 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003061 if (N->getValueType(0) == MVT::f32) {
3062 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
3063 DCI.AddToWorklist(Val.Val);
3064 }
3065 return Val;
3066 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3067 // If the intermediate type is i32, we can avoid the load/store here
3068 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003069 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003070 }
3071 }
3072 break;
Chris Lattner51269842006-03-01 05:50:56 +00003073 case ISD::STORE:
3074 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3075 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
3076 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
3077 N->getOperand(1).getValueType() == MVT::i32) {
3078 SDOperand Val = N->getOperand(1).getOperand(0);
3079 if (Val.getValueType() == MVT::f32) {
3080 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3081 DCI.AddToWorklist(Val.Val);
3082 }
3083 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3084 DCI.AddToWorklist(Val.Val);
3085
3086 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3087 N->getOperand(2), N->getOperand(3));
3088 DCI.AddToWorklist(Val.Val);
3089 return Val;
3090 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003091
3092 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3093 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3094 N->getOperand(1).Val->hasOneUse() &&
3095 (N->getOperand(1).getValueType() == MVT::i32 ||
3096 N->getOperand(1).getValueType() == MVT::i16)) {
3097 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3098 // Do an any-extend to 32-bits if this is a half-word input.
3099 if (BSwapOp.getValueType() == MVT::i16)
3100 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3101
3102 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3103 N->getOperand(2), N->getOperand(3),
3104 DAG.getValueType(N->getOperand(1).getValueType()));
3105 }
3106 break;
3107 case ISD::BSWAP:
3108 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003109 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003110 N->getOperand(0).hasOneUse() &&
3111 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3112 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003113 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003114 // Create the byte-swapping load.
3115 std::vector<MVT::ValueType> VTs;
3116 VTs.push_back(MVT::i32);
3117 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00003118 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00003119 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003120 LD->getChain(), // Chain
3121 LD->getBasePtr(), // Ptr
3122 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00003123 DAG.getValueType(N->getValueType(0)) // VT
3124 };
3125 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003126
3127 // If this is an i16 load, insert the truncate.
3128 SDOperand ResVal = BSLoad;
3129 if (N->getValueType(0) == MVT::i16)
3130 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3131
3132 // First, combine the bswap away. This makes the value produced by the
3133 // load dead.
3134 DCI.CombineTo(N, ResVal);
3135
3136 // Next, combine the load away, we give it a bogus result value but a real
3137 // chain result. The result value is dead because the bswap is dead.
3138 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3139
3140 // Return N so it doesn't get rechecked!
3141 return SDOperand(N, 0);
3142 }
3143
Chris Lattner51269842006-03-01 05:50:56 +00003144 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003145 case PPCISD::VCMP: {
3146 // If a VCMPo node already exists with exactly the same operands as this
3147 // node, use its result instead of this node (VCMPo computes both a CR6 and
3148 // a normal output).
3149 //
3150 if (!N->getOperand(0).hasOneUse() &&
3151 !N->getOperand(1).hasOneUse() &&
3152 !N->getOperand(2).hasOneUse()) {
3153
3154 // Scan all of the users of the LHS, looking for VCMPo's that match.
3155 SDNode *VCMPoNode = 0;
3156
3157 SDNode *LHSN = N->getOperand(0).Val;
3158 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3159 UI != E; ++UI)
3160 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3161 (*UI)->getOperand(1) == N->getOperand(1) &&
3162 (*UI)->getOperand(2) == N->getOperand(2) &&
3163 (*UI)->getOperand(0) == N->getOperand(0)) {
3164 VCMPoNode = *UI;
3165 break;
3166 }
3167
Chris Lattner00901202006-04-18 18:28:22 +00003168 // If there is no VCMPo node, or if the flag value has a single use, don't
3169 // transform this.
3170 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3171 break;
3172
3173 // Look at the (necessarily single) use of the flag value. If it has a
3174 // chain, this transformation is more complex. Note that multiple things
3175 // could use the value result, which we should ignore.
3176 SDNode *FlagUser = 0;
3177 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3178 FlagUser == 0; ++UI) {
3179 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3180 SDNode *User = *UI;
3181 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3182 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3183 FlagUser = User;
3184 break;
3185 }
3186 }
3187 }
3188
3189 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3190 // give up for right now.
3191 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003192 return SDOperand(VCMPoNode, 0);
3193 }
3194 break;
3195 }
Chris Lattner90564f22006-04-18 17:59:36 +00003196 case ISD::BR_CC: {
3197 // If this is a branch on an altivec predicate comparison, lower this so
3198 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3199 // lowering is done pre-legalize, because the legalizer lowers the predicate
3200 // compare down to code that is difficult to reassemble.
3201 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3202 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3203 int CompareOpc;
3204 bool isDot;
3205
3206 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3207 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3208 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3209 assert(isDot && "Can't compare against a vector result!");
3210
3211 // If this is a comparison against something other than 0/1, then we know
3212 // that the condition is never/always true.
3213 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3214 if (Val != 0 && Val != 1) {
3215 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3216 return N->getOperand(0);
3217 // Always !=, turn it into an unconditional branch.
3218 return DAG.getNode(ISD::BR, MVT::Other,
3219 N->getOperand(0), N->getOperand(4));
3220 }
3221
3222 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3223
3224 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003225 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003226 SDOperand Ops[] = {
3227 LHS.getOperand(2), // LHS of compare
3228 LHS.getOperand(3), // RHS of compare
3229 DAG.getConstant(CompareOpc, MVT::i32)
3230 };
Chris Lattner90564f22006-04-18 17:59:36 +00003231 VTs.push_back(LHS.getOperand(2).getValueType());
3232 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003233 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003234
3235 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003236 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003237 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3238 default: // Can't happen, don't crash on invalid number though.
3239 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003240 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003241 break;
3242 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003243 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003244 break;
3245 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003246 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003247 break;
3248 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003249 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003250 break;
3251 }
3252
3253 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003254 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003255 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003256 N->getOperand(4), CompNode.getValue(1));
3257 }
3258 break;
3259 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003260 }
3261
3262 return SDOperand();
3263}
3264
Chris Lattner1a635d62006-04-14 06:01:58 +00003265//===----------------------------------------------------------------------===//
3266// Inline Assembly Support
3267//===----------------------------------------------------------------------===//
3268
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003269void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3270 uint64_t Mask,
3271 uint64_t &KnownZero,
3272 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003273 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003274 unsigned Depth) const {
3275 KnownZero = 0;
3276 KnownOne = 0;
3277 switch (Op.getOpcode()) {
3278 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003279 case PPCISD::LBRX: {
3280 // lhbrx is known to have the top bits cleared out.
3281 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3282 KnownZero = 0xFFFF0000;
3283 break;
3284 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003285 case ISD::INTRINSIC_WO_CHAIN: {
3286 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3287 default: break;
3288 case Intrinsic::ppc_altivec_vcmpbfp_p:
3289 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3290 case Intrinsic::ppc_altivec_vcmpequb_p:
3291 case Intrinsic::ppc_altivec_vcmpequh_p:
3292 case Intrinsic::ppc_altivec_vcmpequw_p:
3293 case Intrinsic::ppc_altivec_vcmpgefp_p:
3294 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3295 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3296 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3297 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3298 case Intrinsic::ppc_altivec_vcmpgtub_p:
3299 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3300 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3301 KnownZero = ~1U; // All bits but the low one are known to be zero.
3302 break;
3303 }
3304 }
3305 }
3306}
3307
3308
Chris Lattner4234f572007-03-25 02:14:49 +00003309/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003310/// constraint it is for this target.
3311PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003312PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3313 if (Constraint.size() == 1) {
3314 switch (Constraint[0]) {
3315 default: break;
3316 case 'b':
3317 case 'r':
3318 case 'f':
3319 case 'v':
3320 case 'y':
3321 return C_RegisterClass;
3322 }
3323 }
3324 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003325}
3326
Chris Lattner331d1bc2006-11-02 01:44:04 +00003327std::pair<unsigned, const TargetRegisterClass*>
3328PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3329 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003330 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003331 // GCC RS6000 Constraint Letters
3332 switch (Constraint[0]) {
3333 case 'b': // R1-R31
3334 case 'r': // R0-R31
3335 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3336 return std::make_pair(0U, PPC::G8RCRegisterClass);
3337 return std::make_pair(0U, PPC::GPRCRegisterClass);
3338 case 'f':
3339 if (VT == MVT::f32)
3340 return std::make_pair(0U, PPC::F4RCRegisterClass);
3341 else if (VT == MVT::f64)
3342 return std::make_pair(0U, PPC::F8RCRegisterClass);
3343 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003344 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003345 return std::make_pair(0U, PPC::VRRCRegisterClass);
3346 case 'y': // crrc
3347 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003348 }
3349 }
3350
Chris Lattner331d1bc2006-11-02 01:44:04 +00003351 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003352}
Chris Lattner763317d2006-02-07 00:47:13 +00003353
Chris Lattner331d1bc2006-11-02 01:44:04 +00003354
Chris Lattner48884cd2007-08-25 00:47:38 +00003355/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3356/// vector. If it is invalid, don't add anything to Ops.
3357void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3358 std::vector<SDOperand>&Ops,
3359 SelectionDAG &DAG) {
3360 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003361 switch (Letter) {
3362 default: break;
3363 case 'I':
3364 case 'J':
3365 case 'K':
3366 case 'L':
3367 case 'M':
3368 case 'N':
3369 case 'O':
3370 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003371 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003372 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003373 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003374 switch (Letter) {
3375 default: assert(0 && "Unknown constraint letter!");
3376 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003377 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003378 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003379 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003380 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3381 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003382 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003383 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003384 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003385 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003386 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003387 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003388 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003389 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003390 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003391 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003392 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003393 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003394 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003395 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003396 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003397 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003398 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003399 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003400 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003401 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003402 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003403 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003404 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003405 }
3406 break;
3407 }
3408 }
3409
Chris Lattner48884cd2007-08-25 00:47:38 +00003410 if (Result.Val) {
3411 Ops.push_back(Result);
3412 return;
3413 }
3414
Chris Lattner763317d2006-02-07 00:47:13 +00003415 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003416 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003417}
Evan Chengc4c62572006-03-13 23:20:37 +00003418
Chris Lattnerc9addb72007-03-30 23:15:24 +00003419// isLegalAddressingMode - Return true if the addressing mode represented
3420// by AM is legal for this target, for a load/store of the specified type.
3421bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3422 const Type *Ty) const {
3423 // FIXME: PPC does not allow r+i addressing modes for vectors!
3424
3425 // PPC allows a sign-extended 16-bit immediate field.
3426 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3427 return false;
3428
3429 // No global is ever allowed as a base.
3430 if (AM.BaseGV)
3431 return false;
3432
3433 // PPC only support r+r,
3434 switch (AM.Scale) {
3435 case 0: // "r+i" or just "i", depending on HasBaseReg.
3436 break;
3437 case 1:
3438 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3439 return false;
3440 // Otherwise we have r+r or r+i.
3441 break;
3442 case 2:
3443 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3444 return false;
3445 // Allow 2*r as r+r.
3446 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003447 default:
3448 // No other scales are supported.
3449 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003450 }
3451
3452 return true;
3453}
3454
Evan Chengc4c62572006-03-13 23:20:37 +00003455/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003456/// as the offset of the target addressing mode for load / store of the
3457/// given type.
3458bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003459 // PPC allows a sign-extended 16-bit immediate field.
3460 return (V > -(1 << 16) && V < (1 << 16)-1);
3461}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003462
3463bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003464 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003465}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003466
3467SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG)
3468{
3469 // Depths > 0 not supported yet!
3470 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3471 return SDOperand();
3472
3473 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3474 bool isPPC64 = PtrVT == MVT::i64;
3475
3476 MachineFunction &MF = DAG.getMachineFunction();
3477 MachineFrameInfo *MFI = MF.getFrameInfo();
3478 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3479 && MFI->getStackSize();
3480
3481 if (isPPC64)
3482 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00003483 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003484 else
3485 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3486 MVT::i32);
3487}