blob: 9a26ad8be28fb9deb79fe4d2a30b3d9f962e090a [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000015#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000016#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner4c7b43b2005-10-14 23:37:35 +000018#include "PPCGenInstrInfo.inc"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000019#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000023#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000024#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000026#include "llvm/MC/MCAsmInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000027
Dan Gohman82bcd232010-04-15 17:20:57 +000028namespace llvm {
Bill Wendling4a66e9a2008-03-10 22:49:16 +000029extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
30extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Dan Gohman82bcd232010-04-15 17:20:57 +000031}
32
33using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000034
Chris Lattnerb1d26f62006-06-17 00:01:04 +000035PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000036 : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm),
Evan Cheng7ce45782006-11-13 23:36:35 +000037 RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000038
Nate Begeman21e463b2005-10-16 05:39:50 +000039bool PPCInstrInfo::isMoveInstr(const MachineInstr& MI,
40 unsigned& sourceReg,
Evan Cheng04ee5a12009-01-20 19:12:24 +000041 unsigned& destReg,
42 unsigned& sourceSubIdx,
43 unsigned& destSubIdx) const {
44 sourceSubIdx = destSubIdx = 0; // No sub-registers.
45
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000046 unsigned oc = MI.getOpcode();
Chris Lattnerb410dc92006-06-20 23:18:58 +000047 if (oc == PPC::OR || oc == PPC::OR8 || oc == PPC::VOR ||
Chris Lattner14c09b82005-10-19 01:50:36 +000048 oc == PPC::OR4To8 || oc == PPC::OR8To4) { // or r1, r2, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000049 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000050 MI.getOperand(0).isReg() &&
51 MI.getOperand(1).isReg() &&
52 MI.getOperand(2).isReg() &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000053 "invalid PPC OR instruction!");
54 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
55 sourceReg = MI.getOperand(1).getReg();
56 destReg = MI.getOperand(0).getReg();
57 return true;
58 }
59 } else if (oc == PPC::ADDI) { // addi r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000060 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000061 MI.getOperand(0).isReg() &&
62 MI.getOperand(2).isImm() &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000063 "invalid PPC ADDI instruction!");
Dan Gohmand735b802008-10-03 15:45:36 +000064 if (MI.getOperand(1).isReg() && MI.getOperand(2).getImm() == 0) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +000065 sourceReg = MI.getOperand(1).getReg();
66 destReg = MI.getOperand(0).getReg();
67 return true;
68 }
Nate Begemancb90de32004-10-07 22:26:12 +000069 } else if (oc == PPC::ORI) { // ori r1, r2, 0
Evan Cheng1e3417292007-04-25 07:12:14 +000070 assert(MI.getNumOperands() >= 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000071 MI.getOperand(0).isReg() &&
72 MI.getOperand(1).isReg() &&
73 MI.getOperand(2).isImm() &&
Nate Begemancb90de32004-10-07 22:26:12 +000074 "invalid PPC ORI instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +000075 if (MI.getOperand(2).getImm() == 0) {
Nate Begemancb90de32004-10-07 22:26:12 +000076 sourceReg = MI.getOperand(1).getReg();
77 destReg = MI.getOperand(0).getReg();
78 return true;
79 }
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +000080 } else if (oc == PPC::FMR || oc == PPC::FMRSD) { // fmr r1, r2
Evan Cheng1e3417292007-04-25 07:12:14 +000081 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000082 MI.getOperand(0).isReg() &&
83 MI.getOperand(1).isReg() &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +000084 "invalid PPC FMR instruction");
85 sourceReg = MI.getOperand(1).getReg();
86 destReg = MI.getOperand(0).getReg();
87 return true;
Nate Begeman7af02482005-04-12 07:04:16 +000088 } else if (oc == PPC::MCRF) { // mcrf cr1, cr2
Evan Cheng1e3417292007-04-25 07:12:14 +000089 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000090 MI.getOperand(0).isReg() &&
91 MI.getOperand(1).isReg() &&
Nate Begeman7af02482005-04-12 07:04:16 +000092 "invalid PPC MCRF instruction");
93 sourceReg = MI.getOperand(1).getReg();
94 destReg = MI.getOperand(0).getReg();
95 return true;
Misha Brukmanf2ccb772004-08-17 04:55:41 +000096 }
97 return false;
98}
Chris Lattner043870d2005-09-09 18:17:41 +000099
Dan Gohmancbad42c2008-11-18 19:49:32 +0000100unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +0000101 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +0000102 switch (MI->getOpcode()) {
103 default: break;
104 case PPC::LD:
105 case PPC::LWZ:
106 case PPC::LFS:
107 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000108 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
109 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000110 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +0000111 return MI->getOperand(0).getReg();
112 }
113 break;
114 }
115 return 0;
Chris Lattner65242872006-02-02 20:16:12 +0000116}
Chris Lattner40839602006-02-02 20:12:32 +0000117
Dan Gohmancbad42c2008-11-18 19:49:32 +0000118unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +0000119 int &FrameIndex) const {
120 switch (MI->getOpcode()) {
121 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +0000122 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +0000123 case PPC::STW:
124 case PPC::STFS:
125 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000126 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
127 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000128 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000129 return MI->getOperand(0).getReg();
130 }
131 break;
132 }
133 return 0;
134}
Chris Lattner40839602006-02-02 20:12:32 +0000135
Chris Lattner043870d2005-09-09 18:17:41 +0000136// commuteInstruction - We can commute rlwimi instructions, but only if the
137// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000138MachineInstr *
139PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000140 MachineFunction &MF = *MI->getParent()->getParent();
141
Chris Lattner043870d2005-09-09 18:17:41 +0000142 // Normal instructions can be commuted the obvious way.
143 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000144 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner043870d2005-09-09 18:17:41 +0000145
146 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000147 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000148 return 0;
149
150 // If we have a zero rotate count, we have:
151 // M = mask(MB,ME)
152 // Op0 = (Op1 & ~M) | (Op2 & M)
153 // Change this to:
154 // M = mask((ME+1)&31, (MB-1)&31)
155 // Op0 = (Op2 & ~M) | (Op1 & M)
156
157 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000158 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000159 unsigned Reg1 = MI->getOperand(1).getReg();
160 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000161 bool Reg1IsKill = MI->getOperand(1).isKill();
162 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000163 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000164 // If machine instrs are no longer in two-address forms, update
165 // destination register as well.
166 if (Reg0 == Reg1) {
167 // Must be two address instruction!
168 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
169 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000170 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000171 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000172 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000173
174 // Masks.
175 unsigned MB = MI->getOperand(4).getImm();
176 unsigned ME = MI->getOperand(5).getImm();
177
178 if (NewMI) {
179 // Create a new instruction.
180 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
181 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000182 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000183 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
184 .addReg(Reg2, getKillRegState(Reg2IsKill))
185 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000186 .addImm((ME+1) & 31)
187 .addImm((MB-1) & 31);
188 }
189
190 if (ChangeReg0)
191 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000192 MI->getOperand(2).setReg(Reg1);
193 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 MI->getOperand(2).setIsKill(Reg1IsKill);
195 MI->getOperand(1).setIsKill(Reg2IsKill);
Chris Lattner043870d2005-09-09 18:17:41 +0000196
197 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000198 MI->getOperand(4).setImm((ME+1) & 31);
199 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000200 return MI;
201}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000202
203void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
204 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000205 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000206 if (MI != MBB.end()) DL = MI->getDebugLoc();
207
208 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000209}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000210
211
212// Branch analysis.
213bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
214 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000215 SmallVectorImpl<MachineOperand> &Cond,
216 bool AllowModify) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000217 // If the block has no terminators, it just falls into the block after it.
218 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000219 if (I == MBB.begin())
220 return false;
221 --I;
222 while (I->isDebugValue()) {
223 if (I == MBB.begin())
224 return false;
225 --I;
226 }
227 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000228 return false;
229
230 // Get the last instruction in the block.
231 MachineInstr *LastInst = I;
232
233 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000234 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000235 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000236 if (!LastInst->getOperand(0).isMBB())
237 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000238 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000239 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000240 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000241 if (!LastInst->getOperand(2).isMBB())
242 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000243 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000244 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000245 Cond.push_back(LastInst->getOperand(0));
246 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000247 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000248 }
249 // Otherwise, don't know what this is.
250 return true;
251 }
252
253 // Get the instruction before it if it's a terminator.
254 MachineInstr *SecondLastInst = I;
255
256 // If there are three terminators, we don't know what sort of block this is.
257 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000258 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000259 return true;
260
Chris Lattner289c2d52006-11-17 22:14:47 +0000261 // If the block ends with PPC::B and PPC:BCC, handle it.
262 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000263 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000264 if (!SecondLastInst->getOperand(2).isMBB() ||
265 !LastInst->getOperand(0).isMBB())
266 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000267 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000268 Cond.push_back(SecondLastInst->getOperand(0));
269 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000270 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000271 return false;
272 }
273
Dale Johannesen13e8b512007-06-13 17:59:52 +0000274 // If the block ends with two PPC:Bs, handle it. The second one is not
275 // executed, so remove it.
276 if (SecondLastInst->getOpcode() == PPC::B &&
277 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000278 if (!SecondLastInst->getOperand(0).isMBB())
279 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000280 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000281 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000282 if (AllowModify)
283 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000284 return false;
285 }
286
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000287 // Otherwise, can't handle this.
288 return true;
289}
290
Evan Chengb5cdaa22007-05-18 00:05:48 +0000291unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000292 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000293 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000294 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000295 while (I->isDebugValue()) {
296 if (I == MBB.begin())
297 return 0;
298 --I;
299 }
Chris Lattner289c2d52006-11-17 22:14:47 +0000300 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000301 return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000302
303 // Remove the branch.
304 I->eraseFromParent();
305
306 I = MBB.end();
307
Evan Chengb5cdaa22007-05-18 00:05:48 +0000308 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000309 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000310 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000311 return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000312
313 // Remove the branch.
314 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000315 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000316}
317
Evan Chengb5cdaa22007-05-18 00:05:48 +0000318unsigned
319PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
320 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000321 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen536a2f12009-02-13 02:27:39 +0000322 // FIXME this should probably have a DebugLoc argument
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000323 DebugLoc dl;
Chris Lattner2dc77232006-10-17 18:06:55 +0000324 // Shouldn't be a fall through.
325 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner54108062006-10-21 05:36:13 +0000326 assert((Cond.size() == 2 || Cond.size() == 0) &&
327 "PPC branch conditions have two components!");
Chris Lattner2dc77232006-10-17 18:06:55 +0000328
Chris Lattner54108062006-10-21 05:36:13 +0000329 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000330 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000331 if (Cond.empty()) // Unconditional branch
Dale Johannesen536a2f12009-02-13 02:27:39 +0000332 BuildMI(&MBB, dl, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000333 else // Conditional branch
Dale Johannesen536a2f12009-02-13 02:27:39 +0000334 BuildMI(&MBB, dl, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000335 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000336 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000337 }
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000338
Chris Lattner879d09c2006-10-21 05:42:09 +0000339 // Two-way Conditional Branch.
Dale Johannesen536a2f12009-02-13 02:27:39 +0000340 BuildMI(&MBB, dl, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000341 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +0000342 BuildMI(&MBB, dl, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000343 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000344}
345
Owen Anderson940f83e2008-08-26 18:03:31 +0000346bool PPCInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000347 MachineBasicBlock::iterator MI,
348 unsigned DestReg, unsigned SrcReg,
349 const TargetRegisterClass *DestRC,
350 const TargetRegisterClass *SrcRC) const {
351 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000352 // Not yet supported!
353 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000354 }
355
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000356 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000357 if (MI != MBB.end()) DL = MI->getDebugLoc();
358
Owen Andersond10fd972007-12-31 06:32:00 +0000359 if (DestRC == PPC::GPRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000360 BuildMI(MBB, MI, DL, get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000361 } else if (DestRC == PPC::G8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000362 BuildMI(MBB, MI, DL, get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg);
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +0000363 } else if (DestRC == PPC::F4RCRegisterClass ||
364 DestRC == PPC::F8RCRegisterClass) {
365 BuildMI(MBB, MI, DL, get(PPC::FMR), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000366 } else if (DestRC == PPC::CRRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000367 BuildMI(MBB, MI, DL, get(PPC::MCRF), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000368 } else if (DestRC == PPC::VRRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000369 BuildMI(MBB, MI, DL, get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000370 } else if (DestRC == PPC::CRBITRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000371 BuildMI(MBB, MI, DL, get(PPC::CROR), DestReg).addReg(SrcReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000372 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000373 // Attempt to copy register that is not GPR or FPR
374 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000375 }
Owen Anderson940f83e2008-08-26 18:03:31 +0000376
377 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000378}
379
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000380bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000381PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
382 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000383 int FrameIdx,
384 const TargetRegisterClass *RC,
385 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000386 DebugLoc DL;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000387 if (RC == PPC::GPRCRegisterClass) {
388 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000389 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000390 .addReg(SrcReg,
391 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000392 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000393 } else {
394 // FIXME: this spills LR immediately to memory in one step. To do this,
395 // we use R11, which we know cannot be used in the prolog/epilog. This is
396 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000397 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
398 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000399 .addReg(PPC::R11,
400 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000401 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000402 }
403 } else if (RC == PPC::G8RCRegisterClass) {
404 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000405 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000406 .addReg(SrcReg,
407 getKillRegState(isKill)),
408 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000409 } else {
410 // FIXME: this spills LR immediately to memory in one step. To do this,
411 // we use R11, which we know cannot be used in the prolog/epilog. This is
412 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000413 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
414 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000415 .addReg(PPC::X11,
416 getKillRegState(isKill)),
417 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000418 }
419 } else if (RC == PPC::F8RCRegisterClass) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000420 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000421 .addReg(SrcReg,
422 getKillRegState(isKill)),
423 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000424 } else if (RC == PPC::F4RCRegisterClass) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000425 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000426 .addReg(SrcReg,
427 getKillRegState(isKill)),
428 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000429 } else if (RC == PPC::CRRCRegisterClass) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000430 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
431 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
432 // FIXME (64-bit): Enable
Dale Johannesen21b55412009-02-12 23:08:38 +0000433 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000434 .addReg(SrcReg,
435 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000436 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000437 return true;
438 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000439 // FIXME: We need a scatch reg here. The trouble with using R0 is that
440 // it's possible for the stack frame to be so big the save location is
441 // out of range of immediate offsets, necessitating another register.
442 // We hack this on Darwin by reserving R2. It's probably broken on Linux
443 // at the moment.
444
445 // We need to store the CR in the low 4-bits of the saved value. First,
446 // issue a MFCR to save all of the CRBits.
447 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
448 PPC::R2 : PPC::R0;
449 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCR), ScratchReg));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000450
Bill Wendling7194aaf2008-03-03 22:19:16 +0000451 // If the saved register wasn't CR0, shift the bits left so that they are
452 // in CR0's slot.
453 if (SrcReg != PPC::CR0) {
454 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000455 // rlwinm scratch, scratch, ShiftBits, 0, 31.
456 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
457 .addReg(ScratchReg).addImm(ShiftBits)
458 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000459 }
460
Dale Johannesen21b55412009-02-12 23:08:38 +0000461 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000462 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000463 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000464 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000465 }
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000466 } else if (RC == PPC::CRBITRCRegisterClass) {
467 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
468 // backend currently only uses CR1EQ as an individual bit, this should
469 // not cause any bug. If we need other uses of CR bits, the following
470 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000471 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000472 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
473 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000474 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000475 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
476 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000477 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000478 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
479 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000480 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000481 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
482 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000483 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000484 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
485 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000486 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000487 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
488 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000489 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000490 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
491 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000492 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000493 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
494 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000495 Reg = PPC::CR7;
496
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000497 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000498 PPC::CRRCRegisterClass, NewMIs);
499
Owen Andersonf6372aa2008-01-01 21:11:32 +0000500 } else if (RC == PPC::VRRCRegisterClass) {
501 // We don't have indexed addressing for vector loads. Emit:
502 // R0 = ADDI FI#
503 // STVX VAL, 0, R0
504 //
505 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000506 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000507 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000508 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000509 .addReg(SrcReg, getKillRegState(isKill))
510 .addReg(PPC::R0)
511 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000512 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000513 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000514 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000515
516 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000517}
518
519void
520PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000521 MachineBasicBlock::iterator MI,
522 unsigned SrcReg, bool isKill, int FrameIdx,
523 const TargetRegisterClass *RC) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000524 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000525 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000526
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000527 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
528 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000529 FuncInfo->setSpillsCR();
530 }
531
Owen Andersonf6372aa2008-01-01 21:11:32 +0000532 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
533 MBB.insert(MI, NewMIs[i]);
534}
535
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000536void
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000537PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000538 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000539 const TargetRegisterClass *RC,
540 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Owen Andersonf6372aa2008-01-01 21:11:32 +0000541 if (RC == PPC::GPRCRegisterClass) {
542 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000543 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
544 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000545 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000546 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
547 PPC::R11), FrameIdx));
548 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000549 }
550 } else if (RC == PPC::G8RCRegisterClass) {
551 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000552 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000553 FrameIdx));
554 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000555 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
556 PPC::R11), FrameIdx));
557 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000558 }
559 } else if (RC == PPC::F8RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000560 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000561 FrameIdx));
562 } else if (RC == PPC::F4RCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000563 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000564 FrameIdx));
565 } else if (RC == PPC::CRRCRegisterClass) {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000566 // FIXME: We need a scatch reg here. The trouble with using R0 is that
567 // it's possible for the stack frame to be so big the save location is
568 // out of range of immediate offsets, necessitating another register.
569 // We hack this on Darwin by reserving R2. It's probably broken on Linux
570 // at the moment.
571 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
572 PPC::R2 : PPC::R0;
573 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
574 ScratchReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000575
576 // If the reloaded register isn't CR0, shift the bits right so that they are
577 // in the right CR's slot.
578 if (DestReg != PPC::CR0) {
579 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4;
580 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000581 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
582 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
583 .addImm(31));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000584 }
585
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000586 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg)
587 .addReg(ScratchReg));
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000588 } else if (RC == PPC::CRBITRCRegisterClass) {
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000589
590 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000591 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
592 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000593 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000594 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
595 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000596 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000597 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
598 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000599 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000600 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
601 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000602 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000603 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
604 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000605 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000606 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
607 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000608 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000609 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
610 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000611 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000612 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
613 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000614 Reg = PPC::CR7;
615
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000616 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000617 PPC::CRRCRegisterClass, NewMIs);
618
Owen Andersonf6372aa2008-01-01 21:11:32 +0000619 } else if (RC == PPC::VRRCRegisterClass) {
620 // We don't have indexed addressing for vector loads. Emit:
621 // R0 = ADDI FI#
622 // Dest = LVX 0, R0
623 //
624 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000625 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000626 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000627 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000628 .addReg(PPC::R0));
629 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000630 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000631 }
632}
633
634void
635PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000636 MachineBasicBlock::iterator MI,
637 unsigned DestReg, int FrameIdx,
638 const TargetRegisterClass *RC) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000639 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000640 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000641 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000642 if (MI != MBB.end()) DL = MI->getDebugLoc();
643 LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000644 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
645 MBB.insert(MI, NewMIs[i]);
646}
647
Owen Anderson43dbe052008-01-07 01:35:02 +0000648/// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into
649/// copy instructions, turning them into load/store instructions.
Dan Gohmanc54baa22008-12-03 18:43:12 +0000650MachineInstr *PPCInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
651 MachineInstr *MI,
652 const SmallVectorImpl<unsigned> &Ops,
653 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000654 if (Ops.size() != 1) return NULL;
655
656 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
657 // it takes more than one instruction to store it.
658 unsigned Opc = MI->getOpcode();
659 unsigned OpNum = Ops[0];
660
661 MachineInstr *NewMI = NULL;
662 if ((Opc == PPC::OR &&
663 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
664 if (OpNum == 0) { // move -> store
665 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000666 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000667 bool isUndef = MI->getOperand(1).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000668 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::STW))
Evan Cheng2578ba22009-07-01 01:59:31 +0000669 .addReg(InReg,
670 getKillRegState(isKill) |
671 getUndefRegState(isUndef)),
Owen Anderson43dbe052008-01-07 01:35:02 +0000672 FrameIndex);
673 } else { // move -> load
674 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000675 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000676 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000677 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::LWZ))
Bill Wendling587daed2009-05-13 21:33:08 +0000678 .addReg(OutReg,
679 RegState::Define |
Evan Cheng2578ba22009-07-01 01:59:31 +0000680 getDeadRegState(isDead) |
681 getUndefRegState(isUndef)),
Owen Anderson43dbe052008-01-07 01:35:02 +0000682 FrameIndex);
683 }
684 } else if ((Opc == PPC::OR8 &&
685 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
686 if (OpNum == 0) { // move -> store
687 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000688 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000689 bool isUndef = MI->getOperand(1).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000690 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::STD))
Evan Cheng2578ba22009-07-01 01:59:31 +0000691 .addReg(InReg,
692 getKillRegState(isKill) |
693 getUndefRegState(isUndef)),
Owen Anderson43dbe052008-01-07 01:35:02 +0000694 FrameIndex);
695 } else { // move -> load
696 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000697 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000698 bool isUndef = MI->getOperand(0).isUndef();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000699 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(), get(PPC::LD))
Bill Wendling587daed2009-05-13 21:33:08 +0000700 .addReg(OutReg,
701 RegState::Define |
Evan Cheng2578ba22009-07-01 01:59:31 +0000702 getDeadRegState(isDead) |
703 getUndefRegState(isUndef)),
Evan Cheng9f1c8312008-07-03 09:09:37 +0000704 FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +0000705 }
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +0000706 } else if (Opc == PPC::FMR || Opc == PPC::FMRSD) {
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +0000707 // The register may be F4RC or F8RC, and that determines the memory op.
708 unsigned OrigReg = MI->getOperand(OpNum).getReg();
709 // We cannot tell the register class from a physreg alone.
710 if (TargetRegisterInfo::isPhysicalRegister(OrigReg))
711 return NULL;
712 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(OrigReg);
713 const bool is64 = RC == PPC::F8RCRegisterClass;
714
Owen Anderson43dbe052008-01-07 01:35:02 +0000715 if (OpNum == 0) { // move -> store
716 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000717 bool isKill = MI->getOperand(1).isKill();
Evan Cheng2578ba22009-07-01 01:59:31 +0000718 bool isUndef = MI->getOperand(1).isUndef();
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +0000719 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(),
720 get(is64 ? PPC::STFD : PPC::STFS))
Evan Cheng2578ba22009-07-01 01:59:31 +0000721 .addReg(InReg,
722 getKillRegState(isKill) |
723 getUndefRegState(isUndef)),
Owen Anderson43dbe052008-01-07 01:35:02 +0000724 FrameIndex);
725 } else { // move -> load
726 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000727 bool isDead = MI->getOperand(0).isDead();
Evan Cheng2578ba22009-07-01 01:59:31 +0000728 bool isUndef = MI->getOperand(0).isUndef();
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +0000729 NewMI = addFrameReference(BuildMI(MF, MI->getDebugLoc(),
730 get(is64 ? PPC::LFD : PPC::LFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000731 .addReg(OutReg,
732 RegState::Define |
Evan Cheng2578ba22009-07-01 01:59:31 +0000733 getDeadRegState(isDead) |
734 getUndefRegState(isUndef)),
Evan Cheng9f1c8312008-07-03 09:09:37 +0000735 FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +0000736 }
737 }
738
Owen Anderson43dbe052008-01-07 01:35:02 +0000739 return NewMI;
740}
741
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000742bool PPCInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
743 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000744 if (Ops.size() != 1) return false;
745
746 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
747 // it takes more than one instruction to store it.
748 unsigned Opc = MI->getOpcode();
749
750 if ((Opc == PPC::OR &&
751 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
752 return true;
753 else if ((Opc == PPC::OR8 &&
754 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
755 return true;
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +0000756 else if (Opc == PPC::FMR || Opc == PPC::FMRSD)
Owen Anderson43dbe052008-01-07 01:35:02 +0000757 return true;
758
759 return false;
760}
761
Owen Andersonf6372aa2008-01-01 21:11:32 +0000762
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000763bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000764ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000765 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
766 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000767 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000768 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000769}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000770
771/// GetInstSize - Return the number of bytes of code the specified
772/// instruction may be. This returns the maximum number of bytes.
773///
774unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
775 switch (MI->getOpcode()) {
776 case PPC::INLINEASM: { // Inline Asm: Variable size.
777 const MachineFunction *MF = MI->getParent()->getParent();
778 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000779 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000780 }
Dan Gohman44066042008-07-01 00:05:16 +0000781 case PPC::DBG_LABEL:
782 case PPC::EH_LABEL:
783 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000784 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000785 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000786 default:
787 return 4; // PowerPC instructions are all 4 bytes
788 }
789}