blob: 3c260d310ca142cc42bf63966de230eff0a723ec [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman646d7e22005-09-02 21:18:40 +000025// FIXME: divide by zero is currently left unfolded. do we want to turn this
26// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000027// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000028//
29//===----------------------------------------------------------------------===//
30
31#define DEBUG_TYPE "dagcombine"
32#include "llvm/ADT/Statistic.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000033#include "llvm/Analysis/AliasAnalysis.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000034#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000038#include "llvm/Support/Compiler.h"
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000039#include "llvm/Support/CommandLine.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000040#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000041#include <cmath>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000042#include <iostream>
Jim Laskey279f0532006-09-25 16:29:54 +000043#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000044using namespace llvm;
45
46namespace {
Andrew Lenharthae6153f2006-07-20 17:43:27 +000047 static Statistic<> NodesCombined ("dagcombiner",
48 "Number of dag nodes combined");
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000049
Jim Laskey71382342006-10-07 23:37:56 +000050 static cl::opt<bool>
51 CombinerAA("combiner-alias-analysis", cl::Hidden,
Jim Laskey26f7fa72006-10-17 19:33:52 +000052 cl::desc("Turn on alias analysis during testing"));
Jim Laskey3ad175b2006-10-12 15:22:24 +000053
Jim Laskeybc588b82006-10-05 15:07:25 +000054//------------------------------ DAGCombiner ---------------------------------//
55
Jim Laskey71382342006-10-07 23:37:56 +000056 class VISIBILITY_HIDDEN DAGCombiner {
Nate Begeman1d4d4142005-09-01 00:19:25 +000057 SelectionDAG &DAG;
58 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000059 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000060
61 // Worklist of all of the nodes that need to be simplified.
62 std::vector<SDNode*> WorkList;
63
Jim Laskeyc7c3f112006-10-16 20:52:31 +000064 // AA - Used for DAG load/store alias analysis.
65 AliasAnalysis &AA;
66
Nate Begeman1d4d4142005-09-01 00:19:25 +000067 /// AddUsersToWorkList - When an instruction is simplified, add all users of
68 /// the instruction to the work lists because they might get more simplified
69 /// now.
70 ///
71 void AddUsersToWorkList(SDNode *N) {
72 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000073 UI != UE; ++UI)
Jim Laskey6ff23e52006-10-04 16:53:27 +000074 AddToWorkList(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000075 }
76
77 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000078 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000079 void removeFromWorkList(SDNode *N) {
80 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
81 WorkList.end());
82 }
83
Chris Lattner24664722006-03-01 04:53:38 +000084 public:
Jim Laskey6ff23e52006-10-04 16:53:27 +000085 /// AddToWorkList - Add to the work list making sure it's instance is at the
86 /// the back (next to be processed.)
Chris Lattner5750df92006-03-01 04:03:14 +000087 void AddToWorkList(SDNode *N) {
Jim Laskey6ff23e52006-10-04 16:53:27 +000088 removeFromWorkList(N);
Chris Lattner5750df92006-03-01 04:03:14 +000089 WorkList.push_back(N);
90 }
Jim Laskey6ff23e52006-10-04 16:53:27 +000091
Jim Laskey274062c2006-10-13 23:32:28 +000092 SDOperand CombineTo(SDNode *N, const SDOperand *To, unsigned NumTo,
93 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +000094 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
Chris Lattner87514ca2005-10-10 22:31:19 +000095 ++NodesCombined;
Jim Laskey6ff23e52006-10-04 16:53:27 +000096 DEBUG(std::cerr << "\nReplacing.1 "; N->dump();
Evan Cheng60e8c712006-05-09 06:55:15 +000097 std::cerr << "\nWith: "; To[0].Val->dump(&DAG);
Chris Lattner3577e382006-08-11 17:56:38 +000098 std::cerr << " and " << NumTo-1 << " other values\n");
Chris Lattner01a22022005-10-10 22:04:48 +000099 std::vector<SDNode*> NowDead;
Chris Lattner3577e382006-08-11 17:56:38 +0000100 DAG.ReplaceAllUsesWith(N, To, &NowDead);
Chris Lattner01a22022005-10-10 22:04:48 +0000101
Jim Laskey274062c2006-10-13 23:32:28 +0000102 if (AddTo) {
103 // Push the new nodes and any users onto the worklist
104 for (unsigned i = 0, e = NumTo; i != e; ++i) {
105 AddToWorkList(To[i].Val);
106 AddUsersToWorkList(To[i].Val);
107 }
Chris Lattner01a22022005-10-10 22:04:48 +0000108 }
109
Jim Laskey6ff23e52006-10-04 16:53:27 +0000110 // Nodes can be reintroduced into the worklist. Make sure we do not
111 // process a node that has been replaced.
Chris Lattner01a22022005-10-10 22:04:48 +0000112 removeFromWorkList(N);
113 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
114 removeFromWorkList(NowDead[i]);
115
116 // Finally, since the node is now dead, remove it from the graph.
117 DAG.DeleteNode(N);
118 return SDOperand(N, 0);
119 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000120
Jim Laskey274062c2006-10-13 23:32:28 +0000121 SDOperand CombineTo(SDNode *N, SDOperand Res, bool AddTo = true) {
122 return CombineTo(N, &Res, 1, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000123 }
124
Jim Laskey274062c2006-10-13 23:32:28 +0000125 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1,
126 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000127 SDOperand To[] = { Res0, Res1 };
Jim Laskey274062c2006-10-13 23:32:28 +0000128 return CombineTo(N, To, 2, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000129 }
130 private:
131
Chris Lattner012f2412006-02-17 21:58:01 +0000132 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000133 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000134 /// propagation. If so, return true.
135 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000136 TargetLowering::TargetLoweringOpt TLO(DAG);
137 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000138 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
139 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
140 return false;
141
142 // Revisit the node.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000143 AddToWorkList(Op.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000144
145 // Replace the old value with the new one.
146 ++NodesCombined;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000147 DEBUG(std::cerr << "\nReplacing.2 "; TLO.Old.Val->dump();
Jim Laskey279f0532006-09-25 16:29:54 +0000148 std::cerr << "\nWith: "; TLO.New.Val->dump(&DAG);
149 std::cerr << '\n');
Chris Lattner012f2412006-02-17 21:58:01 +0000150
151 std::vector<SDNode*> NowDead;
152 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
153
Chris Lattner7d20d392006-02-20 06:51:04 +0000154 // Push the new node and any (possibly new) users onto the worklist.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000155 AddToWorkList(TLO.New.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000156 AddUsersToWorkList(TLO.New.Val);
157
158 // Nodes can end up on the worklist more than once. Make sure we do
159 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000160 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
161 removeFromWorkList(NowDead[i]);
162
Chris Lattner7d20d392006-02-20 06:51:04 +0000163 // Finally, if the node is now dead, remove it from the graph. The node
164 // may not be dead if the replacement process recursively simplified to
165 // something else needing this node.
166 if (TLO.Old.Val->use_empty()) {
167 removeFromWorkList(TLO.Old.Val);
168 DAG.DeleteNode(TLO.Old.Val);
169 }
Chris Lattner012f2412006-02-17 21:58:01 +0000170 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000171 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000172
Nate Begeman1d4d4142005-09-01 00:19:25 +0000173 /// visit - call the node-specific routine that knows how to fold each
174 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000175 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000176
177 // Visitation implementation - Implement dag node combining for different
178 // node types. The semantics are as follows:
179 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000180 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000181 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000182 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000183 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000184 SDOperand visitTokenFactor(SDNode *N);
185 SDOperand visitADD(SDNode *N);
186 SDOperand visitSUB(SDNode *N);
187 SDOperand visitMUL(SDNode *N);
188 SDOperand visitSDIV(SDNode *N);
189 SDOperand visitUDIV(SDNode *N);
190 SDOperand visitSREM(SDNode *N);
191 SDOperand visitUREM(SDNode *N);
192 SDOperand visitMULHU(SDNode *N);
193 SDOperand visitMULHS(SDNode *N);
194 SDOperand visitAND(SDNode *N);
195 SDOperand visitOR(SDNode *N);
196 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000197 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000198 SDOperand visitSHL(SDNode *N);
199 SDOperand visitSRA(SDNode *N);
200 SDOperand visitSRL(SDNode *N);
201 SDOperand visitCTLZ(SDNode *N);
202 SDOperand visitCTTZ(SDNode *N);
203 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000204 SDOperand visitSELECT(SDNode *N);
205 SDOperand visitSELECT_CC(SDNode *N);
206 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000207 SDOperand visitSIGN_EXTEND(SDNode *N);
208 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000209 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000210 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
211 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000212 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000213 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000214 SDOperand visitFADD(SDNode *N);
215 SDOperand visitFSUB(SDNode *N);
216 SDOperand visitFMUL(SDNode *N);
217 SDOperand visitFDIV(SDNode *N);
218 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000219 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000220 SDOperand visitSINT_TO_FP(SDNode *N);
221 SDOperand visitUINT_TO_FP(SDNode *N);
222 SDOperand visitFP_TO_SINT(SDNode *N);
223 SDOperand visitFP_TO_UINT(SDNode *N);
224 SDOperand visitFP_ROUND(SDNode *N);
225 SDOperand visitFP_ROUND_INREG(SDNode *N);
226 SDOperand visitFP_EXTEND(SDNode *N);
227 SDOperand visitFNEG(SDNode *N);
228 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000229 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000230 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000231 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000232 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000233 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
234 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000235 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000236 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000237 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000238
Evan Cheng44f1f092006-04-20 08:56:16 +0000239 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000240 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
241
Chris Lattner40c62d52005-10-18 06:04:22 +0000242 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000243 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000244 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
245 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
246 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000247 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000248 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000249 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000250 SDOperand BuildSDIV(SDNode *N);
Chris Lattner516b9622006-09-14 20:50:57 +0000251 SDOperand BuildUDIV(SDNode *N);
252 SDNode *MatchRotate(SDOperand LHS, SDOperand RHS);
Jim Laskey279f0532006-09-25 16:29:54 +0000253
Jim Laskey6ff23e52006-10-04 16:53:27 +0000254 /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
255 /// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +0000256 void GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000257 SmallVector<SDOperand, 8> &Aliases);
258
Jim Laskey096c22e2006-10-18 12:29:57 +0000259 /// isAlias - Return true if there is any possibility that the two addresses
260 /// overlap.
261 bool isAlias(SDOperand Ptr1, int64_t Size1,
262 const Value *SrcValue1, int SrcValueOffset1,
263 SDOperand Ptr2, int64_t Size2,
264 const Value *SrcValue2, int SrcValueOffset1);
265
Jim Laskey7ca56af2006-10-11 13:47:09 +0000266 /// FindAliasInfo - Extracts the relevant alias information from the memory
267 /// node. Returns true if the operand was a load.
268 bool FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +0000269 SDOperand &Ptr, int64_t &Size,
270 const Value *&SrcValue, int &SrcValueOffset);
Jim Laskey7ca56af2006-10-11 13:47:09 +0000271
Jim Laskey279f0532006-09-25 16:29:54 +0000272 /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000273 /// looking for a better chain (aliasing node.)
Jim Laskey279f0532006-09-25 16:29:54 +0000274 SDOperand FindBetterChain(SDNode *N, SDOperand Chain);
275
Nate Begeman1d4d4142005-09-01 00:19:25 +0000276public:
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000277 DAGCombiner(SelectionDAG &D, AliasAnalysis &A)
278 : DAG(D),
279 TLI(D.getTargetLoweringInfo()),
280 AfterLegalize(false),
281 AA(A) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000282
283 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000284 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000285 };
286}
287
Chris Lattner24664722006-03-01 04:53:38 +0000288//===----------------------------------------------------------------------===//
289// TargetLowering::DAGCombinerInfo implementation
290//===----------------------------------------------------------------------===//
291
292void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
293 ((DAGCombiner*)DC)->AddToWorkList(N);
294}
295
296SDOperand TargetLowering::DAGCombinerInfo::
297CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner3577e382006-08-11 17:56:38 +0000298 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
Chris Lattner24664722006-03-01 04:53:38 +0000299}
300
301SDOperand TargetLowering::DAGCombinerInfo::
302CombineTo(SDNode *N, SDOperand Res) {
303 return ((DAGCombiner*)DC)->CombineTo(N, Res);
304}
305
306
307SDOperand TargetLowering::DAGCombinerInfo::
308CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
309 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
310}
311
312
313
314
315//===----------------------------------------------------------------------===//
316
317
Nate Begeman4ebd8052005-09-01 23:24:04 +0000318// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
319// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000320// Also, set the incoming LHS, RHS, and CC references to the appropriate
321// nodes based on the type of node we are checking. This simplifies life a
322// bit for the callers.
323static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
324 SDOperand &CC) {
325 if (N.getOpcode() == ISD::SETCC) {
326 LHS = N.getOperand(0);
327 RHS = N.getOperand(1);
328 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000329 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000330 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000331 if (N.getOpcode() == ISD::SELECT_CC &&
332 N.getOperand(2).getOpcode() == ISD::Constant &&
333 N.getOperand(3).getOpcode() == ISD::Constant &&
334 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000335 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
336 LHS = N.getOperand(0);
337 RHS = N.getOperand(1);
338 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000339 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000340 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000341 return false;
342}
343
Nate Begeman99801192005-09-07 23:25:52 +0000344// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
345// one use. If this is true, it allows the users to invert the operation for
346// free when it is profitable to do so.
347static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000348 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000349 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000350 return true;
351 return false;
352}
353
Nate Begemancd4d58c2006-02-03 06:46:56 +0000354SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
355 MVT::ValueType VT = N0.getValueType();
356 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
357 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
358 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
359 if (isa<ConstantSDNode>(N1)) {
360 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000361 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000362 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
363 } else if (N0.hasOneUse()) {
364 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000365 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000366 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
367 }
368 }
369 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
370 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
371 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
372 if (isa<ConstantSDNode>(N0)) {
373 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000374 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000375 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
376 } else if (N1.hasOneUse()) {
377 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000378 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000379 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
380 }
381 }
382 return SDOperand();
383}
384
Nate Begeman4ebd8052005-09-01 23:24:04 +0000385void DAGCombiner::Run(bool RunningAfterLegalize) {
386 // set the instance variable, so that the various visit routines may use it.
387 AfterLegalize = RunningAfterLegalize;
388
Nate Begeman646d7e22005-09-02 21:18:40 +0000389 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000390 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
391 E = DAG.allnodes_end(); I != E; ++I)
392 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000393
Chris Lattner95038592005-10-05 06:35:28 +0000394 // Create a dummy node (which is not added to allnodes), that adds a reference
395 // to the root node, preventing it from being deleted, and tracking any
396 // changes of the root.
397 HandleSDNode Dummy(DAG.getRoot());
398
Jim Laskey26f7fa72006-10-17 19:33:52 +0000399 // The root of the dag may dangle to deleted nodes until the dag combiner is
400 // done. Set it to null to avoid confusion.
401 DAG.setRoot(SDOperand());
Chris Lattner24664722006-03-01 04:53:38 +0000402
403 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
404 TargetLowering::DAGCombinerInfo
405 DagCombineInfo(DAG, !RunningAfterLegalize, this);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000406
Nate Begeman1d4d4142005-09-01 00:19:25 +0000407 // while the worklist isn't empty, inspect the node on the end of it and
408 // try and combine it.
409 while (!WorkList.empty()) {
410 SDNode *N = WorkList.back();
411 WorkList.pop_back();
412
413 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000414 // N is deleted from the DAG, since they too may now be dead or may have a
415 // reduced number of uses, allowing other xforms.
416 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000417 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Jim Laskey6ff23e52006-10-04 16:53:27 +0000418 AddToWorkList(N->getOperand(i).Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000419
Chris Lattner95038592005-10-05 06:35:28 +0000420 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000421 continue;
422 }
423
Nate Begeman83e75ec2005-09-06 04:43:02 +0000424 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000425
426 // If nothing happened, try a target-specific DAG combine.
427 if (RV.Val == 0) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000428 assert(N->getOpcode() != ISD::DELETED_NODE &&
429 "Node was deleted but visit returned NULL!");
Chris Lattner24664722006-03-01 04:53:38 +0000430 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
431 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
432 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
433 }
434
Nate Begeman83e75ec2005-09-06 04:43:02 +0000435 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000436 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000437 // If we get back the same node we passed in, rather than a new node or
438 // zero, we know that the node must have defined multiple values and
439 // CombineTo was used. Since CombineTo takes care of the worklist
440 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000441 if (RV.Val != N) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000442 assert(N->getOpcode() != ISD::DELETED_NODE &&
443 RV.Val->getOpcode() != ISD::DELETED_NODE &&
444 "Node was deleted but visit returned new node!");
445
Jim Laskey6ff23e52006-10-04 16:53:27 +0000446 DEBUG(std::cerr << "\nReplacing.3 "; N->dump();
Evan Cheng60e8c712006-05-09 06:55:15 +0000447 std::cerr << "\nWith: "; RV.Val->dump(&DAG);
Nate Begeman2300f552005-09-07 00:15:36 +0000448 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000449 std::vector<SDNode*> NowDead;
Evan Cheng2adffa12006-09-21 19:04:05 +0000450 if (N->getNumValues() == RV.Val->getNumValues())
451 DAG.ReplaceAllUsesWith(N, RV.Val, &NowDead);
452 else {
453 assert(N->getValueType(0) == RV.getValueType() && "Type mismatch");
454 SDOperand OpV = RV;
455 DAG.ReplaceAllUsesWith(N, &OpV, &NowDead);
456 }
Nate Begeman646d7e22005-09-02 21:18:40 +0000457
458 // Push the new node and any users onto the worklist
Jim Laskey6ff23e52006-10-04 16:53:27 +0000459 AddToWorkList(RV.Val);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000460 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000461
Jim Laskey6ff23e52006-10-04 16:53:27 +0000462 // Nodes can be reintroduced into the worklist. Make sure we do not
463 // process a node that has been replaced.
Nate Begeman646d7e22005-09-02 21:18:40 +0000464 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000465 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
466 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000467
468 // Finally, since the node is now dead, remove it from the graph.
469 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000470 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000471 }
472 }
Chris Lattner95038592005-10-05 06:35:28 +0000473
474 // If the root changed (e.g. it was a dead load, update the root).
475 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000476}
477
Nate Begeman83e75ec2005-09-06 04:43:02 +0000478SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000479 switch(N->getOpcode()) {
480 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000481 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000482 case ISD::ADD: return visitADD(N);
483 case ISD::SUB: return visitSUB(N);
484 case ISD::MUL: return visitMUL(N);
485 case ISD::SDIV: return visitSDIV(N);
486 case ISD::UDIV: return visitUDIV(N);
487 case ISD::SREM: return visitSREM(N);
488 case ISD::UREM: return visitUREM(N);
489 case ISD::MULHU: return visitMULHU(N);
490 case ISD::MULHS: return visitMULHS(N);
491 case ISD::AND: return visitAND(N);
492 case ISD::OR: return visitOR(N);
493 case ISD::XOR: return visitXOR(N);
494 case ISD::SHL: return visitSHL(N);
495 case ISD::SRA: return visitSRA(N);
496 case ISD::SRL: return visitSRL(N);
497 case ISD::CTLZ: return visitCTLZ(N);
498 case ISD::CTTZ: return visitCTTZ(N);
499 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000500 case ISD::SELECT: return visitSELECT(N);
501 case ISD::SELECT_CC: return visitSELECT_CC(N);
502 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000503 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
504 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000505 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000506 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
507 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000508 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000509 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000510 case ISD::FADD: return visitFADD(N);
511 case ISD::FSUB: return visitFSUB(N);
512 case ISD::FMUL: return visitFMUL(N);
513 case ISD::FDIV: return visitFDIV(N);
514 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000515 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000516 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
517 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
518 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
519 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
520 case ISD::FP_ROUND: return visitFP_ROUND(N);
521 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
522 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
523 case ISD::FNEG: return visitFNEG(N);
524 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000525 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000526 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000527 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000528 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000529 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
530 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000531 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000532 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000533 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000534 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
535 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
536 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
537 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
538 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
539 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
540 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
541 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000542 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000543 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000544}
545
Chris Lattner6270f682006-10-08 22:57:01 +0000546/// getInputChainForNode - Given a node, return its input chain if it has one,
547/// otherwise return a null sd operand.
548static SDOperand getInputChainForNode(SDNode *N) {
549 if (unsigned NumOps = N->getNumOperands()) {
550 if (N->getOperand(0).getValueType() == MVT::Other)
551 return N->getOperand(0);
552 else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
553 return N->getOperand(NumOps-1);
554 for (unsigned i = 1; i < NumOps-1; ++i)
555 if (N->getOperand(i).getValueType() == MVT::Other)
556 return N->getOperand(i);
557 }
558 return SDOperand(0, 0);
559}
560
Nate Begeman83e75ec2005-09-06 04:43:02 +0000561SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Chris Lattner6270f682006-10-08 22:57:01 +0000562 // If N has two operands, where one has an input chain equal to the other,
563 // the 'other' chain is redundant.
564 if (N->getNumOperands() == 2) {
565 if (getInputChainForNode(N->getOperand(0).Val) == N->getOperand(1))
566 return N->getOperand(0);
567 if (getInputChainForNode(N->getOperand(1).Val) == N->getOperand(0))
568 return N->getOperand(1);
569 }
570
571
Jim Laskey6ff23e52006-10-04 16:53:27 +0000572 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
Jim Laskey279f0532006-09-25 16:29:54 +0000573 SmallVector<SDOperand, 8> Ops; // Ops for replacing token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000574 bool Changed = false; // If we should replace this token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000575
576 // Start out with this token factor.
Jim Laskey279f0532006-09-25 16:29:54 +0000577 TFs.push_back(N);
Jim Laskey279f0532006-09-25 16:29:54 +0000578
Jim Laskey71382342006-10-07 23:37:56 +0000579 // Iterate through token factors. The TFs grows when new token factors are
Jim Laskeybc588b82006-10-05 15:07:25 +0000580 // encountered.
581 for (unsigned i = 0; i < TFs.size(); ++i) {
582 SDNode *TF = TFs[i];
583
Jim Laskey6ff23e52006-10-04 16:53:27 +0000584 // Check each of the operands.
585 for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
586 SDOperand Op = TF->getOperand(i);
Jim Laskey279f0532006-09-25 16:29:54 +0000587
Jim Laskey6ff23e52006-10-04 16:53:27 +0000588 switch (Op.getOpcode()) {
589 case ISD::EntryToken:
Jim Laskeybc588b82006-10-05 15:07:25 +0000590 // Entry tokens don't need to be added to the list. They are
591 // rededundant.
592 Changed = true;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000593 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000594
Jim Laskey6ff23e52006-10-04 16:53:27 +0000595 case ISD::TokenFactor:
Jim Laskeybc588b82006-10-05 15:07:25 +0000596 if ((CombinerAA || Op.hasOneUse()) &&
597 std::find(TFs.begin(), TFs.end(), Op.Val) == TFs.end()) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000598 // Queue up for processing.
599 TFs.push_back(Op.Val);
600 // Clean up in case the token factor is removed.
601 AddToWorkList(Op.Val);
602 Changed = true;
603 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000604 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000605 // Fall thru
606
607 default:
Jim Laskeybc588b82006-10-05 15:07:25 +0000608 // Only add if not there prior.
609 if (std::find(Ops.begin(), Ops.end(), Op) == Ops.end())
610 Ops.push_back(Op);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000611 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000612 }
613 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000614 }
615
616 SDOperand Result;
617
618 // If we've change things around then replace token factor.
619 if (Changed) {
620 if (Ops.size() == 0) {
621 // The entry token is the only possible outcome.
622 Result = DAG.getEntryNode();
623 } else {
624 // New and improved token factor.
625 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
Nate Begemanded49632005-10-13 03:11:28 +0000626 }
Jim Laskey274062c2006-10-13 23:32:28 +0000627
628 // Don't add users to work list.
629 return CombineTo(N, Result, false);
Nate Begemanded49632005-10-13 03:11:28 +0000630 }
Jim Laskey279f0532006-09-25 16:29:54 +0000631
Jim Laskey6ff23e52006-10-04 16:53:27 +0000632 return Result;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000633}
634
Nate Begeman83e75ec2005-09-06 04:43:02 +0000635SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000636 SDOperand N0 = N->getOperand(0);
637 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000638 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
639 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000640 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000641
642 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000643 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000644 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000645 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000646 if (N0C && !N1C)
647 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000648 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000649 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000650 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000651 // fold ((c1-A)+c2) -> (c1+c2)-A
652 if (N1C && N0.getOpcode() == ISD::SUB)
653 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
654 return DAG.getNode(ISD::SUB, VT,
655 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
656 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000657 // reassociate add
658 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
659 if (RADD.Val != 0)
660 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000661 // fold ((0-A) + B) -> B-A
662 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
663 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000664 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000665 // fold (A + (0-B)) -> A-B
666 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
667 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000668 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000669 // fold (A+(B-A)) -> B
670 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000671 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000672
Evan Cheng860771d2006-03-01 01:09:54 +0000673 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000674 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000675
676 // fold (a+b) -> (a|b) iff a and b share no bits.
677 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
678 uint64_t LHSZero, LHSOne;
679 uint64_t RHSZero, RHSOne;
680 uint64_t Mask = MVT::getIntVTBitMask(VT);
681 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
682 if (LHSZero) {
683 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
684
685 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
686 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
687 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
688 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
689 return DAG.getNode(ISD::OR, VT, N0, N1);
690 }
691 }
692
Nate Begeman83e75ec2005-09-06 04:43:02 +0000693 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000694}
695
Nate Begeman83e75ec2005-09-06 04:43:02 +0000696SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000697 SDOperand N0 = N->getOperand(0);
698 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000699 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
700 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000701 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000702
Chris Lattner854077d2005-10-17 01:07:11 +0000703 // fold (sub x, x) -> 0
704 if (N0 == N1)
705 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000706 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000707 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000708 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000709 // fold (sub x, c) -> (add x, -c)
710 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000711 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000712 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000713 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000714 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000715 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000716 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000717 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000718 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000719}
720
Nate Begeman83e75ec2005-09-06 04:43:02 +0000721SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000722 SDOperand N0 = N->getOperand(0);
723 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000724 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
725 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000726 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000727
728 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000729 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000730 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000731 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000732 if (N0C && !N1C)
733 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000734 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000735 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000736 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000737 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000738 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000739 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000740 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000741 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000742 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000743 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000744 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000745 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
746 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
747 // FIXME: If the input is something that is easily negated (e.g. a
748 // single-use add), we should put the negate there.
749 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
750 DAG.getNode(ISD::SHL, VT, N0,
751 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
752 TLI.getShiftAmountTy())));
753 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000754
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000755 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
756 if (N1C && N0.getOpcode() == ISD::SHL &&
757 isa<ConstantSDNode>(N0.getOperand(1))) {
758 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000759 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000760 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
761 }
762
763 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
764 // use.
765 {
766 SDOperand Sh(0,0), Y(0,0);
767 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
768 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
769 N0.Val->hasOneUse()) {
770 Sh = N0; Y = N1;
771 } else if (N1.getOpcode() == ISD::SHL &&
772 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
773 Sh = N1; Y = N0;
774 }
775 if (Sh.Val) {
776 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
777 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
778 }
779 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000780 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
781 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
782 isa<ConstantSDNode>(N0.getOperand(1))) {
783 return DAG.getNode(ISD::ADD, VT,
784 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
785 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
786 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000787
Nate Begemancd4d58c2006-02-03 06:46:56 +0000788 // reassociate mul
789 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
790 if (RMUL.Val != 0)
791 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000792 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000793}
794
Nate Begeman83e75ec2005-09-06 04:43:02 +0000795SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000796 SDOperand N0 = N->getOperand(0);
797 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000798 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
799 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000800 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000801
802 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000803 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000804 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000805 // fold (sdiv X, 1) -> X
806 if (N1C && N1C->getSignExtended() == 1LL)
807 return N0;
808 // fold (sdiv X, -1) -> 0-X
809 if (N1C && N1C->isAllOnesValue())
810 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000811 // If we know the sign bits of both operands are zero, strength reduce to a
812 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
813 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000814 if (TLI.MaskedValueIsZero(N1, SignBit) &&
815 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000816 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000817 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000818 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000819 (isPowerOf2_64(N1C->getSignExtended()) ||
820 isPowerOf2_64(-N1C->getSignExtended()))) {
821 // If dividing by powers of two is cheap, then don't perform the following
822 // fold.
823 if (TLI.isPow2DivCheap())
824 return SDOperand();
825 int64_t pow2 = N1C->getSignExtended();
826 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000827 unsigned lg2 = Log2_64(abs2);
828 // Splat the sign bit into the register
829 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000830 DAG.getConstant(MVT::getSizeInBits(VT)-1,
831 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000832 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000833 // Add (N0 < 0) ? abs2 - 1 : 0;
834 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
835 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000836 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000837 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000838 AddToWorkList(SRL.Val);
839 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000840 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
841 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000842 // If we're dividing by a positive value, we're done. Otherwise, we must
843 // negate the result.
844 if (pow2 > 0)
845 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000846 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000847 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
848 }
Nate Begeman69575232005-10-20 02:15:44 +0000849 // if integer divide is expensive and we satisfy the requirements, emit an
850 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000851 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000852 !TLI.isIntDivCheap()) {
853 SDOperand Op = BuildSDIV(N);
854 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000855 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000856 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000857}
858
Nate Begeman83e75ec2005-09-06 04:43:02 +0000859SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000860 SDOperand N0 = N->getOperand(0);
861 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000862 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
863 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000864 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000865
866 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000867 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000868 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000869 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000870 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000871 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000872 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000873 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000874 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
875 if (N1.getOpcode() == ISD::SHL) {
876 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
877 if (isPowerOf2_64(SHC->getValue())) {
878 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000879 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
880 DAG.getConstant(Log2_64(SHC->getValue()),
881 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +0000882 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000883 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000884 }
885 }
886 }
Nate Begeman69575232005-10-20 02:15:44 +0000887 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +0000888 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
889 SDOperand Op = BuildUDIV(N);
890 if (Op.Val) return Op;
891 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000892 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000893}
894
Nate Begeman83e75ec2005-09-06 04:43:02 +0000895SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000896 SDOperand N0 = N->getOperand(0);
897 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000898 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
899 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000900 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000901
902 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000903 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000904 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000905 // If we know the sign bits of both operands are zero, strength reduce to a
906 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
907 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000908 if (TLI.MaskedValueIsZero(N1, SignBit) &&
909 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +0000910 return DAG.getNode(ISD::UREM, VT, N0, N1);
Chris Lattner26d29902006-10-12 20:58:32 +0000911
912 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
913 // the remainder operation.
914 if (N1C && !N1C->isNullValue()) {
915 SDOperand Div = DAG.getNode(ISD::SDIV, VT, N0, N1);
916 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
917 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
918 AddToWorkList(Div.Val);
919 AddToWorkList(Mul.Val);
920 return Sub;
921 }
922
Nate Begeman83e75ec2005-09-06 04:43:02 +0000923 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000924}
925
Nate Begeman83e75ec2005-09-06 04:43:02 +0000926SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000927 SDOperand N0 = N->getOperand(0);
928 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000929 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
930 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000931 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000932
933 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000934 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000935 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000936 // fold (urem x, pow2) -> (and x, pow2-1)
937 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +0000938 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +0000939 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
940 if (N1.getOpcode() == ISD::SHL) {
941 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
942 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +0000943 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +0000944 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000945 return DAG.getNode(ISD::AND, VT, N0, Add);
946 }
947 }
948 }
Chris Lattner26d29902006-10-12 20:58:32 +0000949
950 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
951 // the remainder operation.
952 if (N1C && !N1C->isNullValue()) {
953 SDOperand Div = DAG.getNode(ISD::UDIV, VT, N0, N1);
954 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
955 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
956 AddToWorkList(Div.Val);
957 AddToWorkList(Mul.Val);
958 return Sub;
959 }
960
Nate Begeman83e75ec2005-09-06 04:43:02 +0000961 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000962}
963
Nate Begeman83e75ec2005-09-06 04:43:02 +0000964SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000965 SDOperand N0 = N->getOperand(0);
966 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000967 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000968
969 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000970 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000971 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000972 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000973 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000974 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
975 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000976 TLI.getShiftAmountTy()));
977 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000978}
979
Nate Begeman83e75ec2005-09-06 04:43:02 +0000980SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000981 SDOperand N0 = N->getOperand(0);
982 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000983 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000984
985 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000986 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000987 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000988 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000989 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000990 return DAG.getConstant(0, N0.getValueType());
991 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000992}
993
Chris Lattner35e5c142006-05-05 05:51:50 +0000994/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
995/// two operands of the same opcode, try to simplify it.
996SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
997 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
998 MVT::ValueType VT = N0.getValueType();
999 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1000
Chris Lattner540121f2006-05-05 06:31:05 +00001001 // For each of OP in AND/OR/XOR:
1002 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1003 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1004 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
Chris Lattner0d8dae72006-05-05 06:32:04 +00001005 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
Chris Lattner540121f2006-05-05 06:31:05 +00001006 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
Chris Lattner0d8dae72006-05-05 06:32:04 +00001007 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001008 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1009 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1010 N0.getOperand(0).getValueType(),
1011 N0.getOperand(0), N1.getOperand(0));
1012 AddToWorkList(ORNode.Val);
Chris Lattner540121f2006-05-05 06:31:05 +00001013 return DAG.getNode(N0.getOpcode(), VT, ORNode);
Chris Lattner35e5c142006-05-05 05:51:50 +00001014 }
1015
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001016 // For each of OP in SHL/SRL/SRA/AND...
1017 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1018 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
1019 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
Chris Lattner35e5c142006-05-05 05:51:50 +00001020 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001021 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001022 N0.getOperand(1) == N1.getOperand(1)) {
1023 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1024 N0.getOperand(0).getValueType(),
1025 N0.getOperand(0), N1.getOperand(0));
1026 AddToWorkList(ORNode.Val);
1027 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1028 }
1029
1030 return SDOperand();
1031}
1032
Nate Begeman83e75ec2005-09-06 04:43:02 +00001033SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001034 SDOperand N0 = N->getOperand(0);
1035 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001036 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001037 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1038 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001039 MVT::ValueType VT = N1.getValueType();
Nate Begeman83e75ec2005-09-06 04:43:02 +00001040 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001041
1042 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001043 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001044 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001045 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001046 if (N0C && !N1C)
1047 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001048 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001049 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001050 return N0;
1051 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001052 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001053 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001054 // reassociate and
1055 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1056 if (RAND.Val != 0)
1057 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001058 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001059 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001060 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001061 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001062 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001063 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1064 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001065 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001066 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001067 ~N1C->getValue() & InMask)) {
1068 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1069 N0.getOperand(0));
1070
1071 // Replace uses of the AND with uses of the Zero extend node.
1072 CombineTo(N, Zext);
1073
Chris Lattner3603cd62006-02-02 07:17:31 +00001074 // We actually want to replace all uses of the any_extend with the
1075 // zero_extend, to avoid duplicating things. This will later cause this
1076 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001077 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +00001078 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +00001079 }
1080 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001081 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1082 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1083 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1084 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1085
1086 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1087 MVT::isInteger(LL.getValueType())) {
1088 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1089 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1090 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001091 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001092 return DAG.getSetCC(VT, ORNode, LR, Op1);
1093 }
1094 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1095 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1096 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001097 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001098 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1099 }
1100 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1101 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1102 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001103 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001104 return DAG.getSetCC(VT, ORNode, LR, Op1);
1105 }
1106 }
1107 // canonicalize equivalent to ll == rl
1108 if (LL == RR && LR == RL) {
1109 Op1 = ISD::getSetCCSwappedOperands(Op1);
1110 std::swap(RL, RR);
1111 }
1112 if (LL == RL && LR == RR) {
1113 bool isInteger = MVT::isInteger(LL.getValueType());
1114 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1115 if (Result != ISD::SETCC_INVALID)
1116 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1117 }
1118 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001119
1120 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1121 if (N0.getOpcode() == N1.getOpcode()) {
1122 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1123 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001124 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001125
Nate Begemande996292006-02-03 22:24:05 +00001126 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1127 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001128 if (!MVT::isVector(VT) &&
1129 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001130 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001131 // fold (zext_inreg (extload x)) -> (zextload x)
Evan Chengc5484282006-10-04 00:56:09 +00001132 if (ISD::isEXTLoad(N0.Val)) {
Evan Cheng466685d2006-10-09 20:57:25 +00001133 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001134 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001135 // If we zero all the possible extended bits, then we can turn this into
1136 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001137 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001138 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001139 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1140 LN0->getBasePtr(), LN0->getSrcValue(),
1141 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001142 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001143 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001144 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001145 }
1146 }
1147 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00001148 if (ISD::isSEXTLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001149 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001150 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001151 // If we zero all the possible extended bits, then we can turn this into
1152 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001153 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001154 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001155 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1156 LN0->getBasePtr(), LN0->getSrcValue(),
1157 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001158 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001159 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001160 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001161 }
1162 }
Chris Lattner15045b62006-02-28 06:35:35 +00001163
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001164 // fold (and (load x), 255) -> (zextload x, i8)
1165 // fold (and (extload x, i16), 255) -> (zextload x, i8)
Evan Cheng466685d2006-10-09 20:57:25 +00001166 if (N1C && N0.getOpcode() == ISD::LOAD) {
1167 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1168 if (LN0->getExtensionType() != ISD::SEXTLOAD &&
1169 N0.hasOneUse()) {
1170 MVT::ValueType EVT, LoadedVT;
1171 if (N1C->getValue() == 255)
1172 EVT = MVT::i8;
1173 else if (N1C->getValue() == 65535)
1174 EVT = MVT::i16;
1175 else if (N1C->getValue() == ~0U)
1176 EVT = MVT::i32;
1177 else
1178 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001179
Evan Cheng2e49f092006-10-11 07:10:22 +00001180 LoadedVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001181 if (EVT != MVT::Other && LoadedVT > EVT &&
1182 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
1183 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1184 // For big endian targets, we need to add an offset to the pointer to
1185 // load the correct bytes. For little endian systems, we merely need to
1186 // read fewer bytes from the same pointer.
1187 unsigned PtrOff =
1188 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1189 SDOperand NewPtr = LN0->getBasePtr();
1190 if (!TLI.isLittleEndian())
1191 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1192 DAG.getConstant(PtrOff, PtrType));
1193 AddToWorkList(NewPtr.Val);
1194 SDOperand Load =
1195 DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(), NewPtr,
1196 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT);
1197 AddToWorkList(N);
1198 CombineTo(N0.Val, Load, Load.getValue(1));
1199 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1200 }
Chris Lattner15045b62006-02-28 06:35:35 +00001201 }
1202 }
1203
Nate Begeman83e75ec2005-09-06 04:43:02 +00001204 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001205}
1206
Nate Begeman83e75ec2005-09-06 04:43:02 +00001207SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001208 SDOperand N0 = N->getOperand(0);
1209 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001210 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001211 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1212 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001213 MVT::ValueType VT = N1.getValueType();
1214 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001215
1216 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001217 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001218 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001219 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001220 if (N0C && !N1C)
1221 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001222 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001223 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001224 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001225 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001226 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001227 return N1;
1228 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001229 if (N1C &&
1230 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001231 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001232 // reassociate or
1233 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1234 if (ROR.Val != 0)
1235 return ROR;
1236 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1237 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001238 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001239 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1240 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1241 N1),
1242 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001243 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001244 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1245 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1246 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1247 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1248
1249 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1250 MVT::isInteger(LL.getValueType())) {
1251 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1252 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1253 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1254 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1255 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001256 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001257 return DAG.getSetCC(VT, ORNode, LR, Op1);
1258 }
1259 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1260 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1261 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1262 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1263 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001264 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001265 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1266 }
1267 }
1268 // canonicalize equivalent to ll == rl
1269 if (LL == RR && LR == RL) {
1270 Op1 = ISD::getSetCCSwappedOperands(Op1);
1271 std::swap(RL, RR);
1272 }
1273 if (LL == RL && LR == RR) {
1274 bool isInteger = MVT::isInteger(LL.getValueType());
1275 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1276 if (Result != ISD::SETCC_INVALID)
1277 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1278 }
1279 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001280
1281 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1282 if (N0.getOpcode() == N1.getOpcode()) {
1283 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1284 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001285 }
Chris Lattner516b9622006-09-14 20:50:57 +00001286
Chris Lattner1ec72732006-09-14 21:11:37 +00001287 // (X & C1) | (Y & C2) -> (X|Y) & C3 if possible.
1288 if (N0.getOpcode() == ISD::AND &&
1289 N1.getOpcode() == ISD::AND &&
1290 N0.getOperand(1).getOpcode() == ISD::Constant &&
1291 N1.getOperand(1).getOpcode() == ISD::Constant &&
1292 // Don't increase # computations.
1293 (N0.Val->hasOneUse() || N1.Val->hasOneUse())) {
1294 // We can only do this xform if we know that bits from X that are set in C2
1295 // but not in C1 are already zero. Likewise for Y.
1296 uint64_t LHSMask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1297 uint64_t RHSMask = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1298
1299 if (TLI.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
1300 TLI.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
1301 SDOperand X =DAG.getNode(ISD::OR, VT, N0.getOperand(0), N1.getOperand(0));
1302 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(LHSMask|RHSMask, VT));
1303 }
1304 }
1305
1306
Chris Lattner516b9622006-09-14 20:50:57 +00001307 // See if this is some rotate idiom.
1308 if (SDNode *Rot = MatchRotate(N0, N1))
1309 return SDOperand(Rot, 0);
Chris Lattner35e5c142006-05-05 05:51:50 +00001310
Nate Begeman83e75ec2005-09-06 04:43:02 +00001311 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001312}
1313
Chris Lattner516b9622006-09-14 20:50:57 +00001314
1315/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
1316static bool MatchRotateHalf(SDOperand Op, SDOperand &Shift, SDOperand &Mask) {
1317 if (Op.getOpcode() == ISD::AND) {
1318 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1319 Mask = Op.getOperand(1);
1320 Op = Op.getOperand(0);
1321 } else {
1322 return false;
1323 }
1324 }
1325
1326 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
1327 Shift = Op;
1328 return true;
1329 }
1330 return false;
1331}
1332
1333
1334// MatchRotate - Handle an 'or' of two operands. If this is one of the many
1335// idioms for rotate, and if the target supports rotation instructions, generate
1336// a rot[lr].
1337SDNode *DAGCombiner::MatchRotate(SDOperand LHS, SDOperand RHS) {
1338 // Must be a legal type. Expanded an promoted things won't work with rotates.
1339 MVT::ValueType VT = LHS.getValueType();
1340 if (!TLI.isTypeLegal(VT)) return 0;
1341
1342 // The target must have at least one rotate flavor.
1343 bool HasROTL = TLI.isOperationLegal(ISD::ROTL, VT);
1344 bool HasROTR = TLI.isOperationLegal(ISD::ROTR, VT);
1345 if (!HasROTL && !HasROTR) return 0;
1346
1347 // Match "(X shl/srl V1) & V2" where V2 may not be present.
1348 SDOperand LHSShift; // The shift.
1349 SDOperand LHSMask; // AND value if any.
1350 if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
1351 return 0; // Not part of a rotate.
1352
1353 SDOperand RHSShift; // The shift.
1354 SDOperand RHSMask; // AND value if any.
1355 if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
1356 return 0; // Not part of a rotate.
1357
1358 if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
1359 return 0; // Not shifting the same value.
1360
1361 if (LHSShift.getOpcode() == RHSShift.getOpcode())
1362 return 0; // Shifts must disagree.
1363
1364 // Canonicalize shl to left side in a shl/srl pair.
1365 if (RHSShift.getOpcode() == ISD::SHL) {
1366 std::swap(LHS, RHS);
1367 std::swap(LHSShift, RHSShift);
1368 std::swap(LHSMask , RHSMask );
1369 }
1370
1371 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1372
1373 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1374 // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
1375 if (LHSShift.getOperand(1).getOpcode() == ISD::Constant &&
1376 RHSShift.getOperand(1).getOpcode() == ISD::Constant) {
1377 uint64_t LShVal = cast<ConstantSDNode>(LHSShift.getOperand(1))->getValue();
1378 uint64_t RShVal = cast<ConstantSDNode>(RHSShift.getOperand(1))->getValue();
1379 if ((LShVal + RShVal) != OpSizeInBits)
1380 return 0;
1381
1382 SDOperand Rot;
1383 if (HasROTL)
1384 Rot = DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1385 LHSShift.getOperand(1));
1386 else
1387 Rot = DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1388 RHSShift.getOperand(1));
1389
1390 // If there is an AND of either shifted operand, apply it to the result.
1391 if (LHSMask.Val || RHSMask.Val) {
1392 uint64_t Mask = MVT::getIntVTBitMask(VT);
1393
1394 if (LHSMask.Val) {
1395 uint64_t RHSBits = (1ULL << LShVal)-1;
1396 Mask &= cast<ConstantSDNode>(LHSMask)->getValue() | RHSBits;
1397 }
1398 if (RHSMask.Val) {
1399 uint64_t LHSBits = ~((1ULL << (OpSizeInBits-RShVal))-1);
1400 Mask &= cast<ConstantSDNode>(RHSMask)->getValue() | LHSBits;
1401 }
1402
1403 Rot = DAG.getNode(ISD::AND, VT, Rot, DAG.getConstant(Mask, VT));
1404 }
1405
1406 return Rot.Val;
1407 }
1408
1409 // If there is a mask here, and we have a variable shift, we can't be sure
1410 // that we're masking out the right stuff.
1411 if (LHSMask.Val || RHSMask.Val)
1412 return 0;
1413
1414 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1415 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
1416 if (RHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1417 LHSShift.getOperand(1) == RHSShift.getOperand(1).getOperand(1)) {
1418 if (ConstantSDNode *SUBC =
1419 dyn_cast<ConstantSDNode>(RHSShift.getOperand(1).getOperand(0))) {
1420 if (SUBC->getValue() == OpSizeInBits)
1421 if (HasROTL)
1422 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1423 LHSShift.getOperand(1)).Val;
1424 else
1425 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1426 LHSShift.getOperand(1)).Val;
1427 }
1428 }
1429
1430 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1431 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
1432 if (LHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1433 RHSShift.getOperand(1) == LHSShift.getOperand(1).getOperand(1)) {
1434 if (ConstantSDNode *SUBC =
1435 dyn_cast<ConstantSDNode>(LHSShift.getOperand(1).getOperand(0))) {
1436 if (SUBC->getValue() == OpSizeInBits)
1437 if (HasROTL)
1438 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1439 LHSShift.getOperand(1)).Val;
1440 else
1441 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1442 RHSShift.getOperand(1)).Val;
1443 }
1444 }
1445
1446 return 0;
1447}
1448
1449
Nate Begeman83e75ec2005-09-06 04:43:02 +00001450SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001451 SDOperand N0 = N->getOperand(0);
1452 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001453 SDOperand LHS, RHS, CC;
1454 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1455 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001456 MVT::ValueType VT = N0.getValueType();
1457
1458 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001459 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001460 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001461 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001462 if (N0C && !N1C)
1463 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001464 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001465 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001466 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001467 // reassociate xor
1468 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1469 if (RXOR.Val != 0)
1470 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001471 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001472 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1473 bool isInt = MVT::isInteger(LHS.getValueType());
1474 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1475 isInt);
1476 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001477 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001478 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001479 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001480 assert(0 && "Unhandled SetCC Equivalent!");
1481 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001482 }
Nate Begeman99801192005-09-07 23:25:52 +00001483 // fold !(x or y) -> (!x and !y) iff x or y are setcc
1484 if (N1C && N1C->getValue() == 1 &&
1485 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001486 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001487 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1488 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001489 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1490 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001491 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001492 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001493 }
1494 }
Nate Begeman99801192005-09-07 23:25:52 +00001495 // fold !(x or y) -> (!x and !y) iff x or y are constants
1496 if (N1C && N1C->isAllOnesValue() &&
1497 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001498 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001499 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1500 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001501 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1502 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001503 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001504 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001505 }
1506 }
Nate Begeman223df222005-09-08 20:18:10 +00001507 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1508 if (N1C && N0.getOpcode() == ISD::XOR) {
1509 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1510 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1511 if (N00C)
1512 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1513 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1514 if (N01C)
1515 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1516 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1517 }
1518 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001519 if (N0 == N1) {
1520 if (!MVT::isVector(VT)) {
1521 return DAG.getConstant(0, VT);
1522 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1523 // Produce a vector of zeros.
1524 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1525 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001526 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner4fbdd592006-03-28 19:11:05 +00001527 }
1528 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001529
1530 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1531 if (N0.getOpcode() == N1.getOpcode()) {
1532 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1533 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001534 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001535
Chris Lattner3e104b12006-04-08 04:15:24 +00001536 // Simplify the expression using non-local knowledge.
1537 if (!MVT::isVector(VT) &&
1538 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001539 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001540
Nate Begeman83e75ec2005-09-06 04:43:02 +00001541 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001542}
1543
Nate Begeman83e75ec2005-09-06 04:43:02 +00001544SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001545 SDOperand N0 = N->getOperand(0);
1546 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001547 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1548 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001549 MVT::ValueType VT = N0.getValueType();
1550 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1551
1552 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001553 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001554 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001555 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001556 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001557 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001558 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001559 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001560 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001561 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001562 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001563 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001564 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001565 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001566 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001567 if (SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001568 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001569 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001570 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001571 N0.getOperand(1).getOpcode() == ISD::Constant) {
1572 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001573 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001574 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001575 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001576 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001577 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001578 }
1579 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1580 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001581 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001582 N0.getOperand(1).getOpcode() == ISD::Constant) {
1583 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001584 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001585 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1586 DAG.getConstant(~0ULL << c1, VT));
1587 if (c2 > c1)
1588 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001589 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001590 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001591 return DAG.getNode(ISD::SRL, VT, Mask,
1592 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001593 }
1594 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001595 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001596 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001597 DAG.getConstant(~0ULL << N1C->getValue(), VT));
Chris Lattnercac70592006-03-05 19:53:55 +00001598 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1<<c2)
1599 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
1600 isa<ConstantSDNode>(N0.getOperand(1))) {
1601 return DAG.getNode(ISD::ADD, VT,
1602 DAG.getNode(ISD::SHL, VT, N0.getOperand(0), N1),
1603 DAG.getNode(ISD::SHL, VT, N0.getOperand(1), N1));
1604 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001605 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001606}
1607
Nate Begeman83e75ec2005-09-06 04:43:02 +00001608SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001609 SDOperand N0 = N->getOperand(0);
1610 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001611 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1612 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001613 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001614
1615 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001616 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001617 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001618 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001619 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001620 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001621 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001622 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001623 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001624 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001625 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001626 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001627 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001628 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001629 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001630 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1631 // sext_inreg.
1632 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1633 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1634 MVT::ValueType EVT;
1635 switch (LowBits) {
1636 default: EVT = MVT::Other; break;
1637 case 1: EVT = MVT::i1; break;
1638 case 8: EVT = MVT::i8; break;
1639 case 16: EVT = MVT::i16; break;
1640 case 32: EVT = MVT::i32; break;
1641 }
1642 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1643 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1644 DAG.getValueType(EVT));
1645 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001646
1647 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1648 if (N1C && N0.getOpcode() == ISD::SRA) {
1649 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1650 unsigned Sum = N1C->getValue() + C1->getValue();
1651 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1652 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1653 DAG.getConstant(Sum, N1C->getValueType(0)));
1654 }
1655 }
1656
Chris Lattnera8504462006-05-08 20:51:54 +00001657 // Simplify, based on bits shifted out of the LHS.
1658 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1659 return SDOperand(N, 0);
1660
1661
Nate Begeman1d4d4142005-09-01 00:19:25 +00001662 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001663 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001664 return DAG.getNode(ISD::SRL, VT, N0, N1);
1665 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001666}
1667
Nate Begeman83e75ec2005-09-06 04:43:02 +00001668SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001669 SDOperand N0 = N->getOperand(0);
1670 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001671 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1672 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001673 MVT::ValueType VT = N0.getValueType();
1674 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1675
1676 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001677 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001678 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001679 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001680 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001681 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001682 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001683 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001684 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001685 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001686 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001687 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001688 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001689 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001690 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001691 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001692 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001693 N0.getOperand(1).getOpcode() == ISD::Constant) {
1694 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001695 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001696 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001697 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001698 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001699 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001700 }
Chris Lattner350bec02006-04-02 06:11:11 +00001701
Chris Lattner06afe072006-05-05 22:53:17 +00001702 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
1703 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1704 // Shifting in all undef bits?
1705 MVT::ValueType SmallVT = N0.getOperand(0).getValueType();
1706 if (N1C->getValue() >= MVT::getSizeInBits(SmallVT))
1707 return DAG.getNode(ISD::UNDEF, VT);
1708
1709 SDOperand SmallShift = DAG.getNode(ISD::SRL, SmallVT, N0.getOperand(0), N1);
1710 AddToWorkList(SmallShift.Val);
1711 return DAG.getNode(ISD::ANY_EXTEND, VT, SmallShift);
1712 }
1713
Chris Lattner3657ffe2006-10-12 20:23:19 +00001714 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
1715 // bit, which is unmodified by sra.
1716 if (N1C && N1C->getValue()+1 == MVT::getSizeInBits(VT)) {
1717 if (N0.getOpcode() == ISD::SRA)
1718 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0), N1);
1719 }
1720
Chris Lattner350bec02006-04-02 06:11:11 +00001721 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1722 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1723 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1724 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1725 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1726
1727 // If any of the input bits are KnownOne, then the input couldn't be all
1728 // zeros, thus the result of the srl will always be zero.
1729 if (KnownOne) return DAG.getConstant(0, VT);
1730
1731 // If all of the bits input the to ctlz node are known to be zero, then
1732 // the result of the ctlz is "32" and the result of the shift is one.
1733 uint64_t UnknownBits = ~KnownZero & Mask;
1734 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1735
1736 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1737 if ((UnknownBits & (UnknownBits-1)) == 0) {
1738 // Okay, we know that only that the single bit specified by UnknownBits
1739 // could be set on input to the CTLZ node. If this bit is set, the SRL
1740 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1741 // to an SRL,XOR pair, which is likely to simplify more.
1742 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1743 SDOperand Op = N0.getOperand(0);
1744 if (ShAmt) {
1745 Op = DAG.getNode(ISD::SRL, VT, Op,
1746 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1747 AddToWorkList(Op.Val);
1748 }
1749 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1750 }
1751 }
1752
Nate Begeman83e75ec2005-09-06 04:43:02 +00001753 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001754}
1755
Nate Begeman83e75ec2005-09-06 04:43:02 +00001756SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001757 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001758 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001759
1760 // fold (ctlz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001761 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001762 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001763 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001764}
1765
Nate Begeman83e75ec2005-09-06 04:43:02 +00001766SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001767 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001768 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001769
1770 // fold (cttz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001771 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001772 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001773 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001774}
1775
Nate Begeman83e75ec2005-09-06 04:43:02 +00001776SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001777 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001778 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001779
1780 // fold (ctpop c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001781 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001782 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001783 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001784}
1785
Nate Begeman452d7be2005-09-16 00:54:12 +00001786SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1787 SDOperand N0 = N->getOperand(0);
1788 SDOperand N1 = N->getOperand(1);
1789 SDOperand N2 = N->getOperand(2);
1790 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1791 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1792 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1793 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001794
Nate Begeman452d7be2005-09-16 00:54:12 +00001795 // fold select C, X, X -> X
1796 if (N1 == N2)
1797 return N1;
1798 // fold select true, X, Y -> X
1799 if (N0C && !N0C->isNullValue())
1800 return N1;
1801 // fold select false, X, Y -> Y
1802 if (N0C && N0C->isNullValue())
1803 return N2;
1804 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001805 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001806 return DAG.getNode(ISD::OR, VT, N0, N2);
1807 // fold select C, 0, X -> ~C & X
1808 // FIXME: this should check for C type == X type, not i1?
1809 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1810 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001811 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001812 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1813 }
1814 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001815 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001816 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001817 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001818 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1819 }
1820 // fold select C, X, 0 -> C & X
1821 // FIXME: this should check for C type == X type, not i1?
1822 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1823 return DAG.getNode(ISD::AND, VT, N0, N1);
1824 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1825 if (MVT::i1 == VT && N0 == N1)
1826 return DAG.getNode(ISD::OR, VT, N0, N2);
1827 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1828 if (MVT::i1 == VT && N0 == N2)
1829 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner729c6d12006-05-27 00:43:02 +00001830
Chris Lattner40c62d52005-10-18 06:04:22 +00001831 // If we can fold this based on the true/false value, do so.
1832 if (SimplifySelectOps(N, N1, N2))
Chris Lattner729c6d12006-05-27 00:43:02 +00001833 return SDOperand(N, 0); // Don't revisit N.
1834
Nate Begeman44728a72005-09-19 22:34:01 +00001835 // fold selects based on a setcc into other things, such as min/max/abs
1836 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001837 // FIXME:
1838 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1839 // having to say they don't support SELECT_CC on every type the DAG knows
1840 // about, since there is no way to mark an opcode illegal at all value types
1841 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1842 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1843 N1, N2, N0.getOperand(2));
1844 else
1845 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001846 return SDOperand();
1847}
1848
1849SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001850 SDOperand N0 = N->getOperand(0);
1851 SDOperand N1 = N->getOperand(1);
1852 SDOperand N2 = N->getOperand(2);
1853 SDOperand N3 = N->getOperand(3);
1854 SDOperand N4 = N->getOperand(4);
1855 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1856 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1857 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1858 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1859
Nate Begeman44728a72005-09-19 22:34:01 +00001860 // fold select_cc lhs, rhs, x, x, cc -> x
1861 if (N2 == N3)
1862 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001863
Chris Lattner5f42a242006-09-20 06:19:26 +00001864 // Determine if the condition we're dealing with is constant
1865 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00001866 if (SCC.Val) AddToWorkList(SCC.Val);
Chris Lattner5f42a242006-09-20 06:19:26 +00001867
1868 if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val)) {
1869 if (SCCC->getValue())
1870 return N2; // cond always true -> true val
1871 else
1872 return N3; // cond always false -> false val
1873 }
1874
1875 // Fold to a simpler select_cc
1876 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
1877 return DAG.getNode(ISD::SELECT_CC, N2.getValueType(),
1878 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
1879 SCC.getOperand(2));
1880
Chris Lattner40c62d52005-10-18 06:04:22 +00001881 // If we can fold this based on the true/false value, do so.
1882 if (SimplifySelectOps(N, N2, N3))
Chris Lattner729c6d12006-05-27 00:43:02 +00001883 return SDOperand(N, 0); // Don't revisit N.
Chris Lattner40c62d52005-10-18 06:04:22 +00001884
Nate Begeman44728a72005-09-19 22:34:01 +00001885 // fold select_cc into other things, such as min/max/abs
1886 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001887}
1888
1889SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1890 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1891 cast<CondCodeSDNode>(N->getOperand(2))->get());
1892}
1893
Nate Begeman83e75ec2005-09-06 04:43:02 +00001894SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001895 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001896 MVT::ValueType VT = N->getValueType(0);
1897
Nate Begeman1d4d4142005-09-01 00:19:25 +00001898 // fold (sext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00001899 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001900 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Chris Lattner310b5782006-05-06 23:06:26 +00001901
Nate Begeman1d4d4142005-09-01 00:19:25 +00001902 // fold (sext (sext x)) -> (sext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001903 // fold (sext (aext x)) -> (sext x)
1904 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001905 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattner310b5782006-05-06 23:06:26 +00001906
Chris Lattner6007b842006-09-21 06:00:20 +00001907 // fold (sext (truncate x)) -> (sextinreg x).
1908 if (N0.getOpcode() == ISD::TRUNCATE &&
Chris Lattnerbf370872006-09-21 06:17:39 +00001909 (!AfterLegalize || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
1910 N0.getValueType()))) {
Chris Lattner6007b842006-09-21 06:00:20 +00001911 SDOperand Op = N0.getOperand(0);
1912 if (Op.getValueType() < VT) {
1913 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
1914 } else if (Op.getValueType() > VT) {
1915 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
1916 }
1917 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, Op,
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001918 DAG.getValueType(N0.getValueType()));
Chris Lattner6007b842006-09-21 06:00:20 +00001919 }
Chris Lattner310b5782006-05-06 23:06:26 +00001920
Evan Cheng110dec22005-12-14 02:19:23 +00001921 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00001922 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00001923 (!AfterLegalize||TLI.isLoadXLegal(ISD::SEXTLOAD, N0.getValueType()))){
Evan Cheng466685d2006-10-09 20:57:25 +00001924 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1925 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
1926 LN0->getBasePtr(), LN0->getSrcValue(),
1927 LN0->getSrcValueOffset(),
Nate Begeman3df4d522005-10-12 20:40:40 +00001928 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001929 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00001930 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1931 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001932 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00001933 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001934
1935 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
1936 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00001937 if ((ISD::isSEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001938 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001939 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001940 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
1941 LN0->getBasePtr(), LN0->getSrcValue(),
1942 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001943 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001944 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1945 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001946 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001947 }
1948
Nate Begeman83e75ec2005-09-06 04:43:02 +00001949 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001950}
1951
Nate Begeman83e75ec2005-09-06 04:43:02 +00001952SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001953 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001954 MVT::ValueType VT = N->getValueType(0);
1955
Nate Begeman1d4d4142005-09-01 00:19:25 +00001956 // fold (zext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00001957 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001958 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001959 // fold (zext (zext x)) -> (zext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001960 // fold (zext (aext x)) -> (zext x)
1961 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001962 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Chris Lattner6007b842006-09-21 06:00:20 +00001963
1964 // fold (zext (truncate x)) -> (and x, mask)
1965 if (N0.getOpcode() == ISD::TRUNCATE &&
1966 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, VT))) {
1967 SDOperand Op = N0.getOperand(0);
1968 if (Op.getValueType() < VT) {
1969 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
1970 } else if (Op.getValueType() > VT) {
1971 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
1972 }
1973 return DAG.getZeroExtendInReg(Op, N0.getValueType());
1974 }
1975
Chris Lattner111c2282006-09-21 06:14:31 +00001976 // fold (zext (and (trunc x), cst)) -> (and x, cst).
1977 if (N0.getOpcode() == ISD::AND &&
1978 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
1979 N0.getOperand(1).getOpcode() == ISD::Constant) {
1980 SDOperand X = N0.getOperand(0).getOperand(0);
1981 if (X.getValueType() < VT) {
1982 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
1983 } else if (X.getValueType() > VT) {
1984 X = DAG.getNode(ISD::TRUNCATE, VT, X);
1985 }
1986 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1987 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
1988 }
1989
Evan Cheng110dec22005-12-14 02:19:23 +00001990 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00001991 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00001992 (!AfterLegalize||TLI.isLoadXLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001993 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1994 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1995 LN0->getBasePtr(), LN0->getSrcValue(),
1996 LN0->getSrcValueOffset(),
Evan Cheng110dec22005-12-14 02:19:23 +00001997 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001998 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00001999 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2000 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002001 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00002002 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002003
2004 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
2005 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00002006 if ((ISD::isZEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002007 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002008 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002009 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2010 LN0->getBasePtr(), LN0->getSrcValue(),
2011 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002012 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002013 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2014 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002015 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002016 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002017 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002018}
2019
Chris Lattner5ffc0662006-05-05 05:58:59 +00002020SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
2021 SDOperand N0 = N->getOperand(0);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002022 MVT::ValueType VT = N->getValueType(0);
2023
2024 // fold (aext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002025 if (isa<ConstantSDNode>(N0))
Chris Lattner5ffc0662006-05-05 05:58:59 +00002026 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
2027 // fold (aext (aext x)) -> (aext x)
2028 // fold (aext (zext x)) -> (zext x)
2029 // fold (aext (sext x)) -> (sext x)
2030 if (N0.getOpcode() == ISD::ANY_EXTEND ||
2031 N0.getOpcode() == ISD::ZERO_EXTEND ||
2032 N0.getOpcode() == ISD::SIGN_EXTEND)
2033 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
2034
Chris Lattner84750582006-09-20 06:29:17 +00002035 // fold (aext (truncate x))
2036 if (N0.getOpcode() == ISD::TRUNCATE) {
2037 SDOperand TruncOp = N0.getOperand(0);
2038 if (TruncOp.getValueType() == VT)
2039 return TruncOp; // x iff x size == zext size.
2040 if (TruncOp.getValueType() > VT)
2041 return DAG.getNode(ISD::TRUNCATE, VT, TruncOp);
2042 return DAG.getNode(ISD::ANY_EXTEND, VT, TruncOp);
2043 }
Chris Lattner0e4b9222006-09-21 06:40:43 +00002044
2045 // fold (aext (and (trunc x), cst)) -> (and x, cst).
2046 if (N0.getOpcode() == ISD::AND &&
2047 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2048 N0.getOperand(1).getOpcode() == ISD::Constant) {
2049 SDOperand X = N0.getOperand(0).getOperand(0);
2050 if (X.getValueType() < VT) {
2051 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2052 } else if (X.getValueType() > VT) {
2053 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2054 }
2055 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2056 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2057 }
2058
Chris Lattner5ffc0662006-05-05 05:58:59 +00002059 // fold (aext (load x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002060 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002061 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002062 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2063 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2064 LN0->getBasePtr(), LN0->getSrcValue(),
2065 LN0->getSrcValueOffset(),
Chris Lattner5ffc0662006-05-05 05:58:59 +00002066 N0.getValueType());
2067 CombineTo(N, ExtLoad);
2068 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2069 ExtLoad.getValue(1));
2070 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2071 }
2072
2073 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
2074 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
2075 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002076 if (N0.getOpcode() == ISD::LOAD && !ISD::isNON_EXTLoad(N0.Val) &&
2077 N0.hasOneUse()) {
2078 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002079 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002080 SDOperand ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), VT,
2081 LN0->getChain(), LN0->getBasePtr(),
2082 LN0->getSrcValue(),
2083 LN0->getSrcValueOffset(), EVT);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002084 CombineTo(N, ExtLoad);
2085 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2086 ExtLoad.getValue(1));
2087 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2088 }
2089 return SDOperand();
2090}
2091
2092
Nate Begeman83e75ec2005-09-06 04:43:02 +00002093SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002094 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002095 SDOperand N1 = N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002096 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002097 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00002098 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002099
Nate Begeman1d4d4142005-09-01 00:19:25 +00002100 // fold (sext_in_reg c1) -> c1
Chris Lattnereaeda562006-05-08 20:59:41 +00002101 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Chris Lattner310b5782006-05-06 23:06:26 +00002102 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0, N1);
Chris Lattneree4ea922006-05-06 09:30:03 +00002103
Chris Lattner541a24f2006-05-06 22:43:44 +00002104 // If the input is already sign extended, just drop the extension.
Chris Lattneree4ea922006-05-06 09:30:03 +00002105 if (TLI.ComputeNumSignBits(N0) >= MVT::getSizeInBits(VT)-EVTBits+1)
2106 return N0;
2107
Nate Begeman646d7e22005-09-02 21:18:40 +00002108 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
2109 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2110 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00002111 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00002112 }
Chris Lattner4b37e872006-05-08 21:18:59 +00002113
Nate Begeman07ed4172005-10-10 21:26:48 +00002114 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00002115 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00002116 return DAG.getZeroExtendInReg(N0, EVT);
Chris Lattner4b37e872006-05-08 21:18:59 +00002117
2118 // fold (sext_in_reg (srl X, 24), i8) -> sra X, 24
2119 // fold (sext_in_reg (srl X, 23), i8) -> sra X, 23 iff possible.
2120 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
2121 if (N0.getOpcode() == ISD::SRL) {
2122 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2123 if (ShAmt->getValue()+EVTBits <= MVT::getSizeInBits(VT)) {
2124 // We can turn this into an SRA iff the input to the SRL is already sign
2125 // extended enough.
2126 unsigned InSignBits = TLI.ComputeNumSignBits(N0.getOperand(0));
2127 if (MVT::getSizeInBits(VT)-(ShAmt->getValue()+EVTBits) < InSignBits)
2128 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0), N0.getOperand(1));
2129 }
2130 }
2131
Nate Begemanded49632005-10-13 03:11:28 +00002132 // fold (sext_inreg (extload x)) -> (sextload x)
Evan Chengc5484282006-10-04 00:56:09 +00002133 if (ISD::isEXTLoad(N0.Val) &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002134 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002135 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002136 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2137 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2138 LN0->getBasePtr(), LN0->getSrcValue(),
2139 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002140 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002141 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002142 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002143 }
2144 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00002145 if (ISD::isZEXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002146 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002147 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002148 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2149 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2150 LN0->getBasePtr(), LN0->getSrcValue(),
2151 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002152 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002153 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002154 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002155 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002156 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002157}
2158
Nate Begeman83e75ec2005-09-06 04:43:02 +00002159SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002160 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002161 MVT::ValueType VT = N->getValueType(0);
2162
2163 // noop truncate
2164 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00002165 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00002166 // fold (truncate c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002167 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002168 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002169 // fold (truncate (truncate x)) -> (truncate x)
2170 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002171 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002172 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
Chris Lattnerb72773b2006-05-05 22:56:26 +00002173 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
2174 N0.getOpcode() == ISD::ANY_EXTEND) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002175 if (N0.getValueType() < VT)
2176 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00002177 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002178 else if (N0.getValueType() > VT)
2179 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002180 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002181 else
2182 // if the source and dest are the same type, we can drop both the extend
2183 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002184 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002185 }
Nate Begeman3df4d522005-10-12 20:40:40 +00002186 // fold (truncate (load x)) -> (smaller load x)
Evan Cheng466685d2006-10-09 20:57:25 +00002187 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00002188 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
2189 "Cannot truncate to larger type!");
Evan Cheng466685d2006-10-09 20:57:25 +00002190 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Nate Begeman3df4d522005-10-12 20:40:40 +00002191 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00002192 // For big endian targets, we need to add an offset to the pointer to load
2193 // the correct bytes. For little endian systems, we merely need to read
2194 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00002195 uint64_t PtrOff =
2196 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Evan Cheng466685d2006-10-09 20:57:25 +00002197 SDOperand NewPtr = TLI.isLittleEndian() ? LN0->getBasePtr() :
2198 DAG.getNode(ISD::ADD, PtrType, LN0->getBasePtr(),
Nate Begeman765784a2005-10-12 23:18:53 +00002199 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00002200 AddToWorkList(NewPtr.Val);
Evan Cheng466685d2006-10-09 20:57:25 +00002201 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), NewPtr,
2202 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002203 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00002204 CombineTo(N0.Val, Load, Load.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002205 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002206 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002207 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002208}
2209
Chris Lattner94683772005-12-23 05:30:37 +00002210SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
2211 SDOperand N0 = N->getOperand(0);
2212 MVT::ValueType VT = N->getValueType(0);
2213
2214 // If the input is a constant, let getNode() fold it.
2215 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
2216 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2217 if (Res.Val != N) return Res;
2218 }
2219
Chris Lattnerc8547d82005-12-23 05:37:50 +00002220 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
2221 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00002222
Chris Lattner57104102005-12-23 05:44:41 +00002223 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002224 // FIXME: These xforms need to know that the resultant load doesn't need a
2225 // higher alignment than the original!
Evan Cheng466685d2006-10-09 20:57:25 +00002226 if (0 && ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
2227 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2228 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), LN0->getBasePtr(),
2229 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002230 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00002231 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
2232 Load.getValue(1));
2233 return Load;
2234 }
2235
Chris Lattner94683772005-12-23 05:30:37 +00002236 return SDOperand();
2237}
2238
Chris Lattner6258fb22006-04-02 02:53:43 +00002239SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
2240 SDOperand N0 = N->getOperand(0);
2241 MVT::ValueType VT = N->getValueType(0);
2242
2243 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
2244 // First check to see if this is all constant.
2245 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
2246 VT == MVT::Vector) {
2247 bool isSimple = true;
2248 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
2249 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
2250 N0.getOperand(i).getOpcode() != ISD::Constant &&
2251 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
2252 isSimple = false;
2253 break;
2254 }
2255
Chris Lattner97c20732006-04-03 17:29:28 +00002256 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
2257 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002258 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
2259 }
2260 }
2261
2262 return SDOperand();
2263}
2264
2265/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
2266/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
2267/// destination element value type.
2268SDOperand DAGCombiner::
2269ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
2270 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
2271
2272 // If this is already the right type, we're done.
2273 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
2274
2275 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
2276 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
2277
2278 // If this is a conversion of N elements of one type to N elements of another
2279 // type, convert each element. This handles FP<->INT cases.
2280 if (SrcBitSize == DstBitSize) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002281 SmallVector<SDOperand, 8> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00002282 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002283 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00002284 AddToWorkList(Ops.back().Val);
2285 }
Chris Lattner6258fb22006-04-02 02:53:43 +00002286 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
2287 Ops.push_back(DAG.getValueType(DstEltVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002288 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002289 }
2290
2291 // Otherwise, we're growing or shrinking the elements. To avoid having to
2292 // handle annoying details of growing/shrinking FP values, we convert them to
2293 // int first.
2294 if (MVT::isFloatingPoint(SrcEltVT)) {
2295 // Convert the input float vector to a int vector where the elements are the
2296 // same sizes.
2297 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
2298 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2299 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
2300 SrcEltVT = IntVT;
2301 }
2302
2303 // Now we know the input is an integer vector. If the output is a FP type,
2304 // convert to integer first, then to FP of the right size.
2305 if (MVT::isFloatingPoint(DstEltVT)) {
2306 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
2307 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2308 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
2309
2310 // Next, convert to FP elements of the same size.
2311 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
2312 }
2313
2314 // Okay, we know the src/dst types are both integers of differing types.
2315 // Handling growing first.
2316 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
2317 if (SrcBitSize < DstBitSize) {
2318 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
2319
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002320 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002321 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
2322 i += NumInputsPerOutput) {
2323 bool isLE = TLI.isLittleEndian();
2324 uint64_t NewBits = 0;
2325 bool EltIsUndef = true;
2326 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2327 // Shift the previously computed bits over.
2328 NewBits <<= SrcBitSize;
2329 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2330 if (Op.getOpcode() == ISD::UNDEF) continue;
2331 EltIsUndef = false;
2332
2333 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2334 }
2335
2336 if (EltIsUndef)
2337 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2338 else
2339 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2340 }
2341
2342 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2343 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002344 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002345 }
2346
2347 // Finally, this must be the case where we are shrinking elements: each input
2348 // turns into multiple outputs.
2349 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002350 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002351 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2352 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2353 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2354 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2355 continue;
2356 }
2357 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2358
2359 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2360 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2361 OpVal >>= DstBitSize;
2362 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2363 }
2364
2365 // For big endian targets, swap the order of the pieces of each element.
2366 if (!TLI.isLittleEndian())
2367 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2368 }
2369 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2370 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002371 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002372}
2373
2374
2375
Chris Lattner01b3d732005-09-28 22:28:18 +00002376SDOperand DAGCombiner::visitFADD(SDNode *N) {
2377 SDOperand N0 = N->getOperand(0);
2378 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002379 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2380 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002381 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002382
2383 // fold (fadd c1, c2) -> c1+c2
2384 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002385 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002386 // canonicalize constant to RHS
2387 if (N0CFP && !N1CFP)
2388 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002389 // fold (A + (-B)) -> A-B
2390 if (N1.getOpcode() == ISD::FNEG)
2391 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002392 // fold ((-A) + B) -> B-A
2393 if (N0.getOpcode() == ISD::FNEG)
2394 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002395 return SDOperand();
2396}
2397
2398SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2399 SDOperand N0 = N->getOperand(0);
2400 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002401 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2402 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002403 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002404
2405 // fold (fsub c1, c2) -> c1-c2
2406 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002407 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002408 // fold (A-(-B)) -> A+B
2409 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002410 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002411 return SDOperand();
2412}
2413
2414SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2415 SDOperand N0 = N->getOperand(0);
2416 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002417 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2418 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002419 MVT::ValueType VT = N->getValueType(0);
2420
Nate Begeman11af4ea2005-10-17 20:40:11 +00002421 // fold (fmul c1, c2) -> c1*c2
2422 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002423 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002424 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002425 if (N0CFP && !N1CFP)
2426 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002427 // fold (fmul X, 2.0) -> (fadd X, X)
2428 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2429 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002430 return SDOperand();
2431}
2432
2433SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2434 SDOperand N0 = N->getOperand(0);
2435 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002436 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2437 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002438 MVT::ValueType VT = N->getValueType(0);
2439
Nate Begemana148d982006-01-18 22:35:16 +00002440 // fold (fdiv c1, c2) -> c1/c2
2441 if (N0CFP && N1CFP)
2442 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002443 return SDOperand();
2444}
2445
2446SDOperand DAGCombiner::visitFREM(SDNode *N) {
2447 SDOperand N0 = N->getOperand(0);
2448 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002449 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2450 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002451 MVT::ValueType VT = N->getValueType(0);
2452
Nate Begemana148d982006-01-18 22:35:16 +00002453 // fold (frem c1, c2) -> fmod(c1,c2)
2454 if (N0CFP && N1CFP)
2455 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002456 return SDOperand();
2457}
2458
Chris Lattner12d83032006-03-05 05:30:57 +00002459SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2460 SDOperand N0 = N->getOperand(0);
2461 SDOperand N1 = N->getOperand(1);
2462 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2463 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2464 MVT::ValueType VT = N->getValueType(0);
2465
2466 if (N0CFP && N1CFP) // Constant fold
2467 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2468
2469 if (N1CFP) {
2470 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2471 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2472 union {
2473 double d;
2474 int64_t i;
2475 } u;
2476 u.d = N1CFP->getValue();
2477 if (u.i >= 0)
2478 return DAG.getNode(ISD::FABS, VT, N0);
2479 else
2480 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2481 }
2482
2483 // copysign(fabs(x), y) -> copysign(x, y)
2484 // copysign(fneg(x), y) -> copysign(x, y)
2485 // copysign(copysign(x,z), y) -> copysign(x, y)
2486 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2487 N0.getOpcode() == ISD::FCOPYSIGN)
2488 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2489
2490 // copysign(x, abs(y)) -> abs(x)
2491 if (N1.getOpcode() == ISD::FABS)
2492 return DAG.getNode(ISD::FABS, VT, N0);
2493
2494 // copysign(x, copysign(y,z)) -> copysign(x, z)
2495 if (N1.getOpcode() == ISD::FCOPYSIGN)
2496 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2497
2498 // copysign(x, fp_extend(y)) -> copysign(x, y)
2499 // copysign(x, fp_round(y)) -> copysign(x, y)
2500 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2501 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2502
2503 return SDOperand();
2504}
2505
2506
Chris Lattner01b3d732005-09-28 22:28:18 +00002507
Nate Begeman83e75ec2005-09-06 04:43:02 +00002508SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002509 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002510 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002511 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002512
2513 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002514 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002515 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002516 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002517}
2518
Nate Begeman83e75ec2005-09-06 04:43:02 +00002519SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002520 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002521 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002522 MVT::ValueType VT = N->getValueType(0);
2523
Nate Begeman1d4d4142005-09-01 00:19:25 +00002524 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002525 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002526 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002527 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002528}
2529
Nate Begeman83e75ec2005-09-06 04:43:02 +00002530SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002531 SDOperand N0 = N->getOperand(0);
2532 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2533 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002534
2535 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002536 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002537 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002538 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002539}
2540
Nate Begeman83e75ec2005-09-06 04:43:02 +00002541SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002542 SDOperand N0 = N->getOperand(0);
2543 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2544 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002545
2546 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002547 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002548 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002549 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002550}
2551
Nate Begeman83e75ec2005-09-06 04:43:02 +00002552SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002553 SDOperand N0 = N->getOperand(0);
2554 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2555 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002556
2557 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002558 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002559 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002560
2561 // fold (fp_round (fp_extend x)) -> x
2562 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2563 return N0.getOperand(0);
2564
2565 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2566 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2567 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2568 AddToWorkList(Tmp.Val);
2569 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2570 }
2571
Nate Begeman83e75ec2005-09-06 04:43:02 +00002572 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002573}
2574
Nate Begeman83e75ec2005-09-06 04:43:02 +00002575SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002576 SDOperand N0 = N->getOperand(0);
2577 MVT::ValueType VT = N->getValueType(0);
2578 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002579 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002580
Nate Begeman1d4d4142005-09-01 00:19:25 +00002581 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002582 if (N0CFP) {
2583 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002584 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002585 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002586 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002587}
2588
Nate Begeman83e75ec2005-09-06 04:43:02 +00002589SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002590 SDOperand N0 = N->getOperand(0);
2591 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2592 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002593
2594 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002595 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002596 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Chris Lattnere564dbb2006-05-05 21:34:35 +00002597
2598 // fold (fpext (load x)) -> (fpext (fpround (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002599 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002600 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002601 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2602 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2603 LN0->getBasePtr(), LN0->getSrcValue(),
2604 LN0->getSrcValueOffset(),
Chris Lattnere564dbb2006-05-05 21:34:35 +00002605 N0.getValueType());
2606 CombineTo(N, ExtLoad);
2607 CombineTo(N0.Val, DAG.getNode(ISD::FP_ROUND, N0.getValueType(), ExtLoad),
2608 ExtLoad.getValue(1));
2609 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2610 }
2611
2612
Nate Begeman83e75ec2005-09-06 04:43:02 +00002613 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002614}
2615
Nate Begeman83e75ec2005-09-06 04:43:02 +00002616SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002617 SDOperand N0 = N->getOperand(0);
2618 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2619 MVT::ValueType VT = N->getValueType(0);
2620
2621 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002622 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002623 return DAG.getNode(ISD::FNEG, VT, N0);
2624 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002625 if (N0.getOpcode() == ISD::SUB)
2626 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002627 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002628 if (N0.getOpcode() == ISD::FNEG)
2629 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002630 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002631}
2632
Nate Begeman83e75ec2005-09-06 04:43:02 +00002633SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002634 SDOperand N0 = N->getOperand(0);
2635 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2636 MVT::ValueType VT = N->getValueType(0);
2637
Nate Begeman1d4d4142005-09-01 00:19:25 +00002638 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002639 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002640 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002641 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002642 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002643 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002644 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002645 // fold (fabs (fcopysign x, y)) -> (fabs x)
2646 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2647 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2648
Nate Begeman83e75ec2005-09-06 04:43:02 +00002649 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002650}
2651
Nate Begeman44728a72005-09-19 22:34:01 +00002652SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2653 SDOperand Chain = N->getOperand(0);
2654 SDOperand N1 = N->getOperand(1);
2655 SDOperand N2 = N->getOperand(2);
2656 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2657
2658 // never taken branch, fold to chain
2659 if (N1C && N1C->isNullValue())
2660 return Chain;
2661 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002662 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002663 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002664 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2665 // on the target.
2666 if (N1.getOpcode() == ISD::SETCC &&
2667 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2668 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2669 N1.getOperand(0), N1.getOperand(1), N2);
2670 }
Nate Begeman44728a72005-09-19 22:34:01 +00002671 return SDOperand();
2672}
2673
Chris Lattner3ea0b472005-10-05 06:47:48 +00002674// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2675//
Nate Begeman44728a72005-09-19 22:34:01 +00002676SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002677 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2678 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2679
2680 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002681 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
Chris Lattner30f73e72006-10-14 03:52:46 +00002682 if (Simp.Val) AddToWorkList(Simp.Val);
2683
Nate Begemane17daeb2005-10-05 21:43:42 +00002684 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2685
2686 // fold br_cc true, dest -> br dest (unconditional branch)
2687 if (SCCC && SCCC->getValue())
2688 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2689 N->getOperand(4));
2690 // fold br_cc false, dest -> unconditional fall through
2691 if (SCCC && SCCC->isNullValue())
2692 return N->getOperand(0);
Chris Lattner30f73e72006-10-14 03:52:46 +00002693
Nate Begemane17daeb2005-10-05 21:43:42 +00002694 // fold to a simpler setcc
2695 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2696 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2697 Simp.getOperand(2), Simp.getOperand(0),
2698 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002699 return SDOperand();
2700}
2701
Chris Lattner01a22022005-10-10 22:04:48 +00002702SDOperand DAGCombiner::visitLOAD(SDNode *N) {
Evan Cheng466685d2006-10-09 20:57:25 +00002703 LoadSDNode *LD = cast<LoadSDNode>(N);
2704 SDOperand Chain = LD->getChain();
2705 SDOperand Ptr = LD->getBasePtr();
Jim Laskey6ff23e52006-10-04 16:53:27 +00002706
Chris Lattnere4b95392006-03-31 18:06:18 +00002707 // If there are no uses of the loaded value, change uses of the chain value
2708 // into uses of the chain input (i.e. delete the dead load).
2709 if (N->hasNUsesOfValue(0, 0))
2710 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
Chris Lattner01a22022005-10-10 22:04:48 +00002711
2712 // If this load is directly stored, replace the load value with the stored
2713 // value.
2714 // TODO: Handle store large -> read small portion.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002715 // TODO: Handle TRUNCSTORE/LOADEXT
2716 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002717 if (ISD::isNON_TRUNCStore(Chain.Val)) {
2718 StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
2719 if (PrevST->getBasePtr() == Ptr &&
2720 PrevST->getValue().getValueType() == N->getValueType(0))
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002721 return CombineTo(N, Chain.getOperand(1), Chain);
Evan Cheng8b2794a2006-10-13 21:14:26 +00002722 }
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002723 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00002724
Jim Laskey7ca56af2006-10-11 13:47:09 +00002725 if (CombinerAA) {
Jim Laskey279f0532006-09-25 16:29:54 +00002726 // Walk up chain skipping non-aliasing memory nodes.
2727 SDOperand BetterChain = FindBetterChain(N, Chain);
2728
Jim Laskey6ff23e52006-10-04 16:53:27 +00002729 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00002730 if (Chain != BetterChain) {
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002731 SDOperand ReplLoad;
2732
Jim Laskey279f0532006-09-25 16:29:54 +00002733 // Replace the chain to void dependency.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002734 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
2735 ReplLoad = DAG.getLoad(N->getValueType(0), BetterChain, Ptr,
2736 LD->getSrcValue(), LD->getSrcValueOffset());
2737 } else {
2738 ReplLoad = DAG.getExtLoad(LD->getExtensionType(),
2739 LD->getValueType(0),
2740 BetterChain, Ptr, LD->getSrcValue(),
2741 LD->getSrcValueOffset(),
2742 LD->getLoadedVT());
2743 }
Jim Laskey279f0532006-09-25 16:29:54 +00002744
Jim Laskey6ff23e52006-10-04 16:53:27 +00002745 // Create token factor to keep old chain connected.
Jim Laskey288af5e2006-09-25 19:32:58 +00002746 SDOperand Token = DAG.getNode(ISD::TokenFactor, MVT::Other,
2747 Chain, ReplLoad.getValue(1));
Jim Laskey6ff23e52006-10-04 16:53:27 +00002748
Jim Laskey274062c2006-10-13 23:32:28 +00002749 // Replace uses with load result and token factor. Don't add users
2750 // to work list.
2751 return CombineTo(N, ReplLoad.getValue(0), Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00002752 }
2753 }
2754
Chris Lattner01a22022005-10-10 22:04:48 +00002755 return SDOperand();
2756}
2757
Chris Lattner87514ca2005-10-10 22:31:19 +00002758SDOperand DAGCombiner::visitSTORE(SDNode *N) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002759 StoreSDNode *ST = cast<StoreSDNode>(N);
2760 SDOperand Chain = ST->getChain();
2761 SDOperand Value = ST->getValue();
2762 SDOperand Ptr = ST->getBasePtr();
Jim Laskey7aed46c2006-10-11 18:55:16 +00002763
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002764 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002765 // FIXME: This needs to know that the resultant store does not need a
2766 // higher alignment than the original.
Jim Laskey14fbcbf2006-09-25 21:11:32 +00002767 if (0 && Value.getOpcode() == ISD::BIT_CONVERT) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002768 return DAG.getStore(Chain, Value.getOperand(0), Ptr, ST->getSrcValue(),
2769 ST->getSrcValueOffset());
Jim Laskey279f0532006-09-25 16:29:54 +00002770 }
2771
2772 if (CombinerAA) {
2773 // Walk up chain skipping non-aliasing memory nodes.
2774 SDOperand BetterChain = FindBetterChain(N, Chain);
2775
Jim Laskey6ff23e52006-10-04 16:53:27 +00002776 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00002777 if (Chain != BetterChain) {
Jim Laskey6ff23e52006-10-04 16:53:27 +00002778 // Replace the chain to avoid dependency.
Jim Laskeyd4edf2c2006-10-14 12:14:27 +00002779 SDOperand ReplStore;
2780 if (ST->isTruncatingStore()) {
2781 ReplStore = DAG.getTruncStore(BetterChain, Value, Ptr,
2782 ST->getSrcValue(),ST->getSrcValueOffset(), ST->getStoredVT());
2783 } else {
2784 ReplStore = DAG.getStore(BetterChain, Value, Ptr,
2785 ST->getSrcValue(), ST->getSrcValueOffset());
2786 }
2787
Jim Laskey279f0532006-09-25 16:29:54 +00002788 // Create token to keep both nodes around.
Jim Laskey274062c2006-10-13 23:32:28 +00002789 SDOperand Token =
2790 DAG.getNode(ISD::TokenFactor, MVT::Other, Chain, ReplStore);
2791
2792 // Don't add users to work list.
2793 return CombineTo(N, Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00002794 }
Jim Laskeyd1aed7a2006-09-21 16:28:59 +00002795 }
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002796
Chris Lattner87514ca2005-10-10 22:31:19 +00002797 return SDOperand();
2798}
2799
Chris Lattnerca242442006-03-19 01:27:56 +00002800SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
2801 SDOperand InVec = N->getOperand(0);
2802 SDOperand InVal = N->getOperand(1);
2803 SDOperand EltNo = N->getOperand(2);
2804
2805 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
2806 // vector with the inserted element.
2807 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2808 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002809 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00002810 if (Elt < Ops.size())
2811 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002812 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(),
2813 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00002814 }
2815
2816 return SDOperand();
2817}
2818
2819SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
2820 SDOperand InVec = N->getOperand(0);
2821 SDOperand InVal = N->getOperand(1);
2822 SDOperand EltNo = N->getOperand(2);
2823 SDOperand NumElts = N->getOperand(3);
2824 SDOperand EltType = N->getOperand(4);
2825
2826 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
2827 // vector with the inserted element.
2828 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2829 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002830 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00002831 if (Elt < Ops.size()-2)
2832 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002833 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(),
2834 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00002835 }
2836
2837 return SDOperand();
2838}
2839
Chris Lattnerd7648c82006-03-28 20:28:38 +00002840SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
2841 unsigned NumInScalars = N->getNumOperands()-2;
2842 SDOperand NumElts = N->getOperand(NumInScalars);
2843 SDOperand EltType = N->getOperand(NumInScalars+1);
2844
2845 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
2846 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
2847 // two distinct vectors, turn this into a shuffle node.
2848 SDOperand VecIn1, VecIn2;
2849 for (unsigned i = 0; i != NumInScalars; ++i) {
2850 // Ignore undef inputs.
2851 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
2852
2853 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
2854 // constant index, bail out.
2855 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
2856 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
2857 VecIn1 = VecIn2 = SDOperand(0, 0);
2858 break;
2859 }
2860
2861 // If the input vector type disagrees with the result of the vbuild_vector,
2862 // we can't make a shuffle.
2863 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
2864 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
2865 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
2866 VecIn1 = VecIn2 = SDOperand(0, 0);
2867 break;
2868 }
2869
2870 // Otherwise, remember this. We allow up to two distinct input vectors.
2871 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
2872 continue;
2873
2874 if (VecIn1.Val == 0) {
2875 VecIn1 = ExtractedFromVec;
2876 } else if (VecIn2.Val == 0) {
2877 VecIn2 = ExtractedFromVec;
2878 } else {
2879 // Too many inputs.
2880 VecIn1 = VecIn2 = SDOperand(0, 0);
2881 break;
2882 }
2883 }
2884
2885 // If everything is good, we can make a shuffle operation.
2886 if (VecIn1.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002887 SmallVector<SDOperand, 8> BuildVecIndices;
Chris Lattnerd7648c82006-03-28 20:28:38 +00002888 for (unsigned i = 0; i != NumInScalars; ++i) {
2889 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
2890 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
2891 continue;
2892 }
2893
2894 SDOperand Extract = N->getOperand(i);
2895
2896 // If extracting from the first vector, just use the index directly.
2897 if (Extract.getOperand(0) == VecIn1) {
2898 BuildVecIndices.push_back(Extract.getOperand(1));
2899 continue;
2900 }
2901
2902 // Otherwise, use InIdx + VecSize
2903 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
2904 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars, MVT::i32));
2905 }
2906
2907 // Add count and size info.
2908 BuildVecIndices.push_back(NumElts);
2909 BuildVecIndices.push_back(DAG.getValueType(MVT::i32));
2910
2911 // Return the new VVECTOR_SHUFFLE node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002912 SDOperand Ops[5];
2913 Ops[0] = VecIn1;
Chris Lattnercef896e2006-03-28 22:19:47 +00002914 if (VecIn2.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002915 Ops[1] = VecIn2;
Chris Lattnercef896e2006-03-28 22:19:47 +00002916 } else {
2917 // Use an undef vbuild_vector as input for the second operand.
2918 std::vector<SDOperand> UnOps(NumInScalars,
2919 DAG.getNode(ISD::UNDEF,
2920 cast<VTSDNode>(EltType)->getVT()));
2921 UnOps.push_back(NumElts);
2922 UnOps.push_back(EltType);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002923 Ops[1] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
2924 &UnOps[0], UnOps.size());
2925 AddToWorkList(Ops[1].Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00002926 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002927 Ops[2] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
2928 &BuildVecIndices[0], BuildVecIndices.size());
2929 Ops[3] = NumElts;
2930 Ops[4] = EltType;
2931 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops, 5);
Chris Lattnerd7648c82006-03-28 20:28:38 +00002932 }
2933
2934 return SDOperand();
2935}
2936
Chris Lattner66445d32006-03-28 22:11:53 +00002937SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00002938 SDOperand ShufMask = N->getOperand(2);
2939 unsigned NumElts = ShufMask.getNumOperands();
2940
2941 // If the shuffle mask is an identity operation on the LHS, return the LHS.
2942 bool isIdentity = true;
2943 for (unsigned i = 0; i != NumElts; ++i) {
2944 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2945 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
2946 isIdentity = false;
2947 break;
2948 }
2949 }
2950 if (isIdentity) return N->getOperand(0);
2951
2952 // If the shuffle mask is an identity operation on the RHS, return the RHS.
2953 isIdentity = true;
2954 for (unsigned i = 0; i != NumElts; ++i) {
2955 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
2956 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
2957 isIdentity = false;
2958 break;
2959 }
2960 }
2961 if (isIdentity) return N->getOperand(1);
Evan Chenge7bec0d2006-07-20 22:44:41 +00002962
2963 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
2964 // needed at all.
2965 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00002966 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00002967 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00002968 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00002969 for (unsigned i = 0; i != NumElts; ++i)
2970 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
2971 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
2972 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00002973 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00002974 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00002975 BaseIdx = Idx;
2976 } else {
2977 if (BaseIdx != Idx)
2978 isSplat = false;
2979 if (VecNum != V) {
2980 isUnary = false;
2981 break;
2982 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00002983 }
2984 }
2985
2986 SDOperand N0 = N->getOperand(0);
2987 SDOperand N1 = N->getOperand(1);
2988 // Normalize unary shuffle so the RHS is undef.
2989 if (isUnary && VecNum == 1)
2990 std::swap(N0, N1);
2991
Evan Cheng917ec982006-07-21 08:25:53 +00002992 // If it is a splat, check if the argument vector is a build_vector with
2993 // all scalar elements the same.
2994 if (isSplat) {
2995 SDNode *V = N0.Val;
2996 if (V->getOpcode() == ISD::BIT_CONVERT)
2997 V = V->getOperand(0).Val;
2998 if (V->getOpcode() == ISD::BUILD_VECTOR) {
2999 unsigned NumElems = V->getNumOperands()-2;
3000 if (NumElems > BaseIdx) {
3001 SDOperand Base;
3002 bool AllSame = true;
3003 for (unsigned i = 0; i != NumElems; ++i) {
3004 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3005 Base = V->getOperand(i);
3006 break;
3007 }
3008 }
3009 // Splat of <u, u, u, u>, return <u, u, u, u>
3010 if (!Base.Val)
3011 return N0;
3012 for (unsigned i = 0; i != NumElems; ++i) {
3013 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3014 V->getOperand(i) != Base) {
3015 AllSame = false;
3016 break;
3017 }
3018 }
3019 // Splat of <x, x, x, x>, return <x, x, x, x>
3020 if (AllSame)
3021 return N0;
3022 }
3023 }
3024 }
3025
Evan Chenge7bec0d2006-07-20 22:44:41 +00003026 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3027 // into an undef.
3028 if (isUnary || N0 == N1) {
3029 if (N0.getOpcode() == ISD::UNDEF)
Evan Chengc04766a2006-04-06 23:20:43 +00003030 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00003031 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3032 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003033 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00003034 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00003035 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3036 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3037 MappedOps.push_back(ShufMask.getOperand(i));
3038 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00003039 unsigned NewIdx =
3040 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3041 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00003042 }
3043 }
3044 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003045 &MappedOps[0], MappedOps.size());
Chris Lattner3e104b12006-04-08 04:15:24 +00003046 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00003047 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
Evan Chenge7bec0d2006-07-20 22:44:41 +00003048 N0,
Chris Lattner66445d32006-03-28 22:11:53 +00003049 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
3050 ShufMask);
3051 }
3052
3053 return SDOperand();
3054}
3055
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003056SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
3057 SDOperand ShufMask = N->getOperand(2);
3058 unsigned NumElts = ShufMask.getNumOperands()-2;
3059
3060 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3061 bool isIdentity = true;
3062 for (unsigned i = 0; i != NumElts; ++i) {
3063 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3064 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3065 isIdentity = false;
3066 break;
3067 }
3068 }
3069 if (isIdentity) return N->getOperand(0);
3070
3071 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3072 isIdentity = true;
3073 for (unsigned i = 0; i != NumElts; ++i) {
3074 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3075 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3076 isIdentity = false;
3077 break;
3078 }
3079 }
3080 if (isIdentity) return N->getOperand(1);
3081
Evan Chenge7bec0d2006-07-20 22:44:41 +00003082 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3083 // needed at all.
3084 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003085 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003086 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003087 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003088 for (unsigned i = 0; i != NumElts; ++i)
3089 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3090 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3091 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003092 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003093 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003094 BaseIdx = Idx;
3095 } else {
3096 if (BaseIdx != Idx)
3097 isSplat = false;
3098 if (VecNum != V) {
3099 isUnary = false;
3100 break;
3101 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003102 }
3103 }
3104
3105 SDOperand N0 = N->getOperand(0);
3106 SDOperand N1 = N->getOperand(1);
3107 // Normalize unary shuffle so the RHS is undef.
3108 if (isUnary && VecNum == 1)
3109 std::swap(N0, N1);
3110
Evan Cheng917ec982006-07-21 08:25:53 +00003111 // If it is a splat, check if the argument vector is a build_vector with
3112 // all scalar elements the same.
3113 if (isSplat) {
3114 SDNode *V = N0.Val;
Evan Cheng59569222006-10-16 22:49:37 +00003115
3116 // If this is a vbit convert that changes the element type of the vector but
3117 // not the number of vector elements, look through it. Be careful not to
3118 // look though conversions that change things like v4f32 to v2f64.
3119 if (V->getOpcode() == ISD::VBIT_CONVERT) {
3120 SDOperand ConvInput = V->getOperand(0);
Evan Cheng5d04a1a2006-10-17 17:06:35 +00003121 if (ConvInput.getValueType() == MVT::Vector &&
3122 NumElts ==
Evan Cheng59569222006-10-16 22:49:37 +00003123 ConvInput.getConstantOperandVal(ConvInput.getNumOperands()-2))
3124 V = ConvInput.Val;
3125 }
3126
Evan Cheng917ec982006-07-21 08:25:53 +00003127 if (V->getOpcode() == ISD::VBUILD_VECTOR) {
3128 unsigned NumElems = V->getNumOperands()-2;
3129 if (NumElems > BaseIdx) {
3130 SDOperand Base;
3131 bool AllSame = true;
3132 for (unsigned i = 0; i != NumElems; ++i) {
3133 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3134 Base = V->getOperand(i);
3135 break;
3136 }
3137 }
3138 // Splat of <u, u, u, u>, return <u, u, u, u>
3139 if (!Base.Val)
3140 return N0;
3141 for (unsigned i = 0; i != NumElems; ++i) {
3142 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3143 V->getOperand(i) != Base) {
3144 AllSame = false;
3145 break;
3146 }
3147 }
3148 // Splat of <x, x, x, x>, return <x, x, x, x>
3149 if (AllSame)
3150 return N0;
3151 }
3152 }
3153 }
3154
Evan Chenge7bec0d2006-07-20 22:44:41 +00003155 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3156 // into an undef.
3157 if (isUnary || N0 == N1) {
Chris Lattner17614ea2006-04-08 05:34:25 +00003158 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3159 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003160 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner17614ea2006-04-08 05:34:25 +00003161 for (unsigned i = 0; i != NumElts; ++i) {
3162 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3163 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3164 MappedOps.push_back(ShufMask.getOperand(i));
3165 } else {
3166 unsigned NewIdx =
3167 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3168 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
3169 }
3170 }
3171 // Add the type/#elts values.
3172 MappedOps.push_back(ShufMask.getOperand(NumElts));
3173 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
3174
3175 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003176 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003177 AddToWorkList(ShufMask.Val);
3178
3179 // Build the undef vector.
3180 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
3181 for (unsigned i = 0; i != NumElts; ++i)
3182 MappedOps[i] = UDVal;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003183 MappedOps[NumElts ] = *(N0.Val->op_end()-2);
3184 MappedOps[NumElts+1] = *(N0.Val->op_end()-1);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003185 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3186 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003187
3188 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
Evan Chenge7bec0d2006-07-20 22:44:41 +00003189 N0, UDVal, ShufMask,
Chris Lattner17614ea2006-04-08 05:34:25 +00003190 MappedOps[NumElts], MappedOps[NumElts+1]);
3191 }
3192
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003193 return SDOperand();
3194}
3195
Evan Cheng44f1f092006-04-20 08:56:16 +00003196/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
3197/// a VAND to a vector_shuffle with the destination vector and a zero vector.
3198/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
3199/// vector_shuffle V, Zero, <0, 4, 2, 4>
3200SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
3201 SDOperand LHS = N->getOperand(0);
3202 SDOperand RHS = N->getOperand(1);
3203 if (N->getOpcode() == ISD::VAND) {
3204 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
3205 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
3206 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
3207 RHS = RHS.getOperand(0);
3208 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
3209 std::vector<SDOperand> IdxOps;
3210 unsigned NumOps = RHS.getNumOperands();
3211 unsigned NumElts = NumOps-2;
3212 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
3213 for (unsigned i = 0; i != NumElts; ++i) {
3214 SDOperand Elt = RHS.getOperand(i);
3215 if (!isa<ConstantSDNode>(Elt))
3216 return SDOperand();
3217 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
3218 IdxOps.push_back(DAG.getConstant(i, EVT));
3219 else if (cast<ConstantSDNode>(Elt)->isNullValue())
3220 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
3221 else
3222 return SDOperand();
3223 }
3224
3225 // Let's see if the target supports this vector_shuffle.
3226 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
3227 return SDOperand();
3228
3229 // Return the new VVECTOR_SHUFFLE node.
3230 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
3231 SDOperand EVTNode = DAG.getValueType(EVT);
3232 std::vector<SDOperand> Ops;
Chris Lattner516b9622006-09-14 20:50:57 +00003233 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode,
3234 EVTNode);
Evan Cheng44f1f092006-04-20 08:56:16 +00003235 Ops.push_back(LHS);
3236 AddToWorkList(LHS.Val);
3237 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
3238 ZeroOps.push_back(NumEltsNode);
3239 ZeroOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003240 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3241 &ZeroOps[0], ZeroOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003242 IdxOps.push_back(NumEltsNode);
3243 IdxOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003244 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3245 &IdxOps[0], IdxOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003246 Ops.push_back(NumEltsNode);
3247 Ops.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003248 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
3249 &Ops[0], Ops.size());
Evan Cheng44f1f092006-04-20 08:56:16 +00003250 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
3251 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
3252 DstVecSize, DstVecEVT);
3253 }
3254 return Result;
3255 }
3256 }
3257 return SDOperand();
3258}
3259
Chris Lattneredab1b92006-04-02 03:25:57 +00003260/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
3261/// the scalar operation of the vop if it is operating on an integer vector
3262/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
3263SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
3264 ISD::NodeType FPOp) {
3265 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
3266 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
3267 SDOperand LHS = N->getOperand(0);
3268 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00003269 SDOperand Shuffle = XformToShuffleWithZero(N);
3270 if (Shuffle.Val) return Shuffle;
3271
Chris Lattneredab1b92006-04-02 03:25:57 +00003272 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
3273 // this operation.
3274 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
3275 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003276 SmallVector<SDOperand, 8> Ops;
Chris Lattneredab1b92006-04-02 03:25:57 +00003277 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
3278 SDOperand LHSOp = LHS.getOperand(i);
3279 SDOperand RHSOp = RHS.getOperand(i);
3280 // If these two elements can't be folded, bail out.
3281 if ((LHSOp.getOpcode() != ISD::UNDEF &&
3282 LHSOp.getOpcode() != ISD::Constant &&
3283 LHSOp.getOpcode() != ISD::ConstantFP) ||
3284 (RHSOp.getOpcode() != ISD::UNDEF &&
3285 RHSOp.getOpcode() != ISD::Constant &&
3286 RHSOp.getOpcode() != ISD::ConstantFP))
3287 break;
Evan Cheng7b336a82006-05-31 06:08:35 +00003288 // Can't fold divide by zero.
3289 if (N->getOpcode() == ISD::VSDIV || N->getOpcode() == ISD::VUDIV) {
3290 if ((RHSOp.getOpcode() == ISD::Constant &&
3291 cast<ConstantSDNode>(RHSOp.Val)->isNullValue()) ||
3292 (RHSOp.getOpcode() == ISD::ConstantFP &&
3293 !cast<ConstantFPSDNode>(RHSOp.Val)->getValue()))
3294 break;
3295 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003296 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00003297 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00003298 assert((Ops.back().getOpcode() == ISD::UNDEF ||
3299 Ops.back().getOpcode() == ISD::Constant ||
3300 Ops.back().getOpcode() == ISD::ConstantFP) &&
3301 "Scalar binop didn't fold!");
3302 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003303
3304 if (Ops.size() == LHS.getNumOperands()-2) {
3305 Ops.push_back(*(LHS.Val->op_end()-2));
3306 Ops.push_back(*(LHS.Val->op_end()-1));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003307 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003308 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003309 }
3310
3311 return SDOperand();
3312}
3313
Nate Begeman44728a72005-09-19 22:34:01 +00003314SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00003315 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
3316
3317 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
3318 cast<CondCodeSDNode>(N0.getOperand(2))->get());
3319 // If we got a simplified select_cc node back from SimplifySelectCC, then
3320 // break it down into a new SETCC node, and a new SELECT node, and then return
3321 // the SELECT node, since we were called with a SELECT node.
3322 if (SCC.Val) {
3323 // Check to see if we got a select_cc back (to turn into setcc/select).
3324 // Otherwise, just return whatever node we got back, like fabs.
3325 if (SCC.getOpcode() == ISD::SELECT_CC) {
3326 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
3327 SCC.getOperand(0), SCC.getOperand(1),
3328 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00003329 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003330 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
3331 SCC.getOperand(3), SETCC);
3332 }
3333 return SCC;
3334 }
Nate Begeman44728a72005-09-19 22:34:01 +00003335 return SDOperand();
3336}
3337
Chris Lattner40c62d52005-10-18 06:04:22 +00003338/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
3339/// are the two values being selected between, see if we can simplify the
Chris Lattner729c6d12006-05-27 00:43:02 +00003340/// select. Callers of this should assume that TheSelect is deleted if this
3341/// returns true. As such, they should return the appropriate thing (e.g. the
3342/// node) back to the top-level of the DAG combiner loop to avoid it being
3343/// looked at.
Chris Lattner40c62d52005-10-18 06:04:22 +00003344///
3345bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
3346 SDOperand RHS) {
3347
3348 // If this is a select from two identical things, try to pull the operation
3349 // through the select.
3350 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
Chris Lattner40c62d52005-10-18 06:04:22 +00003351 // If this is a load and the token chain is identical, replace the select
3352 // of two loads with a load through a select of the address to load from.
3353 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
3354 // constants have been dropped into the constant pool.
Evan Cheng466685d2006-10-09 20:57:25 +00003355 if (LHS.getOpcode() == ISD::LOAD &&
Chris Lattner40c62d52005-10-18 06:04:22 +00003356 // Token chains must be identical.
Evan Cheng466685d2006-10-09 20:57:25 +00003357 LHS.getOperand(0) == RHS.getOperand(0)) {
3358 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
3359 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
3360
3361 // If this is an EXTLOAD, the VT's must match.
Evan Cheng2e49f092006-10-11 07:10:22 +00003362 if (LLD->getLoadedVT() == RLD->getLoadedVT()) {
Evan Cheng466685d2006-10-09 20:57:25 +00003363 // FIXME: this conflates two src values, discarding one. This is not
3364 // the right thing to do, but nothing uses srcvalues now. When they do,
3365 // turn SrcValue into a list of locations.
3366 SDOperand Addr;
3367 if (TheSelect->getOpcode() == ISD::SELECT)
3368 Addr = DAG.getNode(ISD::SELECT, LLD->getBasePtr().getValueType(),
3369 TheSelect->getOperand(0), LLD->getBasePtr(),
3370 RLD->getBasePtr());
3371 else
3372 Addr = DAG.getNode(ISD::SELECT_CC, LLD->getBasePtr().getValueType(),
3373 TheSelect->getOperand(0),
3374 TheSelect->getOperand(1),
3375 LLD->getBasePtr(), RLD->getBasePtr(),
3376 TheSelect->getOperand(4));
Chris Lattner40c62d52005-10-18 06:04:22 +00003377
Evan Cheng466685d2006-10-09 20:57:25 +00003378 SDOperand Load;
3379 if (LLD->getExtensionType() == ISD::NON_EXTLOAD)
3380 Load = DAG.getLoad(TheSelect->getValueType(0), LLD->getChain(),
3381 Addr,LLD->getSrcValue(), LLD->getSrcValueOffset());
3382 else {
3383 Load = DAG.getExtLoad(LLD->getExtensionType(),
3384 TheSelect->getValueType(0),
3385 LLD->getChain(), Addr, LLD->getSrcValue(),
3386 LLD->getSrcValueOffset(),
Evan Cheng2e49f092006-10-11 07:10:22 +00003387 LLD->getLoadedVT());
Evan Cheng466685d2006-10-09 20:57:25 +00003388 }
3389 // Users of the select now use the result of the load.
3390 CombineTo(TheSelect, Load);
3391
3392 // Users of the old loads now use the new load's chain. We know the
3393 // old-load value is dead now.
3394 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
3395 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
3396 return true;
Evan Chengc5484282006-10-04 00:56:09 +00003397 }
Chris Lattner40c62d52005-10-18 06:04:22 +00003398 }
3399 }
3400
3401 return false;
3402}
3403
Nate Begeman44728a72005-09-19 22:34:01 +00003404SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
3405 SDOperand N2, SDOperand N3,
3406 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00003407
3408 MVT::ValueType VT = N2.getValueType();
Nate Begemanf845b452005-10-08 00:29:44 +00003409 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
3410 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
3411 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
3412
3413 // Determine if the condition we're dealing with is constant
3414 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00003415 if (SCC.Val) AddToWorkList(SCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003416 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
3417
3418 // fold select_cc true, x, y -> x
3419 if (SCCC && SCCC->getValue())
3420 return N2;
3421 // fold select_cc false, x, y -> y
3422 if (SCCC && SCCC->getValue() == 0)
3423 return N3;
3424
3425 // Check to see if we can simplify the select into an fabs node
3426 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
3427 // Allow either -0.0 or 0.0
3428 if (CFP->getValue() == 0.0) {
3429 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
3430 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
3431 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
3432 N2 == N3.getOperand(0))
3433 return DAG.getNode(ISD::FABS, VT, N0);
3434
3435 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
3436 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
3437 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
3438 N2.getOperand(0) == N3)
3439 return DAG.getNode(ISD::FABS, VT, N3);
3440 }
3441 }
3442
3443 // Check to see if we can perform the "gzip trick", transforming
3444 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
Chris Lattnere3152e52006-09-20 06:41:35 +00003445 if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
Nate Begemanf845b452005-10-08 00:29:44 +00003446 MVT::isInteger(N0.getValueType()) &&
Chris Lattnere3152e52006-09-20 06:41:35 +00003447 MVT::isInteger(N2.getValueType()) &&
3448 (N1C->isNullValue() || // (a < 0) ? b : 0
3449 (N1C->getValue() == 1 && N0 == N2))) { // (a < 1) ? a : 0
Nate Begemanf845b452005-10-08 00:29:44 +00003450 MVT::ValueType XType = N0.getValueType();
3451 MVT::ValueType AType = N2.getValueType();
3452 if (XType >= AType) {
3453 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00003454 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00003455 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
3456 unsigned ShCtV = Log2_64(N2C->getValue());
3457 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
3458 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
3459 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00003460 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003461 if (XType > AType) {
3462 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003463 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003464 }
3465 return DAG.getNode(ISD::AND, AType, Shift, N2);
3466 }
3467 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3468 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3469 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003470 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003471 if (XType > AType) {
3472 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003473 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003474 }
3475 return DAG.getNode(ISD::AND, AType, Shift, N2);
3476 }
3477 }
Nate Begeman07ed4172005-10-10 21:26:48 +00003478
3479 // fold select C, 16, 0 -> shl C, 4
3480 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
3481 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
3482 // Get a SetCC of the condition
3483 // FIXME: Should probably make sure that setcc is legal if we ever have a
3484 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00003485 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00003486 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00003487 if (AfterLegalize) {
3488 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003489 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
Nate Begemanb0d04a72006-02-18 02:40:58 +00003490 } else {
3491 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003492 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003493 }
Chris Lattner5750df92006-03-01 04:03:14 +00003494 AddToWorkList(SCC.Val);
3495 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00003496 // shl setcc result by log2 n2c
3497 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
3498 DAG.getConstant(Log2_64(N2C->getValue()),
3499 TLI.getShiftAmountTy()));
3500 }
3501
Nate Begemanf845b452005-10-08 00:29:44 +00003502 // Check to see if this is the equivalent of setcc
3503 // FIXME: Turn all of these into setcc if setcc if setcc is legal
3504 // otherwise, go ahead with the folds.
3505 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
3506 MVT::ValueType XType = N0.getValueType();
3507 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
3508 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
3509 if (Res.getValueType() != VT)
3510 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
3511 return Res;
3512 }
3513
3514 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
3515 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
3516 TLI.isOperationLegal(ISD::CTLZ, XType)) {
3517 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
3518 return DAG.getNode(ISD::SRL, XType, Ctlz,
3519 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
3520 TLI.getShiftAmountTy()));
3521 }
3522 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
3523 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
3524 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
3525 N0);
3526 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
3527 DAG.getConstant(~0ULL, XType));
3528 return DAG.getNode(ISD::SRL, XType,
3529 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
3530 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3531 TLI.getShiftAmountTy()));
3532 }
3533 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
3534 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
3535 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
3536 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3537 TLI.getShiftAmountTy()));
3538 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
3539 }
3540 }
3541
3542 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
3543 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
3544 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
3545 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
3546 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
3547 MVT::ValueType XType = N0.getValueType();
3548 if (SubC->isNullValue() && MVT::isInteger(XType)) {
3549 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3550 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3551 TLI.getShiftAmountTy()));
3552 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003553 AddToWorkList(Shift.Val);
3554 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003555 return DAG.getNode(ISD::XOR, XType, Add, Shift);
3556 }
3557 }
3558 }
3559
Nate Begeman44728a72005-09-19 22:34:01 +00003560 return SDOperand();
3561}
3562
Nate Begeman452d7be2005-09-16 00:54:12 +00003563SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00003564 SDOperand N1, ISD::CondCode Cond,
3565 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003566 // These setcc operations always fold.
3567 switch (Cond) {
3568 default: break;
3569 case ISD::SETFALSE:
3570 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
3571 case ISD::SETTRUE:
3572 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
3573 }
3574
3575 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
3576 uint64_t C1 = N1C->getValue();
3577 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val)) {
Chris Lattner51dabfb2006-10-14 00:41:01 +00003578 return DAG.FoldSetCC(VT, N0, N1, Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00003579 } else {
Chris Lattner5f42a242006-09-20 06:19:26 +00003580 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
3581 // equality comparison, then we're just comparing whether X itself is
3582 // zero.
3583 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
3584 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
3585 N0.getOperand(1).getOpcode() == ISD::Constant) {
3586 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
3587 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3588 ShAmt == Log2_32(MVT::getSizeInBits(N0.getValueType()))) {
3589 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
3590 // (srl (ctlz x), 5) == 0 -> X != 0
3591 // (srl (ctlz x), 5) != 1 -> X != 0
3592 Cond = ISD::SETNE;
3593 } else {
3594 // (srl (ctlz x), 5) != 0 -> X == 0
3595 // (srl (ctlz x), 5) == 1 -> X == 0
3596 Cond = ISD::SETEQ;
3597 }
3598 SDOperand Zero = DAG.getConstant(0, N0.getValueType());
3599 return DAG.getSetCC(VT, N0.getOperand(0).getOperand(0),
3600 Zero, Cond);
3601 }
3602 }
3603
Nate Begeman452d7be2005-09-16 00:54:12 +00003604 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
3605 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
3606 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
3607
3608 // If the comparison constant has bits in the upper part, the
3609 // zero-extended value could never match.
3610 if (C1 & (~0ULL << InSize)) {
3611 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
3612 switch (Cond) {
3613 case ISD::SETUGT:
3614 case ISD::SETUGE:
3615 case ISD::SETEQ: return DAG.getConstant(0, VT);
3616 case ISD::SETULT:
3617 case ISD::SETULE:
3618 case ISD::SETNE: return DAG.getConstant(1, VT);
3619 case ISD::SETGT:
3620 case ISD::SETGE:
3621 // True if the sign bit of C1 is set.
3622 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
3623 case ISD::SETLT:
3624 case ISD::SETLE:
3625 // True if the sign bit of C1 isn't set.
3626 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
3627 default:
3628 break;
3629 }
3630 }
3631
3632 // Otherwise, we can perform the comparison with the low bits.
3633 switch (Cond) {
3634 case ISD::SETEQ:
3635 case ISD::SETNE:
3636 case ISD::SETUGT:
3637 case ISD::SETUGE:
3638 case ISD::SETULT:
3639 case ISD::SETULE:
3640 return DAG.getSetCC(VT, N0.getOperand(0),
3641 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
3642 Cond);
3643 default:
3644 break; // todo, be more careful with signed comparisons
3645 }
3646 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
3647 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3648 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
3649 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
3650 MVT::ValueType ExtDstTy = N0.getValueType();
3651 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
3652
3653 // If the extended part has any inconsistent bits, it cannot ever
3654 // compare equal. In other words, they have to be all ones or all
3655 // zeros.
3656 uint64_t ExtBits =
3657 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
3658 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
3659 return DAG.getConstant(Cond == ISD::SETNE, VT);
3660
3661 SDOperand ZextOp;
3662 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
3663 if (Op0Ty == ExtSrcTy) {
3664 ZextOp = N0.getOperand(0);
3665 } else {
3666 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
3667 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
3668 DAG.getConstant(Imm, Op0Ty));
3669 }
Chris Lattner5750df92006-03-01 04:03:14 +00003670 AddToWorkList(ZextOp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003671 // Otherwise, make this a use of a zext.
3672 return DAG.getSetCC(VT, ZextOp,
3673 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
3674 ExtDstTy),
3675 Cond);
Chris Lattner3391bcd2006-02-08 02:13:15 +00003676 } else if ((N1C->getValue() == 0 || N1C->getValue() == 1) &&
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00003677 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3678
3679 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
3680 if (N0.getOpcode() == ISD::SETCC) {
3681 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getValue() != 1);
3682 if (TrueWhenTrue)
3683 return N0;
3684
3685 // Invert the condition.
3686 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
3687 CC = ISD::getSetCCInverse(CC,
3688 MVT::isInteger(N0.getOperand(0).getValueType()));
3689 return DAG.getSetCC(VT, N0.getOperand(0), N0.getOperand(1), CC);
3690 }
3691
3692 if ((N0.getOpcode() == ISD::XOR ||
3693 (N0.getOpcode() == ISD::AND &&
3694 N0.getOperand(0).getOpcode() == ISD::XOR &&
3695 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
3696 isa<ConstantSDNode>(N0.getOperand(1)) &&
3697 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
3698 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
3699 // can only do this if the top bits are known zero.
Chris Lattner50662be2006-10-17 21:24:15 +00003700 if (TLI.MaskedValueIsZero(N0,
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00003701 MVT::getIntVTBitMask(N0.getValueType())-1)){
3702 // Okay, get the un-inverted input value.
3703 SDOperand Val;
3704 if (N0.getOpcode() == ISD::XOR)
3705 Val = N0.getOperand(0);
3706 else {
3707 assert(N0.getOpcode() == ISD::AND &&
3708 N0.getOperand(0).getOpcode() == ISD::XOR);
3709 // ((X^1)&1)^1 -> X & 1
3710 Val = DAG.getNode(ISD::AND, N0.getValueType(),
3711 N0.getOperand(0).getOperand(0),
3712 N0.getOperand(1));
3713 }
3714 return DAG.getSetCC(VT, Val, N1,
3715 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Chris Lattner3391bcd2006-02-08 02:13:15 +00003716 }
Chris Lattner3391bcd2006-02-08 02:13:15 +00003717 }
Nate Begeman452d7be2005-09-16 00:54:12 +00003718 }
Chris Lattner5c46f742005-10-05 06:11:08 +00003719
Nate Begeman452d7be2005-09-16 00:54:12 +00003720 uint64_t MinVal, MaxVal;
3721 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
3722 if (ISD::isSignedIntSetCC(Cond)) {
3723 MinVal = 1ULL << (OperandBitSize-1);
3724 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
3725 MaxVal = ~0ULL >> (65-OperandBitSize);
3726 else
3727 MaxVal = 0;
3728 } else {
3729 MinVal = 0;
3730 MaxVal = ~0ULL >> (64-OperandBitSize);
3731 }
3732
3733 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
3734 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
3735 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
3736 --C1; // X >= C0 --> X > (C0-1)
3737 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
3738 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
3739 }
3740
3741 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
3742 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
3743 ++C1; // X <= C0 --> X < (C0+1)
3744 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
3745 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
3746 }
3747
3748 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
3749 return DAG.getConstant(0, VT); // X < MIN --> false
3750
3751 // Canonicalize setgt X, Min --> setne X, Min
3752 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
3753 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00003754 // Canonicalize setlt X, Max --> setne X, Max
3755 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
3756 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00003757
3758 // If we have setult X, 1, turn it into seteq X, 0
3759 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
3760 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
3761 ISD::SETEQ);
3762 // If we have setugt X, Max-1, turn it into seteq X, Max
3763 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
3764 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
3765 ISD::SETEQ);
3766
3767 // If we have "setcc X, C0", check to see if we can shrink the immediate
3768 // by changing cc.
3769
3770 // SETUGT X, SINTMAX -> SETLT X, 0
3771 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
3772 C1 == (~0ULL >> (65-OperandBitSize)))
3773 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
3774 ISD::SETLT);
3775
3776 // FIXME: Implement the rest of these.
3777
3778 // Fold bit comparisons when we can.
3779 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3780 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
3781 if (ConstantSDNode *AndRHS =
3782 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
3783 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
3784 // Perform the xform if the AND RHS is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00003785 if (isPowerOf2_64(AndRHS->getValue())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003786 return DAG.getNode(ISD::SRL, VT, N0,
3787 DAG.getConstant(Log2_64(AndRHS->getValue()),
3788 TLI.getShiftAmountTy()));
3789 }
3790 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
3791 // (X & 8) == 8 --> (X & 8) >> 3
3792 // Perform the xform if C1 is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00003793 if (isPowerOf2_64(C1)) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003794 return DAG.getNode(ISD::SRL, VT, N0,
Chris Lattner729c6d12006-05-27 00:43:02 +00003795 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
Nate Begeman452d7be2005-09-16 00:54:12 +00003796 }
3797 }
3798 }
3799 }
3800 } else if (isa<ConstantSDNode>(N0.Val)) {
3801 // Ensure that the constant occurs on the RHS.
3802 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
3803 }
3804
Chris Lattner51dabfb2006-10-14 00:41:01 +00003805 if (ConstantFPSDNode *N0C = dyn_cast<ConstantFPSDNode>(N0.Val)) {
3806 // Constant fold or commute setcc.
3807 SDOperand O = DAG.FoldSetCC(VT, N0, N1, Cond);
3808 if (O.Val) return O;
3809 }
Nate Begeman452d7be2005-09-16 00:54:12 +00003810
3811 if (N0 == N1) {
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00003812 // We can always fold X == X for integer setcc's.
Nate Begeman452d7be2005-09-16 00:54:12 +00003813 if (MVT::isInteger(N0.getValueType()))
3814 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
3815 unsigned UOF = ISD::getUnorderedFlavor(Cond);
3816 if (UOF == 2) // FP operators that are undefined on NaNs.
3817 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
3818 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
3819 return DAG.getConstant(UOF, VT);
3820 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
3821 // if it is not already.
Chris Lattner4090aee2006-01-18 19:13:41 +00003822 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Nate Begeman452d7be2005-09-16 00:54:12 +00003823 if (NewCond != Cond)
3824 return DAG.getSetCC(VT, N0, N1, NewCond);
3825 }
3826
3827 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3828 MVT::isInteger(N0.getValueType())) {
3829 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
3830 N0.getOpcode() == ISD::XOR) {
3831 // Simplify (X+Y) == (X+Z) --> Y == Z
3832 if (N0.getOpcode() == N1.getOpcode()) {
3833 if (N0.getOperand(0) == N1.getOperand(0))
3834 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
3835 if (N0.getOperand(1) == N1.getOperand(1))
3836 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng1efba0e2006-08-29 06:42:35 +00003837 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003838 // If X op Y == Y op X, try other combinations.
3839 if (N0.getOperand(0) == N1.getOperand(1))
3840 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
3841 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00003842 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00003843 }
3844 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003845
3846 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
3847 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
3848 // Turn (X+C1) == C2 --> X == C2-C1
3849 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
3850 return DAG.getSetCC(VT, N0.getOperand(0),
3851 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
3852 N0.getValueType()), Cond);
3853 }
3854
3855 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
3856 if (N0.getOpcode() == ISD::XOR)
Chris Lattner5c46f742005-10-05 06:11:08 +00003857 // If we know that all of the inverted bits are zero, don't bother
3858 // performing the inversion.
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003859 if (TLI.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getValue()))
Chris Lattner5c46f742005-10-05 06:11:08 +00003860 return DAG.getSetCC(VT, N0.getOperand(0),
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003861 DAG.getConstant(LHSR->getValue()^RHSC->getValue(),
Chris Lattner5c46f742005-10-05 06:11:08 +00003862 N0.getValueType()), Cond);
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003863 }
3864
3865 // Turn (C1-X) == C2 --> X == C1-C2
3866 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
3867 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
3868 return DAG.getSetCC(VT, N0.getOperand(1),
3869 DAG.getConstant(SUBC->getValue()-RHSC->getValue(),
3870 N0.getValueType()), Cond);
Chris Lattner5c46f742005-10-05 06:11:08 +00003871 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00003872 }
3873 }
3874
Nate Begeman452d7be2005-09-16 00:54:12 +00003875 // Simplify (X+Z) == X --> Z == 0
3876 if (N0.getOperand(0) == N1)
3877 return DAG.getSetCC(VT, N0.getOperand(1),
3878 DAG.getConstant(0, N0.getValueType()), Cond);
3879 if (N0.getOperand(1) == N1) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00003880 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Nate Begeman452d7be2005-09-16 00:54:12 +00003881 return DAG.getSetCC(VT, N0.getOperand(0),
3882 DAG.getConstant(0, N0.getValueType()), Cond);
3883 else {
3884 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
3885 // (Z-X) == X --> Z == X<<1
3886 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
3887 N1,
3888 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003889 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003890 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
3891 }
3892 }
3893 }
3894
3895 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
3896 N1.getOpcode() == ISD::XOR) {
3897 // Simplify X == (X+Z) --> Z == 0
3898 if (N1.getOperand(0) == N0) {
3899 return DAG.getSetCC(VT, N1.getOperand(1),
3900 DAG.getConstant(0, N1.getValueType()), Cond);
3901 } else if (N1.getOperand(1) == N0) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00003902 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003903 return DAG.getSetCC(VT, N1.getOperand(0),
3904 DAG.getConstant(0, N1.getValueType()), Cond);
3905 } else {
3906 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
3907 // X == (Z-X) --> X<<1 == Z
3908 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
3909 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003910 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003911 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
3912 }
3913 }
3914 }
3915 }
3916
3917 // Fold away ALL boolean setcc's.
3918 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00003919 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003920 switch (Cond) {
3921 default: assert(0 && "Unknown integer setcc!");
3922 case ISD::SETEQ: // X == Y -> (X^Y)^1
3923 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
3924 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
Chris Lattner5750df92006-03-01 04:03:14 +00003925 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003926 break;
3927 case ISD::SETNE: // X != Y --> (X^Y)
3928 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
3929 break;
3930 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
3931 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
3932 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
3933 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00003934 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003935 break;
3936 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
3937 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
3938 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
3939 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00003940 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003941 break;
3942 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
3943 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
3944 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
3945 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00003946 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003947 break;
3948 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
3949 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
3950 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
3951 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
3952 break;
3953 }
3954 if (VT != MVT::i1) {
Chris Lattner5750df92006-03-01 04:03:14 +00003955 AddToWorkList(N0.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003956 // FIXME: If running after legalize, we probably can't do this.
3957 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
3958 }
3959 return N0;
3960 }
3961
3962 // Could not fold it.
3963 return SDOperand();
3964}
3965
Nate Begeman69575232005-10-20 02:15:44 +00003966/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
3967/// return a DAG expression to select that will generate the same value by
3968/// multiplying by a magic number. See:
3969/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
3970SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00003971 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003972 SDOperand S = TLI.BuildSDIV(N, DAG, &Built);
3973
Andrew Lenharth232c9102006-06-12 16:07:18 +00003974 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003975 ii != ee; ++ii)
3976 AddToWorkList(*ii);
3977 return S;
Nate Begeman69575232005-10-20 02:15:44 +00003978}
3979
3980/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
3981/// return a DAG expression to select that will generate the same value by
3982/// multiplying by a magic number. See:
3983/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
3984SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00003985 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003986 SDOperand S = TLI.BuildUDIV(N, DAG, &Built);
Nate Begeman69575232005-10-20 02:15:44 +00003987
Andrew Lenharth232c9102006-06-12 16:07:18 +00003988 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003989 ii != ee; ++ii)
3990 AddToWorkList(*ii);
3991 return S;
Nate Begeman69575232005-10-20 02:15:44 +00003992}
3993
Jim Laskey71382342006-10-07 23:37:56 +00003994/// FindBaseOffset - Return true if base is known not to alias with anything
3995/// but itself. Provides base object and offset as results.
3996static bool FindBaseOffset(SDOperand Ptr, SDOperand &Base, int64_t &Offset) {
3997 // Assume it is a primitive operation.
3998 Base = Ptr; Offset = 0;
3999
4000 // If it's an adding a simple constant then integrate the offset.
4001 if (Base.getOpcode() == ISD::ADD) {
4002 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
4003 Base = Base.getOperand(0);
4004 Offset += C->getValue();
4005 }
4006 }
4007
4008 // If it's any of the following then it can't alias with anything but itself.
4009 return isa<FrameIndexSDNode>(Base) ||
4010 isa<ConstantPoolSDNode>(Base) ||
4011 isa<GlobalAddressSDNode>(Base);
4012}
4013
4014/// isAlias - Return true if there is any possibility that the two addresses
4015/// overlap.
Jim Laskey096c22e2006-10-18 12:29:57 +00004016bool DAGCombiner::isAlias(SDOperand Ptr1, int64_t Size1,
4017 const Value *SrcValue1, int SrcValueOffset1,
4018 SDOperand Ptr2, int64_t Size2,
4019 const Value *SrcValue2, int SrcValueOffset2)
4020{
Jim Laskey71382342006-10-07 23:37:56 +00004021 // If they are the same then they must be aliases.
4022 if (Ptr1 == Ptr2) return true;
4023
4024 // Gather base node and offset information.
4025 SDOperand Base1, Base2;
4026 int64_t Offset1, Offset2;
4027 bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
4028 bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
4029
4030 // If they have a same base address then...
4031 if (Base1 == Base2) {
4032 // Check to see if the addresses overlap.
4033 return!((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
4034 }
4035
Jim Laskey096c22e2006-10-18 12:29:57 +00004036 // If we know both bases then they can't alias.
4037 if (KnownBase1 && KnownBase2) return false;
4038
4039 // Use alias analysis information.
4040 int Overlap1 = Size1 + SrcValueOffset1 + Offset1;
4041 int Overlap2 = Size2 + SrcValueOffset2 + Offset2;
4042 AliasAnalysis::AliasResult AAResult =
4043 AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
4044 if (AAResult == AliasAnalysis::NoAlias)
4045 return false;
4046
4047 // Otherwise we have to assume they alias.
4048 return true;
Jim Laskey71382342006-10-07 23:37:56 +00004049}
4050
4051/// FindAliasInfo - Extracts the relevant alias information from the memory
4052/// node. Returns true if the operand was a load.
Jim Laskey7ca56af2006-10-11 13:47:09 +00004053bool DAGCombiner::FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +00004054 SDOperand &Ptr, int64_t &Size,
4055 const Value *&SrcValue, int &SrcValueOffset) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004056 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4057 Ptr = LD->getBasePtr();
Jim Laskeyc2b19f32006-10-11 17:47:52 +00004058 Size = MVT::getSizeInBits(LD->getLoadedVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004059 SrcValue = LD->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004060 SrcValueOffset = LD->getSrcValueOffset();
Jim Laskey71382342006-10-07 23:37:56 +00004061 return true;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004062 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004063 Ptr = ST->getBasePtr();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004064 Size = MVT::getSizeInBits(ST->getStoredVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004065 SrcValue = ST->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004066 SrcValueOffset = ST->getSrcValueOffset();
Jim Laskey7ca56af2006-10-11 13:47:09 +00004067 } else {
Jim Laskey71382342006-10-07 23:37:56 +00004068 assert(0 && "FindAliasInfo expected a memory operand");
Jim Laskey71382342006-10-07 23:37:56 +00004069 }
4070
4071 return false;
4072}
4073
Jim Laskey6ff23e52006-10-04 16:53:27 +00004074/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
4075/// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +00004076void DAGCombiner::GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +00004077 SmallVector<SDOperand, 8> &Aliases) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004078 SmallVector<SDOperand, 8> Chains; // List of chains to visit.
Jim Laskey6ff23e52006-10-04 16:53:27 +00004079 std::set<SDNode *> Visited; // Visited node set.
4080
Jim Laskey279f0532006-09-25 16:29:54 +00004081 // Get alias information for node.
4082 SDOperand Ptr;
4083 int64_t Size;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004084 const Value *SrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004085 int SrcValueOffset;
4086 bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
Jim Laskey279f0532006-09-25 16:29:54 +00004087
Jim Laskey6ff23e52006-10-04 16:53:27 +00004088 // Starting off.
Jim Laskeybc588b82006-10-05 15:07:25 +00004089 Chains.push_back(OriginalChain);
Jim Laskey6ff23e52006-10-04 16:53:27 +00004090
Jim Laskeybc588b82006-10-05 15:07:25 +00004091 // Look at each chain and determine if it is an alias. If so, add it to the
4092 // aliases list. If not, then continue up the chain looking for the next
4093 // candidate.
4094 while (!Chains.empty()) {
4095 SDOperand Chain = Chains.back();
4096 Chains.pop_back();
Jim Laskey6ff23e52006-10-04 16:53:27 +00004097
Jim Laskeybc588b82006-10-05 15:07:25 +00004098 // Don't bother if we've been before.
4099 if (Visited.find(Chain.Val) != Visited.end()) continue;
4100 Visited.insert(Chain.Val);
4101
4102 switch (Chain.getOpcode()) {
4103 case ISD::EntryToken:
4104 // Entry token is ideal chain operand, but handled in FindBetterChain.
4105 break;
Jim Laskey6ff23e52006-10-04 16:53:27 +00004106
Jim Laskeybc588b82006-10-05 15:07:25 +00004107 case ISD::LOAD:
4108 case ISD::STORE: {
4109 // Get alias information for Chain.
4110 SDOperand OpPtr;
4111 int64_t OpSize;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004112 const Value *OpSrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004113 int OpSrcValueOffset;
4114 bool IsOpLoad = FindAliasInfo(Chain.Val, OpPtr, OpSize,
4115 OpSrcValue, OpSrcValueOffset);
Jim Laskeybc588b82006-10-05 15:07:25 +00004116
4117 // If chain is alias then stop here.
4118 if (!(IsLoad && IsOpLoad) &&
Jim Laskey096c22e2006-10-18 12:29:57 +00004119 isAlias(Ptr, Size, SrcValue, SrcValueOffset,
4120 OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004121 Aliases.push_back(Chain);
4122 } else {
4123 // Look further up the chain.
4124 Chains.push_back(Chain.getOperand(0));
4125 // Clean up old chain.
4126 AddToWorkList(Chain.Val);
Jim Laskey279f0532006-09-25 16:29:54 +00004127 }
Jim Laskeybc588b82006-10-05 15:07:25 +00004128 break;
4129 }
4130
4131 case ISD::TokenFactor:
4132 // We have to check each of the operands of the token factor, so we queue
4133 // then up. Adding the operands to the queue (stack) in reverse order
4134 // maintains the original order and increases the likelihood that getNode
4135 // will find a matching token factor (CSE.)
4136 for (unsigned n = Chain.getNumOperands(); n;)
4137 Chains.push_back(Chain.getOperand(--n));
4138 // Eliminate the token factor if we can.
4139 AddToWorkList(Chain.Val);
4140 break;
4141
4142 default:
4143 // For all other instructions we will just have to take what we can get.
4144 Aliases.push_back(Chain);
4145 break;
Jim Laskey279f0532006-09-25 16:29:54 +00004146 }
4147 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00004148}
4149
4150/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
4151/// for a better chain (aliasing node.)
4152SDOperand DAGCombiner::FindBetterChain(SDNode *N, SDOperand OldChain) {
4153 SmallVector<SDOperand, 8> Aliases; // Ops for replacing token factor.
Jim Laskey279f0532006-09-25 16:29:54 +00004154
Jim Laskey6ff23e52006-10-04 16:53:27 +00004155 // Accumulate all the aliases to this node.
4156 GatherAllAliases(N, OldChain, Aliases);
4157
4158 if (Aliases.size() == 0) {
4159 // If no operands then chain to entry token.
4160 return DAG.getEntryNode();
4161 } else if (Aliases.size() == 1) {
4162 // If a single operand then chain to it. We don't need to revisit it.
4163 return Aliases[0];
4164 }
4165
4166 // Construct a custom tailored token factor.
4167 SDOperand NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4168 &Aliases[0], Aliases.size());
4169
4170 // Make sure the old chain gets cleaned up.
4171 if (NewChain != OldChain) AddToWorkList(OldChain.Val);
4172
4173 return NewChain;
Jim Laskey279f0532006-09-25 16:29:54 +00004174}
4175
Nate Begeman1d4d4142005-09-01 00:19:25 +00004176// SelectionDAG::Combine - This is the entry point for the file.
4177//
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004178void SelectionDAG::Combine(bool RunningAfterLegalize, AliasAnalysis &AA) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00004179 /// run - This is the main entry point to this class.
4180 ///
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004181 DAGCombiner(*this, AA).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00004182}