blob: 3563a8141ee8d71c8964d3ad0c92471f1183e721 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000116def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
117def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
118def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000119def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000120def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
122def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
123def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
124def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000125def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
126def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000128def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000129def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000131def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
132def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000133def CarryDefIsUnused : Predicate<"!N->hasAnyUseOfValue(1)">;
134def CarryDefIsUsed : Predicate<"N->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000135
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000136// FIXME: Eventually this will be just "hasV6T2Ops".
137def UseMovt : Predicate<"Subtarget->useMovt()">;
138def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000141// ARM Flag Definitions.
142
143class RegConstraint<string C> {
144 string Constraints = C;
145}
146
147//===----------------------------------------------------------------------===//
148// ARM specific transformation functions and pattern fragments.
149//
150
Evan Chenga8e29892007-01-19 07:51:42 +0000151// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
152// so_imm_neg def below.
153def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000155}]>;
156
157// so_imm_not_XFORM - Return a so_imm value packed into the format described for
158// so_imm_not def below.
159def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000161}]>;
162
163// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
164def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000165 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000166 return v == 8 || v == 16 || v == 24;
167}]>;
168
169/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
170def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000171 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000172}]>;
173
174/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
175def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000176 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000177}]>;
178
179def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000180 PatLeaf<(imm), [{
181 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
182 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Chenga2515702007-03-19 07:09:02 +0000184def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000185 PatLeaf<(imm), [{
186 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
187 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000188
189// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
190def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000191 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000192}]>;
193
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000194/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
195/// e.g., 0xf000ffff
196def bf_inv_mask_imm : Operand<i32>,
197 PatLeaf<(imm), [{
198 uint32_t v = (uint32_t)N->getZExtValue();
199 if (v == 0xffffffff)
200 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000201 // there can be 1's on either or both "outsides", all the "inside"
202 // bits must be 0's
203 unsigned int lsb = 0, msb = 31;
204 while (v & (1 << msb)) --msb;
205 while (v & (1 << lsb)) ++lsb;
206 for (unsigned int i = lsb; i <= msb; ++i) {
207 if (v & (1 << i))
208 return 0;
209 }
210 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000211}] > {
212 let PrintMethod = "printBitfieldInvMaskImmOperand";
213}
214
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000215/// Split a 32-bit immediate into two 16 bit parts.
216def lo16 : SDNodeXForm<imm, [{
217 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
218 MVT::i32);
219}]>;
220
221def hi16 : SDNodeXForm<imm, [{
222 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
223}]>;
224
225def lo16AllZero : PatLeaf<(i32 imm), [{
226 // Returns true if all low 16-bits are 0.
227 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000228}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229
230/// imm0_65535 predicate - True if the 32-bit immediate is in the range
231/// [0.65535].
232def imm0_65535 : PatLeaf<(i32 imm), [{
233 return (uint32_t)N->getZExtValue() < 65536;
234}]>;
235
Evan Cheng37f25d92008-08-28 23:39:26 +0000236class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
237class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000238
Jim Grosbach0a145f32010-02-16 20:17:57 +0000239/// adde and sube predicates - True based on whether the carry flag output
240/// will be needed or not.
241def adde_dead_carry :
242 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
243 [{return !N->hasAnyUseOfValue(1);}]>;
244def sube_dead_carry :
245 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
246 [{return !N->hasAnyUseOfValue(1);}]>;
247def adde_live_carry :
248 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
249 [{return N->hasAnyUseOfValue(1);}]>;
250def sube_live_carry :
251 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
252 [{return N->hasAnyUseOfValue(1);}]>;
253
Evan Chenga8e29892007-01-19 07:51:42 +0000254//===----------------------------------------------------------------------===//
255// Operand Definitions.
256//
257
258// Branch target.
259def brtarget : Operand<OtherVT>;
260
Evan Chenga8e29892007-01-19 07:51:42 +0000261// A list of registers separated by comma. Used by load/store multiple.
262def reglist : Operand<i32> {
263 let PrintMethod = "printRegisterList";
264}
265
266// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
267def cpinst_operand : Operand<i32> {
268 let PrintMethod = "printCPInstOperand";
269}
270
271def jtblock_operand : Operand<i32> {
272 let PrintMethod = "printJTBlockOperand";
273}
Evan Cheng66ac5312009-07-25 00:33:29 +0000274def jt2block_operand : Operand<i32> {
275 let PrintMethod = "printJT2BlockOperand";
276}
Evan Chenga8e29892007-01-19 07:51:42 +0000277
278// Local PC labels.
279def pclabel : Operand<i32> {
280 let PrintMethod = "printPCLabel";
281}
282
283// shifter_operand operands: so_reg and so_imm.
284def so_reg : Operand<i32>, // reg reg imm
285 ComplexPattern<i32, 3, "SelectShifterOperandReg",
286 [shl,srl,sra,rotr]> {
287 let PrintMethod = "printSORegOperand";
288 let MIOperandInfo = (ops GPR, GPR, i32imm);
289}
290
291// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
292// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
293// represented in the imm field in the same 12-bit form that they are encoded
294// into so_imm instructions: the 8-bit immediate is the least significant bits
295// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
296def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000297 PatLeaf<(imm), [{
298 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
299 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000300 let PrintMethod = "printSOImmOperand";
301}
302
Evan Chengc70d1842007-03-20 08:11:30 +0000303// Break so_imm's up into two pieces. This handles immediates with up to 16
304// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
305// get the first/second pieces.
306def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000307 PatLeaf<(imm), [{
308 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
309 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000310 let PrintMethod = "printSOImm2PartOperand";
311}
312
313def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000314 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000316}]>;
317
318def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000319 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000321}]>;
322
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000323def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
324 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
325 }]> {
326 let PrintMethod = "printSOImm2PartOperand";
327}
328
329def so_neg_imm2part_1 : SDNodeXForm<imm, [{
330 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
331 return CurDAG->getTargetConstant(V, MVT::i32);
332}]>;
333
334def so_neg_imm2part_2 : SDNodeXForm<imm, [{
335 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
336 return CurDAG->getTargetConstant(V, MVT::i32);
337}]>;
338
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000339/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
340def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
341 return (int32_t)N->getZExtValue() < 32;
342}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000343
344// Define ARM specific addressing modes.
345
346// addrmode2 := reg +/- reg shop imm
347// addrmode2 := reg +/- imm12
348//
349def addrmode2 : Operand<i32>,
350 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
351 let PrintMethod = "printAddrMode2Operand";
352 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
353}
354
355def am2offset : Operand<i32>,
356 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
357 let PrintMethod = "printAddrMode2OffsetOperand";
358 let MIOperandInfo = (ops GPR, i32imm);
359}
360
361// addrmode3 := reg +/- reg
362// addrmode3 := reg +/- imm8
363//
364def addrmode3 : Operand<i32>,
365 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
366 let PrintMethod = "printAddrMode3Operand";
367 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
368}
369
370def am3offset : Operand<i32>,
371 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
372 let PrintMethod = "printAddrMode3OffsetOperand";
373 let MIOperandInfo = (ops GPR, i32imm);
374}
375
376// addrmode4 := reg, <mode|W>
377//
378def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000379 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000380 let PrintMethod = "printAddrMode4Operand";
381 let MIOperandInfo = (ops GPR, i32imm);
382}
383
384// addrmode5 := reg +/- imm8*4
385//
386def addrmode5 : Operand<i32>,
387 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
388 let PrintMethod = "printAddrMode5Operand";
389 let MIOperandInfo = (ops GPR, i32imm);
390}
391
Bob Wilson8b024a52009-07-01 23:16:05 +0000392// addrmode6 := reg with optional writeback
393//
394def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000396 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000397 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000398}
399
Evan Chenga8e29892007-01-19 07:51:42 +0000400// addrmodepc := pc + reg
401//
402def addrmodepc : Operand<i32>,
403 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
404 let PrintMethod = "printAddrModePCOperand";
405 let MIOperandInfo = (ops GPR, i32imm);
406}
407
Bob Wilson4f38b382009-08-21 21:58:55 +0000408def nohash_imm : Operand<i32> {
409 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000410}
411
Evan Chenga8e29892007-01-19 07:51:42 +0000412//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
Evan Cheng37f25d92008-08-28 23:39:26 +0000414include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000415
416//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000417// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000418//
419
Evan Cheng3924f782008-08-29 07:36:24 +0000420/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000421/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000422multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
423 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000424 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000425 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000426 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
427 let Inst{25} = 1;
428 }
Evan Chengedda31c2008-11-05 18:35:52 +0000429 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000430 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000431 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000432 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000433 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000434 let isCommutable = Commutable;
435 }
Evan Chengedda31c2008-11-05 18:35:52 +0000436 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000437 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000438 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
439 let Inst{25} = 0;
440 }
Evan Chenga8e29892007-01-19 07:51:42 +0000441}
442
Evan Cheng1e249e32009-06-25 20:59:23 +0000443/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000444/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000445let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000446multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
447 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000448 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000449 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000451 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000452 let Inst{25} = 1;
453 }
Evan Chengedda31c2008-11-05 18:35:52 +0000454 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000455 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000456 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
457 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000458 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000459 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000460 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000461 }
Evan Chengedda31c2008-11-05 18:35:52 +0000462 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000463 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000465 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000466 let Inst{25} = 0;
467 }
Evan Cheng071a2792007-09-11 19:55:27 +0000468}
Evan Chengc85e8322007-07-05 07:13:32 +0000469}
470
471/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000472/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000473/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000474let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000475multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
476 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000477 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000478 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000480 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000481 let Inst{25} = 1;
482 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000483 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000484 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000485 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000486 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000487 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000489 let isCommutable = Commutable;
490 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000491 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000492 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000494 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000495 let Inst{25} = 0;
496 }
Evan Cheng071a2792007-09-11 19:55:27 +0000497}
Evan Chenga8e29892007-01-19 07:51:42 +0000498}
499
Evan Chenga8e29892007-01-19 07:51:42 +0000500/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
501/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000502/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
503multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000505 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000506 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000507 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000508 let Inst{11-10} = 0b00;
509 let Inst{19-16} = 0b1111;
510 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000512 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000513 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000514 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000515 let Inst{19-16} = 0b1111;
516 }
Evan Chenga8e29892007-01-19 07:51:42 +0000517}
518
519/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
520/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000521multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
522 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000523 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000524 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000525 Requires<[IsARM, HasV6]> {
526 let Inst{11-10} = 0b00;
527 }
Evan Cheng97f48c32008-11-06 22:15:19 +0000528 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000529 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000530 [(set GPR:$dst, (opnode GPR:$LHS,
531 (rotr GPR:$RHS, rot_imm:$rot)))]>,
532 Requires<[IsARM, HasV6]>;
533}
534
Evan Cheng62674222009-06-25 23:34:10 +0000535/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
536let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000537multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
538 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000539 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000540 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000541 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000542 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000543 let Inst{25} = 1;
544 }
Evan Cheng62674222009-06-25 23:34:10 +0000545 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000546 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000547 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000548 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000549 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000550 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000551 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000552 }
Evan Cheng62674222009-06-25 23:34:10 +0000553 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000554 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000555 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000556 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000557 let Inst{25} = 0;
558 }
Jim Grosbache5165492009-11-09 00:11:35 +0000559}
560// Carry setting variants
561let Defs = [CPSR] in {
562multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
563 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000564 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000565 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000566 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000567 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000568 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000569 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000570 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000571 }
Evan Cheng62674222009-06-25 23:34:10 +0000572 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000573 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000574 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000575 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000576 let Defs = [CPSR];
Johnny Chen04301522009-11-07 00:54:36 +0000577 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000578 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000579 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000580 }
Evan Cheng62674222009-06-25 23:34:10 +0000581 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000582 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000583 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000584 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000585 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000586 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000587 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000588 }
Evan Cheng071a2792007-09-11 19:55:27 +0000589}
Evan Chengc85e8322007-07-05 07:13:32 +0000590}
Jim Grosbache5165492009-11-09 00:11:35 +0000591}
Evan Chengc85e8322007-07-05 07:13:32 +0000592
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000593//===----------------------------------------------------------------------===//
594// Instructions
595//===----------------------------------------------------------------------===//
596
Evan Chenga8e29892007-01-19 07:51:42 +0000597//===----------------------------------------------------------------------===//
598// Miscellaneous Instructions.
599//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000600
Evan Chenga8e29892007-01-19 07:51:42 +0000601/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
602/// the function. The first operand is the ID# for this instruction, the second
603/// is the index into the MachineConstantPool that this is, the third is the
604/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000605let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000606def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000607PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000608 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000609 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000610
Evan Cheng071a2792007-09-11 19:55:27 +0000611let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000612def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000613PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000614 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000615 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000616
Evan Chenga8e29892007-01-19 07:51:42 +0000617def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000618PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000619 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000620 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000621}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000622
Johnny Chenf4d81052010-02-12 22:53:19 +0000623def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000624 [/* For disassembly only; pattern left blank */]>,
625 Requires<[IsARM, HasV6T2]> {
626 let Inst{27-16} = 0b001100100000;
627 let Inst{7-0} = 0b00000000;
628}
629
Johnny Chenf4d81052010-02-12 22:53:19 +0000630def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
631 [/* For disassembly only; pattern left blank */]>,
632 Requires<[IsARM, HasV6T2]> {
633 let Inst{27-16} = 0b001100100000;
634 let Inst{7-0} = 0b00000001;
635}
636
637def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
638 [/* For disassembly only; pattern left blank */]>,
639 Requires<[IsARM, HasV6T2]> {
640 let Inst{27-16} = 0b001100100000;
641 let Inst{7-0} = 0b00000010;
642}
643
644def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
645 [/* For disassembly only; pattern left blank */]>,
646 Requires<[IsARM, HasV6T2]> {
647 let Inst{27-16} = 0b001100100000;
648 let Inst{7-0} = 0b00000011;
649}
650
651def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
652 [/* For disassembly only; pattern left blank */]>,
653 Requires<[IsARM, HasV6T2]> {
654 let Inst{27-16} = 0b001100100000;
655 let Inst{7-0} = 0b00000100;
656}
657
Johnny Chenc6f7b272010-02-11 18:12:29 +0000658// The i32imm operand $val can be used by a debugger to store more information
659// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000660def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000661 [/* For disassembly only; pattern left blank */]>,
662 Requires<[IsARM]> {
663 let Inst{27-20} = 0b00010010;
664 let Inst{7-4} = 0b0111;
665}
666
Johnny Chenb98e1602010-02-12 18:55:33 +0000667// Change Processor State is a system instruction -- for disassembly only.
668// The singleton $opt operand contains the following information:
669// opt{4-0} = mode from Inst{4-0}
670// opt{5} = changemode from Inst{17}
671// opt{8-6} = AIF from Inst{8-6}
672// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000673def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000674 [/* For disassembly only; pattern left blank */]>,
675 Requires<[IsARM]> {
676 let Inst{31-28} = 0b1111;
677 let Inst{27-20} = 0b00010000;
678 let Inst{16} = 0;
679 let Inst{5} = 0;
680}
681
Johnny Chena1e76212010-02-13 02:51:09 +0000682def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
683 [/* For disassembly only; pattern left blank */]>,
684 Requires<[IsARM]> {
685 let Inst{31-28} = 0b1111;
686 let Inst{27-20} = 0b00010000;
687 let Inst{16} = 1;
688 let Inst{9} = 1;
689 let Inst{7-4} = 0b0000;
690}
691
692def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
693 [/* For disassembly only; pattern left blank */]>,
694 Requires<[IsARM]> {
695 let Inst{31-28} = 0b1111;
696 let Inst{27-20} = 0b00010000;
697 let Inst{16} = 1;
698 let Inst{9} = 0;
699 let Inst{7-4} = 0b0000;
700}
701
Johnny Chenf4d81052010-02-12 22:53:19 +0000702def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000703 [/* For disassembly only; pattern left blank */]>,
704 Requires<[IsARM, HasV7]> {
705 let Inst{27-16} = 0b001100100000;
706 let Inst{7-4} = 0b1111;
707}
708
Johnny Chenba6e0332010-02-11 17:14:31 +0000709// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000710def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000711 [/* For disassembly only; pattern left blank */]>,
712 Requires<[IsARM]> {
713 let Inst{27-25} = 0b011;
714 let Inst{24-20} = 0b11111;
715 let Inst{7-5} = 0b111;
716 let Inst{4} = 0b1;
717}
718
Evan Cheng12c3a532008-11-06 17:48:05 +0000719// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000720let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000721def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000722 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000723 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000724
Evan Cheng325474e2008-01-07 23:56:57 +0000725let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000726def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000727 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000728 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000729
Evan Chengd87293c2008-11-06 08:47:38 +0000730def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000731 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000732 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
733
Evan Chengd87293c2008-11-06 08:47:38 +0000734def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000735 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000736 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
737
Evan Chengd87293c2008-11-06 08:47:38 +0000738def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000739 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000740 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
741
Evan Chengd87293c2008-11-06 08:47:38 +0000742def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000743 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000744 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
745}
Chris Lattner13c63102008-01-06 05:55:01 +0000746let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000747def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000748 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000749 [(store GPR:$src, addrmodepc:$addr)]>;
750
Evan Chengd87293c2008-11-06 08:47:38 +0000751def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000752 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000753 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
754
Evan Chengd87293c2008-11-06 08:47:38 +0000755def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000756 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000757 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
758}
Evan Cheng12c3a532008-11-06 17:48:05 +0000759} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000760
Evan Chenge07715c2009-06-23 05:25:29 +0000761
762// LEApcrel - Load a pc-relative address into a register without offending the
763// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000764def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000765 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000766 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
767 "${:private}PCRELL${:uid}+8))\n"),
768 !strconcat("${:private}PCRELL${:uid}:\n\t",
769 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000770 []>;
771
Evan Cheng023dd3f2009-06-24 23:14:45 +0000772def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000773 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000774 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000775 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000776 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000777 "${:private}PCRELL${:uid}+8))\n"),
778 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng162e3092009-10-26 23:45:59 +0000779 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 []> {
781 let Inst{25} = 1;
782}
Evan Chenge07715c2009-06-23 05:25:29 +0000783
Evan Chenga8e29892007-01-19 07:51:42 +0000784//===----------------------------------------------------------------------===//
785// Control Flow Instructions.
786//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000787
Jim Grosbachc732adf2009-09-30 01:35:11 +0000788let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000789 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000790 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000791 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000792 let Inst{7-4} = 0b0001;
793 let Inst{19-8} = 0b111111111111;
794 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000795}
Rafael Espindola27185192006-09-29 21:20:16 +0000796
Bob Wilson04ea6e52009-10-28 00:37:03 +0000797// Indirect branches
798let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000799 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000800 [(brind GPR:$dst)]> {
801 let Inst{7-4} = 0b0001;
802 let Inst{19-8} = 0b111111111111;
803 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000804 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000805 }
806}
807
Evan Chenga8e29892007-01-19 07:51:42 +0000808// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000809// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000810let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
811 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000812 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000813 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000814 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000815 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000816
Bob Wilson54fc1242009-06-22 21:01:46 +0000817// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000818let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000819 Defs = [R0, R1, R2, R3, R12, LR,
820 D0, D1, D2, D3, D4, D5, D6, D7,
821 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000822 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000823 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000824 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000825 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000826 Requires<[IsARM, IsNotDarwin]> {
827 let Inst{31-28} = 0b1110;
828 }
Evan Cheng277f0742007-06-19 21:05:09 +0000829
Evan Cheng12c3a532008-11-06 17:48:05 +0000830 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000831 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000832 [(ARMcall_pred tglobaladdr:$func)]>,
833 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000834
Evan Chenga8e29892007-01-19 07:51:42 +0000835 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000836 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000837 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000838 [(ARMcall GPR:$func)]>,
839 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000840 let Inst{7-4} = 0b0011;
841 let Inst{19-8} = 0b111111111111;
842 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000843 }
844
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000845 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000846 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
847 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000848 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000849 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000850 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000851 let Inst{7-4} = 0b0001;
852 let Inst{19-8} = 0b111111111111;
853 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000854 }
855}
856
857// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000858let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000859 Defs = [R0, R1, R2, R3, R9, R12, LR,
860 D0, D1, D2, D3, D4, D5, D6, D7,
861 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000862 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000863 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000864 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000865 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
866 let Inst{31-28} = 0b1110;
867 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000868
869 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000870 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000871 [(ARMcall_pred tglobaladdr:$func)]>,
872 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000873
874 // ARMv5T and above
875 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000876 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000877 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
878 let Inst{7-4} = 0b0011;
879 let Inst{19-8} = 0b111111111111;
880 let Inst{27-20} = 0b00010010;
881 }
882
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000883 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000884 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
885 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000886 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000887 [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000888 let Inst{7-4} = 0b0001;
889 let Inst{19-8} = 0b111111111111;
890 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000891 }
Rafael Espindola35574632006-07-18 17:00:30 +0000892}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000893
David Goodwin1a8f36e2009-08-12 18:31:53 +0000894let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000895 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000896 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000897 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000898 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000899 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000900
Owen Anderson20ab2902007-11-12 07:39:39 +0000901 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000902 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000903 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000904 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000905 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000906 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000907 let Inst{20} = 0; // S Bit
908 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000909 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000910 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000911 def BR_JTm : JTI<(outs),
912 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000913 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000914 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
915 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000916 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000917 let Inst{20} = 1; // L bit
918 let Inst{21} = 0; // W bit
919 let Inst{22} = 0; // B bit
920 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000921 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000922 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000923 def BR_JTadd : JTI<(outs),
924 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000925 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000926 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
927 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000928 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000929 let Inst{20} = 0; // S bit
930 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000931 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000932 }
933 } // isNotDuplicable = 1, isIndirectBranch = 1
934 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000935
Evan Chengc85e8322007-07-05 07:13:32 +0000936 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
937 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000938 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000939 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000940 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000941}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000942
Johnny Chena1e76212010-02-13 02:51:09 +0000943// Branch and Exchange Jazelle -- for disassembly only
944def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
945 [/* For disassembly only; pattern left blank */]> {
946 let Inst{23-20} = 0b0010;
947 //let Inst{19-8} = 0xfff;
948 let Inst{7-4} = 0b0010;
949}
950
Johnny Chen64dfb782010-02-16 20:04:27 +0000951// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +0000952let isCall = 1 in {
953def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
954 [/* For disassembly only; pattern left blank */]>;
955}
956
Johnny Chen64dfb782010-02-16 20:04:27 +0000957// Store Return State -- for disassembly only
958def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$opt),
959 NoItinerary, "srs${addr:submode}\tsp!, $opt",
960 [/* For disassembly only; pattern left blank */]> {
961 let Inst{31-28} = 0b1111;
962 let Inst{22-20} = 0b110; // W = 1
963}
964
965def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
966 NoItinerary, "srs${addr:submode}\tsp, $mode",
967 [/* For disassembly only; pattern left blank */]> {
968 let Inst{31-28} = 0b1111;
969 let Inst{22-20} = 0b100; // W = 0
970}
971
Evan Chenga8e29892007-01-19 07:51:42 +0000972//===----------------------------------------------------------------------===//
973// Load / store Instructions.
974//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000975
Evan Chenga8e29892007-01-19 07:51:42 +0000976// Load
Evan Cheng4aedb612009-11-20 19:57:15 +0000977let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000978def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000979 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000980 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000981
Evan Chengfa775d02007-03-19 07:20:03 +0000982// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000983let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
984 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000985def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000986 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000987
Evan Chenga8e29892007-01-19 07:51:42 +0000988// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000989def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000990 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000991 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000992
David Goodwin5d598aa2009-08-19 18:00:44 +0000993def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000994 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000995 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000996
Evan Chenga8e29892007-01-19 07:51:42 +0000997// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000998def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000999 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001000 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001001
David Goodwin5d598aa2009-08-19 18:00:44 +00001002def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001003 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001004 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001005
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001006let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001007// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001008def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001009 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001010 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001011
Evan Chenga8e29892007-01-19 07:51:42 +00001012// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001013def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001014 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001015 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001016
Evan Chengd87293c2008-11-06 08:47:38 +00001017def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001018 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001019 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001020
Evan Chengd87293c2008-11-06 08:47:38 +00001021def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001022 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001023 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001024
Evan Chengd87293c2008-11-06 08:47:38 +00001025def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001026 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001027 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001028
Evan Chengd87293c2008-11-06 08:47:38 +00001029def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001030 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001031 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001032
Evan Chengd87293c2008-11-06 08:47:38 +00001033def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001034 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001035 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001036
Evan Chengd87293c2008-11-06 08:47:38 +00001037def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001038 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001039 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001040
Evan Chengd87293c2008-11-06 08:47:38 +00001041def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001042 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001043 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001044
Evan Chengd87293c2008-11-06 08:47:38 +00001045def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001046 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001047 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001048
Evan Chengd87293c2008-11-06 08:47:38 +00001049def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001050 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001051 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001052}
Evan Chenga8e29892007-01-19 07:51:42 +00001053
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001054// LDRT and LDRBT are for disassembly only.
1055
1056def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1057 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1058 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1059 let Inst{21} = 1; // overwrite
1060}
1061
1062def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
1063 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1064 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1065 let Inst{21} = 1; // overwrite
1066}
1067
Evan Chenga8e29892007-01-19 07:51:42 +00001068// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001069def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001070 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001071 [(store GPR:$src, addrmode2:$addr)]>;
1072
1073// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +00001074def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001075 "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001076 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1077
David Goodwin5d598aa2009-08-19 18:00:44 +00001078def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001079 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001080 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1081
1082// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001083let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001084def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001085 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001086 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001087
1088// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001089def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001090 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001091 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001092 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001093 [(set GPR:$base_wb,
1094 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1095
Evan Chengd87293c2008-11-06 08:47:38 +00001096def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001097 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001098 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001099 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001100 [(set GPR:$base_wb,
1101 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1102
Evan Chengd87293c2008-11-06 08:47:38 +00001103def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001104 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001105 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001106 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001107 [(set GPR:$base_wb,
1108 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1109
Evan Chengd87293c2008-11-06 08:47:38 +00001110def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001111 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001112 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001113 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001114 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1115 GPR:$base, am3offset:$offset))]>;
1116
Evan Chengd87293c2008-11-06 08:47:38 +00001117def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001118 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001119 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001120 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001121 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1122 GPR:$base, am2offset:$offset))]>;
1123
Evan Chengd87293c2008-11-06 08:47:38 +00001124def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001125 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001126 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001127 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001128 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1129 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001130
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001131// STRT and STRBT are for disassembly only.
1132
1133def STRT : AI2stwpo<(outs GPR:$base_wb),
1134 (ins GPR:$src, GPR:$base,am2offset:$offset),
1135 StFrm, IIC_iStoreru,
1136 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1137 [/* For disassembly only; pattern left blank */]> {
1138 let Inst{21} = 1; // overwrite
1139}
1140
1141def STRBT : AI2stbpo<(outs GPR:$base_wb),
1142 (ins GPR:$src, GPR:$base,am2offset:$offset),
1143 StFrm, IIC_iStoreru,
1144 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1145 [/* For disassembly only; pattern left blank */]> {
1146 let Inst{21} = 1; // overwrite
1147}
1148
Evan Chenga8e29892007-01-19 07:51:42 +00001149//===----------------------------------------------------------------------===//
1150// Load / store multiple Instructions.
1151//
1152
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001153let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001154def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001155 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001156 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001157 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001158
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001159let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001160def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001161 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001162 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001163 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001164
1165//===----------------------------------------------------------------------===//
1166// Move Instructions.
1167//
1168
Evan Chengcd799b92009-06-12 20:46:18 +00001169let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001170def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001171 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001172 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001173 let Inst{25} = 0;
1174}
1175
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001176def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001177 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001178 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001179 let Inst{25} = 0;
1180}
Evan Chenga2515702007-03-19 07:09:02 +00001181
Evan Chengb3379fb2009-02-05 08:42:55 +00001182let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001183def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001184 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001185 let Inst{25} = 1;
1186}
1187
1188let isReMaterializable = 1, isAsCheapAsAMove = 1 in
1189def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
1190 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001191 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001192 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001193 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001194 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001195 let Inst{25} = 1;
1196}
1197
Evan Cheng5adb66a2009-09-28 09:14:39 +00001198let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001199def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1200 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001201 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001202 [(set GPR:$dst,
1203 (or (and GPR:$src, 0xffff),
1204 lo16AllZero:$imm))]>, UnaryDP,
1205 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001206 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001207 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001208}
Evan Cheng13ab0202007-07-10 18:08:01 +00001209
Evan Cheng20956592009-10-21 08:15:52 +00001210def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1211 Requires<[IsARM, HasV6T2]>;
1212
David Goodwinca01a8d2009-09-01 18:32:09 +00001213let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001214def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001215 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001216 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001217
1218// These aren't really mov instructions, but we have to define them this way
1219// due to flag operands.
1220
Evan Cheng071a2792007-09-11 19:55:27 +00001221let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001222def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001223 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001224 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001225def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001226 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001227 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001228}
Evan Chenga8e29892007-01-19 07:51:42 +00001229
Evan Chenga8e29892007-01-19 07:51:42 +00001230//===----------------------------------------------------------------------===//
1231// Extend Instructions.
1232//
1233
1234// Sign extenders
1235
Evan Cheng97f48c32008-11-06 22:15:19 +00001236defm SXTB : AI_unary_rrot<0b01101010,
1237 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1238defm SXTH : AI_unary_rrot<0b01101011,
1239 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001240
Evan Cheng97f48c32008-11-06 22:15:19 +00001241defm SXTAB : AI_bin_rrot<0b01101010,
1242 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1243defm SXTAH : AI_bin_rrot<0b01101011,
1244 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001245
1246// TODO: SXT(A){B|H}16
1247
1248// Zero extenders
1249
1250let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001251defm UXTB : AI_unary_rrot<0b01101110,
1252 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1253defm UXTH : AI_unary_rrot<0b01101111,
1254 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1255defm UXTB16 : AI_unary_rrot<0b01101100,
1256 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001257
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001258def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001259 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001260def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001261 (UXTB16r_rot GPR:$Src, 8)>;
1262
Evan Cheng97f48c32008-11-06 22:15:19 +00001263defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001264 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001265defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001266 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001267}
1268
Evan Chenga8e29892007-01-19 07:51:42 +00001269// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1270//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001271
Evan Chenga8e29892007-01-19 07:51:42 +00001272// TODO: UXT(A){B|H}16
1273
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001274def SBFX : I<(outs GPR:$dst),
1275 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1276 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001277 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001278 Requires<[IsARM, HasV6T2]> {
1279 let Inst{27-21} = 0b0111101;
1280 let Inst{6-4} = 0b101;
1281}
1282
1283def UBFX : I<(outs GPR:$dst),
1284 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1285 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001286 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001287 Requires<[IsARM, HasV6T2]> {
1288 let Inst{27-21} = 0b0111111;
1289 let Inst{6-4} = 0b101;
1290}
1291
Evan Chenga8e29892007-01-19 07:51:42 +00001292//===----------------------------------------------------------------------===//
1293// Arithmetic Instructions.
1294//
1295
Jim Grosbach26421962008-10-14 20:36:24 +00001296defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001297 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001298defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001299 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001300
Evan Chengc85e8322007-07-05 07:13:32 +00001301// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001302defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1303 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1304defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001305 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001306
Evan Cheng62674222009-06-25 23:34:10 +00001307defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001308 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001309defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001310 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001311defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001312 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001313defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001314 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001315
Evan Chengc85e8322007-07-05 07:13:32 +00001316// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001317def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001318 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001319 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1320 let Inst{25} = 1;
1321}
Evan Cheng13ab0202007-07-10 18:08:01 +00001322
Evan Chengedda31c2008-11-05 18:35:52 +00001323def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001324 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001325 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001326 let Inst{25} = 0;
1327}
Evan Chengc85e8322007-07-05 07:13:32 +00001328
1329// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001330let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001331def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001332 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001333 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001334 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001335 let Inst{25} = 1;
1336}
Evan Chengedda31c2008-11-05 18:35:52 +00001337def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001338 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001339 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001340 let Inst{20} = 1;
1341 let Inst{25} = 0;
1342}
Evan Cheng071a2792007-09-11 19:55:27 +00001343}
Evan Chengc85e8322007-07-05 07:13:32 +00001344
Evan Cheng62674222009-06-25 23:34:10 +00001345let Uses = [CPSR] in {
1346def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001347 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001348 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1349 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001350 let Inst{25} = 1;
1351}
Evan Cheng62674222009-06-25 23:34:10 +00001352def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001353 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001354 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1355 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001356 let Inst{25} = 0;
1357}
Evan Cheng62674222009-06-25 23:34:10 +00001358}
1359
1360// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001361let Defs = [CPSR], Uses = [CPSR] in {
1362def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001363 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001364 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1365 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001366 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001367 let Inst{25} = 1;
1368}
Evan Cheng1e249e32009-06-25 20:59:23 +00001369def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001370 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001371 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1372 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001373 let Inst{20} = 1;
1374 let Inst{25} = 0;
1375}
Evan Cheng071a2792007-09-11 19:55:27 +00001376}
Evan Cheng2c614c52007-06-06 10:17:05 +00001377
Evan Chenga8e29892007-01-19 07:51:42 +00001378// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1379def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1380 (SUBri GPR:$src, so_imm_neg:$imm)>;
1381
1382//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1383// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1384//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1385// (SBCri GPR:$src, so_imm_neg:$imm)>;
1386
1387// Note: These are implemented in C++ code, because they have to generate
1388// ADD/SUBrs instructions, which use a complex pattern that a xform function
1389// cannot produce.
1390// (mul X, 2^n+1) -> (add (X << n), X)
1391// (mul X, 2^n-1) -> (rsb X, (X << n))
1392
Johnny Chen08b85f32010-02-13 01:21:01 +00001393// Saturating adds/subtracts -- for disassembly only
1394
Johnny Chen2faf3912010-02-14 06:32:20 +00001395// GPR:$dst = GPR:$a op GPR:$b
Bob Wilson7dc97472010-02-15 23:43:47 +00001396class AQI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001397 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001398 opc, "\t$dst, $a, $b",
1399 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001400 let Inst{27-20} = op27_20;
1401 let Inst{7-4} = op7_4;
1402}
1403
Bob Wilson7dc97472010-02-15 23:43:47 +00001404def QADD : AQI<0b00010000, 0b0101, "qadd">;
1405def QADD16 : AQI<0b01100010, 0b0001, "qadd16">;
1406def QADD8 : AQI<0b01100010, 0b1001, "qadd8">;
1407def QASX : AQI<0b01100010, 0b0011, "qasx">;
1408def QDADD : AQI<0b00010100, 0b0101, "qdadd">;
1409def QDSUB : AQI<0b00010110, 0b0101, "qdsub">;
1410def QSAX : AQI<0b01100010, 0b0101, "qsax">;
1411def QSUB : AQI<0b00010010, 0b0101, "qsub">;
1412def QSUB16 : AQI<0b01100010, 0b0111, "qsub16">;
1413def QSUB8 : AQI<0b01100010, 0b1111, "qsub8">;
1414def UQADD16 : AQI<0b01100110, 0b0001, "uqadd16">;
1415def UQADD8 : AQI<0b01100110, 0b1001, "uqadd8">;
1416def UQASX : AQI<0b01100110, 0b0011, "uqasx">;
1417def UQSAX : AQI<0b01100110, 0b0101, "uqsax">;
1418def UQSUB16 : AQI<0b01100110, 0b0111, "uqsub16">;
1419def UQSUB8 : AQI<0b01100110, 0b1111, "uqsub8">;
Evan Chenga8e29892007-01-19 07:51:42 +00001420
1421//===----------------------------------------------------------------------===//
1422// Bitwise Instructions.
1423//
1424
Jim Grosbach26421962008-10-14 20:36:24 +00001425defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001426 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001427defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001428 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001429defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001430 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001431defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001432 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001433
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001434def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001435 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001436 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001437 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1438 Requires<[IsARM, HasV6T2]> {
1439 let Inst{27-21} = 0b0111110;
1440 let Inst{6-0} = 0b0011111;
1441}
1442
David Goodwin5d598aa2009-08-19 18:00:44 +00001443def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001444 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001445 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001446 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001447 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001448}
Evan Chengedda31c2008-11-05 18:35:52 +00001449def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001450 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001451 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1452 let Inst{25} = 0;
1453}
Evan Chengb3379fb2009-02-05 08:42:55 +00001454let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001455def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001456 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001457 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1458 let Inst{25} = 1;
1459}
Evan Chenga8e29892007-01-19 07:51:42 +00001460
1461def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1462 (BICri GPR:$src, so_imm_not:$imm)>;
1463
1464//===----------------------------------------------------------------------===//
1465// Multiply Instructions.
1466//
1467
Evan Cheng8de898a2009-06-26 00:19:44 +00001468let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001469def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001470 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001471 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001472
Evan Chengfbc9d412008-11-06 01:21:28 +00001473def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001474 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001475 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001476
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001477def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001478 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001479 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1480 Requires<[IsARM, HasV6T2]>;
1481
Evan Chenga8e29892007-01-19 07:51:42 +00001482// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001483let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001484let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001485def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001486 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001487 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001488
Evan Chengfbc9d412008-11-06 01:21:28 +00001489def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001490 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001491 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001492}
Evan Chenga8e29892007-01-19 07:51:42 +00001493
1494// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001495def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001496 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001497 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001498
Evan Chengfbc9d412008-11-06 01:21:28 +00001499def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001500 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001501 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001502
Evan Chengfbc9d412008-11-06 01:21:28 +00001503def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001504 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001505 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001506 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001507} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001508
1509// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001510def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001511 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001512 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001513 Requires<[IsARM, HasV6]> {
1514 let Inst{7-4} = 0b0001;
1515 let Inst{15-12} = 0b1111;
1516}
Evan Cheng13ab0202007-07-10 18:08:01 +00001517
Evan Chengfbc9d412008-11-06 01:21:28 +00001518def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001519 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001520 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001521 Requires<[IsARM, HasV6]> {
1522 let Inst{7-4} = 0b0001;
1523}
Evan Chenga8e29892007-01-19 07:51:42 +00001524
1525
Evan Chengfbc9d412008-11-06 01:21:28 +00001526def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001527 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001528 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001529 Requires<[IsARM, HasV6]> {
1530 let Inst{7-4} = 0b1101;
1531}
Evan Chenga8e29892007-01-19 07:51:42 +00001532
Raul Herbster37fb5b12007-08-30 23:25:47 +00001533multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001534 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001535 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001536 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1537 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001538 Requires<[IsARM, HasV5TE]> {
1539 let Inst{5} = 0;
1540 let Inst{6} = 0;
1541 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001542
Evan Chengeb4f52e2008-11-06 03:35:07 +00001543 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001544 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001545 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001546 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001547 Requires<[IsARM, HasV5TE]> {
1548 let Inst{5} = 0;
1549 let Inst{6} = 1;
1550 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001551
Evan Chengeb4f52e2008-11-06 03:35:07 +00001552 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001553 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001554 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001555 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001556 Requires<[IsARM, HasV5TE]> {
1557 let Inst{5} = 1;
1558 let Inst{6} = 0;
1559 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001560
Evan Chengeb4f52e2008-11-06 03:35:07 +00001561 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001562 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001563 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1564 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001565 Requires<[IsARM, HasV5TE]> {
1566 let Inst{5} = 1;
1567 let Inst{6} = 1;
1568 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001569
Evan Chengeb4f52e2008-11-06 03:35:07 +00001570 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001571 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001572 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001573 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001574 Requires<[IsARM, HasV5TE]> {
1575 let Inst{5} = 1;
1576 let Inst{6} = 0;
1577 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001578
Evan Chengeb4f52e2008-11-06 03:35:07 +00001579 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001580 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001581 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001582 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001583 Requires<[IsARM, HasV5TE]> {
1584 let Inst{5} = 1;
1585 let Inst{6} = 1;
1586 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001587}
1588
Raul Herbster37fb5b12007-08-30 23:25:47 +00001589
1590multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001591 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001592 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001593 [(set GPR:$dst, (add GPR:$acc,
1594 (opnode (sext_inreg GPR:$a, i16),
1595 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001596 Requires<[IsARM, HasV5TE]> {
1597 let Inst{5} = 0;
1598 let Inst{6} = 0;
1599 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001600
Evan Chengeb4f52e2008-11-06 03:35:07 +00001601 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001602 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001603 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001604 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001605 Requires<[IsARM, HasV5TE]> {
1606 let Inst{5} = 0;
1607 let Inst{6} = 1;
1608 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001609
Evan Chengeb4f52e2008-11-06 03:35:07 +00001610 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001611 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001612 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001613 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001614 Requires<[IsARM, HasV5TE]> {
1615 let Inst{5} = 1;
1616 let Inst{6} = 0;
1617 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001618
Evan Chengeb4f52e2008-11-06 03:35:07 +00001619 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001620 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1621 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1622 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001623 Requires<[IsARM, HasV5TE]> {
1624 let Inst{5} = 1;
1625 let Inst{6} = 1;
1626 }
Evan Chenga8e29892007-01-19 07:51:42 +00001627
Evan Chengeb4f52e2008-11-06 03:35:07 +00001628 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001629 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001630 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001631 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001632 Requires<[IsARM, HasV5TE]> {
1633 let Inst{5} = 0;
1634 let Inst{6} = 0;
1635 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001636
Evan Chengeb4f52e2008-11-06 03:35:07 +00001637 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001638 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001639 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001640 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001641 Requires<[IsARM, HasV5TE]> {
1642 let Inst{5} = 0;
1643 let Inst{6} = 1;
1644 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001645}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001646
Raul Herbster37fb5b12007-08-30 23:25:47 +00001647defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1648defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001649
Johnny Chen83498e52010-02-12 21:59:23 +00001650// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1651def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1652 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1653 [/* For disassembly only; pattern left blank */]>,
1654 Requires<[IsARM, HasV5TE]> {
1655 let Inst{5} = 0;
1656 let Inst{6} = 0;
1657}
1658
1659def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1660 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1661 [/* For disassembly only; pattern left blank */]>,
1662 Requires<[IsARM, HasV5TE]> {
1663 let Inst{5} = 0;
1664 let Inst{6} = 1;
1665}
1666
1667def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1668 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1669 [/* For disassembly only; pattern left blank */]>,
1670 Requires<[IsARM, HasV5TE]> {
1671 let Inst{5} = 1;
1672 let Inst{6} = 0;
1673}
1674
1675def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1676 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1677 [/* For disassembly only; pattern left blank */]>,
1678 Requires<[IsARM, HasV5TE]> {
1679 let Inst{5} = 1;
1680 let Inst{6} = 1;
1681}
1682
Evan Chenga8e29892007-01-19 07:51:42 +00001683// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001684
Evan Chenga8e29892007-01-19 07:51:42 +00001685//===----------------------------------------------------------------------===//
1686// Misc. Arithmetic Instructions.
1687//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001688
David Goodwin5d598aa2009-08-19 18:00:44 +00001689def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001690 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001691 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1692 let Inst{7-4} = 0b0001;
1693 let Inst{11-8} = 0b1111;
1694 let Inst{19-16} = 0b1111;
1695}
Rafael Espindola199dd672006-10-17 13:13:23 +00001696
Jim Grosbach3482c802010-01-18 19:58:49 +00001697def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001698 "rbit", "\t$dst, $src",
1699 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
1700 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00001701 let Inst{7-4} = 0b0011;
1702 let Inst{11-8} = 0b1111;
1703 let Inst{19-16} = 0b1111;
1704}
1705
David Goodwin5d598aa2009-08-19 18:00:44 +00001706def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001707 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001708 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1709 let Inst{7-4} = 0b0011;
1710 let Inst{11-8} = 0b1111;
1711 let Inst{19-16} = 0b1111;
1712}
Rafael Espindola199dd672006-10-17 13:13:23 +00001713
David Goodwin5d598aa2009-08-19 18:00:44 +00001714def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001715 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001716 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001717 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1718 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1719 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1720 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001721 Requires<[IsARM, HasV6]> {
1722 let Inst{7-4} = 0b1011;
1723 let Inst{11-8} = 0b1111;
1724 let Inst{19-16} = 0b1111;
1725}
Rafael Espindola27185192006-09-29 21:20:16 +00001726
David Goodwin5d598aa2009-08-19 18:00:44 +00001727def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001728 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001729 [(set GPR:$dst,
1730 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001731 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1732 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001733 Requires<[IsARM, HasV6]> {
1734 let Inst{7-4} = 0b1011;
1735 let Inst{11-8} = 0b1111;
1736 let Inst{19-16} = 0b1111;
1737}
Rafael Espindola27185192006-09-29 21:20:16 +00001738
Evan Cheng8b59db32008-11-07 01:41:35 +00001739def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1740 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001741 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001742 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1743 (and (shl GPR:$src2, (i32 imm:$shamt)),
1744 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001745 Requires<[IsARM, HasV6]> {
1746 let Inst{6-4} = 0b001;
1747}
Rafael Espindola27185192006-09-29 21:20:16 +00001748
Evan Chenga8e29892007-01-19 07:51:42 +00001749// Alternate cases for PKHBT where identities eliminate some nodes.
1750def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1751 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1752def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1753 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001754
Rafael Espindolaa2845842006-10-05 16:48:49 +00001755
Evan Cheng8b59db32008-11-07 01:41:35 +00001756def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1757 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001758 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001759 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1760 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001761 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1762 let Inst{6-4} = 0b101;
1763}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001764
Evan Chenga8e29892007-01-19 07:51:42 +00001765// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1766// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001767def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001768 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1769def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1770 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1771 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001772
Evan Chenga8e29892007-01-19 07:51:42 +00001773//===----------------------------------------------------------------------===//
1774// Comparison Instructions...
1775//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001776
Jim Grosbach26421962008-10-14 20:36:24 +00001777defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001778 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001779//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1780// Compare-to-zero still works out, just not the relationals
1781//defm CMN : AI1_cmp_irs<0b1011, "cmn",
1782// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001783
Evan Chenga8e29892007-01-19 07:51:42 +00001784// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001785defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001786 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001787defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001788 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001789
David Goodwinc0309b42009-06-29 15:33:01 +00001790defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1791 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1792defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1793 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001794
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001795//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1796// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001797
David Goodwinc0309b42009-06-29 15:33:01 +00001798def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001799 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001800
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001801
Evan Chenga8e29892007-01-19 07:51:42 +00001802// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001803// FIXME: should be able to write a pattern for ARMcmov, but can't use
1804// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001805def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001806 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001807 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001808 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001809 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001810 let Inst{25} = 0;
1811}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001812
Evan Chengd87293c2008-11-06 08:47:38 +00001813def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001814 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001815 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001816 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001817 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001818 let Inst{25} = 0;
1819}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001820
Evan Chengd87293c2008-11-06 08:47:38 +00001821def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001822 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001823 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001824 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001825 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001826 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001827}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001828
Jim Grosbach3728e962009-12-10 00:11:09 +00001829//===----------------------------------------------------------------------===//
1830// Atomic operations intrinsics
1831//
1832
1833// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00001834let hasSideEffects = 1 in {
1835def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001836 Pseudo, NoItinerary,
1837 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001838 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001839 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001840 let Inst{31-4} = 0xf57ff05;
1841 // FIXME: add support for options other than a full system DMB
1842 let Inst{3-0} = 0b1111;
1843}
Jim Grosbach3728e962009-12-10 00:11:09 +00001844
Jim Grosbachf6b28622009-12-14 18:31:20 +00001845def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001846 Pseudo, NoItinerary,
1847 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001848 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001849 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001850 let Inst{31-4} = 0xf57ff04;
1851 // FIXME: add support for options other than a full system DSB
1852 let Inst{3-0} = 0b1111;
1853}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001854
1855def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1856 Pseudo, NoItinerary,
1857 "mcr", "\tp15, 0, $zero, c7, c10, 5",
1858 [(ARMMemBarrierV6 GPR:$zero)]>,
1859 Requires<[IsARM, HasV6]> {
1860 // FIXME: add support for options other than a full system DMB
1861 // FIXME: add encoding
1862}
1863
1864def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1865 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00001866 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001867 [(ARMSyncBarrierV6 GPR:$zero)]>,
1868 Requires<[IsARM, HasV6]> {
1869 // FIXME: add support for options other than a full system DSB
1870 // FIXME: add encoding
1871}
Jim Grosbach3728e962009-12-10 00:11:09 +00001872}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001873
Jim Grosbach66869102009-12-11 18:52:41 +00001874let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00001875 let Uses = [CPSR] in {
1876 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
1877 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1878 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
1879 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
1880 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
1881 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1882 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
1883 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
1884 def ATOMIC_LOAD_AND_I8 : PseudoInst<
1885 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1886 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
1887 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
1888 def ATOMIC_LOAD_OR_I8 : PseudoInst<
1889 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1890 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
1891 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
1892 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
1893 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1894 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
1895 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
1896 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
1897 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1898 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
1899 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
1900 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
1901 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1902 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
1903 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
1904 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
1905 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1906 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
1907 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
1908 def ATOMIC_LOAD_AND_I16 : PseudoInst<
1909 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1910 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
1911 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
1912 def ATOMIC_LOAD_OR_I16 : PseudoInst<
1913 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1914 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
1915 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
1916 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
1917 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1918 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
1919 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
1920 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
1921 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1922 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
1923 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
1924 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
1925 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1926 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
1927 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
1928 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
1929 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1930 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
1931 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
1932 def ATOMIC_LOAD_AND_I32 : PseudoInst<
1933 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1934 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
1935 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
1936 def ATOMIC_LOAD_OR_I32 : PseudoInst<
1937 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1938 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
1939 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
1940 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
1941 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1942 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
1943 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
1944 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
1945 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1946 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
1947 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
1948
1949 def ATOMIC_SWAP_I8 : PseudoInst<
1950 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1951 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
1952 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
1953 def ATOMIC_SWAP_I16 : PseudoInst<
1954 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1955 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
1956 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
1957 def ATOMIC_SWAP_I32 : PseudoInst<
1958 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1959 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
1960 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
1961
Jim Grosbache801dc42009-12-12 01:40:06 +00001962 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
1963 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1964 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
1965 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
1966 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
1967 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1968 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
1969 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
1970 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
1971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1972 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
1973 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
1974}
Jim Grosbach5278eb82009-12-11 01:42:04 +00001975}
1976
1977let mayLoad = 1 in {
1978def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1979 "ldrexb", "\t$dest, [$ptr]",
1980 []>;
1981def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1982 "ldrexh", "\t$dest, [$ptr]",
1983 []>;
1984def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1985 "ldrex", "\t$dest, [$ptr]",
1986 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00001987def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001988 NoItinerary,
1989 "ldrexd", "\t$dest, $dest2, [$ptr]",
1990 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00001991}
1992
Jim Grosbach587b0722009-12-16 19:44:06 +00001993let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00001994def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001995 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00001996 "strexb", "\t$success, $src, [$ptr]",
1997 []>;
1998def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1999 NoItinerary,
2000 "strexh", "\t$success, $src, [$ptr]",
2001 []>;
2002def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002003 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002004 "strex", "\t$success, $src, [$ptr]",
2005 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002006def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002007 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2008 NoItinerary,
2009 "strexd", "\t$success, $src, $src2, [$ptr]",
2010 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002011}
2012
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002013// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2014let mayLoad = 1 in {
2015def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2016 "swp", "\t$dst, $src, [$ptr]",
2017 [/* For disassembly only; pattern left blank */]> {
2018 let Inst{27-23} = 0b00010;
2019 let Inst{22} = 0; // B = 0
2020 let Inst{21-20} = 0b00;
2021 let Inst{7-4} = 0b1001;
2022}
2023
2024def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2025 "swpb", "\t$dst, $src, [$ptr]",
2026 [/* For disassembly only; pattern left blank */]> {
2027 let Inst{27-23} = 0b00010;
2028 let Inst{22} = 1; // B = 1
2029 let Inst{21-20} = 0b00;
2030 let Inst{7-4} = 0b1001;
2031}
2032}
2033
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002034//===----------------------------------------------------------------------===//
2035// TLS Instructions
2036//
2037
2038// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002039let isCall = 1,
2040 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002041 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002042 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002043 [(set R0, ARMthread_pointer)]>;
2044}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002045
Evan Chenga8e29892007-01-19 07:51:42 +00002046//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002047// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002048// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002049// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002050// Since by its nature we may be coming from some other function to get
2051// here, and we're using the stack frame for the containing function to
2052// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002053// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002054// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002055// except for our own input by listing the relevant registers in Defs. By
2056// doing so, we also cause the prologue/epilogue code to actively preserve
2057// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002058// A constant value is passed in $val, and we use the location as a scratch.
2059let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002060 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2061 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002062 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002063 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002064 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002065 AddrModeNone, SizeSpecial, IndexModeNone,
2066 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002067 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002068 "add\t$val, pc, #8\n\t"
2069 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002070 "mov\tr0, #0\n\t"
2071 "add\tpc, pc, #0\n\t"
2072 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002073 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002074}
2075
2076//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002077// Non-Instruction Patterns
2078//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002079
Evan Chenga8e29892007-01-19 07:51:42 +00002080// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002081
Evan Chenga8e29892007-01-19 07:51:42 +00002082// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002083let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002084def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002085 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002086 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002087 [(set GPR:$dst, so_imm2part:$src)]>,
2088 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002089
Evan Chenga8e29892007-01-19 07:51:42 +00002090def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002091 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2092 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002093def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002094 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2095 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002096def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2097 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2098 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002099def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2100 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2101 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002102
Evan Cheng5adb66a2009-09-28 09:14:39 +00002103// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002104// This is a single pseudo instruction, the benefit is that it can be remat'd
2105// as a single unit instead of having to handle reg inputs.
2106// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002107let isReMaterializable = 1 in
2108def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002109 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002110 [(set GPR:$dst, (i32 imm:$src))]>,
2111 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002112
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002113// ConstantPool, GlobalAddress, and JumpTable
2114def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2115 Requires<[IsARM, DontUseMovt]>;
2116def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2117def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2118 Requires<[IsARM, UseMovt]>;
2119def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2120 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2121
Evan Chenga8e29892007-01-19 07:51:42 +00002122// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002123
Rafael Espindola24357862006-10-19 17:05:03 +00002124
Evan Chenga8e29892007-01-19 07:51:42 +00002125// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002126def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002127 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002128def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002129 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002130
Evan Chenga8e29892007-01-19 07:51:42 +00002131// zextload i1 -> zextload i8
2132def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002133
Evan Chenga8e29892007-01-19 07:51:42 +00002134// extload -> zextload
2135def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2136def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2137def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002138
Evan Cheng83b5cf02008-11-05 23:22:34 +00002139def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2140def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2141
Evan Cheng34b12d22007-01-19 20:27:35 +00002142// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002143def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2144 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002145 (SMULBB GPR:$a, GPR:$b)>;
2146def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2147 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002148def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2149 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002150 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002151def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002152 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002153def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2154 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002155 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002156def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002157 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002158def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2159 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002160 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002161def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002162 (SMULWB GPR:$a, GPR:$b)>;
2163
2164def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002165 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2166 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002167 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2168def : ARMV5TEPat<(add GPR:$acc,
2169 (mul sext_16_node:$a, sext_16_node:$b)),
2170 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2171def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002172 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2173 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002174 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2175def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002176 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002177 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2178def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002179 (mul (sra GPR:$a, (i32 16)),
2180 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002181 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2182def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002183 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002184 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2185def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002186 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2187 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002188 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2189def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002190 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002191 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2192
Evan Chenga8e29892007-01-19 07:51:42 +00002193//===----------------------------------------------------------------------===//
2194// Thumb Support
2195//
2196
2197include "ARMInstrThumb.td"
2198
2199//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002200// Thumb2 Support
2201//
2202
2203include "ARMInstrThumb2.td"
2204
2205//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002206// Floating Point Support
2207//
2208
2209include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002210
2211//===----------------------------------------------------------------------===//
2212// Advanced SIMD (NEON) Support
2213//
2214
2215include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002216
2217//===----------------------------------------------------------------------===//
2218// Coprocessor Instructions. For disassembly only.
2219//
2220
2221def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2222 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2223 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2224 [/* For disassembly only; pattern left blank */]> {
2225 let Inst{4} = 0;
2226}
2227
2228def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2229 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2230 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2231 [/* For disassembly only; pattern left blank */]> {
2232 let Inst{31-28} = 0b1111;
2233 let Inst{4} = 0;
2234}
2235
Johnny Chen64dfb782010-02-16 20:04:27 +00002236class ACI<dag oops, dag iops, string opc, string asm>
2237 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2238 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2239 let Inst{27-25} = 0b110;
2240}
2241
2242multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2243
2244 def _OFFSET : ACI<(outs),
2245 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2246 opc, "\tp$cop, cr$CRd, $addr"> {
2247 let Inst{31-28} = op31_28;
2248 let Inst{24} = 1; // P = 1
2249 let Inst{21} = 0; // W = 0
2250 let Inst{22} = 0; // D = 0
2251 let Inst{20} = load;
2252 }
2253
2254 def _PRE : ACI<(outs),
2255 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2256 opc, "\tp$cop, cr$CRd, $addr!"> {
2257 let Inst{31-28} = op31_28;
2258 let Inst{24} = 1; // P = 1
2259 let Inst{21} = 1; // W = 1
2260 let Inst{22} = 0; // D = 0
2261 let Inst{20} = load;
2262 }
2263
2264 def _POST : ACI<(outs),
2265 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2266 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2267 let Inst{31-28} = op31_28;
2268 let Inst{24} = 0; // P = 0
2269 let Inst{21} = 1; // W = 1
2270 let Inst{22} = 0; // D = 0
2271 let Inst{20} = load;
2272 }
2273
2274 def _OPTION : ACI<(outs),
2275 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2276 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2277 let Inst{31-28} = op31_28;
2278 let Inst{24} = 0; // P = 0
2279 let Inst{23} = 1; // U = 1
2280 let Inst{21} = 0; // W = 0
2281 let Inst{22} = 0; // D = 0
2282 let Inst{20} = load;
2283 }
2284
2285 def L_OFFSET : ACI<(outs),
2286 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2287 opc, "l\tp$cop, cr$CRd, $addr"> {
2288 let Inst{31-28} = op31_28;
2289 let Inst{24} = 1; // P = 1
2290 let Inst{21} = 0; // W = 0
2291 let Inst{22} = 1; // D = 1
2292 let Inst{20} = load;
2293 }
2294
2295 def L_PRE : ACI<(outs),
2296 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2297 opc, "l\tp$cop, cr$CRd, $addr!"> {
2298 let Inst{31-28} = op31_28;
2299 let Inst{24} = 1; // P = 1
2300 let Inst{21} = 1; // W = 1
2301 let Inst{22} = 1; // D = 1
2302 let Inst{20} = load;
2303 }
2304
2305 def L_POST : ACI<(outs),
2306 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2307 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2308 let Inst{31-28} = op31_28;
2309 let Inst{24} = 0; // P = 0
2310 let Inst{21} = 1; // W = 1
2311 let Inst{22} = 1; // D = 1
2312 let Inst{20} = load;
2313 }
2314
2315 def L_OPTION : ACI<(outs),
2316 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2317 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2318 let Inst{31-28} = op31_28;
2319 let Inst{24} = 0; // P = 0
2320 let Inst{23} = 1; // U = 1
2321 let Inst{21} = 0; // W = 0
2322 let Inst{22} = 1; // D = 1
2323 let Inst{20} = load;
2324 }
2325}
2326
2327defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2328defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2329defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2330defm STC2 : LdStCop<0b1111, 0, "stc2">;
2331
Johnny Chen906d57f2010-02-12 01:44:23 +00002332def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2333 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2334 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2335 [/* For disassembly only; pattern left blank */]> {
2336 let Inst{20} = 0;
2337 let Inst{4} = 1;
2338}
2339
2340def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2341 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2342 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2343 [/* For disassembly only; pattern left blank */]> {
2344 let Inst{31-28} = 0b1111;
2345 let Inst{20} = 0;
2346 let Inst{4} = 1;
2347}
2348
2349def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2350 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2351 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2352 [/* For disassembly only; pattern left blank */]> {
2353 let Inst{20} = 1;
2354 let Inst{4} = 1;
2355}
2356
2357def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2358 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2359 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2360 [/* For disassembly only; pattern left blank */]> {
2361 let Inst{31-28} = 0b1111;
2362 let Inst{20} = 1;
2363 let Inst{4} = 1;
2364}
2365
2366def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2367 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2368 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2369 [/* For disassembly only; pattern left blank */]> {
2370 let Inst{23-20} = 0b0100;
2371}
2372
2373def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2374 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2375 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2376 [/* For disassembly only; pattern left blank */]> {
2377 let Inst{31-28} = 0b1111;
2378 let Inst{23-20} = 0b0100;
2379}
2380
2381def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2382 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2383 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2384 [/* For disassembly only; pattern left blank */]> {
2385 let Inst{23-20} = 0b0101;
2386}
2387
2388def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2389 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2390 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2391 [/* For disassembly only; pattern left blank */]> {
2392 let Inst{31-28} = 0b1111;
2393 let Inst{23-20} = 0b0101;
2394}
2395
Johnny Chenb98e1602010-02-12 18:55:33 +00002396//===----------------------------------------------------------------------===//
2397// Move between special register and ARM core register -- for disassembly only
2398//
2399
2400def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2401 [/* For disassembly only; pattern left blank */]> {
2402 let Inst{23-20} = 0b0000;
2403 let Inst{7-4} = 0b0000;
2404}
2405
2406def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2407 [/* For disassembly only; pattern left blank */]> {
2408 let Inst{23-20} = 0b0100;
2409 let Inst{7-4} = 0b0000;
2410}
2411
2412// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002413def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002414 [/* For disassembly only; pattern left blank */]> {
2415 let Inst{23-20} = 0b0010;
2416 let Inst{7-4} = 0b0000;
2417}
2418
2419// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002420def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a",
2421 [/* For disassembly only; pattern left blank */]> {
2422 let Inst{23-20} = 0b0010;
2423 let Inst{7-4} = 0b0000;
2424}
2425
2426// FIXME: mask is ignored for the time being.
2427def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src",
2428 [/* For disassembly only; pattern left blank */]> {
2429 let Inst{23-20} = 0b0110;
2430 let Inst{7-4} = 0b0000;
2431}
2432
2433// FIXME: mask is ignored for the time being.
2434def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002435 [/* For disassembly only; pattern left blank */]> {
2436 let Inst{23-20} = 0b0110;
2437 let Inst{7-4} = 0b0000;
2438}