blob: 8442dca54d6d89ce4b049a65333dbbe13fafd25c [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Jia Liubb481f82012-02-28 07:46:26 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000040// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000042static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Akira Hatanaka648f00c2012-02-24 22:34:47 +000051static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
52 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
53 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
54}
55
Chris Lattnerf0144122009-07-28 03:13:23 +000056const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
57 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::JmpLink: return "MipsISD::JmpLink";
59 case MipsISD::Hi: return "MipsISD::Hi";
60 case MipsISD::Lo: return "MipsISD::Lo";
61 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 case MipsISD::Ret: return "MipsISD::Ret";
64 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
65 case MipsISD::FPCmp: return "MipsISD::FPCmp";
66 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
67 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
68 case MipsISD::FPRound: return "MipsISD::FPRound";
69 case MipsISD::MAdd: return "MipsISD::MAdd";
70 case MipsISD::MAddu: return "MipsISD::MAddu";
71 case MipsISD::MSub: return "MipsISD::MSub";
72 case MipsISD::MSubu: return "MipsISD::MSubu";
73 case MipsISD::DivRem: return "MipsISD::DivRem";
74 case MipsISD::DivRemU: return "MipsISD::DivRemU";
75 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
76 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000077 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000078 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000079 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000080 case MipsISD::Ext: return "MipsISD::Ext";
81 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000082 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 }
84}
85
86MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000087MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000088 : TargetLowering(TM, new MipsTargetObjectFile()),
89 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000090 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
91 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000096 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
98 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000099 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100
Akira Hatanaka95934842011-09-24 01:34:44 +0000101 if (HasMips64)
102 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
103
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000104 if (!TM.Options.UseSoftFloat) {
105 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
106
107 // When dealing with single precision only, use libcalls
108 if (!Subtarget->isSingleFloat()) {
109 if (HasMips64)
110 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
111 else
112 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
113 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000115
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000116 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000120
Eli Friedman6055a6a2009-07-17 04:07:24 +0000121 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000124
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000125 // Used by legalize types to correctly generate the setcc result.
126 // Without this, every float setcc comes with a AND/OR with the result,
127 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000128 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000130
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000133 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000134 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000135 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000137 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000139 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000141 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SELECT, MVT::f32, Custom);
143 setOperationAction(ISD::SELECT, MVT::f64, Custom);
144 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000145 setOperationAction(ISD::SETCC, MVT::f32, Custom);
146 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
148 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000149 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000150 setOperationAction(ISD::VASTART, MVT::Other, Custom);
151
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000152 setOperationAction(ISD::SDIV, MVT::i32, Expand);
153 setOperationAction(ISD::SREM, MVT::i32, Expand);
154 setOperationAction(ISD::UDIV, MVT::i32, Expand);
155 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000156 setOperationAction(ISD::SDIV, MVT::i64, Expand);
157 setOperationAction(ISD::SREM, MVT::i64, Expand);
158 setOperationAction(ISD::UDIV, MVT::i64, Expand);
159 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000160
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000161 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
163 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
164 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
165 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000166 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000168 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
170 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000171 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000173 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000174 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
175 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
176 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
177 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000179 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000180
Akira Hatanaka56633442011-09-20 23:53:09 +0000181 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000182 setOperationAction(ISD::ROTR, MVT::i32, Expand);
183
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000184 if (!Subtarget->hasMips64r2())
185 setOperationAction(ISD::ROTR, MVT::i64, Expand);
186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
188 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
189 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
191 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000193 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000195 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
197 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000198 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FLOG, MVT::f32, Expand);
200 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
201 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
202 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000203 setOperationAction(ISD::FMA, MVT::f32, Expand);
204 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000205
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000207 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000208 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000209 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000210
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000211 setOperationAction(ISD::VAARG, MVT::Other, Expand);
212 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
213 setOperationAction(ISD::VAEND, MVT::Other, Expand);
214
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000215 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
217 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000218
Akira Hatanakadb548262011-07-19 23:30:50 +0000219 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Jia Liubb481f82012-02-28 07:46:26 +0000220 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000221
Jia Liubb481f82012-02-28 07:46:26 +0000222 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
223 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
224 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
225 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000226
Eli Friedman26689ac2011-08-03 21:06:02 +0000227 setInsertFencesForAtomic(true);
228
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000229 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000231
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000232 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000235 }
236
Akira Hatanakac79507a2011-12-21 00:20:27 +0000237 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000239 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
240 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000241
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000242 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000244 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
245 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000246
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000247 setTargetDAGCombine(ISD::ADDE);
248 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000249 setTargetDAGCombine(ISD::SDIVREM);
250 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000251 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000252 setTargetDAGCombine(ISD::AND);
253 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000254
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000255 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000256
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000257 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000258 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000259
Akira Hatanaka590baca2012-02-02 03:13:40 +0000260 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
261 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000262}
263
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000264bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000265 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000266
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000267 switch (SVT) {
268 case MVT::i64:
269 case MVT::i32:
270 case MVT::i16:
271 return true;
272 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000273 return Subtarget->hasMips32r2Or64();
274 default:
275 return false;
276 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000277}
278
Duncan Sands28b77e92011-09-06 19:07:46 +0000279EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000281}
282
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000283// SelectMadd -
284// Transforms a subgraph in CurDAG if the following pattern is found:
285// (addc multLo, Lo0), (adde multHi, Hi0),
286// where,
287// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000288// Lo0: initial value of Lo register
289// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000290// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000291static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000292 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000293 // for the matching to be successful.
294 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
295
296 if (ADDCNode->getOpcode() != ISD::ADDC)
297 return false;
298
299 SDValue MultHi = ADDENode->getOperand(0);
300 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000301 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000302 unsigned MultOpc = MultHi.getOpcode();
303
304 // MultHi and MultLo must be generated by the same node,
305 if (MultLo.getNode() != MultNode)
306 return false;
307
308 // and it must be a multiplication.
309 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
310 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000311
312 // MultLo amd MultHi must be the first and second output of MultNode
313 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000314 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
315 return false;
316
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000317 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000318 // of the values of MultNode, in which case MultNode will be removed in later
319 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000320 // If there exist users other than ADDENode or ADDCNode, this function returns
321 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000322 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000323 // produced.
324 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
325 return false;
326
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000327 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000328 DebugLoc dl = ADDENode->getDebugLoc();
329
330 // create MipsMAdd(u) node
331 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000332
Akira Hatanaka82099682011-12-19 19:52:25 +0000333 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000334 MultNode->getOperand(0),// Factor 0
335 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000336 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000337 ADDENode->getOperand(1));// Hi0
338
339 // create CopyFromReg nodes
340 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
341 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000342 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000343 Mips::HI, MVT::i32,
344 CopyFromLo.getValue(2));
345
346 // replace uses of adde and addc here
347 if (!SDValue(ADDCNode, 0).use_empty())
348 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
349
350 if (!SDValue(ADDENode, 0).use_empty())
351 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
352
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000353 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000354}
355
356// SelectMsub -
357// Transforms a subgraph in CurDAG if the following pattern is found:
358// (addc Lo0, multLo), (sube Hi0, multHi),
359// where,
360// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000361// Lo0: initial value of Lo register
362// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000363// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000364static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000365 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000366 // for the matching to be successful.
367 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
368
369 if (SUBCNode->getOpcode() != ISD::SUBC)
370 return false;
371
372 SDValue MultHi = SUBENode->getOperand(1);
373 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000374 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000375 unsigned MultOpc = MultHi.getOpcode();
376
377 // MultHi and MultLo must be generated by the same node,
378 if (MultLo.getNode() != MultNode)
379 return false;
380
381 // and it must be a multiplication.
382 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
383 return false;
384
385 // MultLo amd MultHi must be the first and second output of MultNode
386 // respectively.
387 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
388 return false;
389
390 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
391 // of the values of MultNode, in which case MultNode will be removed in later
392 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000393 // If there exist users other than SUBENode or SUBCNode, this function returns
394 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000395 // instruction node rather than a pair of MULT and MSUB instructions being
396 // produced.
397 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
398 return false;
399
400 SDValue Chain = CurDAG->getEntryNode();
401 DebugLoc dl = SUBENode->getDebugLoc();
402
403 // create MipsSub(u) node
404 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
405
Akira Hatanaka82099682011-12-19 19:52:25 +0000406 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000407 MultNode->getOperand(0),// Factor 0
408 MultNode->getOperand(1),// Factor 1
409 SUBCNode->getOperand(0),// Lo0
410 SUBENode->getOperand(0));// Hi0
411
412 // create CopyFromReg nodes
413 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
414 MSub);
415 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
416 Mips::HI, MVT::i32,
417 CopyFromLo.getValue(2));
418
419 // replace uses of sube and subc here
420 if (!SDValue(SUBCNode, 0).use_empty())
421 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
422
423 if (!SDValue(SUBENode, 0).use_empty())
424 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
425
426 return true;
427}
428
429static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
430 TargetLowering::DAGCombinerInfo &DCI,
431 const MipsSubtarget* Subtarget) {
432 if (DCI.isBeforeLegalize())
433 return SDValue();
434
Akira Hatanakae184fec2011-11-11 04:18:21 +0000435 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
436 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000437 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000438
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000439 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000440}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000441
442static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
443 TargetLowering::DAGCombinerInfo &DCI,
444 const MipsSubtarget* Subtarget) {
445 if (DCI.isBeforeLegalize())
446 return SDValue();
447
Akira Hatanakae184fec2011-11-11 04:18:21 +0000448 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
449 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000450 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000451
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000452 return SDValue();
453}
454
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000455static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
456 TargetLowering::DAGCombinerInfo &DCI,
457 const MipsSubtarget* Subtarget) {
458 if (DCI.isBeforeLegalizeOps())
459 return SDValue();
460
Akira Hatanakadda4a072011-10-03 21:06:13 +0000461 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000462 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
463 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000464 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
465 MipsISD::DivRemU;
466 DebugLoc dl = N->getDebugLoc();
467
468 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
469 N->getOperand(0), N->getOperand(1));
470 SDValue InChain = DAG.getEntryNode();
471 SDValue InGlue = DivRem;
472
473 // insert MFLO
474 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000475 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000476 InGlue);
477 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
478 InChain = CopyFromLo.getValue(1);
479 InGlue = CopyFromLo.getValue(2);
480 }
481
482 // insert MFHI
483 if (N->hasAnyUseOfValue(1)) {
484 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000485 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000486 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
487 }
488
489 return SDValue();
490}
491
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000492static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
493 switch (CC) {
494 default: llvm_unreachable("Unknown fp condition code!");
495 case ISD::SETEQ:
496 case ISD::SETOEQ: return Mips::FCOND_OEQ;
497 case ISD::SETUNE: return Mips::FCOND_UNE;
498 case ISD::SETLT:
499 case ISD::SETOLT: return Mips::FCOND_OLT;
500 case ISD::SETGT:
501 case ISD::SETOGT: return Mips::FCOND_OGT;
502 case ISD::SETLE:
503 case ISD::SETOLE: return Mips::FCOND_OLE;
504 case ISD::SETGE:
505 case ISD::SETOGE: return Mips::FCOND_OGE;
506 case ISD::SETULT: return Mips::FCOND_ULT;
507 case ISD::SETULE: return Mips::FCOND_ULE;
508 case ISD::SETUGT: return Mips::FCOND_UGT;
509 case ISD::SETUGE: return Mips::FCOND_UGE;
510 case ISD::SETUO: return Mips::FCOND_UN;
511 case ISD::SETO: return Mips::FCOND_OR;
512 case ISD::SETNE:
513 case ISD::SETONE: return Mips::FCOND_ONE;
514 case ISD::SETUEQ: return Mips::FCOND_UEQ;
515 }
516}
517
518
519// Returns true if condition code has to be inverted.
520static bool InvertFPCondCode(Mips::CondCode CC) {
521 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
522 return false;
523
Akira Hatanaka82099682011-12-19 19:52:25 +0000524 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
525 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000526
Akira Hatanaka82099682011-12-19 19:52:25 +0000527 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000528}
529
530// Creates and returns an FPCmp node from a setcc node.
531// Returns Op if setcc is not a floating point comparison.
532static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
533 // must be a SETCC node
534 if (Op.getOpcode() != ISD::SETCC)
535 return Op;
536
537 SDValue LHS = Op.getOperand(0);
538
539 if (!LHS.getValueType().isFloatingPoint())
540 return Op;
541
542 SDValue RHS = Op.getOperand(1);
543 DebugLoc dl = Op.getDebugLoc();
544
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000545 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
546 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000547 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
548
549 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
550 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
551}
552
553// Creates and returns a CMovFPT/F node.
554static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
555 SDValue False, DebugLoc DL) {
556 bool invert = InvertFPCondCode((Mips::CondCode)
557 cast<ConstantSDNode>(Cond.getOperand(2))
558 ->getSExtValue());
559
560 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
561 True.getValueType(), True, False, Cond);
562}
563
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000564static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
565 TargetLowering::DAGCombinerInfo &DCI,
566 const MipsSubtarget* Subtarget) {
567 if (DCI.isBeforeLegalizeOps())
568 return SDValue();
569
570 SDValue SetCC = N->getOperand(0);
571
572 if ((SetCC.getOpcode() != ISD::SETCC) ||
573 !SetCC.getOperand(0).getValueType().isInteger())
574 return SDValue();
575
576 SDValue False = N->getOperand(2);
577 EVT FalseTy = False.getValueType();
578
579 if (!FalseTy.isInteger())
580 return SDValue();
581
582 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
583
584 if (!CN || CN->getZExtValue())
585 return SDValue();
586
587 const DebugLoc DL = N->getDebugLoc();
588 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
589 SDValue True = N->getOperand(1);
590
591 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
592 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
593
594 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
595}
596
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000597static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
598 TargetLowering::DAGCombinerInfo &DCI,
599 const MipsSubtarget* Subtarget) {
600 // Pattern match EXT.
601 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
602 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000603 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000604 return SDValue();
605
606 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000607 unsigned ShiftRightOpc = ShiftRight.getOpcode();
608
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000609 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000610 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000611 return SDValue();
612
613 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000614 ConstantSDNode *CN;
615 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
616 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000617
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000618 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000619 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000620
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000621 // Op's second operand must be a shifted mask.
622 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000623 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000624 return SDValue();
625
626 // Return if the shifted mask does not start at bit 0 or the sum of its size
627 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000628 EVT ValTy = N->getValueType(0);
629 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000630 return SDValue();
631
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000632 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000633 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000634 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000635}
Jia Liubb481f82012-02-28 07:46:26 +0000636
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000637static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
638 TargetLowering::DAGCombinerInfo &DCI,
639 const MipsSubtarget* Subtarget) {
640 // Pattern match INS.
641 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000642 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000643 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000644 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645 return SDValue();
646
647 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
648 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
649 ConstantSDNode *CN;
650
651 // See if Op's first operand matches (and $src1 , mask0).
652 if (And0.getOpcode() != ISD::AND)
653 return SDValue();
654
655 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000656 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000657 return SDValue();
658
659 // See if Op's second operand matches (and (shl $src, pos), mask1).
660 if (And1.getOpcode() != ISD::AND)
661 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000662
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000663 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000664 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000665 return SDValue();
666
667 // The shift masks must have the same position and size.
668 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
669 return SDValue();
670
671 SDValue Shl = And1.getOperand(0);
672 if (Shl.getOpcode() != ISD::SHL)
673 return SDValue();
674
675 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
676 return SDValue();
677
678 unsigned Shamt = CN->getZExtValue();
679
680 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000681 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000682 EVT ValTy = N->getValueType(0);
683 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000684 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000685
Akira Hatanaka82099682011-12-19 19:52:25 +0000686 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000687 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000688 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689}
Jia Liubb481f82012-02-28 07:46:26 +0000690
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000691SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000692 const {
693 SelectionDAG &DAG = DCI.DAG;
694 unsigned opc = N->getOpcode();
695
696 switch (opc) {
697 default: break;
698 case ISD::ADDE:
699 return PerformADDECombine(N, DAG, DCI, Subtarget);
700 case ISD::SUBE:
701 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000702 case ISD::SDIVREM:
703 case ISD::UDIVREM:
704 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000705 case ISD::SELECT:
706 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000707 case ISD::AND:
708 return PerformANDCombine(N, DAG, DCI, Subtarget);
709 case ISD::OR:
710 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000711 }
712
713 return SDValue();
714}
715
Dan Gohman475871a2008-07-27 21:46:04 +0000716SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000717LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000718{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000719 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000720 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000721 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000722 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
723 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000724 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000725 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000726 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
727 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000728 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000729 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000730 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000731 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000732 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000733 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000734 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000735 }
Dan Gohman475871a2008-07-27 21:46:04 +0000736 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000737}
738
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000739//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000740// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000741//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000742
743// AddLiveIn - This helper function adds the specified physical register to the
744// MachineFunction as a live in value. It also creates a corresponding
745// virtual register for it.
746static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000747AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000748{
749 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000750 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
751 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752 return VReg;
753}
754
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000755// Get fp branch code (not opcode) from condition code.
756static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
757 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
758 return Mips::BRANCH_T;
759
Akira Hatanaka82099682011-12-19 19:52:25 +0000760 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
761 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000762
Akira Hatanaka82099682011-12-19 19:52:25 +0000763 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000764}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000765
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000766/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000767static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
768 DebugLoc dl,
769 const MipsSubtarget* Subtarget,
770 const TargetInstrInfo *TII,
771 bool isFPCmp, unsigned Opc) {
772 // There is no need to expand CMov instructions if target has
773 // conditional moves.
774 if (Subtarget->hasCondMov())
775 return BB;
776
777 // To "insert" a SELECT_CC instruction, we actually have to insert the
778 // diamond control-flow pattern. The incoming instruction knows the
779 // destination vreg to set, the condition code register to branch on, the
780 // true/false values to select between, and a branch opcode to use.
781 const BasicBlock *LLVM_BB = BB->getBasicBlock();
782 MachineFunction::iterator It = BB;
783 ++It;
784
785 // thisMBB:
786 // ...
787 // TrueVal = ...
788 // setcc r1, r2, r3
789 // bNE r1, r0, copy1MBB
790 // fallthrough --> copy0MBB
791 MachineBasicBlock *thisMBB = BB;
792 MachineFunction *F = BB->getParent();
793 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
794 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
795 F->insert(It, copy0MBB);
796 F->insert(It, sinkMBB);
797
798 // Transfer the remainder of BB and its successor edges to sinkMBB.
799 sinkMBB->splice(sinkMBB->begin(), BB,
800 llvm::next(MachineBasicBlock::iterator(MI)),
801 BB->end());
802 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
803
804 // Next, add the true and fallthrough blocks as its successors.
805 BB->addSuccessor(copy0MBB);
806 BB->addSuccessor(sinkMBB);
807
808 // Emit the right instruction according to the type of the operands compared
809 if (isFPCmp)
810 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
811 else
812 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
813 .addReg(Mips::ZERO).addMBB(sinkMBB);
814
815 // copy0MBB:
816 // %FalseValue = ...
817 // # fallthrough to sinkMBB
818 BB = copy0MBB;
819
820 // Update machine-CFG edges
821 BB->addSuccessor(sinkMBB);
822
823 // sinkMBB:
824 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
825 // ...
826 BB = sinkMBB;
827
828 if (isFPCmp)
829 BuildMI(*BB, BB->begin(), dl,
830 TII->get(Mips::PHI), MI->getOperand(0).getReg())
831 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
832 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
833 else
834 BuildMI(*BB, BB->begin(), dl,
835 TII->get(Mips::PHI), MI->getOperand(0).getReg())
836 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
837 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
838
839 MI->eraseFromParent(); // The pseudo instruction is gone now.
840 return BB;
841}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000842*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000843MachineBasicBlock *
844MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000845 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000846 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000847 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000848 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
851 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000852 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
854 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000855 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000856 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_LOAD_ADD_I64:
858 case Mips::ATOMIC_LOAD_ADD_I64_P8:
859 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000860
861 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
864 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
867 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000868 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000869 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_LOAD_AND_I64:
871 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000872 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873
874 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
877 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000878 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
880 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000881 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000882 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_OR_I64:
884 case Mips::ATOMIC_LOAD_OR_I64_P8:
885 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886
887 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
890 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
893 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000894 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000895 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 case Mips::ATOMIC_LOAD_XOR_I64:
897 case Mips::ATOMIC_LOAD_XOR_I64_P8:
898 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000899
900 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000901 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
903 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000904 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000905 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
906 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000907 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000908 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000909 case Mips::ATOMIC_LOAD_NAND_I64:
910 case Mips::ATOMIC_LOAD_NAND_I64_P8:
911 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912
913 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000914 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
916 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000918 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
919 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000920 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000921 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000922 case Mips::ATOMIC_LOAD_SUB_I64:
923 case Mips::ATOMIC_LOAD_SUB_I64_P8:
924 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000925
926 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000927 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
929 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000930 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
932 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000933 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000934 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000935 case Mips::ATOMIC_SWAP_I64:
936 case Mips::ATOMIC_SWAP_I64_P8:
937 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938
939 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000940 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000941 return EmitAtomicCmpSwapPartword(MI, BB, 1);
942 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000943 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000944 return EmitAtomicCmpSwapPartword(MI, BB, 2);
945 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000946 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000947 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000948 case Mips::ATOMIC_CMP_SWAP_I64:
949 case Mips::ATOMIC_CMP_SWAP_I64_P8:
950 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000951 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000952}
953
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000954// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
955// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
956MachineBasicBlock *
957MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000958 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000959 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000960 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000961
962 MachineFunction *MF = BB->getParent();
963 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000964 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000965 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
966 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000967 unsigned LL, SC, AND, NOR, ZERO, BEQ;
968
969 if (Size == 4) {
970 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
971 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
972 AND = Mips::AND;
973 NOR = Mips::NOR;
974 ZERO = Mips::ZERO;
975 BEQ = Mips::BEQ;
976 }
977 else {
978 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
979 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
980 AND = Mips::AND64;
981 NOR = Mips::NOR64;
982 ZERO = Mips::ZERO_64;
983 BEQ = Mips::BEQ64;
984 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000985
Akira Hatanaka4061da12011-07-19 20:11:17 +0000986 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000987 unsigned Ptr = MI->getOperand(1).getReg();
988 unsigned Incr = MI->getOperand(2).getReg();
989
Akira Hatanaka4061da12011-07-19 20:11:17 +0000990 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
991 unsigned AndRes = RegInfo.createVirtualRegister(RC);
992 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993
994 // insert new blocks after the current block
995 const BasicBlock *LLVM_BB = BB->getBasicBlock();
996 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
997 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
998 MachineFunction::iterator It = BB;
999 ++It;
1000 MF->insert(It, loopMBB);
1001 MF->insert(It, exitMBB);
1002
1003 // Transfer the remainder of BB and its successor edges to exitMBB.
1004 exitMBB->splice(exitMBB->begin(), BB,
1005 llvm::next(MachineBasicBlock::iterator(MI)),
1006 BB->end());
1007 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1008
1009 // thisMBB:
1010 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001011 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001013 loopMBB->addSuccessor(loopMBB);
1014 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001015
1016 // loopMBB:
1017 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001018 // <binop> storeval, oldval, incr
1019 // sc success, storeval, 0(ptr)
1020 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001022 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001023 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001024 // and andres, oldval, incr
1025 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001026 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1027 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001029 // <binop> storeval, oldval, incr
1030 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001032 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001033 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001034 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1035 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001036
1037 MI->eraseFromParent(); // The instruction is gone now.
1038
Akira Hatanaka939ece12011-07-19 03:42:13 +00001039 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001040}
1041
1042MachineBasicBlock *
1043MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001044 MachineBasicBlock *BB,
1045 unsigned Size, unsigned BinOpcode,
1046 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001047 assert((Size == 1 || Size == 2) &&
1048 "Unsupported size for EmitAtomicBinaryPartial.");
1049
1050 MachineFunction *MF = BB->getParent();
1051 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1052 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1053 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1054 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001055 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1056 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057
1058 unsigned Dest = MI->getOperand(0).getReg();
1059 unsigned Ptr = MI->getOperand(1).getReg();
1060 unsigned Incr = MI->getOperand(2).getReg();
1061
Akira Hatanaka4061da12011-07-19 20:11:17 +00001062 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1063 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001064 unsigned Mask = RegInfo.createVirtualRegister(RC);
1065 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001066 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1067 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001068 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001069 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1070 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1071 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1072 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1073 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001074 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001075 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1076 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1077 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1078 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1079 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001080
1081 // insert new blocks after the current block
1082 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1083 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001084 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001085 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1086 MachineFunction::iterator It = BB;
1087 ++It;
1088 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001089 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001090 MF->insert(It, exitMBB);
1091
1092 // Transfer the remainder of BB and its successor edges to exitMBB.
1093 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001094 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001095 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1096
Akira Hatanaka81b44112011-07-19 17:09:53 +00001097 BB->addSuccessor(loopMBB);
1098 loopMBB->addSuccessor(loopMBB);
1099 loopMBB->addSuccessor(sinkMBB);
1100 sinkMBB->addSuccessor(exitMBB);
1101
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001102 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001103 // addiu masklsb2,$0,-4 # 0xfffffffc
1104 // and alignedaddr,ptr,masklsb2
1105 // andi ptrlsb2,ptr,3
1106 // sll shiftamt,ptrlsb2,3
1107 // ori maskupper,$0,255 # 0xff
1108 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001109 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001110 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111
1112 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1114 .addReg(Mips::ZERO).addImm(-4);
1115 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1116 .addReg(Ptr).addReg(MaskLSB2);
1117 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1118 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1119 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1120 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001121 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1122 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001124 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001125
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001126 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001127 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001128 // ll oldval,0(alignedaddr)
1129 // binop binopres,oldval,incr2
1130 // and newval,binopres,mask
1131 // and maskedoldval0,oldval,mask2
1132 // or storeval,maskedoldval0,newval
1133 // sc success,storeval,0(alignedaddr)
1134 // beq success,$0,loopMBB
1135
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001136 // atomic.swap
1137 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001138 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001139 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001140 // and maskedoldval0,oldval,mask2
1141 // or storeval,maskedoldval0,newval
1142 // sc success,storeval,0(alignedaddr)
1143 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001144
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001145 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001146 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001147 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001148 // and andres, oldval, incr2
1149 // nor binopres, $0, andres
1150 // and newval, binopres, mask
1151 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1152 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1153 .addReg(Mips::ZERO).addReg(AndRes);
1154 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001155 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001156 // <binop> binopres, oldval, incr2
1157 // and newval, binopres, mask
1158 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1159 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001160 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001161 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001162 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001163 }
Jia Liubb481f82012-02-28 07:46:26 +00001164
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001165 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001166 .addReg(OldVal).addReg(Mask2);
1167 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001168 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001169 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001170 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001172 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173
Akira Hatanaka939ece12011-07-19 03:42:13 +00001174 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001175 // and maskedoldval1,oldval,mask
1176 // srl srlres,maskedoldval1,shiftamt
1177 // sll sllres,srlres,24
1178 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001179 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001180 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001181
Akira Hatanaka4061da12011-07-19 20:11:17 +00001182 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1183 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001184 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1185 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001186 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1187 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001188 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001190
1191 MI->eraseFromParent(); // The instruction is gone now.
1192
Akira Hatanaka939ece12011-07-19 03:42:13 +00001193 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001194}
1195
1196MachineBasicBlock *
1197MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001198 MachineBasicBlock *BB,
1199 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001200 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201
1202 MachineFunction *MF = BB->getParent();
1203 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001204 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1206 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001207 unsigned LL, SC, ZERO, BNE, BEQ;
1208
1209 if (Size == 4) {
1210 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1211 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1212 ZERO = Mips::ZERO;
1213 BNE = Mips::BNE;
1214 BEQ = Mips::BEQ;
1215 }
1216 else {
1217 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1218 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1219 ZERO = Mips::ZERO_64;
1220 BNE = Mips::BNE64;
1221 BEQ = Mips::BEQ64;
1222 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223
1224 unsigned Dest = MI->getOperand(0).getReg();
1225 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001226 unsigned OldVal = MI->getOperand(2).getReg();
1227 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001228
Akira Hatanaka4061da12011-07-19 20:11:17 +00001229 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001230
1231 // insert new blocks after the current block
1232 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1233 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1234 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1235 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1236 MachineFunction::iterator It = BB;
1237 ++It;
1238 MF->insert(It, loop1MBB);
1239 MF->insert(It, loop2MBB);
1240 MF->insert(It, exitMBB);
1241
1242 // Transfer the remainder of BB and its successor edges to exitMBB.
1243 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001244 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1246
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001247 // thisMBB:
1248 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001249 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001251 loop1MBB->addSuccessor(exitMBB);
1252 loop1MBB->addSuccessor(loop2MBB);
1253 loop2MBB->addSuccessor(loop1MBB);
1254 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001255
1256 // loop1MBB:
1257 // ll dest, 0(ptr)
1258 // bne dest, oldval, exitMBB
1259 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001260 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1261 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001262 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263
1264 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001265 // sc success, newval, 0(ptr)
1266 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001267 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001268 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001269 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001270 BuildMI(BB, dl, TII->get(BEQ))
1271 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272
1273 MI->eraseFromParent(); // The instruction is gone now.
1274
Akira Hatanaka939ece12011-07-19 03:42:13 +00001275 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001276}
1277
1278MachineBasicBlock *
1279MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001280 MachineBasicBlock *BB,
1281 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001282 assert((Size == 1 || Size == 2) &&
1283 "Unsupported size for EmitAtomicCmpSwapPartial.");
1284
1285 MachineFunction *MF = BB->getParent();
1286 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1287 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1288 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1289 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001290 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1291 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001292
1293 unsigned Dest = MI->getOperand(0).getReg();
1294 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001295 unsigned CmpVal = MI->getOperand(2).getReg();
1296 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001297
Akira Hatanaka4061da12011-07-19 20:11:17 +00001298 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1299 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001300 unsigned Mask = RegInfo.createVirtualRegister(RC);
1301 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001302 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1303 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1304 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1305 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1306 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1307 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1308 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1309 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1310 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1311 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1312 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1313 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1314 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1315 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001316
1317 // insert new blocks after the current block
1318 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1319 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1320 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001321 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001322 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1323 MachineFunction::iterator It = BB;
1324 ++It;
1325 MF->insert(It, loop1MBB);
1326 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001327 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001328 MF->insert(It, exitMBB);
1329
1330 // Transfer the remainder of BB and its successor edges to exitMBB.
1331 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001332 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1334
Akira Hatanaka81b44112011-07-19 17:09:53 +00001335 BB->addSuccessor(loop1MBB);
1336 loop1MBB->addSuccessor(sinkMBB);
1337 loop1MBB->addSuccessor(loop2MBB);
1338 loop2MBB->addSuccessor(loop1MBB);
1339 loop2MBB->addSuccessor(sinkMBB);
1340 sinkMBB->addSuccessor(exitMBB);
1341
Akira Hatanaka70564a92011-07-19 18:14:26 +00001342 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001344 // addiu masklsb2,$0,-4 # 0xfffffffc
1345 // and alignedaddr,ptr,masklsb2
1346 // andi ptrlsb2,ptr,3
1347 // sll shiftamt,ptrlsb2,3
1348 // ori maskupper,$0,255 # 0xff
1349 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001350 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001351 // andi maskedcmpval,cmpval,255
1352 // sll shiftedcmpval,maskedcmpval,shiftamt
1353 // andi maskednewval,newval,255
1354 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001355 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001356 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1357 .addReg(Mips::ZERO).addImm(-4);
1358 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1359 .addReg(Ptr).addReg(MaskLSB2);
1360 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1361 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1362 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1363 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001364 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1365 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001366 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001367 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1368 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001369 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1370 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001371 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1372 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001373 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1374 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001375
1376 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001377 // ll oldval,0(alginedaddr)
1378 // and maskedoldval0,oldval,mask
1379 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001380 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001381 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001382 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1383 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001384 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001385 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001386
1387 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001388 // and maskedoldval1,oldval,mask2
1389 // or storeval,maskedoldval1,shiftednewval
1390 // sc success,storeval,0(alignedaddr)
1391 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001392 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001393 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1394 .addReg(OldVal).addReg(Mask2);
1395 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1396 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001397 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001398 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001399 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001400 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001401
Akira Hatanaka939ece12011-07-19 03:42:13 +00001402 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001403 // srl srlres,maskedoldval0,shiftamt
1404 // sll sllres,srlres,24
1405 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001406 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001407 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001408
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001409 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1410 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001411 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1412 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001413 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001414 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001415
1416 MI->eraseFromParent(); // The instruction is gone now.
1417
Akira Hatanaka939ece12011-07-19 03:42:13 +00001418 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001419}
1420
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001421//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001422// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001423//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001424SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001425LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001426{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001427 MachineFunction &MF = DAG.getMachineFunction();
1428 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001429 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001430
1431 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001432 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1433 "Cannot lower if the alignment of the allocated space is larger than \
1434 that of the stack.");
1435
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001436 SDValue Chain = Op.getOperand(0);
1437 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001438 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001439
1440 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001441 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001442
1443 // Subtract the dynamic size from the actual stack size to
1444 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001445 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001446
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001447 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001448 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001449 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001450
1451 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001452 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001453 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001454 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1455 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1456
1457 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001458}
1459
1460SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001461LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001462{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001463 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001464 // the block to branch to if the condition is true.
1465 SDValue Chain = Op.getOperand(0);
1466 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001467 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001468
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001469 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1470
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001471 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001472 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001473 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001474
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001475 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001476 Mips::CondCode CC =
1477 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001478 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001479
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001480 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001481 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001482}
1483
1484SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001485LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001486{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001487 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001488
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001489 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001490 if (Cond.getOpcode() != MipsISD::FPCmp)
1491 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001492
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001493 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1494 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001495}
1496
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001497SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1498 SDValue Cond = CreateFPCmp(DAG, Op);
1499
1500 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1501 "Floating point operand expected.");
1502
1503 SDValue True = DAG.getConstant(1, MVT::i32);
1504 SDValue False = DAG.getConstant(0, MVT::i32);
1505
1506 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1507}
1508
Dan Gohmand858e902010-04-17 15:26:15 +00001509SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1510 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001511 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001512 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001513 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001514
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001515 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001516 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001517
Chris Lattnerb71b9092009-08-13 06:28:06 +00001518 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001519
Chris Lattnere3736f82009-08-13 05:41:27 +00001520 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001521 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1522 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001523 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001524 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1525 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001526 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001527 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001528 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001529 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1530 MipsII::MO_ABS_HI);
1531 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1532 MipsII::MO_ABS_LO);
1533 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1534 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001536 }
1537
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001538 EVT ValTy = Op.getValueType();
1539 bool HasGotOfst = (GV->hasInternalLinkage() ||
1540 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1541 unsigned GotFlag = IsN64 ?
1542 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001543 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001544 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001545 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001546 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1547 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001548 // On functions and global targets not internal linked only
1549 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001550 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001551 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001552 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1553 IsN64 ? MipsII::MO_GOT_OFST :
1554 MipsII::MO_ABS_LO);
1555 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1556 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001557}
1558
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001559SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1560 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001561 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1562 // FIXME there isn't actually debug info here
1563 DebugLoc dl = Op.getDebugLoc();
1564
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001565 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001566 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001567 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1568 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001569 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1570 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1571 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001572 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001573
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001574 EVT ValTy = Op.getValueType();
1575 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1576 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1577 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001578 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1579 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001580 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001581 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001582 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001583 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1584 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001585}
1586
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001587SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001588LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001589{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001590 // If the relocation model is PIC, use the General Dynamic TLS Model or
1591 // Local Dynamic TLS model, otherwise use the Initial Exec or
1592 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001593
1594 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1595 DebugLoc dl = GA->getDebugLoc();
1596 const GlobalValue *GV = GA->getGlobal();
1597 EVT PtrVT = getPointerTy();
1598
1599 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1600 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001601 bool LocalDynamic = GV->hasInternalLinkage();
1602 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1603 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001604 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1605 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001606 unsigned PtrSize = PtrVT.getSizeInBits();
1607 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1608
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001609 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001610
1611 ArgListTy Args;
1612 ArgListEntry Entry;
1613 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001614 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001615 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001616
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001617 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001618 LowerCallTo(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001619 false, false, false, false, 0, CallingConv::C,
1620 /*isTailCall=*/false, /*doesNotRet=*/false,
1621 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001622 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001623
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001624 SDValue Ret = CallResult.first;
1625
1626 if (!LocalDynamic)
1627 return Ret;
1628
1629 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1630 MipsII::MO_DTPREL_HI);
1631 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1632 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1633 MipsII::MO_DTPREL_LO);
1634 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1635 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1636 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001637 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001638
1639 SDValue Offset;
1640 if (GV->isDeclaration()) {
1641 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001642 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001643 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001644 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1645 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001646 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001647 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001648 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001649 } else {
1650 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001651 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001652 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001653 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001654 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001655 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1656 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1657 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001658 }
1659
1660 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1661 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001662}
1663
1664SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001665LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001666{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001667 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001668 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001669 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001670 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001671 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001672 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001673
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001674 if (!IsPIC && !IsN64) {
1675 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1676 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1677 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001678 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001679 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1680 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1681 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001682 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1683 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001684 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1685 MachinePointerInfo(), false, false, false, 0);
1686 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001687 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001688
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001689 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1690 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001691}
1692
Dan Gohman475871a2008-07-27 21:46:04 +00001693SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001694LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001695{
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001697 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001698 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001699 // FIXME there isn't actually debug info here
1700 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001701
1702 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001703 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001704 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001705 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001706 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001707 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1709 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001710 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001711
1712 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001713 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001714 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001715 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001716 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001717 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1718 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001720 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001721 EVT ValTy = Op.getValueType();
1722 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1723 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1724 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1725 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001726 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001727 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1728 MachinePointerInfo::getConstantPool(), false,
1729 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001730 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1731 N->getOffset(), OFSTFlag);
1732 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1733 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001734 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001735
1736 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001737}
1738
Dan Gohmand858e902010-04-17 15:26:15 +00001739SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001740 MachineFunction &MF = DAG.getMachineFunction();
1741 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1742
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001743 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001744 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1745 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001746
1747 // vastart just stores the address of the VarArgsFrameIndex slot into the
1748 // memory location argument.
1749 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001750 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001751 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001752}
Jia Liubb481f82012-02-28 07:46:26 +00001753
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001754// Called if the size of integer registers is large enough to hold the whole
1755// floating point number.
1756static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001757 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001758 EVT ValTy = Op.getValueType();
1759 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1760 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001761 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001762 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1763 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1764 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1765 DAG.getConstant(Mask - 1, IntValTy));
1766 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1767 DAG.getConstant(Mask, IntValTy));
1768 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1769 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001770}
1771
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001772// Called if the size of integer registers is not large enough to hold the whole
1773// floating point number (e.g. f64 & 32-bit integer register).
1774static SDValue
1775LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001776 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001777 // Use ext/ins instructions if target architecture is Mips32r2.
1778 // Eliminate redundant mfc1 and mtc1 instructions.
1779 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001780
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001781 if (!isLittle)
1782 std::swap(LoIdx, HiIdx);
1783
1784 DebugLoc dl = Op.getDebugLoc();
1785 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1786 Op.getOperand(0),
1787 DAG.getConstant(LoIdx, MVT::i32));
1788 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1789 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1790 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1791 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1792 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1793 DAG.getConstant(0x7fffffff, MVT::i32));
1794 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1795 DAG.getConstant(0x80000000, MVT::i32));
1796 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1797
1798 if (!isLittle)
1799 std::swap(Word0, Word1);
1800
1801 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1802}
1803
Akira Hatanaka82099682011-12-19 19:52:25 +00001804SDValue
1805MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001806 EVT Ty = Op.getValueType();
1807
1808 assert(Ty == MVT::f32 || Ty == MVT::f64);
1809
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001810 if (Ty == MVT::f32 || HasMips64)
1811 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Jia Liubb481f82012-02-28 07:46:26 +00001812
Akira Hatanaka82099682011-12-19 19:52:25 +00001813 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001814}
1815
Akira Hatanaka2e591472011-06-02 00:24:44 +00001816SDValue MipsTargetLowering::
1817LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001818 // check the depth
1819 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001820 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001821
1822 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1823 MFI->setFrameAddressIsTaken(true);
1824 EVT VT = Op.getValueType();
1825 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001826 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1827 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001828 return FrameAddr;
1829}
1830
Akira Hatanakadb548262011-07-19 23:30:50 +00001831// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001832SDValue
1833MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001834 unsigned SType = 0;
1835 DebugLoc dl = Op.getDebugLoc();
1836 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1837 DAG.getConstant(SType, MVT::i32));
1838}
1839
Eli Friedman14648462011-07-27 22:21:52 +00001840SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1841 SelectionDAG& DAG) const {
1842 // FIXME: Need pseudo-fence for 'singlethread' fences
1843 // FIXME: Set SType for weaker fences where supported/appropriate.
1844 unsigned SType = 0;
1845 DebugLoc dl = Op.getDebugLoc();
1846 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1847 DAG.getConstant(SType, MVT::i32));
1848}
1849
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001850//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001851// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001852//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001853
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001854//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001855// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001856// Mips O32 ABI rules:
1857// ---
1858// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001859// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001860// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001861// f64 - Only passed in two aliased f32 registers if no int reg has been used
1862// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001863// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1864// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001865//
1866// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001867//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001868
Duncan Sands1e96bab2010-11-04 10:49:57 +00001869static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001870 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001871 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1872
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001873 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001874
1875 static const unsigned IntRegs[] = {
1876 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1877 };
1878 static const unsigned F32Regs[] = {
1879 Mips::F12, Mips::F14
1880 };
1881 static const unsigned F64Regs[] = {
1882 Mips::D6, Mips::D7
1883 };
1884
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001885 // ByVal Args
1886 if (ArgFlags.isByVal()) {
1887 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1888 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1889 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1890 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1891 r < std::min(IntRegsSize, NextReg); ++r)
1892 State.AllocateReg(IntRegs[r]);
1893 return false;
1894 }
1895
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001896 // Promote i8 and i16
1897 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1898 LocVT = MVT::i32;
1899 if (ArgFlags.isSExt())
1900 LocInfo = CCValAssign::SExt;
1901 else if (ArgFlags.isZExt())
1902 LocInfo = CCValAssign::ZExt;
1903 else
1904 LocInfo = CCValAssign::AExt;
1905 }
1906
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001907 unsigned Reg;
1908
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001909 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1910 // is true: function is vararg, argument is 3rd or higher, there is previous
1911 // argument which is not f32 or f64.
1912 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1913 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001914 unsigned OrigAlign = ArgFlags.getOrigAlign();
1915 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001916
1917 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001918 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001919 // If this is the first part of an i64 arg,
1920 // the allocated register must be either A0 or A2.
1921 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1922 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001923 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001924 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1925 // Allocate int register and shadow next int register. If first
1926 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001927 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1928 if (Reg == Mips::A1 || Reg == Mips::A3)
1929 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1930 State.AllocateReg(IntRegs, IntRegsSize);
1931 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001932 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1933 // we are guaranteed to find an available float register
1934 if (ValVT == MVT::f32) {
1935 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1936 // Shadow int register
1937 State.AllocateReg(IntRegs, IntRegsSize);
1938 } else {
1939 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1940 // Shadow int registers
1941 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1942 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1943 State.AllocateReg(IntRegs, IntRegsSize);
1944 State.AllocateReg(IntRegs, IntRegsSize);
1945 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001946 } else
1947 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001948
Akira Hatanakad37776d2011-05-20 21:39:54 +00001949 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1950 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1951
1952 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001953 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001954 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001955 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001956
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001957 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001958}
1959
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001960static const unsigned Mips64IntRegs[8] =
1961 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1962 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1963static const unsigned Mips64DPRegs[8] =
1964 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1965 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1966
1967static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1968 CCValAssign::LocInfo LocInfo,
1969 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1970 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1971 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1972 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1973
1974 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1975
Jia Liubb481f82012-02-28 07:46:26 +00001976 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001977 if ((Align == 16) && (FirstIdx % 2)) {
1978 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1979 ++FirstIdx;
1980 }
1981
1982 // Mark the registers allocated.
1983 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1984 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1985
1986 // Allocate space on caller's stack.
1987 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00001988
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001989 if (FirstIdx < 8)
1990 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00001991 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001992 else
1993 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1994
1995 return true;
1996}
1997
1998#include "MipsGenCallingConv.inc"
1999
Akira Hatanaka49617092011-11-14 19:02:54 +00002000static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002001AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002002 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2003 unsigned NumOps = Outs.size();
2004 for (unsigned i = 0; i != NumOps; ++i) {
2005 MVT ArgVT = Outs[i].VT;
2006 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2007 bool R;
2008
2009 if (Outs[i].IsFixed)
2010 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2011 else
2012 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002013
Akira Hatanaka49617092011-11-14 19:02:54 +00002014 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002015#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002016 dbgs() << "Call operand #" << i << " has unhandled type "
2017 << EVT(ArgVT).getEVTString();
2018#endif
2019 llvm_unreachable(0);
2020 }
2021 }
2022}
2023
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002024//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002026//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002027
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002028static const unsigned O32IntRegsSize = 4;
2029
2030static const unsigned O32IntRegs[] = {
2031 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2032};
2033
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002034// Return next O32 integer argument register.
2035static unsigned getNextIntArgReg(unsigned Reg) {
2036 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2037 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2038}
2039
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002040// Write ByVal Arg to arg registers and stack.
2041static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002042WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002043 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2044 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2045 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002046 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002047 MVT PtrType, bool isLittle) {
2048 unsigned LocMemOffset = VA.getLocMemOffset();
2049 unsigned Offset = 0;
2050 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002051 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002052
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002053 // Copy the first 4 words of byval arg to registers A0 - A3.
2054 // FIXME: Use a stricter alignment if it enables better optimization in passes
2055 // run later.
2056 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2057 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002058 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002059 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002060 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002061 MachinePointerInfo(), false, false, false,
2062 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002063 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002064 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002065 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2066 }
2067
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002068 if (RemainingSize == 0)
2069 return;
2070
2071 // If there still is a register available for argument passing, write the
2072 // remaining part of the structure to it using subword loads and shifts.
2073 if (LocMemOffset < 4 * 4) {
2074 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2075 "There must be one to three bytes remaining.");
2076 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2077 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2078 DAG.getConstant(Offset, MVT::i32));
2079 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2080 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2081 LoadPtr, MachinePointerInfo(),
2082 MVT::getIntegerVT(LoadSize * 8), false,
2083 false, Alignment);
2084 MemOpChains.push_back(LoadVal.getValue(1));
2085
2086 // If target is big endian, shift it to the most significant half-word or
2087 // byte.
2088 if (!isLittle)
2089 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2090 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2091
2092 Offset += LoadSize;
2093 RemainingSize -= LoadSize;
2094
2095 // Read second subword if necessary.
2096 if (RemainingSize != 0) {
2097 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002098 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002099 DAG.getConstant(Offset, MVT::i32));
2100 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2101 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2102 LoadPtr, MachinePointerInfo(),
2103 MVT::i8, false, false, Alignment);
2104 MemOpChains.push_back(Subword.getValue(1));
2105 // Insert the loaded byte to LoadVal.
2106 // FIXME: Use INS if supported by target.
2107 unsigned ShiftAmt = isLittle ? 16 : 8;
2108 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2109 DAG.getConstant(ShiftAmt, MVT::i32));
2110 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2111 }
2112
2113 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2114 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2115 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002116 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002117
2118 // Create a fixed object on stack at offset LocMemOffset and copy
2119 // remaining part of byval arg to it using memcpy.
2120 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2121 DAG.getConstant(Offset, MVT::i32));
2122 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2123 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002124 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2125 DAG.getConstant(RemainingSize, MVT::i32),
2126 std::min(ByValAlign, (unsigned)4),
2127 /*isVolatile=*/false, /*AlwaysInline=*/false,
2128 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002129}
2130
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002131// Copy Mips64 byVal arg to registers and stack.
2132void static
2133PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2134 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2135 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2136 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2137 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2138 EVT PtrTy, bool isLittle) {
2139 unsigned ByValSize = Flags.getByValSize();
2140 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2141 bool IsRegLoc = VA.isRegLoc();
2142 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2143 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002144 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002145
2146 if (!IsRegLoc)
2147 LocMemOffset = VA.getLocMemOffset();
2148 else {
2149 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2150 VA.getLocReg());
2151 const unsigned *RegEnd = Mips64IntRegs + 8;
2152
2153 // Copy double words to registers.
2154 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2155 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2156 DAG.getConstant(Offset, PtrTy));
2157 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2158 MachinePointerInfo(), false, false, false,
2159 Alignment);
2160 MemOpChains.push_back(LoadVal.getValue(1));
2161 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2162 }
2163
Jia Liubb481f82012-02-28 07:46:26 +00002164 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002165 if (!(MemCpySize = ByValSize - Offset))
2166 return;
2167
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002168 // If there is an argument register available, copy the remainder of the
2169 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002170 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002171 assert((ByValSize < Offset + 8) &&
2172 "Size of the remainder should be smaller than 8-byte.");
2173 SDValue Val;
2174 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2175 unsigned RemSize = ByValSize - Offset;
2176
2177 if (RemSize < LoadSize)
2178 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002179
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002180 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2181 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002182 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002183 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2184 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2185 false, false, Alignment);
2186 MemOpChains.push_back(LoadVal.getValue(1));
2187
2188 // Offset in number of bits from double word boundary.
2189 unsigned OffsetDW = (Offset % 8) * 8;
2190 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2191 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2192 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002193
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002194 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2195 Shift;
2196 Offset += LoadSize;
2197 Alignment = std::min(Alignment, LoadSize);
2198 }
Jia Liubb481f82012-02-28 07:46:26 +00002199
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002200 RegsToPass.push_back(std::make_pair(*Reg, Val));
2201 return;
2202 }
2203 }
2204
Akira Hatanaka16040852011-11-15 18:42:25 +00002205 assert(MemCpySize && "MemCpySize must not be zero.");
2206
2207 // Create a fixed object on stack at offset LocMemOffset and copy
2208 // remainder of byval arg to it with memcpy.
2209 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2210 DAG.getConstant(Offset, PtrTy));
2211 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2212 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2213 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2214 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2215 /*isVolatile=*/false, /*AlwaysInline=*/false,
2216 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002217}
2218
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002220/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002221/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002223MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002224 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002225 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002227 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002228 const SmallVectorImpl<ISD::InputArg> &Ins,
2229 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002230 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002231 // MIPs target does not yet support tail call optimization.
2232 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002233
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002234 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002235 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002236 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002237 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002238 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002239
2240 // Analyze operands of the call, assigning locations to each operand.
2241 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002242 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002243 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002244
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002245 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002246 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002247 else if (HasMips64)
2248 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002249 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002250 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002251
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002252 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002253 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2254
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002255 // Chain is the output chain of the last Load/Store or CopyToReg node.
2256 // ByValChain is the output chain of the last Memcpy node created for copying
2257 // byval arguments to the stack.
2258 SDValue Chain, CallSeqStart, ByValChain;
2259 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2260 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2261 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002262
2263 // If this is the first call, create a stack frame object that points to
2264 // a location to which .cprestore saves $gp.
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002265 if (IsO32 && IsPIC && MipsFI->globalBaseRegFixed() && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002266 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2267
Akira Hatanaka21afc632011-06-21 00:40:49 +00002268 // Get the frame index of the stack frame object that points to the location
2269 // of dynamically allocated area on the stack.
2270 int DynAllocFI = MipsFI->getDynAllocFI();
2271
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002272 // Update size of the maximum argument space.
2273 // For O32, a minimum of four words (16 bytes) of argument space is
2274 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002275 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002276 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2277
2278 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2279
2280 if (MaxCallFrameSize < NextStackOffset) {
2281 MipsFI->setMaxCallFrameSize(NextStackOffset);
2282
Akira Hatanaka21afc632011-06-21 00:40:49 +00002283 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2284 // allocated stack space. These offsets must be aligned to a boundary
2285 // determined by the stack alignment of the ABI.
2286 unsigned StackAlignment = TFL->getStackAlignment();
2287 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2288 StackAlignment * StackAlignment;
2289
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002290 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002291 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2292
2293 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002294 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002295
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002296 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002297 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2298 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002299
Eric Christopher471e4222011-06-08 23:55:35 +00002300 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002301
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002302 // Walk the register/memloc assignments, inserting copies/loads.
2303 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002304 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002305 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002306 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002307 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2308
2309 // ByVal Arg.
2310 if (Flags.isByVal()) {
2311 assert(Flags.getByValSize() &&
2312 "ByVal args of size 0 should have been ignored by front-end.");
2313 if (IsO32)
2314 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2315 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2316 Subtarget->isLittle());
2317 else
2318 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002319 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002320 Subtarget->isLittle());
2321 continue;
2322 }
Jia Liubb481f82012-02-28 07:46:26 +00002323
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002324 // Promote the value if needed.
2325 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002326 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002327 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002328 if (VA.isRegLoc()) {
2329 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2330 (ValVT == MVT::f64 && LocVT == MVT::i64))
2331 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2332 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002333 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2334 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002335 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2336 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002337 if (!Subtarget->isLittle())
2338 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002339 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002340 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2341 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2342 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002343 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002344 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002345 }
2346 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002347 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002348 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002349 break;
2350 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002351 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002352 break;
2353 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002354 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002355 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002356 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002357
2358 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002359 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002360 if (VA.isRegLoc()) {
2361 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002362 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002363 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002364
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002365 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002366 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002367
Chris Lattnere0b12152008-03-17 06:57:02 +00002368 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002369 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002370 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002371 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002372
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002373 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002374 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002375 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002376 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002377 }
2378
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002379 // Extend range of indices of frame objects for outgoing arguments that were
2380 // created during this function call. Skip this step if no such objects were
2381 // created.
2382 if (LastFI)
2383 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2384
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002385 // If a memcpy has been created to copy a byval arg to a stack, replace the
2386 // chain input of CallSeqStart with ByValChain.
2387 if (InChain != ByValChain)
2388 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2389 NextStackOffsetVal);
2390
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002391 // Transform all store nodes into one single node because all store
2392 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002393 if (!MemOpChains.empty())
2394 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002395 &MemOpChains[0], MemOpChains.size());
2396
Bill Wendling056292f2008-09-16 21:48:12 +00002397 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002398 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2399 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002400 unsigned char OpFlag;
2401 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002402 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002403 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002404
2405 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002406 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2407 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2408 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2409 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2410 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002411 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002412 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002413 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002414 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002415 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2416 getPointerTy(), 0, OpFlag);
2417 }
2418
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002419 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002420 }
2421 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002422 if (IsN64 || (!IsO32 && IsPIC))
2423 OpFlag = MipsII::MO_GOT_DISP;
2424 else if (!IsPIC) // !N64 && static
2425 OpFlag = MipsII::MO_NO_FLAG;
2426 else // O32 & PIC
2427 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002428 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2429 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002430 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002431 }
2432
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002433 SDValue InFlag;
2434
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002435 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002436 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002437 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002438 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002439 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2440 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002441 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2442 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002443 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002444
2445 // Use GOT+LO if callee has internal linkage.
2446 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002447 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2448 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002449 } else
2450 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002451 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002452 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002453
Jia Liubb481f82012-02-28 07:46:26 +00002454 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002455 // -reloction-model=pic or it is an indirect call.
2456 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002457 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002458 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2459 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002460 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002461 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002462 }
Bill Wendling056292f2008-09-16 21:48:12 +00002463
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002464 // Build a sequence of copy-to-reg nodes chained together with token
2465 // chain and flag operands which copy the outgoing args into registers.
2466 // The InFlag in necessary since all emitted instructions must be
2467 // stuck together.
2468 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2469 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2470 RegsToPass[i].second, InFlag);
2471 InFlag = Chain.getValue(1);
2472 }
2473
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002474 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002475 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002476 //
2477 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002478 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002479 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002480 Ops.push_back(Chain);
2481 Ops.push_back(Callee);
2482
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002483 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002484 // known live into the call.
2485 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2486 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2487 RegsToPass[i].second.getValueType()));
2488
Akira Hatanakab2930b92012-03-01 22:27:29 +00002489 // Add a register mask operand representing the call-preserved registers.
2490 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2491 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2492 assert(Mask && "Missing call preserved mask for calling convention");
2493 Ops.push_back(DAG.getRegisterMask(Mask));
2494
Gabor Greifba36cb52008-08-28 21:40:38 +00002495 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002496 Ops.push_back(InFlag);
2497
Dale Johannesen33c960f2009-02-04 20:06:27 +00002498 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002499 InFlag = Chain.getValue(1);
2500
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002501 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002502 Chain = DAG.getCALLSEQ_END(Chain,
2503 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002504 DAG.getIntPtrConstant(0, true), InFlag);
2505 InFlag = Chain.getValue(1);
2506
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002507 // Handle result values, copying them out of physregs into vregs that we
2508 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002509 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2510 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002511}
2512
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513/// LowerCallResult - Lower the result values of a call into the
2514/// appropriate copies out of appropriate physical registers.
2515SDValue
2516MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002517 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 const SmallVectorImpl<ISD::InputArg> &Ins,
2519 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002520 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002521 // Assign locations to each value returned by this call.
2522 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002523 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2524 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002525
Dan Gohman98ca4f22009-08-05 01:29:28 +00002526 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002527
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002528 // Copy all of the result registers out of their specified physreg.
2529 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002530 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002532 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002533 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002534 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002535
Dan Gohman98ca4f22009-08-05 01:29:28 +00002536 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002537}
2538
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002539//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002541//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002542static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2543 std::vector<SDValue>& OutChains,
2544 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2545 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2546 unsigned LocMem = VA.getLocMemOffset();
2547 unsigned FirstWord = LocMem / 4;
2548
2549 // copy register A0 - A3 to frame object
2550 for (unsigned i = 0; i < NumWords; ++i) {
2551 unsigned CurWord = FirstWord + i;
2552 if (CurWord >= O32IntRegsSize)
2553 break;
2554
2555 unsigned SrcReg = O32IntRegs[CurWord];
2556 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2557 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2558 DAG.getConstant(i * 4, MVT::i32));
2559 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2560 StorePtr, MachinePointerInfo(), false,
2561 false, 0);
2562 OutChains.push_back(Store);
2563 }
2564}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002565
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002566// Create frame object on stack and copy registers used for byval passing to it.
2567static unsigned
2568CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2569 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2570 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2571 MachineFrameInfo *MFI, bool IsRegLoc,
2572 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2573 EVT PtrTy) {
2574 const unsigned *Reg = Mips64IntRegs + 8;
2575 int FOOffset; // Frame object offset from virtual frame pointer.
2576
2577 if (IsRegLoc) {
2578 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2579 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002580 }
2581 else
2582 FOOffset = VA.getLocMemOffset();
2583
2584 // Create frame object.
2585 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2586 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2587 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2588 InVals.push_back(FIN);
2589
2590 // Copy arg registers.
2591 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2592 ++Reg, ++I) {
2593 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2594 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2595 DAG.getConstant(I * 8, PtrTy));
2596 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2597 StorePtr, MachinePointerInfo(), false,
2598 false, 0);
2599 OutChains.push_back(Store);
2600 }
Jia Liubb481f82012-02-28 07:46:26 +00002601
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002602 return LastFI;
2603}
2604
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002605/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002606/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002607SDValue
2608MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002609 CallingConv::ID CallConv,
2610 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002611 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002612 DebugLoc dl, SelectionDAG &DAG,
2613 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002614 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002615 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002616 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002617 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002618
Dan Gohman1e93df62010-04-17 14:41:14 +00002619 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002620
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002621 // Used with vargs to acumulate store chains.
2622 std::vector<SDValue> OutChains;
2623
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002624 // Assign locations to all of the incoming arguments.
2625 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002626 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002627 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002628
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002629 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002630 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002631 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002632 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002633
Akira Hatanaka43299772011-05-20 23:22:14 +00002634 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002635
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002636 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002637 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002638 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002639 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2640 bool IsRegLoc = VA.isRegLoc();
2641
2642 if (Flags.isByVal()) {
2643 assert(Flags.getByValSize() &&
2644 "ByVal args of size 0 should have been ignored by front-end.");
2645 if (IsO32) {
2646 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2647 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2648 true);
2649 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2650 InVals.push_back(FIN);
2651 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2652 } else // N32/64
2653 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2654 MFI, IsRegLoc, InVals, MipsFI,
2655 getPointerTy());
2656 continue;
2657 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002658
2659 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002660 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002661 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002662 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002663 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002664
Owen Anderson825b72b2009-08-11 20:47:22 +00002665 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002666 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002667 else if (RegVT == MVT::i64)
2668 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002669 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002670 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002671 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002672 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002673 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002674 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002675
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002676 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002677 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002678 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002679 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002680
2681 // If this is an 8 or 16-bit value, it has been passed promoted
2682 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002683 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002684 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002685 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002686 if (VA.getLocInfo() == CCValAssign::SExt)
2687 Opcode = ISD::AssertSext;
2688 else if (VA.getLocInfo() == CCValAssign::ZExt)
2689 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002690 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002691 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002692 DAG.getValueType(ValVT));
2693 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002694 }
2695
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002696 // Handle floating point arguments passed in integer registers.
2697 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2698 (RegVT == MVT::i64 && ValVT == MVT::f64))
2699 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2700 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2701 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2702 getNextIntArgReg(ArgReg), RC);
2703 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2704 if (!Subtarget->isLittle())
2705 std::swap(ArgValue, ArgValue2);
2706 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2707 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002708 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002709
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002711 } else { // VA.isRegLoc()
2712
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002713 // sanity check
2714 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002715
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002716 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002717 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002718 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002719
2720 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002721 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002722 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002723 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002724 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002725 }
2726 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002727
2728 // The mips ABIs for returning structs by value requires that we copy
2729 // the sret argument into $v0 for the return. Save the argument into
2730 // a virtual register so that we can access it from the return points.
2731 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2732 unsigned Reg = MipsFI->getSRetReturnReg();
2733 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002734 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002735 MipsFI->setSRetReturnReg(Reg);
2736 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002738 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002739 }
2740
Akira Hatanakabad53f42011-11-14 19:01:09 +00002741 if (isVarArg) {
2742 unsigned NumOfRegs = IsO32 ? 4 : 8;
2743 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2744 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2745 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper44d23822012-02-22 05:59:10 +00002746 const TargetRegisterClass *RC
Akira Hatanakabad53f42011-11-14 19:01:09 +00002747 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2748 unsigned RegSize = RC->getSize();
2749 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2750
2751 // Offset of the first variable argument from stack pointer.
2752 int FirstVaArgOffset;
2753
2754 if (IsO32 || (Idx == NumOfRegs)) {
2755 FirstVaArgOffset =
2756 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2757 } else
2758 FirstVaArgOffset = RegSlotOffset;
2759
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002760 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002761 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002762 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002763 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002764
Akira Hatanakabad53f42011-11-14 19:01:09 +00002765 // Copy the integer registers that have not been used for argument passing
2766 // to the argument register save area. For O32, the save area is allocated
2767 // in the caller's stack frame, while for N32/64, it is allocated in the
2768 // callee's stack frame.
2769 for (int StackOffset = RegSlotOffset;
2770 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2771 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2772 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2773 MVT::getIntegerVT(RegSize * 8));
2774 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002775 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2776 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002777 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002778 }
2779 }
2780
Akira Hatanaka43299772011-05-20 23:22:14 +00002781 MipsFI->setLastInArgFI(LastFI);
2782
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002783 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002784 // the size of Ins and InVals. This only happens when on varg functions
2785 if (!OutChains.empty()) {
2786 OutChains.push_back(Chain);
2787 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2788 &OutChains[0], OutChains.size());
2789 }
2790
Dan Gohman98ca4f22009-08-05 01:29:28 +00002791 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002792}
2793
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002794//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002795// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002796//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002797
Dan Gohman98ca4f22009-08-05 01:29:28 +00002798SDValue
2799MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002800 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002802 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002803 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002804
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002805 // CCValAssign - represent the assignment of
2806 // the return value to a location
2807 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002808
2809 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002810 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2811 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002812
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813 // Analize return values.
2814 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002815
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002816 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002817 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002818 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002819 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002820 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002821 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002822 }
2823
Dan Gohman475871a2008-07-27 21:46:04 +00002824 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002825
2826 // Copy the result values into the output registers.
2827 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2828 CCValAssign &VA = RVLocs[i];
2829 assert(VA.isRegLoc() && "Can only return in registers!");
2830
Akira Hatanaka82099682011-12-19 19:52:25 +00002831 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002832
2833 // guarantee that all emitted copies are
2834 // stuck together, avoiding something bad
2835 Flag = Chain.getValue(1);
2836 }
2837
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002838 // The mips ABIs for returning structs by value requires that we copy
2839 // the sret argument into $v0 for the return. We saved the argument into
2840 // a virtual register in the entry block, so now we copy the value out
2841 // and into $v0.
2842 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2843 MachineFunction &MF = DAG.getMachineFunction();
2844 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2845 unsigned Reg = MipsFI->getSRetReturnReg();
2846
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002847 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002848 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002849 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002850
Dale Johannesena05dca42009-02-04 23:02:30 +00002851 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002852 Flag = Chain.getValue(1);
2853 }
2854
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002855 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002856 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002857 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002858 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002859 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002860 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002861 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002862}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002863
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002864//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002865// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002866//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002867
2868/// getConstraintType - Given a constraint letter, return the type of
2869/// constraint it is for this target.
2870MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002871getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002872{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002873 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002874 // GCC config/mips/constraints.md
2875 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002876 // 'd' : An address register. Equivalent to r
2877 // unless generating MIPS16 code.
2878 // 'y' : Equivalent to r; retained for
2879 // backwards compatibility.
2880 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002881 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002882 switch (Constraint[0]) {
2883 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002884 case 'd':
2885 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002886 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002887 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002888 }
2889 }
2890 return TargetLowering::getConstraintType(Constraint);
2891}
2892
John Thompson44ab89e2010-10-29 17:29:13 +00002893/// Examine constraint type and operand type and determine a weight value.
2894/// This object must already have been set up with the operand type
2895/// and the current alternative constraint selected.
2896TargetLowering::ConstraintWeight
2897MipsTargetLowering::getSingleConstraintMatchWeight(
2898 AsmOperandInfo &info, const char *constraint) const {
2899 ConstraintWeight weight = CW_Invalid;
2900 Value *CallOperandVal = info.CallOperandVal;
2901 // If we don't have a value, we can't do a match,
2902 // but allow it at the lowest weight.
2903 if (CallOperandVal == NULL)
2904 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002905 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002906 // Look at the constraint type.
2907 switch (*constraint) {
2908 default:
2909 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2910 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002911 case 'd':
2912 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002913 if (type->isIntegerTy())
2914 weight = CW_Register;
2915 break;
2916 case 'f':
2917 if (type->isFloatTy())
2918 weight = CW_Register;
2919 break;
2920 }
2921 return weight;
2922}
2923
Eric Christopher38d64262011-06-29 19:33:04 +00002924/// Given a register class constraint, like 'r', if this corresponds directly
2925/// to an LLVM register class, return a register of 0 and the register class
2926/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002927std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002928getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002929{
2930 if (Constraint.size() == 1) {
2931 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002932 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2933 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002934 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002935 if (VT == MVT::i32)
2936 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2937 assert(VT == MVT::i64 && "Unexpected type.");
2938 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002939 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002940 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002941 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002942 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2943 if (Subtarget->isFP64bit())
2944 return std::make_pair(0U, Mips::FGR64RegisterClass);
2945 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002946 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002947 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002948 }
2949 }
2950 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2951}
2952
Dan Gohman6520e202008-10-18 02:06:02 +00002953bool
2954MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2955 // The Mips target isn't yet aware of offsets.
2956 return false;
2957}
Evan Chengeb2f9692009-10-27 19:56:55 +00002958
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002959bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2960 if (VT != MVT::f32 && VT != MVT::f64)
2961 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002962 if (Imm.isNegZero())
2963 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002964 return Imm.isZero();
2965}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002966
2967unsigned MipsTargetLowering::getJumpTableEncoding() const {
2968 if (IsN64)
2969 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002970
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002971 return TargetLowering::getJumpTableEncoding();
2972}