blob: 5b7629852ee8b3e14a1ced94f8ca0116b91220ff [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001198 // If this is the first return lowered for this function, add the regs to the
1199 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001200 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001203 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001209 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1210 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001211 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1215 CCValAssign &VA = RVLocs[i];
1216 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner447ff682008-03-11 03:23:40 +00001219 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1220 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001221 if (VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001223 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1224 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001225 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001227 RetOps.push_back(ValToCopy);
1228 // Don't emit a copytoreg.
1229 continue;
1230 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001231
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1233 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001234 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001241 }
1242
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001244 Flag = Chain.getValue(1);
1245 }
Dan Gohman61a92132008-04-21 23:59:07 +00001246
1247 // The x86-64 ABI for returning structs by value requires that we copy
1248 // the sret argument into %rax for the return. We saved the argument into
1249 // a virtual register in the entry block, so now we copy the value out
1250 // and into %rax.
1251 if (Subtarget->is64Bit() &&
1252 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1253 MachineFunction &MF = DAG.getMachineFunction();
1254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1255 unsigned Reg = FuncInfo->getSRetReturnReg();
1256 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001258 FuncInfo->setSRetReturnReg(Reg);
1259 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001261
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001263 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001264
1265 // RAX now acts like a return value.
1266 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Chris Lattner447ff682008-03-11 03:23:40 +00001269 RetOps[0] = Chain; // Update chain.
1270
1271 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001272 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
1275 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279/// LowerCallResult - Lower the result values of a call into the
1280/// appropriate copies out of appropriate physical registers.
1281///
1282SDValue
1283X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001284 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 const SmallVectorImpl<ISD::InputArg> &Ins,
1286 DebugLoc dl, SelectionDAG &DAG,
1287 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288
Chris Lattnere32bbf62007-02-28 07:09:55 +00001289 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001290 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001291 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001293 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner3085e152007-02-25 08:59:22 +00001296 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001297 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001298 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwin3f142c32009-02-01 18:15:56 +00001301 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001304 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 }
1306
Chris Lattner8e6da152008-03-10 21:08:41 +00001307 // If this is a call to a function that returns an fp value on the floating
1308 // point stack, but where we prefer to use the value in xmm registers, copy
1309 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001310 if ((VA.getLocReg() == X86::ST0 ||
1311 VA.getLocReg() == X86::ST1) &&
1312 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Evan Cheng79fb3b42009-02-20 20:43:02 +00001316 SDValue Val;
1317 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001318 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1319 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1320 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1324 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001325 } else {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
1329 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001330 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1333 CopyVT, InFlag).getValue(1);
1334 Val = Chain.getValue(0);
1335 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001336 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001337
Dan Gohman37eed792009-02-04 17:28:58 +00001338 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 // Round the F80 the right size, which also moves to the appropriate xmm
1340 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001341 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001342 // This truncation won't change the value.
1343 DAG.getIntPtrConstant(1));
1344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001347 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001350}
1351
1352
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001354// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001356// StdCall calling convention seems to be standard for many Windows' API
1357// routines and around. It differs from C calling convention just a little:
1358// callee should clean up the stack, not caller. Symbols should be also
1359// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001360// For info on fast calling convention see Fast Calling Convention (tail call)
1361// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1366 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001370}
1371
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001372/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001373/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374static bool
1375ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1376 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380}
1381
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001382/// IsCalleePop - Determines whether the callee is required to pop its
1383/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001384bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 if (IsVarArg)
1386 return false;
1387
Dan Gohman095cc292008-09-13 01:54:27 +00001388 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 default:
1390 return false;
1391 case CallingConv::X86_StdCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::X86_FastCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::Fast:
1396 return PerformTailCallOpt;
1397 }
1398}
1399
Dan Gohman095cc292008-09-13 01:54:27 +00001400/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1401/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001402CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001403 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001404 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001405 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001406 else
1407 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001408 }
1409
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 if (CC == CallingConv::X86_FastCall)
1411 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001412 else if (CC == CallingConv::Fast)
1413 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 else
1415 return CC_X86_32_C;
1416}
1417
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418/// NameDecorationForCallConv - Selects the appropriate decoration to
1419/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001420NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001421X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 return StdCall;
1426 return None;
1427}
1428
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001429
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001434static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001440 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001441}
1442
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1446 return PerformTailCallOpt && CC == CallingConv::Fast;
1447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
1456 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001469
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001474 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001475 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001478 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001479 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001480 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001481}
1482
Dan Gohman475871a2008-07-27 21:46:04 +00001483SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001485 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 bool isVarArg,
1487 const SmallVectorImpl<ISD::InputArg> &Ins,
1488 DebugLoc dl,
1489 SelectionDAG &DAG,
1490 SmallVectorImpl<SDValue> &InVals) {
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 const Function* Fn = MF.getFunction();
1496 if (Fn->hasExternalLinkage() &&
1497 Subtarget->isTargetCygMing() &&
1498 Fn->getName() == "main")
1499 FuncInfo->setForceFramePointer(true);
1500
1501 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001506 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509 "Var args not supported with calling convention fastcc");
1510
Chris Lattner638402b2007-02-28 07:00:42 +00001511 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001512 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1514 ArgLocs, *DAG.getContext());
1515 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001518 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1520 CCValAssign &VA = ArgLocs[i];
1521 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1522 // places.
1523 assert(VA.getValNo() != LastVal &&
1524 "Don't support value assigned to multiple locs yet");
1525 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001529 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001538 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001539 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1541 RC = X86::VR64RegisterClass;
1542 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001543 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001544
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001545 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1549 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1550 // right size.
1551 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001552 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 DAG.getValueType(VA.getValVT()));
1554 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001560 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 // Handle MMX values passed in XMM regs.
1562 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1564 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1566 } else
1567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001568 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 } else {
1570 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573
1574 // If value is passed via pointer - do a load.
1575 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001579 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580
Dan Gohman61a92132008-04-21 23:59:07 +00001581 // The x86-64 ABI for returning structs by value requires that we copy
1582 // the sret argument into %rax for the return. Save the argument into
1583 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001584 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001585 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1586 unsigned Reg = FuncInfo->getSRetReturnReg();
1587 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001589 FuncInfo->setSRetReturnReg(Reg);
1590 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001593 }
1594
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001596 // Align stack specially for tail calls.
1597 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001599
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 // If the function takes variable number of arguments, make a frame index for
1601 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001602 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001604 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 }
1606 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001607 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1608
1609 // FIXME: We should really autogenerate these arrays
1610 static const unsigned GPR64ArgRegsWin64[] = {
1611 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001613 static const unsigned XMMArgRegsWin64[] = {
1614 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1615 };
1616 static const unsigned GPR64ArgRegs64Bit[] = {
1617 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1618 };
1619 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001620 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1621 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1622 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001623 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1624
1625 if (IsWin64) {
1626 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1627 GPR64ArgRegs = GPR64ArgRegsWin64;
1628 XMMArgRegs = XMMArgRegsWin64;
1629 } else {
1630 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1631 GPR64ArgRegs = GPR64ArgRegs64Bit;
1632 XMMArgRegs = XMMArgRegs64Bit;
1633 }
1634 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1635 TotalNumIntRegs);
1636 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1637 TotalNumXMMRegs);
1638
Devang Patel578efa92009-06-05 21:57:13 +00001639 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001640 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001642 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001644 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001645 // Kernel mode asks for SSE to be disabled, so don't push them
1646 // on the stack.
1647 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001648
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 // For X86-64, if there are vararg parameters that are passed via
1650 // registers, then we must store them to their spots on the stack so they
1651 // may be loaded by deferencing the result of va_next.
1652 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001653 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1654 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001655 TotalNumXMMRegs * 16, 16,
1656 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001659 SmallVector<SDValue, 8> MemOps;
1660 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001661 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1664 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001665 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1666 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001669 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001670 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001671 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001675
Dan Gohmanface41a2009-08-16 21:24:25 +00001676 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1677 // Now store the XMM (fp + vector) parameter registers.
1678 SmallVector<SDValue, 11> SaveXMMOps;
1679 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1682 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1683 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001684
Dan Gohmanface41a2009-08-16 21:24:25 +00001685 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1686 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1689 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1690 X86::VR128RegisterClass);
1691 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1692 SaveXMMOps.push_back(Val);
1693 }
1694 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1695 MVT::Other,
1696 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001697 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001698
1699 if (!MemOps.empty())
1700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1701 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001708 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001709 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001710 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001712 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001713 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001714
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 if (!Is64Bit) {
1716 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1719 }
Evan Cheng25caf632006-05-23 21:06:34 +00001720
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001721 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724}
1725
Dan Gohman475871a2008-07-27 21:46:04 +00001726SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1728 SDValue StackPtr, SDValue Arg,
1729 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001730 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001732 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001733 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001734 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001735 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001736 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001737 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001738 }
Dale Johannesenace16102009-02-03 19:33:06 +00001739 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001740 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001741}
1742
Bill Wendling64e87322009-01-16 19:25:27 +00001743/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001745SDValue
1746X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001747 SDValue &OutRetAddr, SDValue Chain,
1748 bool IsTailCall, bool Is64Bit,
1749 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001750 if (!IsTailCall || FPDiff==0) return Chain;
1751
1752 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001755
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001757 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759}
1760
1761/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1762/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001763static SDValue
1764EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001766 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 // Store the return address to the appropriate stack slot.
1768 if (!FPDiff) return Chain;
1769 // Calculate the new stack slot for the return address.
1770 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001772 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001776 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 return Chain;
1778}
1779
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780SDValue
1781X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001782 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 const SmallVectorImpl<ISD::OutputArg> &Outs,
1785 const SmallVectorImpl<ISD::InputArg> &Ins,
1786 DebugLoc dl, SelectionDAG &DAG,
1787 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 MachineFunction &MF = DAG.getMachineFunction();
1789 bool Is64Bit = Subtarget->is64Bit();
1790 bool IsStructRet = CallIsStructReturn(Outs);
1791
Evan Cheng0c439eb2010-01-27 00:07:07 +00001792 if (isTailCall)
1793 // Check if it's really possible to do a tail call.
1794 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00001795 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001798 "Var args not supported with calling convention fastcc");
1799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001808 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001809 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001810
Gordon Henriksen86737662008-01-05 16:56:59 +00001811 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001813 ++NumTailCalls;
1814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1818 FPDiff = NumBytesCallerPushed - NumBytes;
1819
1820 // Set the delta of movement of the returnaddr stackslot.
1821 // But only set if delta is greater than previous delta.
1822 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1823 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1824 }
1825
Chris Lattnere563bbc2008-10-11 22:08:30 +00001826 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001827
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001829 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001831 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001832
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1834 SmallVector<SDValue, 8> MemOpChains;
1835 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001836
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001837 // Walk the register/memloc assignments, inserting copies/loads. In the case
1838 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1840 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001841 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 SDValue Arg = Outs[i].Val;
1843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001844 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Chris Lattner423c5f42007-02-28 05:31:48 +00001846 // Promote the value if needed.
1847 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001848 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001849 case CCValAssign::Full: break;
1850 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001851 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001852 break;
1853 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001854 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 break;
1856 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001857 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1858 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1860 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1861 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001862 } else
1863 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1864 break;
1865 case CCValAssign::BCvt:
1866 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001867 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001868 case CCValAssign::Indirect: {
1869 // Store the argument.
1870 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001871 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001873 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001874 Arg = SpillSlot;
1875 break;
1876 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Chris Lattner423c5f42007-02-28 05:31:48 +00001879 if (VA.isRegLoc()) {
1880 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1881 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001883 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001884 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001885 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1888 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001889 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001890 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Evan Cheng32fe1032006-05-25 00:59:30 +00001893 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001895 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001896
Evan Cheng347d5f72006-04-28 21:29:37 +00001897 // Build a sequence of copy-to-reg nodes chained together with token chain
1898 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001900 // Tail call byval lowering might overwrite argument registers so in case of
1901 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001903 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001905 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001906 InFlag = Chain.getValue(1);
1907 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001908
Eric Christopherfd179292009-08-27 18:07:15 +00001909
Chris Lattner88e1fd52009-07-09 04:24:46 +00001910 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001911 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1912 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001914 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1915 DAG.getNode(X86ISD::GlobalBaseReg,
1916 DebugLoc::getUnknownLoc(),
1917 getPointerTy()),
1918 InFlag);
1919 InFlag = Chain.getValue(1);
1920 } else {
1921 // If we are tail calling and generating PIC/GOT style code load the
1922 // address of the callee into ECX. The value in ecx is used as target of
1923 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1924 // for tail calls on PIC/GOT architectures. Normally we would just put the
1925 // address of GOT into ebx and then call target@PLT. But for tail calls
1926 // ebx would be restored (since ebx is callee saved) before jumping to the
1927 // target@PLT.
1928
1929 // Note: The actual moving to ECX is done further down.
1930 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1931 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1932 !G->getGlobal()->hasProtectedVisibility())
1933 Callee = LowerGlobalAddress(Callee, DAG);
1934 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001935 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001936 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001937 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001938
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 if (Is64Bit && isVarArg) {
1940 // From AMD64 ABI document:
1941 // For calls that may call functions that use varargs or stdargs
1942 // (prototype-less calls or calls to functions containing ellipsis (...) in
1943 // the declaration) %al is used as hidden argument to specify the number
1944 // of SSE registers used. The contents of %al do not need to match exactly
1945 // the number of registers, but must be an ubound on the number of SSE
1946 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001947
1948 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Count the number of XMM registers allocated.
1950 static const unsigned XMMArgRegs[] = {
1951 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1952 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1953 };
1954 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001955 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Dale Johannesendd64c412009-02-04 00:33:20 +00001958 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 InFlag = Chain.getValue(1);
1961 }
1962
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001963
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001964 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 if (isTailCall) {
1966 // Force all the incoming stack arguments to be loaded from the stack
1967 // before any new outgoing arguments are stored to the stack, because the
1968 // outgoing stack slots may alias the incoming argument stack slots, and
1969 // the alias isn't otherwise explicit. This is slightly more conservative
1970 // than necessary, because it means that each store effectively depends
1971 // on every argument instead of just those arguments it would clobber.
1972 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1973
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SmallVector<SDValue, 8> MemOpChains2;
1975 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001977 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001978 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1980 CCValAssign &VA = ArgLocs[i];
1981 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001982 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 SDValue Arg = Outs[i].Val;
1984 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Create frame index.
1986 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001987 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001988 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001989 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001990
Duncan Sands276dcbd2008-03-21 09:14:45 +00001991 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001992 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001994 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001995 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001996 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001997 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001998
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2000 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002001 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002003 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002004 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002006 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002007 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 }
2009 }
2010
2011 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002013 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002014
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002015 // Copy arguments to their registers.
2016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002017 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002018 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 InFlag = Chain.getValue(1);
2020 }
Dan Gohman475871a2008-07-27 21:46:04 +00002021 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002022
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002024 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002025 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 }
2027
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002028 bool WasGlobalOrExternal = false;
2029 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2030 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2031 // In the 64-bit large code model, we have to make all calls
2032 // through a register, since the call instruction's 32-bit
2033 // pc-relative offset may not be large enough to hold the whole
2034 // address.
2035 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2036 WasGlobalOrExternal = true;
2037 // If the callee is a GlobalAddress node (quite common, every direct call
2038 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2039 // it.
2040
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002041 // We should use extra load for direct calls to dllimported functions in
2042 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002043 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002044 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002045 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002046
Chris Lattner48a7d022009-07-09 05:02:21 +00002047 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2048 // external symbols most go through the PLT in PIC mode. If the symbol
2049 // has hidden or protected visibility, or if it is static or local, then
2050 // we don't need to use the PLT - we can directly call it.
2051 if (Subtarget->isTargetELF() &&
2052 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002055 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002056 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2057 Subtarget->getDarwinVers() < 9) {
2058 // PC-relative references to external symbols should go through $stub,
2059 // unless we're building with the leopard linker or later, which
2060 // automatically synthesizes these stubs.
2061 OpFlags = X86II::MO_DARWIN_STUB;
2062 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002063
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 G->getOffset(), OpFlags);
2066 }
Bill Wendling056292f2008-09-16 21:48:12 +00002067 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002068 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 unsigned char OpFlags = 0;
2070
2071 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2072 // symbols should go through the PLT.
2073 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002074 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002075 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002076 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002077 Subtarget->getDarwinVers() < 9) {
2078 // PC-relative references to external symbols should go through $stub,
2079 // unless we're building with the leopard linker or later, which
2080 // automatically synthesizes these stubs.
2081 OpFlags = X86II::MO_DARWIN_STUB;
2082 }
Eric Christopherfd179292009-08-27 18:07:15 +00002083
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2085 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002086 }
2087
2088 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002089 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002090
Dale Johannesendd64c412009-02-04 00:33:20 +00002091 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 Callee,InFlag);
2094 Callee = DAG.getRegister(Opc, getPointerTy());
2095 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002096 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Chris Lattnerd96d0722007-02-25 06:40:16 +00002099 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002102
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002104 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2105 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002109 Ops.push_back(Chain);
2110 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002111
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002114
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 // Add argument registers to the end of the list so that they are known live
2116 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002117 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2118 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2119 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002120
Evan Cheng586ccac2008-03-18 23:36:35 +00002121 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002123 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2124
2125 // Add an implicit use of AL for x86 vararg functions.
2126 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002128
Gabor Greifba36cb52008-08-28 21:40:38 +00002129 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002130 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (isTailCall) {
2133 // If this is the first return lowered for this function, add the regs
2134 // to the liveout set for the function.
2135 if (MF.getRegInfo().liveout_empty()) {
2136 SmallVector<CCValAssign, 16> RVLocs;
2137 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2138 *DAG.getContext());
2139 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2140 for (unsigned i = 0; i != RVLocs.size(); ++i)
2141 if (RVLocs[i].isRegLoc())
2142 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 assert(((Callee.getOpcode() == ISD::Register &&
2146 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002147 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2149 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002150 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151
2152 return DAG.getNode(X86ISD::TC_RETURN, dl,
2153 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 }
2155
Dale Johannesenace16102009-02-03 19:33:06 +00002156 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002157 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002158
Chris Lattner2d297092006-05-23 18:50:38 +00002159 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002164 // If this is is a call to a struct-return function, the callee
2165 // pops the hidden struct pointer, so we have to push it back.
2166 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002167 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002169 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002170
Gordon Henriksenae636f82008-01-03 16:47:34 +00002171 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002172 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002173 DAG.getIntPtrConstant(NumBytes, true),
2174 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2175 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002176 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002177 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002178
Chris Lattner3085e152007-02-25 08:59:22 +00002179 // Handle result values, copying them out of physregs into vregs that we
2180 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2182 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002183}
2184
Evan Cheng25ab6902006-09-08 06:48:29 +00002185
2186//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002187// Fast Calling Convention (tail call) implementation
2188//===----------------------------------------------------------------------===//
2189
2190// Like std call, callee cleans arguments, convention except that ECX is
2191// reserved for storing the tail called function address. Only 2 registers are
2192// free for argument passing (inreg). Tail call optimization is performed
2193// provided:
2194// * tailcallopt is enabled
2195// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002196// On X86_64 architecture with GOT-style position independent code only local
2197// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002198// To keep the stack aligned according to platform abi the function
2199// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2200// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002201// If a tail called function callee has more arguments than the caller the
2202// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002203// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002204// original REtADDR, but before the saved framepointer or the spilled registers
2205// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2206// stack layout:
2207// arg1
2208// arg2
2209// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002210// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// move area ]
2212// (possible EBP)
2213// ESI
2214// EDI
2215// local1 ..
2216
2217/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2218/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002219unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 MachineFunction &MF = DAG.getMachineFunction();
2222 const TargetMachine &TM = MF.getTarget();
2223 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2224 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002227 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2229 // Number smaller than 12 so just add the difference.
2230 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2231 } else {
2232 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002233 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002235 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237}
2238
Dan Gohman98ca4f22009-08-05 01:29:28 +00002239/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2240/// for tail call optimization. Targets which want to do tail call
2241/// optimization should implement this function.
2242bool
2243X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002244 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002246 const SmallVectorImpl<ISD::OutputArg> &Outs,
2247 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002249 if (CalleeCC != CallingConv::Fast &&
2250 CalleeCC != CallingConv::C)
2251 return false;
2252
Evan Cheng7096ae42010-01-29 06:45:59 +00002253 // If -tailcallopt is specified, make fastcc functions tail-callable.
2254 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002255 if (PerformTailCallOpt) {
2256 if (CalleeCC == CallingConv::Fast &&
2257 CallerF->getCallingConv() == CalleeCC)
2258 return true;
2259 return false;
2260 }
2261
2262 // Do not tail call optimize vararg calls for now.
2263 if (isVarArg)
2264 return false;
2265
Evan Chengb1712452010-01-27 06:25:16 +00002266 // Look for obvious safe cases to perform tail call optimization.
Evan Chenga6bff982010-01-30 01:22:00 +00002267 // If the callee takes no arguments then go on to check the results of the
2268 // call.
2269 if (!Outs.empty()) {
2270 // Check if stack adjustment is needed. For now, do not do this if any
2271 // argument is passed on the stack.
2272 SmallVector<CCValAssign, 16> ArgLocs;
2273 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2274 ArgLocs, *DAG.getContext());
2275 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
2276 if (CCInfo.getNextStackOffset())
2277 return false;
2278 }
Evan Chengb1712452010-01-27 06:25:16 +00002279
Evan Cheng7096ae42010-01-29 06:45:59 +00002280 // If the caller does not return a value, then this is obviously safe.
2281 // This is one case where it's safe to perform this optimization even
2282 // if the return types do not match.
2283 const Type *CallerRetTy = CallerF->getReturnType();
2284 if (CallerRetTy->isVoidTy())
2285 return true;
Evan Chengb1712452010-01-27 06:25:16 +00002286
Evan Cheng7096ae42010-01-29 06:45:59 +00002287 // If the return types match, then it's safe.
Evan Cheng0a4fd462010-02-01 02:13:39 +00002288 // Don't tail call optimize recursive call.
2289 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7096ae42010-01-29 06:45:59 +00002290 if (!G) return false; // FIXME: common external symbols?
Evan Cheng0a4fd462010-02-01 02:13:39 +00002291 const Function *CalleeF = cast<Function>(G->getGlobal());
Evan Cheng7096ae42010-01-29 06:45:59 +00002292 const Type *CalleeRetTy = CalleeF->getReturnType();
2293 return CallerRetTy == CalleeRetTy;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002294}
2295
Dan Gohman3df24e62008-09-03 23:12:08 +00002296FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002297X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2298 DwarfWriter *dw,
2299 DenseMap<const Value *, unsigned> &vm,
2300 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2301 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002302#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002303 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002304#endif
2305 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002306 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002307#ifndef NDEBUG
2308 , cil
2309#endif
2310 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002311}
2312
2313
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002314//===----------------------------------------------------------------------===//
2315// Other Lowering Hooks
2316//===----------------------------------------------------------------------===//
2317
2318
Dan Gohman475871a2008-07-27 21:46:04 +00002319SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002320 MachineFunction &MF = DAG.getMachineFunction();
2321 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2322 int ReturnAddrIndex = FuncInfo->getRAIndex();
2323
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002324 if (ReturnAddrIndex == 0) {
2325 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002326 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002327 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2328 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002329 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002330 }
2331
Evan Cheng25ab6902006-09-08 06:48:29 +00002332 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002333}
2334
2335
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002336bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2337 bool hasSymbolicDisplacement) {
2338 // Offset should fit into 32 bit immediate field.
2339 if (!isInt32(Offset))
2340 return false;
2341
2342 // If we don't have a symbolic displacement - we don't have any extra
2343 // restrictions.
2344 if (!hasSymbolicDisplacement)
2345 return true;
2346
2347 // FIXME: Some tweaks might be needed for medium code model.
2348 if (M != CodeModel::Small && M != CodeModel::Kernel)
2349 return false;
2350
2351 // For small code model we assume that latest object is 16MB before end of 31
2352 // bits boundary. We may also accept pretty large negative constants knowing
2353 // that all objects are in the positive half of address space.
2354 if (M == CodeModel::Small && Offset < 16*1024*1024)
2355 return true;
2356
2357 // For kernel code model we know that all object resist in the negative half
2358 // of 32bits address space. We may not accept negative offsets, since they may
2359 // be just off and we may accept pretty large positive ones.
2360 if (M == CodeModel::Kernel && Offset > 0)
2361 return true;
2362
2363 return false;
2364}
2365
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002366/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2367/// specific condition code, returning the condition code and the LHS/RHS of the
2368/// comparison to make.
2369static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2370 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002371 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002372 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2373 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2374 // X > -1 -> X == 0, jump !sign.
2375 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002376 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002377 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2378 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002379 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002380 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002381 // X < 1 -> X <= 0
2382 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002383 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002384 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002385 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002386
Evan Chengd9558e02006-01-06 00:43:03 +00002387 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002388 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002389 case ISD::SETEQ: return X86::COND_E;
2390 case ISD::SETGT: return X86::COND_G;
2391 case ISD::SETGE: return X86::COND_GE;
2392 case ISD::SETLT: return X86::COND_L;
2393 case ISD::SETLE: return X86::COND_LE;
2394 case ISD::SETNE: return X86::COND_NE;
2395 case ISD::SETULT: return X86::COND_B;
2396 case ISD::SETUGT: return X86::COND_A;
2397 case ISD::SETULE: return X86::COND_BE;
2398 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002399 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002400 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002401
Chris Lattner4c78e022008-12-23 23:42:27 +00002402 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002403
Chris Lattner4c78e022008-12-23 23:42:27 +00002404 // If LHS is a foldable load, but RHS is not, flip the condition.
2405 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2406 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2407 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2408 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002409 }
2410
Chris Lattner4c78e022008-12-23 23:42:27 +00002411 switch (SetCCOpcode) {
2412 default: break;
2413 case ISD::SETOLT:
2414 case ISD::SETOLE:
2415 case ISD::SETUGT:
2416 case ISD::SETUGE:
2417 std::swap(LHS, RHS);
2418 break;
2419 }
2420
2421 // On a floating point condition, the flags are set as follows:
2422 // ZF PF CF op
2423 // 0 | 0 | 0 | X > Y
2424 // 0 | 0 | 1 | X < Y
2425 // 1 | 0 | 0 | X == Y
2426 // 1 | 1 | 1 | unordered
2427 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002428 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002429 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002430 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002431 case ISD::SETOLT: // flipped
2432 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002433 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002434 case ISD::SETOLE: // flipped
2435 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002436 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002437 case ISD::SETUGT: // flipped
2438 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002439 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002440 case ISD::SETUGE: // flipped
2441 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002442 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002443 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002444 case ISD::SETNE: return X86::COND_NE;
2445 case ISD::SETUO: return X86::COND_P;
2446 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002447 case ISD::SETOEQ:
2448 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002449 }
Evan Chengd9558e02006-01-06 00:43:03 +00002450}
2451
Evan Cheng4a460802006-01-11 00:33:36 +00002452/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2453/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002454/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002455static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002456 switch (X86CC) {
2457 default:
2458 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002459 case X86::COND_B:
2460 case X86::COND_BE:
2461 case X86::COND_E:
2462 case X86::COND_P:
2463 case X86::COND_A:
2464 case X86::COND_AE:
2465 case X86::COND_NE:
2466 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002467 return true;
2468 }
2469}
2470
Evan Chengeb2f9692009-10-27 19:56:55 +00002471/// isFPImmLegal - Returns true if the target can instruction select the
2472/// specified FP immediate natively. If false, the legalizer will
2473/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002474bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002475 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2476 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2477 return true;
2478 }
2479 return false;
2480}
2481
Nate Begeman9008ca62009-04-27 18:41:29 +00002482/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2483/// the specified range (L, H].
2484static bool isUndefOrInRange(int Val, int Low, int Hi) {
2485 return (Val < 0) || (Val >= Low && Val < Hi);
2486}
2487
2488/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2489/// specified value.
2490static bool isUndefOrEqual(int Val, int CmpVal) {
2491 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002492 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002493 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002494}
2495
Nate Begeman9008ca62009-04-27 18:41:29 +00002496/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2497/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2498/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002499static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002501 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002503 return (Mask[0] < 2 && Mask[1] < 2);
2504 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002505}
2506
Nate Begeman9008ca62009-04-27 18:41:29 +00002507bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002508 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002509 N->getMask(M);
2510 return ::isPSHUFDMask(M, N->getValueType(0));
2511}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002512
Nate Begeman9008ca62009-04-27 18:41:29 +00002513/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2514/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002515static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002517 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002518
Nate Begeman9008ca62009-04-27 18:41:29 +00002519 // Lower quadword copied in order or undef.
2520 for (int i = 0; i != 4; ++i)
2521 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002522 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002523
Evan Cheng506d3df2006-03-29 23:07:14 +00002524 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002525 for (int i = 4; i != 8; ++i)
2526 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002527 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002528
Evan Cheng506d3df2006-03-29 23:07:14 +00002529 return true;
2530}
2531
Nate Begeman9008ca62009-04-27 18:41:29 +00002532bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002533 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002534 N->getMask(M);
2535 return ::isPSHUFHWMask(M, N->getValueType(0));
2536}
Evan Cheng506d3df2006-03-29 23:07:14 +00002537
Nate Begeman9008ca62009-04-27 18:41:29 +00002538/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2539/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002540static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002542 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002543
Rafael Espindola15684b22009-04-24 12:40:33 +00002544 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002545 for (int i = 4; i != 8; ++i)
2546 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002547 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002548
Rafael Espindola15684b22009-04-24 12:40:33 +00002549 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 for (int i = 0; i != 4; ++i)
2551 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002552 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002553
Rafael Espindola15684b22009-04-24 12:40:33 +00002554 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002555}
2556
Nate Begeman9008ca62009-04-27 18:41:29 +00002557bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002558 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002559 N->getMask(M);
2560 return ::isPSHUFLWMask(M, N->getValueType(0));
2561}
2562
Nate Begemana09008b2009-10-19 02:17:23 +00002563/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2564/// is suitable for input to PALIGNR.
2565static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2566 bool hasSSSE3) {
2567 int i, e = VT.getVectorNumElements();
2568
2569 // Do not handle v2i64 / v2f64 shuffles with palignr.
2570 if (e < 4 || !hasSSSE3)
2571 return false;
2572
2573 for (i = 0; i != e; ++i)
2574 if (Mask[i] >= 0)
2575 break;
2576
2577 // All undef, not a palignr.
2578 if (i == e)
2579 return false;
2580
2581 // Determine if it's ok to perform a palignr with only the LHS, since we
2582 // don't have access to the actual shuffle elements to see if RHS is undef.
2583 bool Unary = Mask[i] < (int)e;
2584 bool NeedsUnary = false;
2585
2586 int s = Mask[i] - i;
2587
2588 // Check the rest of the elements to see if they are consecutive.
2589 for (++i; i != e; ++i) {
2590 int m = Mask[i];
2591 if (m < 0)
2592 continue;
2593
2594 Unary = Unary && (m < (int)e);
2595 NeedsUnary = NeedsUnary || (m < s);
2596
2597 if (NeedsUnary && !Unary)
2598 return false;
2599 if (Unary && m != ((s+i) & (e-1)))
2600 return false;
2601 if (!Unary && m != (s+i))
2602 return false;
2603 }
2604 return true;
2605}
2606
2607bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2608 SmallVector<int, 8> M;
2609 N->getMask(M);
2610 return ::isPALIGNRMask(M, N->getValueType(0), true);
2611}
2612
Evan Cheng14aed5e2006-03-24 01:18:28 +00002613/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2614/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002615static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 int NumElems = VT.getVectorNumElements();
2617 if (NumElems != 2 && NumElems != 4)
2618 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002619
Nate Begeman9008ca62009-04-27 18:41:29 +00002620 int Half = NumElems / 2;
2621 for (int i = 0; i < Half; ++i)
2622 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002623 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002624 for (int i = Half; i < NumElems; ++i)
2625 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002626 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002627
Evan Cheng14aed5e2006-03-24 01:18:28 +00002628 return true;
2629}
2630
Nate Begeman9008ca62009-04-27 18:41:29 +00002631bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2632 SmallVector<int, 8> M;
2633 N->getMask(M);
2634 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002635}
2636
Evan Cheng213d2cf2007-05-17 18:45:50 +00002637/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002638/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2639/// half elements to come from vector 1 (which would equal the dest.) and
2640/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002641static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002642 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002643
2644 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002645 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002646
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 int Half = NumElems / 2;
2648 for (int i = 0; i < Half; ++i)
2649 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002650 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 for (int i = Half; i < NumElems; ++i)
2652 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002653 return false;
2654 return true;
2655}
2656
Nate Begeman9008ca62009-04-27 18:41:29 +00002657static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2658 SmallVector<int, 8> M;
2659 N->getMask(M);
2660 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002661}
2662
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002663/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2664/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002665bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2666 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002667 return false;
2668
Evan Cheng2064a2b2006-03-28 06:50:32 +00002669 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2671 isUndefOrEqual(N->getMaskElt(1), 7) &&
2672 isUndefOrEqual(N->getMaskElt(2), 2) &&
2673 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002674}
2675
Nate Begeman0b10b912009-11-07 23:17:15 +00002676/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2677/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2678/// <2, 3, 2, 3>
2679bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2680 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2681
2682 if (NumElems != 4)
2683 return false;
2684
2685 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2686 isUndefOrEqual(N->getMaskElt(1), 3) &&
2687 isUndefOrEqual(N->getMaskElt(2), 2) &&
2688 isUndefOrEqual(N->getMaskElt(3), 3);
2689}
2690
Evan Cheng5ced1d82006-04-06 23:23:56 +00002691/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2692/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002693bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2694 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002695
Evan Cheng5ced1d82006-04-06 23:23:56 +00002696 if (NumElems != 2 && NumElems != 4)
2697 return false;
2698
Evan Chengc5cdff22006-04-07 21:53:05 +00002699 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002700 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002701 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002702
Evan Chengc5cdff22006-04-07 21:53:05 +00002703 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002705 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002706
2707 return true;
2708}
2709
Nate Begeman0b10b912009-11-07 23:17:15 +00002710/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2711/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2712bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002714
Evan Cheng5ced1d82006-04-06 23:23:56 +00002715 if (NumElems != 2 && NumElems != 4)
2716 return false;
2717
Evan Chengc5cdff22006-04-07 21:53:05 +00002718 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002720 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002721
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 for (unsigned i = 0; i < NumElems/2; ++i)
2723 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002724 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002725
2726 return true;
2727}
2728
Evan Cheng0038e592006-03-28 00:39:58 +00002729/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2730/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002731static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002732 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002734 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002735 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002736
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2738 int BitI = Mask[i];
2739 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002740 if (!isUndefOrEqual(BitI, j))
2741 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002742 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002743 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002744 return false;
2745 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002746 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002747 return false;
2748 }
Evan Cheng0038e592006-03-28 00:39:58 +00002749 }
Evan Cheng0038e592006-03-28 00:39:58 +00002750 return true;
2751}
2752
Nate Begeman9008ca62009-04-27 18:41:29 +00002753bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2754 SmallVector<int, 8> M;
2755 N->getMask(M);
2756 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002757}
2758
Evan Cheng4fcb9222006-03-28 02:43:26 +00002759/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2760/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002761static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002762 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002764 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002765 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002766
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2768 int BitI = Mask[i];
2769 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002770 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002771 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002772 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002773 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002774 return false;
2775 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002776 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002777 return false;
2778 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002779 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002780 return true;
2781}
2782
Nate Begeman9008ca62009-04-27 18:41:29 +00002783bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2784 SmallVector<int, 8> M;
2785 N->getMask(M);
2786 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002787}
2788
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002789/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2790/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2791/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002792static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002794 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002795 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002796
Nate Begeman9008ca62009-04-27 18:41:29 +00002797 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2798 int BitI = Mask[i];
2799 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002800 if (!isUndefOrEqual(BitI, j))
2801 return false;
2802 if (!isUndefOrEqual(BitI1, j))
2803 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002804 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002805 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002806}
2807
Nate Begeman9008ca62009-04-27 18:41:29 +00002808bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2809 SmallVector<int, 8> M;
2810 N->getMask(M);
2811 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2812}
2813
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002814/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2815/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2816/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002817static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002819 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2820 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002821
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2823 int BitI = Mask[i];
2824 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002825 if (!isUndefOrEqual(BitI, j))
2826 return false;
2827 if (!isUndefOrEqual(BitI1, j))
2828 return false;
2829 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002830 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002831}
2832
Nate Begeman9008ca62009-04-27 18:41:29 +00002833bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2834 SmallVector<int, 8> M;
2835 N->getMask(M);
2836 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2837}
2838
Evan Cheng017dcc62006-04-21 01:05:10 +00002839/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2840/// specifies a shuffle of elements that is suitable for input to MOVSS,
2841/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002842static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002843 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002844 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002845
2846 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002847
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002849 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002850
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 for (int i = 1; i < NumElts; ++i)
2852 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002853 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002854
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002855 return true;
2856}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002857
Nate Begeman9008ca62009-04-27 18:41:29 +00002858bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2859 SmallVector<int, 8> M;
2860 N->getMask(M);
2861 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002862}
2863
Evan Cheng017dcc62006-04-21 01:05:10 +00002864/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2865/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002866/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002867static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 bool V2IsSplat = false, bool V2IsUndef = false) {
2869 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002870 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002871 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002872
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002874 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002875
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 for (int i = 1; i < NumOps; ++i)
2877 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2878 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2879 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002880 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002881
Evan Cheng39623da2006-04-20 08:58:49 +00002882 return true;
2883}
2884
Nate Begeman9008ca62009-04-27 18:41:29 +00002885static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002886 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 SmallVector<int, 8> M;
2888 N->getMask(M);
2889 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002890}
2891
Evan Chengd9539472006-04-14 21:59:03 +00002892/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2893/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002894bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2895 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002896 return false;
2897
2898 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002899 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 int Elt = N->getMaskElt(i);
2901 if (Elt >= 0 && Elt != 1)
2902 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002903 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002904
2905 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002906 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 int Elt = N->getMaskElt(i);
2908 if (Elt >= 0 && Elt != 3)
2909 return false;
2910 if (Elt == 3)
2911 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002912 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002913 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002915 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002916}
2917
2918/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2919/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002920bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2921 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002922 return false;
2923
2924 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 for (unsigned i = 0; i < 2; ++i)
2926 if (N->getMaskElt(i) > 0)
2927 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002928
2929 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002930 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 int Elt = N->getMaskElt(i);
2932 if (Elt >= 0 && Elt != 2)
2933 return false;
2934 if (Elt == 2)
2935 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002936 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002938 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002939}
2940
Evan Cheng0b457f02008-09-25 20:50:48 +00002941/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2942/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002943bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2944 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002945
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 for (int i = 0; i < e; ++i)
2947 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002948 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 for (int i = 0; i < e; ++i)
2950 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002951 return false;
2952 return true;
2953}
2954
Evan Cheng63d33002006-03-22 08:01:21 +00002955/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002956/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002957unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2959 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2960
Evan Chengb9df0ca2006-03-22 02:53:00 +00002961 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2962 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 for (int i = 0; i < NumOperands; ++i) {
2964 int Val = SVOp->getMaskElt(NumOperands-i-1);
2965 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002966 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002967 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002968 if (i != NumOperands - 1)
2969 Mask <<= Shift;
2970 }
Evan Cheng63d33002006-03-22 08:01:21 +00002971 return Mask;
2972}
2973
Evan Cheng506d3df2006-03-29 23:07:14 +00002974/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002975/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002976unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002978 unsigned Mask = 0;
2979 // 8 nodes, but we only care about the last 4.
2980 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 int Val = SVOp->getMaskElt(i);
2982 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002983 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002984 if (i != 4)
2985 Mask <<= 2;
2986 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002987 return Mask;
2988}
2989
2990/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002991/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002992unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002994 unsigned Mask = 0;
2995 // 8 nodes, but we only care about the first 4.
2996 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 int Val = SVOp->getMaskElt(i);
2998 if (Val >= 0)
2999 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003000 if (i != 0)
3001 Mask <<= 2;
3002 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003003 return Mask;
3004}
3005
Nate Begemana09008b2009-10-19 02:17:23 +00003006/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3007/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3008unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3009 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3010 EVT VVT = N->getValueType(0);
3011 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3012 int Val = 0;
3013
3014 unsigned i, e;
3015 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3016 Val = SVOp->getMaskElt(i);
3017 if (Val >= 0)
3018 break;
3019 }
3020 return (Val - i) * EltSize;
3021}
3022
Evan Cheng37b73872009-07-30 08:33:02 +00003023/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3024/// constant +0.0.
3025bool X86::isZeroNode(SDValue Elt) {
3026 return ((isa<ConstantSDNode>(Elt) &&
3027 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3028 (isa<ConstantFPSDNode>(Elt) &&
3029 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3030}
3031
Nate Begeman9008ca62009-04-27 18:41:29 +00003032/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3033/// their permute mask.
3034static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3035 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003036 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003037 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003039
Nate Begeman5a5ca152009-04-29 05:20:52 +00003040 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 int idx = SVOp->getMaskElt(i);
3042 if (idx < 0)
3043 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003044 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003046 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003048 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3050 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003051}
3052
Evan Cheng779ccea2007-12-07 21:30:01 +00003053/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3054/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003055static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003056 unsigned NumElems = VT.getVectorNumElements();
3057 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 int idx = Mask[i];
3059 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003060 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003061 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003063 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003065 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003066}
3067
Evan Cheng533a0aa2006-04-19 20:35:22 +00003068/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3069/// match movhlps. The lower half elements should come from upper half of
3070/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003071/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003072static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3073 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003074 return false;
3075 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003077 return false;
3078 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003080 return false;
3081 return true;
3082}
3083
Evan Cheng5ced1d82006-04-06 23:23:56 +00003084/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003085/// is promoted to a vector. It also returns the LoadSDNode by reference if
3086/// required.
3087static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003088 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3089 return false;
3090 N = N->getOperand(0).getNode();
3091 if (!ISD::isNON_EXTLoad(N))
3092 return false;
3093 if (LD)
3094 *LD = cast<LoadSDNode>(N);
3095 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003096}
3097
Evan Cheng533a0aa2006-04-19 20:35:22 +00003098/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3099/// match movlp{s|d}. The lower half elements should come from lower half of
3100/// V1 (and in order), and the upper half elements should come from the upper
3101/// half of V2 (and in order). And since V1 will become the source of the
3102/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003103static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3104 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003105 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003106 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003107 // Is V2 is a vector load, don't do this transformation. We will try to use
3108 // load folding shufps op.
3109 if (ISD::isNON_EXTLoad(V2))
3110 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003111
Nate Begeman5a5ca152009-04-29 05:20:52 +00003112 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003113
Evan Cheng533a0aa2006-04-19 20:35:22 +00003114 if (NumElems != 2 && NumElems != 4)
3115 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003116 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003118 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003119 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003121 return false;
3122 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003123}
3124
Evan Cheng39623da2006-04-20 08:58:49 +00003125/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3126/// all the same.
3127static bool isSplatVector(SDNode *N) {
3128 if (N->getOpcode() != ISD::BUILD_VECTOR)
3129 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003130
Dan Gohman475871a2008-07-27 21:46:04 +00003131 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003132 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3133 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003134 return false;
3135 return true;
3136}
3137
Evan Cheng213d2cf2007-05-17 18:45:50 +00003138/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003139/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003140/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003141static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003142 SDValue V1 = N->getOperand(0);
3143 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003144 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3145 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003147 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003149 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3150 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003151 if (Opc != ISD::BUILD_VECTOR ||
3152 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 return false;
3154 } else if (Idx >= 0) {
3155 unsigned Opc = V1.getOpcode();
3156 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3157 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003158 if (Opc != ISD::BUILD_VECTOR ||
3159 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003160 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003161 }
3162 }
3163 return true;
3164}
3165
3166/// getZeroVector - Returns a vector of specified type with all zero elements.
3167///
Owen Andersone50ed302009-08-10 22:56:29 +00003168static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003169 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003170 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003171
Chris Lattner8a594482007-11-25 00:24:49 +00003172 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3173 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003174 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003175 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3177 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003178 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3180 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003181 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3183 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003184 }
Dale Johannesenace16102009-02-03 19:33:06 +00003185 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003186}
3187
Chris Lattner8a594482007-11-25 00:24:49 +00003188/// getOnesVector - Returns a vector of specified type with all bits set.
3189///
Owen Andersone50ed302009-08-10 22:56:29 +00003190static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003191 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003192
Chris Lattner8a594482007-11-25 00:24:49 +00003193 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3194 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003196 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003197 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003199 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003201 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003202}
3203
3204
Evan Cheng39623da2006-04-20 08:58:49 +00003205/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3206/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003207static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003208 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003209 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Evan Cheng39623da2006-04-20 08:58:49 +00003211 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 SmallVector<int, 8> MaskVec;
3213 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Nate Begeman5a5ca152009-04-29 05:20:52 +00003215 for (unsigned i = 0; i != NumElems; ++i) {
3216 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 MaskVec[i] = NumElems;
3218 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003219 }
Evan Cheng39623da2006-04-20 08:58:49 +00003220 }
Evan Cheng39623da2006-04-20 08:58:49 +00003221 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3223 SVOp->getOperand(1), &MaskVec[0]);
3224 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003225}
3226
Evan Cheng017dcc62006-04-21 01:05:10 +00003227/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3228/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003229static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 SDValue V2) {
3231 unsigned NumElems = VT.getVectorNumElements();
3232 SmallVector<int, 8> Mask;
3233 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003234 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 Mask.push_back(i);
3236 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003237}
3238
Nate Begeman9008ca62009-04-27 18:41:29 +00003239/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003240static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 SDValue V2) {
3242 unsigned NumElems = VT.getVectorNumElements();
3243 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003244 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003245 Mask.push_back(i);
3246 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003247 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003249}
3250
Nate Begeman9008ca62009-04-27 18:41:29 +00003251/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003252static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 SDValue V2) {
3254 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003255 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003257 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003258 Mask.push_back(i + Half);
3259 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003260 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003262}
3263
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003264/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003265static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003266 bool HasSSE2) {
3267 if (SV->getValueType(0).getVectorNumElements() <= 4)
3268 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003269
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003271 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003272 DebugLoc dl = SV->getDebugLoc();
3273 SDValue V1 = SV->getOperand(0);
3274 int NumElems = VT.getVectorNumElements();
3275 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003276
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 // unpack elements to the correct location
3278 while (NumElems > 4) {
3279 if (EltNo < NumElems/2) {
3280 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3281 } else {
3282 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3283 EltNo -= NumElems/2;
3284 }
3285 NumElems >>= 1;
3286 }
Eric Christopherfd179292009-08-27 18:07:15 +00003287
Nate Begeman9008ca62009-04-27 18:41:29 +00003288 // Perform the splat.
3289 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003290 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3292 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003293}
3294
Evan Chengba05f722006-04-21 23:03:30 +00003295/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003296/// vector of zero or undef vector. This produces a shuffle where the low
3297/// element of V2 is swizzled into the zero/undef vector, landing at element
3298/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003299static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003300 bool isZero, bool HasSSE2,
3301 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003302 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003303 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3305 unsigned NumElems = VT.getVectorNumElements();
3306 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003307 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 // If this is the insertion idx, put the low elt of V2 here.
3309 MaskVec.push_back(i == Idx ? NumElems : i);
3310 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003311}
3312
Evan Chengf26ffe92008-05-29 08:22:04 +00003313/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3314/// a shuffle that is zero.
3315static
Nate Begeman9008ca62009-04-27 18:41:29 +00003316unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3317 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003318 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003320 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003321 int Idx = SVOp->getMaskElt(Index);
3322 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003323 ++NumZeros;
3324 continue;
3325 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003327 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003328 ++NumZeros;
3329 else
3330 break;
3331 }
3332 return NumZeros;
3333}
3334
3335/// isVectorShift - Returns true if the shuffle can be implemented as a
3336/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003337/// FIXME: split into pslldqi, psrldqi, palignr variants.
3338static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003339 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003341
3342 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003343 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003344 if (!NumZeros) {
3345 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003347 if (!NumZeros)
3348 return false;
3349 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003350 bool SeenV1 = false;
3351 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003352 for (int i = NumZeros; i < NumElems; ++i) {
3353 int Val = isLeft ? (i - NumZeros) : i;
3354 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3355 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003356 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003358 SeenV1 = true;
3359 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003361 SeenV2 = true;
3362 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003364 return false;
3365 }
3366 if (SeenV1 && SeenV2)
3367 return false;
3368
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003370 ShAmt = NumZeros;
3371 return true;
3372}
3373
3374
Evan Chengc78d3b42006-04-24 18:01:45 +00003375/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3376///
Dan Gohman475871a2008-07-27 21:46:04 +00003377static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003378 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003379 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003380 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003381 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003382
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003383 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003384 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003385 bool First = true;
3386 for (unsigned i = 0; i < 16; ++i) {
3387 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3388 if (ThisIsNonZero && First) {
3389 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003390 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003391 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003393 First = false;
3394 }
3395
3396 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003397 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003398 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3399 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003400 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003402 }
3403 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3405 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3406 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003407 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003409 } else
3410 ThisElt = LastElt;
3411
Gabor Greifba36cb52008-08-28 21:40:38 +00003412 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003414 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003415 }
3416 }
3417
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003419}
3420
Bill Wendlinga348c562007-03-22 18:42:45 +00003421/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003422///
Dan Gohman475871a2008-07-27 21:46:04 +00003423static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003424 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003425 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003426 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003427 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003428
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003429 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003430 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003431 bool First = true;
3432 for (unsigned i = 0; i < 8; ++i) {
3433 bool isNonZero = (NonZeros & (1 << i)) != 0;
3434 if (isNonZero) {
3435 if (First) {
3436 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003438 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003439 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003440 First = false;
3441 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003442 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003444 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003445 }
3446 }
3447
3448 return V;
3449}
3450
Evan Chengf26ffe92008-05-29 08:22:04 +00003451/// getVShift - Return a vector logical shift node.
3452///
Owen Andersone50ed302009-08-10 22:56:29 +00003453static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 unsigned NumBits, SelectionDAG &DAG,
3455 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003456 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003458 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003459 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3460 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3461 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003462 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003463}
3464
Dan Gohman475871a2008-07-27 21:46:04 +00003465SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003466X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3467 SelectionDAG &DAG) {
3468
3469 // Check if the scalar load can be widened into a vector load. And if
3470 // the address is "base + cst" see if the cst can be "absorbed" into
3471 // the shuffle mask.
3472 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3473 SDValue Ptr = LD->getBasePtr();
3474 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3475 return SDValue();
3476 EVT PVT = LD->getValueType(0);
3477 if (PVT != MVT::i32 && PVT != MVT::f32)
3478 return SDValue();
3479
3480 int FI = -1;
3481 int64_t Offset = 0;
3482 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3483 FI = FINode->getIndex();
3484 Offset = 0;
3485 } else if (Ptr.getOpcode() == ISD::ADD &&
3486 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3487 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3488 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3489 Offset = Ptr.getConstantOperandVal(1);
3490 Ptr = Ptr.getOperand(0);
3491 } else {
3492 return SDValue();
3493 }
3494
3495 SDValue Chain = LD->getChain();
3496 // Make sure the stack object alignment is at least 16.
3497 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3498 if (DAG.InferPtrAlignment(Ptr) < 16) {
3499 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003500 // Can't change the alignment. FIXME: It's possible to compute
3501 // the exact stack offset and reference FI + adjust offset instead.
3502 // If someone *really* cares about this. That's the way to implement it.
3503 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003504 } else {
3505 MFI->setObjectAlignment(FI, 16);
3506 }
3507 }
3508
3509 // (Offset % 16) must be multiple of 4. Then address is then
3510 // Ptr + (Offset & ~15).
3511 if (Offset < 0)
3512 return SDValue();
3513 if ((Offset % 16) & 3)
3514 return SDValue();
3515 int64_t StartOffset = Offset & ~15;
3516 if (StartOffset)
3517 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3518 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3519
3520 int EltNo = (Offset - StartOffset) >> 2;
3521 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3522 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3523 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3524 // Canonicalize it to a v4i32 shuffle.
3525 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3526 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3527 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3528 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3529 }
3530
3531 return SDValue();
3532}
3533
3534SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003535X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003536 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003537 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003538 if (ISD::isBuildVectorAllZeros(Op.getNode())
3539 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003540 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3541 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3542 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003544 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003545
Gabor Greifba36cb52008-08-28 21:40:38 +00003546 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003547 return getOnesVector(Op.getValueType(), DAG, dl);
3548 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003549 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003550
Owen Andersone50ed302009-08-10 22:56:29 +00003551 EVT VT = Op.getValueType();
3552 EVT ExtVT = VT.getVectorElementType();
3553 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003554
3555 unsigned NumElems = Op.getNumOperands();
3556 unsigned NumZero = 0;
3557 unsigned NumNonZero = 0;
3558 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003559 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003560 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003561 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003562 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003563 if (Elt.getOpcode() == ISD::UNDEF)
3564 continue;
3565 Values.insert(Elt);
3566 if (Elt.getOpcode() != ISD::Constant &&
3567 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003568 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003569 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003570 NumZero++;
3571 else {
3572 NonZeros |= (1 << i);
3573 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003574 }
3575 }
3576
Dan Gohman7f321562007-06-25 16:23:39 +00003577 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003578 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003579 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003580 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003581
Chris Lattner67f453a2008-03-09 05:42:06 +00003582 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003583 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003584 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003585 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003586
Chris Lattner62098042008-03-09 01:05:04 +00003587 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3588 // the value are obviously zero, truncate the value to i32 and do the
3589 // insertion that way. Only do this if the value is non-constant or if the
3590 // value is a constant being inserted into element 0. It is cheaper to do
3591 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003593 (!IsAllConstants || Idx == 0)) {
3594 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3595 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3597 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003598
Chris Lattner62098042008-03-09 01:05:04 +00003599 // Truncate the value (which may itself be a constant) to i32, and
3600 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003602 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003603 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3604 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003605
Chris Lattner62098042008-03-09 01:05:04 +00003606 // Now we have our 32-bit value zero extended in the low element of
3607 // a vector. If Idx != 0, swizzle it into place.
3608 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 SmallVector<int, 4> Mask;
3610 Mask.push_back(Idx);
3611 for (unsigned i = 1; i != VecElts; ++i)
3612 Mask.push_back(i);
3613 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003614 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003616 }
Dale Johannesenace16102009-02-03 19:33:06 +00003617 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003618 }
3619 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003620
Chris Lattner19f79692008-03-08 22:59:52 +00003621 // If we have a constant or non-constant insertion into the low element of
3622 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3623 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003624 // depending on what the source datatype is.
3625 if (Idx == 0) {
3626 if (NumZero == 0) {
3627 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3629 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003630 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3631 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3632 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3633 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3635 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3636 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003637 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3638 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3639 Subtarget->hasSSE2(), DAG);
3640 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3641 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003642 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003643
3644 // Is it a vector logical left shift?
3645 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003646 X86::isZeroNode(Op.getOperand(0)) &&
3647 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003648 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003649 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003650 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003651 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003652 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003653 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003654
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003655 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003656 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003657
Chris Lattner19f79692008-03-08 22:59:52 +00003658 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3659 // is a non-constant being inserted into an element other than the low one,
3660 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3661 // movd/movss) to move this into the low element, then shuffle it into
3662 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003663 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003664 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003665
Evan Cheng0db9fe62006-04-25 20:13:52 +00003666 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003667 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3668 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003669 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003670 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003671 MaskVec.push_back(i == Idx ? 0 : 1);
3672 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003673 }
3674 }
3675
Chris Lattner67f453a2008-03-09 05:42:06 +00003676 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003677 if (Values.size() == 1) {
3678 if (EVTBits == 32) {
3679 // Instead of a shuffle like this:
3680 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3681 // Check if it's possible to issue this instead.
3682 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3683 unsigned Idx = CountTrailingZeros_32(NonZeros);
3684 SDValue Item = Op.getOperand(Idx);
3685 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3686 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3687 }
Dan Gohman475871a2008-07-27 21:46:04 +00003688 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003689 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003690
Dan Gohmana3941172007-07-24 22:55:08 +00003691 // A vector full of immediates; various special cases are already
3692 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003693 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003694 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003695
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003696 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003697 if (EVTBits == 64) {
3698 if (NumNonZero == 1) {
3699 // One half is zero or undef.
3700 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003701 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003702 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003703 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3704 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003705 }
Dan Gohman475871a2008-07-27 21:46:04 +00003706 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003707 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003708
3709 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003710 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003711 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003712 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003713 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003714 }
3715
Bill Wendling826f36f2007-03-28 00:57:11 +00003716 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003717 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003718 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003719 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003720 }
3721
3722 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003723 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003724 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003725 if (NumElems == 4 && NumZero > 0) {
3726 for (unsigned i = 0; i < 4; ++i) {
3727 bool isZero = !(NonZeros & (1 << i));
3728 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003729 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003730 else
Dale Johannesenace16102009-02-03 19:33:06 +00003731 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003732 }
3733
3734 for (unsigned i = 0; i < 2; ++i) {
3735 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3736 default: break;
3737 case 0:
3738 V[i] = V[i*2]; // Must be a zero vector.
3739 break;
3740 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003741 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003742 break;
3743 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003744 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003745 break;
3746 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003747 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003748 break;
3749 }
3750 }
3751
Nate Begeman9008ca62009-04-27 18:41:29 +00003752 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003753 bool Reverse = (NonZeros & 0x3) == 2;
3754 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003755 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003756 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3757 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3759 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003760 }
3761
3762 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003763 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3764 // values to be inserted is equal to the number of elements, in which case
3765 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003766 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003767 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003768 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003769 getSubtarget()->hasSSE41()) {
3770 V[0] = DAG.getUNDEF(VT);
3771 for (unsigned i = 0; i < NumElems; ++i)
3772 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3773 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3774 Op.getOperand(i), DAG.getIntPtrConstant(i));
3775 return V[0];
3776 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003777 // Expand into a number of unpckl*.
3778 // e.g. for v4f32
3779 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3780 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3781 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003782 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003783 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003784 NumElems >>= 1;
3785 while (NumElems != 0) {
3786 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003788 NumElems >>= 1;
3789 }
3790 return V[0];
3791 }
3792
Dan Gohman475871a2008-07-27 21:46:04 +00003793 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794}
3795
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003796SDValue
3797X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3798 // We support concatenate two MMX registers and place them in a MMX
3799 // register. This is better than doing a stack convert.
3800 DebugLoc dl = Op.getDebugLoc();
3801 EVT ResVT = Op.getValueType();
3802 assert(Op.getNumOperands() == 2);
3803 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3804 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3805 int Mask[2];
3806 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3807 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3808 InVec = Op.getOperand(1);
3809 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3810 unsigned NumElts = ResVT.getVectorNumElements();
3811 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3812 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3813 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3814 } else {
3815 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3816 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3817 Mask[0] = 0; Mask[1] = 2;
3818 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3819 }
3820 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3821}
3822
Nate Begemanb9a47b82009-02-23 08:49:38 +00003823// v8i16 shuffles - Prefer shuffles in the following order:
3824// 1. [all] pshuflw, pshufhw, optional move
3825// 2. [ssse3] 1 x pshufb
3826// 3. [ssse3] 2 x pshufb + 1 x por
3827// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003828static
Nate Begeman9008ca62009-04-27 18:41:29 +00003829SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3830 SelectionDAG &DAG, X86TargetLowering &TLI) {
3831 SDValue V1 = SVOp->getOperand(0);
3832 SDValue V2 = SVOp->getOperand(1);
3833 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003834 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003835
Nate Begemanb9a47b82009-02-23 08:49:38 +00003836 // Determine if more than 1 of the words in each of the low and high quadwords
3837 // of the result come from the same quadword of one of the two inputs. Undef
3838 // mask values count as coming from any quadword, for better codegen.
3839 SmallVector<unsigned, 4> LoQuad(4);
3840 SmallVector<unsigned, 4> HiQuad(4);
3841 BitVector InputQuads(4);
3842 for (unsigned i = 0; i < 8; ++i) {
3843 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003844 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003845 MaskVals.push_back(EltIdx);
3846 if (EltIdx < 0) {
3847 ++Quad[0];
3848 ++Quad[1];
3849 ++Quad[2];
3850 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003851 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003852 }
3853 ++Quad[EltIdx / 4];
3854 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003855 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003856
Nate Begemanb9a47b82009-02-23 08:49:38 +00003857 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003858 unsigned MaxQuad = 1;
3859 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003860 if (LoQuad[i] > MaxQuad) {
3861 BestLoQuad = i;
3862 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003863 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003864 }
3865
Nate Begemanb9a47b82009-02-23 08:49:38 +00003866 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003867 MaxQuad = 1;
3868 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003869 if (HiQuad[i] > MaxQuad) {
3870 BestHiQuad = i;
3871 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003872 }
3873 }
3874
Nate Begemanb9a47b82009-02-23 08:49:38 +00003875 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003876 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003877 // single pshufb instruction is necessary. If There are more than 2 input
3878 // quads, disable the next transformation since it does not help SSSE3.
3879 bool V1Used = InputQuads[0] || InputQuads[1];
3880 bool V2Used = InputQuads[2] || InputQuads[3];
3881 if (TLI.getSubtarget()->hasSSSE3()) {
3882 if (InputQuads.count() == 2 && V1Used && V2Used) {
3883 BestLoQuad = InputQuads.find_first();
3884 BestHiQuad = InputQuads.find_next(BestLoQuad);
3885 }
3886 if (InputQuads.count() > 2) {
3887 BestLoQuad = -1;
3888 BestHiQuad = -1;
3889 }
3890 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003891
Nate Begemanb9a47b82009-02-23 08:49:38 +00003892 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3893 // the shuffle mask. If a quad is scored as -1, that means that it contains
3894 // words from all 4 input quadwords.
3895 SDValue NewV;
3896 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 SmallVector<int, 8> MaskV;
3898 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3899 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003900 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3902 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3903 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003904
Nate Begemanb9a47b82009-02-23 08:49:38 +00003905 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3906 // source words for the shuffle, to aid later transformations.
3907 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003908 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003909 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003911 if (idx != (int)i)
3912 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003913 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003914 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003915 AllWordsInNewV = false;
3916 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003917 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003918
Nate Begemanb9a47b82009-02-23 08:49:38 +00003919 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3920 if (AllWordsInNewV) {
3921 for (int i = 0; i != 8; ++i) {
3922 int idx = MaskVals[i];
3923 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003924 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003925 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 if ((idx != i) && idx < 4)
3927 pshufhw = false;
3928 if ((idx != i) && idx > 3)
3929 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003930 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003931 V1 = NewV;
3932 V2Used = false;
3933 BestLoQuad = 0;
3934 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003935 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003936
Nate Begemanb9a47b82009-02-23 08:49:38 +00003937 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3938 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003939 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003940 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003942 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003943 }
Eric Christopherfd179292009-08-27 18:07:15 +00003944
Nate Begemanb9a47b82009-02-23 08:49:38 +00003945 // If we have SSSE3, and all words of the result are from 1 input vector,
3946 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3947 // is present, fall back to case 4.
3948 if (TLI.getSubtarget()->hasSSSE3()) {
3949 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003950
Nate Begemanb9a47b82009-02-23 08:49:38 +00003951 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003952 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003953 // mask, and elements that come from V1 in the V2 mask, so that the two
3954 // results can be OR'd together.
3955 bool TwoInputs = V1Used && V2Used;
3956 for (unsigned i = 0; i != 8; ++i) {
3957 int EltIdx = MaskVals[i] * 2;
3958 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3960 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003961 continue;
3962 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3964 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003965 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003967 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003968 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003970 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003972
Nate Begemanb9a47b82009-02-23 08:49:38 +00003973 // Calculate the shuffle mask for the second input, shuffle it, and
3974 // OR it with the first shuffled input.
3975 pshufbMask.clear();
3976 for (unsigned i = 0; i != 8; ++i) {
3977 int EltIdx = MaskVals[i] * 2;
3978 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3980 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003981 continue;
3982 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3984 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003985 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003987 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003988 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 MVT::v16i8, &pshufbMask[0], 16));
3990 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3991 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003992 }
3993
3994 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3995 // and update MaskVals with new element order.
3996 BitVector InOrder(8);
3997 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003999 for (int i = 0; i != 4; ++i) {
4000 int idx = MaskVals[i];
4001 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004003 InOrder.set(i);
4004 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 InOrder.set(i);
4007 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004008 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004009 }
4010 }
4011 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004012 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004015 }
Eric Christopherfd179292009-08-27 18:07:15 +00004016
Nate Begemanb9a47b82009-02-23 08:49:38 +00004017 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4018 // and update MaskVals with the new element order.
4019 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004021 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004023 for (unsigned i = 4; i != 8; ++i) {
4024 int idx = MaskVals[i];
4025 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004027 InOrder.set(i);
4028 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 InOrder.set(i);
4031 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004032 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004033 }
4034 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004037 }
Eric Christopherfd179292009-08-27 18:07:15 +00004038
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 // In case BestHi & BestLo were both -1, which means each quadword has a word
4040 // from each of the four input quadwords, calculate the InOrder bitvector now
4041 // before falling through to the insert/extract cleanup.
4042 if (BestLoQuad == -1 && BestHiQuad == -1) {
4043 NewV = V1;
4044 for (int i = 0; i != 8; ++i)
4045 if (MaskVals[i] < 0 || MaskVals[i] == i)
4046 InOrder.set(i);
4047 }
Eric Christopherfd179292009-08-27 18:07:15 +00004048
Nate Begemanb9a47b82009-02-23 08:49:38 +00004049 // The other elements are put in the right place using pextrw and pinsrw.
4050 for (unsigned i = 0; i != 8; ++i) {
4051 if (InOrder[i])
4052 continue;
4053 int EltIdx = MaskVals[i];
4054 if (EltIdx < 0)
4055 continue;
4056 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004058 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 DAG.getIntPtrConstant(i));
4063 }
4064 return NewV;
4065}
4066
4067// v16i8 shuffles - Prefer shuffles in the following order:
4068// 1. [ssse3] 1 x pshufb
4069// 2. [ssse3] 2 x pshufb + 1 x por
4070// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4071static
Nate Begeman9008ca62009-04-27 18:41:29 +00004072SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4073 SelectionDAG &DAG, X86TargetLowering &TLI) {
4074 SDValue V1 = SVOp->getOperand(0);
4075 SDValue V2 = SVOp->getOperand(1);
4076 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004079
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004081 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 // present, fall back to case 3.
4083 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4084 bool V1Only = true;
4085 bool V2Only = true;
4086 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004088 if (EltIdx < 0)
4089 continue;
4090 if (EltIdx < 16)
4091 V2Only = false;
4092 else
4093 V1Only = false;
4094 }
Eric Christopherfd179292009-08-27 18:07:15 +00004095
Nate Begemanb9a47b82009-02-23 08:49:38 +00004096 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4097 if (TLI.getSubtarget()->hasSSSE3()) {
4098 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004099
Nate Begemanb9a47b82009-02-23 08:49:38 +00004100 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004101 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 //
4103 // Otherwise, we have elements from both input vectors, and must zero out
4104 // elements that come from V2 in the first mask, and V1 in the second mask
4105 // so that we can OR them together.
4106 bool TwoInputs = !(V1Only || V2Only);
4107 for (unsigned i = 0; i != 16; ++i) {
4108 int EltIdx = MaskVals[i];
4109 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 continue;
4112 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004114 }
4115 // If all the elements are from V2, assign it to V1 and return after
4116 // building the first pshufb.
4117 if (V2Only)
4118 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004120 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004122 if (!TwoInputs)
4123 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004124
Nate Begemanb9a47b82009-02-23 08:49:38 +00004125 // Calculate the shuffle mask for the second input, shuffle it, and
4126 // OR it with the first shuffled input.
4127 pshufbMask.clear();
4128 for (unsigned i = 0; i != 16; ++i) {
4129 int EltIdx = MaskVals[i];
4130 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 continue;
4133 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004137 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 MVT::v16i8, &pshufbMask[0], 16));
4139 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 }
Eric Christopherfd179292009-08-27 18:07:15 +00004141
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 // No SSSE3 - Calculate in place words and then fix all out of place words
4143 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4144 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4146 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 SDValue NewV = V2Only ? V2 : V1;
4148 for (int i = 0; i != 8; ++i) {
4149 int Elt0 = MaskVals[i*2];
4150 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004151
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 // This word of the result is all undef, skip it.
4153 if (Elt0 < 0 && Elt1 < 0)
4154 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004155
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 // This word of the result is already in the correct place, skip it.
4157 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4158 continue;
4159 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4160 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004161
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4163 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4164 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004165
4166 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4167 // using a single extract together, load it and store it.
4168 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004170 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004172 DAG.getIntPtrConstant(i));
4173 continue;
4174 }
4175
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004177 // source byte is not also odd, shift the extracted word left 8 bits
4178 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004179 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 DAG.getIntPtrConstant(Elt1 / 2));
4182 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004185 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4187 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 }
4189 // If Elt0 is defined, extract it from the appropriate source. If the
4190 // source byte is not also even, shift the extracted word right 8 bits. If
4191 // Elt1 was also defined, OR the extracted values together before
4192 // inserting them in the result.
4193 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4196 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004199 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4201 DAG.getConstant(0x00FF, MVT::i16));
4202 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 : InsElt0;
4204 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 DAG.getIntPtrConstant(i));
4207 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004209}
4210
Evan Cheng7a831ce2007-12-15 03:00:47 +00004211/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4212/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4213/// done when every pair / quad of shuffle mask elements point to elements in
4214/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004215/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4216static
Nate Begeman9008ca62009-04-27 18:41:29 +00004217SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4218 SelectionDAG &DAG,
4219 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004220 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 SDValue V1 = SVOp->getOperand(0);
4222 SDValue V2 = SVOp->getOperand(1);
4223 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004224 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004226 EVT MaskEltVT = MaskVT.getVectorElementType();
4227 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004229 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 case MVT::v4f32: NewVT = MVT::v2f64; break;
4231 case MVT::v4i32: NewVT = MVT::v2i64; break;
4232 case MVT::v8i16: NewVT = MVT::v4i32; break;
4233 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004234 }
4235
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004236 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004237 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004239 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004241 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 int Scale = NumElems / NewWidth;
4243 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004244 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 int StartIdx = -1;
4246 for (int j = 0; j < Scale; ++j) {
4247 int EltIdx = SVOp->getMaskElt(i+j);
4248 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004249 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004251 StartIdx = EltIdx - (EltIdx % Scale);
4252 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004253 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004254 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 if (StartIdx == -1)
4256 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004257 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004259 }
4260
Dale Johannesenace16102009-02-03 19:33:06 +00004261 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4262 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004264}
4265
Evan Chengd880b972008-05-09 21:53:03 +00004266/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004267///
Owen Andersone50ed302009-08-10 22:56:29 +00004268static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 SDValue SrcOp, SelectionDAG &DAG,
4270 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004272 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004273 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004274 LD = dyn_cast<LoadSDNode>(SrcOp);
4275 if (!LD) {
4276 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4277 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004278 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4279 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004280 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4281 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004282 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004283 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004285 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4286 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4287 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4288 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004289 SrcOp.getOperand(0)
4290 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004291 }
4292 }
4293 }
4294
Dale Johannesenace16102009-02-03 19:33:06 +00004295 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4296 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004297 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004298 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004299}
4300
Evan Chengace3c172008-07-22 21:13:36 +00004301/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4302/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004303static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004304LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4305 SDValue V1 = SVOp->getOperand(0);
4306 SDValue V2 = SVOp->getOperand(1);
4307 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004308 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004309
Evan Chengace3c172008-07-22 21:13:36 +00004310 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004311 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 SmallVector<int, 8> Mask1(4U, -1);
4313 SmallVector<int, 8> PermMask;
4314 SVOp->getMask(PermMask);
4315
Evan Chengace3c172008-07-22 21:13:36 +00004316 unsigned NumHi = 0;
4317 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004318 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 int Idx = PermMask[i];
4320 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004321 Locs[i] = std::make_pair(-1, -1);
4322 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4324 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004325 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004327 NumLo++;
4328 } else {
4329 Locs[i] = std::make_pair(1, NumHi);
4330 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004331 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004332 NumHi++;
4333 }
4334 }
4335 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004336
Evan Chengace3c172008-07-22 21:13:36 +00004337 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004338 // If no more than two elements come from either vector. This can be
4339 // implemented with two shuffles. First shuffle gather the elements.
4340 // The second shuffle, which takes the first shuffle as both of its
4341 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004343
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004345
Evan Chengace3c172008-07-22 21:13:36 +00004346 for (unsigned i = 0; i != 4; ++i) {
4347 if (Locs[i].first == -1)
4348 continue;
4349 else {
4350 unsigned Idx = (i < 2) ? 0 : 4;
4351 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004353 }
4354 }
4355
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004357 } else if (NumLo == 3 || NumHi == 3) {
4358 // Otherwise, we must have three elements from one vector, call it X, and
4359 // one element from the other, call it Y. First, use a shufps to build an
4360 // intermediate vector with the one element from Y and the element from X
4361 // that will be in the same half in the final destination (the indexes don't
4362 // matter). Then, use a shufps to build the final vector, taking the half
4363 // containing the element from Y from the intermediate, and the other half
4364 // from X.
4365 if (NumHi == 3) {
4366 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004368 std::swap(V1, V2);
4369 }
4370
4371 // Find the element from V2.
4372 unsigned HiIndex;
4373 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 int Val = PermMask[HiIndex];
4375 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004376 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004377 if (Val >= 4)
4378 break;
4379 }
4380
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 Mask1[0] = PermMask[HiIndex];
4382 Mask1[1] = -1;
4383 Mask1[2] = PermMask[HiIndex^1];
4384 Mask1[3] = -1;
4385 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004386
4387 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 Mask1[0] = PermMask[0];
4389 Mask1[1] = PermMask[1];
4390 Mask1[2] = HiIndex & 1 ? 6 : 4;
4391 Mask1[3] = HiIndex & 1 ? 4 : 6;
4392 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004393 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 Mask1[0] = HiIndex & 1 ? 2 : 0;
4395 Mask1[1] = HiIndex & 1 ? 0 : 2;
4396 Mask1[2] = PermMask[2];
4397 Mask1[3] = PermMask[3];
4398 if (Mask1[2] >= 0)
4399 Mask1[2] += 4;
4400 if (Mask1[3] >= 0)
4401 Mask1[3] += 4;
4402 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004403 }
Evan Chengace3c172008-07-22 21:13:36 +00004404 }
4405
4406 // Break it into (shuffle shuffle_hi, shuffle_lo).
4407 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004408 SmallVector<int,8> LoMask(4U, -1);
4409 SmallVector<int,8> HiMask(4U, -1);
4410
4411 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004412 unsigned MaskIdx = 0;
4413 unsigned LoIdx = 0;
4414 unsigned HiIdx = 2;
4415 for (unsigned i = 0; i != 4; ++i) {
4416 if (i == 2) {
4417 MaskPtr = &HiMask;
4418 MaskIdx = 1;
4419 LoIdx = 0;
4420 HiIdx = 2;
4421 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 int Idx = PermMask[i];
4423 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004424 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004426 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004427 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004428 LoIdx++;
4429 } else {
4430 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004431 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004432 HiIdx++;
4433 }
4434 }
4435
Nate Begeman9008ca62009-04-27 18:41:29 +00004436 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4437 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4438 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004439 for (unsigned i = 0; i != 4; ++i) {
4440 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004441 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004442 } else {
4443 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004444 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004445 }
4446 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004447 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004448}
4449
Dan Gohman475871a2008-07-27 21:46:04 +00004450SDValue
4451X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004453 SDValue V1 = Op.getOperand(0);
4454 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004455 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004456 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004458 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004459 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4460 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004461 bool V1IsSplat = false;
4462 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004463
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004465 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004466
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 // Promote splats to v4f32.
4468 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004469 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004470 return Op;
4471 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004472 }
4473
Evan Cheng7a831ce2007-12-15 03:00:47 +00004474 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4475 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004478 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004479 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004480 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004482 // FIXME: Figure out a cleaner way to do this.
4483 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004484 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004486 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4488 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4489 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004490 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004491 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4493 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004494 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004496 }
4497 }
Eric Christopherfd179292009-08-27 18:07:15 +00004498
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 if (X86::isPSHUFDMask(SVOp))
4500 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004501
Evan Chengf26ffe92008-05-29 08:22:04 +00004502 // Check if this can be converted into a logical shift.
4503 bool isLeft = false;
4504 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004505 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004507 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004508 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004509 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004510 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004511 EVT EltVT = VT.getVectorElementType();
4512 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004513 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004514 }
Eric Christopherfd179292009-08-27 18:07:15 +00004515
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004517 if (V1IsUndef)
4518 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004519 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004520 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004521 if (!isMMX)
4522 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004523 }
Eric Christopherfd179292009-08-27 18:07:15 +00004524
Nate Begeman9008ca62009-04-27 18:41:29 +00004525 // FIXME: fold these into legal mask.
4526 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4527 X86::isMOVSLDUPMask(SVOp) ||
4528 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004529 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004531 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004532
Nate Begeman9008ca62009-04-27 18:41:29 +00004533 if (ShouldXformToMOVHLPS(SVOp) ||
4534 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4535 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004536
Evan Chengf26ffe92008-05-29 08:22:04 +00004537 if (isShift) {
4538 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004539 EVT EltVT = VT.getVectorElementType();
4540 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004541 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004542 }
Eric Christopherfd179292009-08-27 18:07:15 +00004543
Evan Cheng9eca5e82006-10-25 21:49:50 +00004544 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004545 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4546 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004547 V1IsSplat = isSplatVector(V1.getNode());
4548 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004549
Chris Lattner8a594482007-11-25 00:24:49 +00004550 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004551 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004552 Op = CommuteVectorShuffle(SVOp, DAG);
4553 SVOp = cast<ShuffleVectorSDNode>(Op);
4554 V1 = SVOp->getOperand(0);
4555 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004556 std::swap(V1IsSplat, V2IsSplat);
4557 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004558 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004559 }
4560
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4562 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004563 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 return V1;
4565 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4566 // the instruction selector will not match, so get a canonical MOVL with
4567 // swapped operands to undo the commute.
4568 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004569 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004570
Nate Begeman9008ca62009-04-27 18:41:29 +00004571 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4572 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4573 X86::isUNPCKLMask(SVOp) ||
4574 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004575 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004576
Evan Cheng9bbbb982006-10-25 20:48:19 +00004577 if (V2IsSplat) {
4578 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004579 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004580 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 SDValue NewMask = NormalizeMask(SVOp, DAG);
4582 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4583 if (NSVOp != SVOp) {
4584 if (X86::isUNPCKLMask(NSVOp, true)) {
4585 return NewMask;
4586 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4587 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004588 }
4589 }
4590 }
4591
Evan Cheng9eca5e82006-10-25 21:49:50 +00004592 if (Commuted) {
4593 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004594 // FIXME: this seems wrong.
4595 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4596 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4597 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4598 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4599 X86::isUNPCKLMask(NewSVOp) ||
4600 X86::isUNPCKHMask(NewSVOp))
4601 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004602 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004603
Nate Begemanb9a47b82009-02-23 08:49:38 +00004604 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004605
4606 // Normalize the node to match x86 shuffle ops if needed
4607 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4608 return CommuteVectorShuffle(SVOp, DAG);
4609
4610 // Check for legal shuffle and return?
4611 SmallVector<int, 16> PermMask;
4612 SVOp->getMask(PermMask);
4613 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004614 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004615
Evan Cheng14b32e12007-12-11 01:46:18 +00004616 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004618 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004619 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004620 return NewOp;
4621 }
4622
Owen Anderson825b72b2009-08-11 20:47:22 +00004623 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004625 if (NewOp.getNode())
4626 return NewOp;
4627 }
Eric Christopherfd179292009-08-27 18:07:15 +00004628
Evan Chengace3c172008-07-22 21:13:36 +00004629 // Handle all 4 wide cases with a number of shuffles except for MMX.
4630 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004632
Dan Gohman475871a2008-07-27 21:46:04 +00004633 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004634}
4635
Dan Gohman475871a2008-07-27 21:46:04 +00004636SDValue
4637X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004638 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004639 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004640 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004641 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004643 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004645 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004646 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004647 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004648 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4649 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4650 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4652 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004653 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004655 Op.getOperand(0)),
4656 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004657 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004658 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004660 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004661 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004663 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4664 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004665 // result has a single use which is a store or a bitcast to i32. And in
4666 // the case of a store, it's not worth it if the index is a constant 0,
4667 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004668 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004669 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004670 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004671 if ((User->getOpcode() != ISD::STORE ||
4672 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4673 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004674 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004675 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004676 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4678 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004679 Op.getOperand(0)),
4680 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4682 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004683 // ExtractPS works with constant index.
4684 if (isa<ConstantSDNode>(Op.getOperand(1)))
4685 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004686 }
Dan Gohman475871a2008-07-27 21:46:04 +00004687 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004688}
4689
4690
Dan Gohman475871a2008-07-27 21:46:04 +00004691SDValue
4692X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004693 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004694 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004695
Evan Cheng62a3f152008-03-24 21:52:23 +00004696 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004697 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004698 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004699 return Res;
4700 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004701
Owen Andersone50ed302009-08-10 22:56:29 +00004702 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004703 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004704 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004705 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004706 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004707 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004708 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4710 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004711 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004713 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004714 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004715 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004716 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004717 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004718 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004720 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004721 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004722 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004723 if (Idx == 0)
4724 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004725
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004727 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004728 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004729 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004730 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004731 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004732 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004733 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004734 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4735 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4736 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004737 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004738 if (Idx == 0)
4739 return Op;
4740
4741 // UNPCKHPD the element to the lowest double word, then movsd.
4742 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4743 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004744 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004745 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004746 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004747 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004748 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004749 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004750 }
4751
Dan Gohman475871a2008-07-27 21:46:04 +00004752 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004753}
4754
Dan Gohman475871a2008-07-27 21:46:04 +00004755SDValue
4756X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004757 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004758 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004759 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004760
Dan Gohman475871a2008-07-27 21:46:04 +00004761 SDValue N0 = Op.getOperand(0);
4762 SDValue N1 = Op.getOperand(1);
4763 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004764
Dan Gohman8a55ce42009-09-23 21:02:20 +00004765 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004766 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004767 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4768 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004769 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4770 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 if (N1.getValueType() != MVT::i32)
4772 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4773 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004774 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004775 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004776 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004777 // Bits [7:6] of the constant are the source select. This will always be
4778 // zero here. The DAG Combiner may combine an extract_elt index into these
4779 // bits. For example (insert (extract, 3), 2) could be matched by putting
4780 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004781 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004782 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004783 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004784 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004785 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004786 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004788 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004789 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004790 // PINSR* works with constant index.
4791 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004792 }
Dan Gohman475871a2008-07-27 21:46:04 +00004793 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004794}
4795
Dan Gohman475871a2008-07-27 21:46:04 +00004796SDValue
4797X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004798 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004799 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004800
4801 if (Subtarget->hasSSE41())
4802 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4803
Dan Gohman8a55ce42009-09-23 21:02:20 +00004804 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004805 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004806
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004807 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004808 SDValue N0 = Op.getOperand(0);
4809 SDValue N1 = Op.getOperand(1);
4810 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004811
Dan Gohman8a55ce42009-09-23 21:02:20 +00004812 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004813 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4814 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 if (N1.getValueType() != MVT::i32)
4816 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4817 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004818 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004819 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004820 }
Dan Gohman475871a2008-07-27 21:46:04 +00004821 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822}
4823
Dan Gohman475871a2008-07-27 21:46:04 +00004824SDValue
4825X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004826 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 if (Op.getValueType() == MVT::v2f32)
4828 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4829 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4830 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004831 Op.getOperand(0))));
4832
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4834 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004835
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4837 EVT VT = MVT::v2i32;
4838 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004839 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 case MVT::v16i8:
4841 case MVT::v8i16:
4842 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004843 break;
4844 }
Dale Johannesenace16102009-02-03 19:33:06 +00004845 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4846 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847}
4848
Bill Wendling056292f2008-09-16 21:48:12 +00004849// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4850// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4851// one of the above mentioned nodes. It has to be wrapped because otherwise
4852// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4853// be used to form addressing mode. These wrapped nodes will be selected
4854// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004855SDValue
4856X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004857 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004858
Chris Lattner41621a22009-06-26 19:22:52 +00004859 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4860 // global base reg.
4861 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004862 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004863 CodeModel::Model M = getTargetMachine().getCodeModel();
4864
Chris Lattner4f066492009-07-11 20:29:19 +00004865 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004866 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004867 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004868 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004869 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004870 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004871 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004872
Evan Cheng1606e8e2009-03-13 07:51:59 +00004873 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004874 CP->getAlignment(),
4875 CP->getOffset(), OpFlag);
4876 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004877 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004878 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004879 if (OpFlag) {
4880 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004881 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004882 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004883 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004884 }
4885
4886 return Result;
4887}
4888
Chris Lattner18c59872009-06-27 04:16:01 +00004889SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4890 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004891
Chris Lattner18c59872009-06-27 04:16:01 +00004892 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4893 // global base reg.
4894 unsigned char OpFlag = 0;
4895 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004896 CodeModel::Model M = getTargetMachine().getCodeModel();
4897
Chris Lattner4f066492009-07-11 20:29:19 +00004898 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004899 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004900 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004901 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004902 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004903 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004904 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004905
Chris Lattner18c59872009-06-27 04:16:01 +00004906 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4907 OpFlag);
4908 DebugLoc DL = JT->getDebugLoc();
4909 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004910
Chris Lattner18c59872009-06-27 04:16:01 +00004911 // With PIC, the address is actually $g + Offset.
4912 if (OpFlag) {
4913 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4914 DAG.getNode(X86ISD::GlobalBaseReg,
4915 DebugLoc::getUnknownLoc(), getPointerTy()),
4916 Result);
4917 }
Eric Christopherfd179292009-08-27 18:07:15 +00004918
Chris Lattner18c59872009-06-27 04:16:01 +00004919 return Result;
4920}
4921
4922SDValue
4923X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4924 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004925
Chris Lattner18c59872009-06-27 04:16:01 +00004926 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4927 // global base reg.
4928 unsigned char OpFlag = 0;
4929 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004930 CodeModel::Model M = getTargetMachine().getCodeModel();
4931
Chris Lattner4f066492009-07-11 20:29:19 +00004932 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004933 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004934 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004935 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004936 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004937 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004938 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004939
Chris Lattner18c59872009-06-27 04:16:01 +00004940 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004941
Chris Lattner18c59872009-06-27 04:16:01 +00004942 DebugLoc DL = Op.getDebugLoc();
4943 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004944
4945
Chris Lattner18c59872009-06-27 04:16:01 +00004946 // With PIC, the address is actually $g + Offset.
4947 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004948 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004949 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4950 DAG.getNode(X86ISD::GlobalBaseReg,
4951 DebugLoc::getUnknownLoc(),
4952 getPointerTy()),
4953 Result);
4954 }
Eric Christopherfd179292009-08-27 18:07:15 +00004955
Chris Lattner18c59872009-06-27 04:16:01 +00004956 return Result;
4957}
4958
Dan Gohman475871a2008-07-27 21:46:04 +00004959SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004960X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004961 // Create the TargetBlockAddressAddress node.
4962 unsigned char OpFlags =
4963 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004964 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004965 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4966 DebugLoc dl = Op.getDebugLoc();
4967 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4968 /*isTarget=*/true, OpFlags);
4969
Dan Gohmanf705adb2009-10-30 01:28:02 +00004970 if (Subtarget->isPICStyleRIPRel() &&
4971 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004972 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4973 else
4974 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004975
Dan Gohman29cbade2009-11-20 23:18:13 +00004976 // With PIC, the address is actually $g + Offset.
4977 if (isGlobalRelativeToPICBase(OpFlags)) {
4978 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4979 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4980 Result);
4981 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004982
4983 return Result;
4984}
4985
4986SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004987X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004988 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004989 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004990 // Create the TargetGlobalAddress node, folding in the constant
4991 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004992 unsigned char OpFlags =
4993 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004994 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004995 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004996 if (OpFlags == X86II::MO_NO_FLAG &&
4997 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004998 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004999 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005000 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005001 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005002 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005003 }
Eric Christopherfd179292009-08-27 18:07:15 +00005004
Chris Lattner4f066492009-07-11 20:29:19 +00005005 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005006 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005007 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5008 else
5009 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005010
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005011 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005012 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005013 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5014 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005015 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005017
Chris Lattner36c25012009-07-10 07:34:39 +00005018 // For globals that require a load from a stub to get the address, emit the
5019 // load.
5020 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005021 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005022 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023
Dan Gohman6520e202008-10-18 02:06:02 +00005024 // If there was a non-zero offset that we didn't fold, create an explicit
5025 // addition for it.
5026 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005027 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005028 DAG.getConstant(Offset, getPointerTy()));
5029
Evan Cheng0db9fe62006-04-25 20:13:52 +00005030 return Result;
5031}
5032
Evan Chengda43bcf2008-09-24 00:05:32 +00005033SDValue
5034X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5035 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005036 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005037 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005038}
5039
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005040static SDValue
5041GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005042 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005043 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005044 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005045 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005046 DebugLoc dl = GA->getDebugLoc();
5047 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5048 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005049 GA->getOffset(),
5050 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005051 if (InFlag) {
5052 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005053 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005054 } else {
5055 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005056 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005057 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005058
5059 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5060 MFI->setHasCalls(true);
5061
Rafael Espindola15f1b662009-04-24 12:59:40 +00005062 SDValue Flag = Chain.getValue(1);
5063 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005064}
5065
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005066// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005067static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005068LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005069 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005070 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005071 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5072 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005073 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005074 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005075 PtrVT), InFlag);
5076 InFlag = Chain.getValue(1);
5077
Chris Lattnerb903bed2009-06-26 21:20:29 +00005078 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005079}
5080
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005081// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005082static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005083LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005084 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005085 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5086 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005087}
5088
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005089// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5090// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005091static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005092 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005093 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005094 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005095 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005096 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5097 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005098 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005099 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005100
5101 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5102 NULL, 0);
5103
Chris Lattnerb903bed2009-06-26 21:20:29 +00005104 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005105 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5106 // initialexec.
5107 unsigned WrapperKind = X86ISD::Wrapper;
5108 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005109 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005110 } else if (is64Bit) {
5111 assert(model == TLSModel::InitialExec);
5112 OperandFlags = X86II::MO_GOTTPOFF;
5113 WrapperKind = X86ISD::WrapperRIP;
5114 } else {
5115 assert(model == TLSModel::InitialExec);
5116 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005117 }
Eric Christopherfd179292009-08-27 18:07:15 +00005118
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005119 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5120 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005121 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005122 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005123 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005124
Rafael Espindola9a580232009-02-27 13:37:18 +00005125 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005126 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005127 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005128
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005129 // The address of the thread local variable is the add of the thread
5130 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005131 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005132}
5133
Dan Gohman475871a2008-07-27 21:46:04 +00005134SDValue
5135X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005136 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005137 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005138 assert(Subtarget->isTargetELF() &&
5139 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005140 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005141 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005142
Chris Lattnerb903bed2009-06-26 21:20:29 +00005143 // If GV is an alias then use the aliasee for determining
5144 // thread-localness.
5145 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5146 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005147
Chris Lattnerb903bed2009-06-26 21:20:29 +00005148 TLSModel::Model model = getTLSModel(GV,
5149 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005150
Chris Lattnerb903bed2009-06-26 21:20:29 +00005151 switch (model) {
5152 case TLSModel::GeneralDynamic:
5153 case TLSModel::LocalDynamic: // not implemented
5154 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005155 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005156 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005157
Chris Lattnerb903bed2009-06-26 21:20:29 +00005158 case TLSModel::InitialExec:
5159 case TLSModel::LocalExec:
5160 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5161 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005162 }
Eric Christopherfd179292009-08-27 18:07:15 +00005163
Torok Edwinc23197a2009-07-14 16:55:14 +00005164 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005165 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005166}
5167
Evan Cheng0db9fe62006-04-25 20:13:52 +00005168
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005169/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005170/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005171SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005172 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005173 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005174 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005175 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005176 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005177 SDValue ShOpLo = Op.getOperand(0);
5178 SDValue ShOpHi = Op.getOperand(1);
5179 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005180 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005182 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005183
Dan Gohman475871a2008-07-27 21:46:04 +00005184 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005185 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005186 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5187 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005188 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005189 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5190 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005191 }
Evan Chenge3413162006-01-09 18:33:28 +00005192
Owen Anderson825b72b2009-08-11 20:47:22 +00005193 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5194 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005195 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005196 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005197
Dan Gohman475871a2008-07-27 21:46:04 +00005198 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005199 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005200 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5201 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005202
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005203 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005204 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5205 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005206 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005207 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5208 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005209 }
5210
Dan Gohman475871a2008-07-27 21:46:04 +00005211 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005212 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005213}
Evan Chenga3195e82006-01-12 22:54:21 +00005214
Dan Gohman475871a2008-07-27 21:46:04 +00005215SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005216 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005217
5218 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005219 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005220 return Op;
5221 }
5222 return SDValue();
5223 }
5224
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005226 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005227
Eli Friedman36df4992009-05-27 00:47:34 +00005228 // These are really Legal; return the operand so the caller accepts it as
5229 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005230 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005231 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005233 Subtarget->is64Bit()) {
5234 return Op;
5235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005236
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005237 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005238 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005239 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005240 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005241 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005242 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005243 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005244 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005245 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5246}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005247
Owen Andersone50ed302009-08-10 22:56:29 +00005248SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005249 SDValue StackSlot,
5250 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005251 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005252 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005253 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005254 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005255 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005257 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005259 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005260 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005261 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005263 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005265 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266
5267 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5268 // shouldn't be necessary except that RFP cannot be live across
5269 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005270 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005271 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005272 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005274 SDValue Ops[] = {
5275 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5276 };
5277 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005278 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005279 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005280 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005281
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282 return Result;
5283}
5284
Bill Wendling8b8a6362009-01-17 03:56:04 +00005285// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5286SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5287 // This algorithm is not obvious. Here it is in C code, more or less:
5288 /*
5289 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5290 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5291 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005292
Bill Wendling8b8a6362009-01-17 03:56:04 +00005293 // Copy ints to xmm registers.
5294 __m128i xh = _mm_cvtsi32_si128( hi );
5295 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005296
Bill Wendling8b8a6362009-01-17 03:56:04 +00005297 // Combine into low half of a single xmm register.
5298 __m128i x = _mm_unpacklo_epi32( xh, xl );
5299 __m128d d;
5300 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005301
Bill Wendling8b8a6362009-01-17 03:56:04 +00005302 // Merge in appropriate exponents to give the integer bits the right
5303 // magnitude.
5304 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005305
Bill Wendling8b8a6362009-01-17 03:56:04 +00005306 // Subtract away the biases to deal with the IEEE-754 double precision
5307 // implicit 1.
5308 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005309
Bill Wendling8b8a6362009-01-17 03:56:04 +00005310 // All conversions up to here are exact. The correctly rounded result is
5311 // calculated using the current rounding mode using the following
5312 // horizontal add.
5313 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5314 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5315 // store doesn't really need to be here (except
5316 // maybe to zero the other double)
5317 return sd;
5318 }
5319 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005320
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005321 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005322 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005323
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005324 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005325 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005326 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5327 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5328 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5329 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005330 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005331 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005332
Bill Wendling8b8a6362009-01-17 03:56:04 +00005333 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005334 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005335 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005336 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005337 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005338 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005339 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005340
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5342 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005343 Op.getOperand(0),
5344 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5346 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005347 Op.getOperand(0),
5348 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005349 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5350 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005351 PseudoSourceValue::getConstantPool(), 0,
5352 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5354 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5355 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005356 PseudoSourceValue::getConstantPool(), 0,
5357 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005358 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005359
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005360 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005361 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5363 DAG.getUNDEF(MVT::v2f64), ShufMask);
5364 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5365 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005366 DAG.getIntPtrConstant(0));
5367}
5368
Bill Wendling8b8a6362009-01-17 03:56:04 +00005369// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5370SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005371 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005372 // FP constant to bias correct the final result.
5373 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005374 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005375
5376 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5378 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005379 Op.getOperand(0),
5380 DAG.getIntPtrConstant(0)));
5381
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5383 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005384 DAG.getIntPtrConstant(0));
5385
5386 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005387 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5388 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005389 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 MVT::v2f64, Load)),
5391 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005392 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 MVT::v2f64, Bias)));
5394 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5395 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005396 DAG.getIntPtrConstant(0));
5397
5398 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005400
5401 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005402 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005403
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005405 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005406 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005408 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005409 }
5410
5411 // Handle final rounding.
5412 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005413}
5414
5415SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005416 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005417 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005418
Evan Chenga06ec9e2009-01-19 08:08:22 +00005419 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5420 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5421 // the optimization here.
5422 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005423 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005424
Owen Andersone50ed302009-08-10 22:56:29 +00005425 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005427 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005429 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005430
Bill Wendling8b8a6362009-01-17 03:56:04 +00005431 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005433 return LowerUINT_TO_FP_i32(Op, DAG);
5434 }
5435
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005437
5438 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005440 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5441 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5442 getPointerTy(), StackSlot, WordOff);
5443 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5444 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005446 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005447 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005448}
5449
Dan Gohman475871a2008-07-27 21:46:04 +00005450std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005451FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005452 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005453
Owen Andersone50ed302009-08-10 22:56:29 +00005454 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005455
5456 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5458 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005459 }
5460
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5462 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005463 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005464
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005465 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005466 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005467 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005468 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005469 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005471 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005472 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005473
Evan Cheng87c89352007-10-15 20:11:21 +00005474 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5475 // stack slot.
5476 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005477 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005478 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005479 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005480
Evan Cheng0db9fe62006-04-25 20:13:52 +00005481 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005483 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005484 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5485 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5486 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005487 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005488
Dan Gohman475871a2008-07-27 21:46:04 +00005489 SDValue Chain = DAG.getEntryNode();
5490 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005491 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005493 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005494 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005496 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005497 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5498 };
Dale Johannesenace16102009-02-03 19:33:06 +00005499 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005500 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005501 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005502 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5503 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005504
Evan Cheng0db9fe62006-04-25 20:13:52 +00005505 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005506 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005508
Chris Lattner27a6c732007-11-24 07:07:01 +00005509 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005510}
5511
Dan Gohman475871a2008-07-27 21:46:04 +00005512SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005513 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 if (Op.getValueType() == MVT::v2i32 &&
5515 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005516 return Op;
5517 }
5518 return SDValue();
5519 }
5520
Eli Friedman948e95a2009-05-23 09:59:16 +00005521 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005522 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005523 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5524 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005525
Chris Lattner27a6c732007-11-24 07:07:01 +00005526 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005527 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005528 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005529}
5530
Eli Friedman948e95a2009-05-23 09:59:16 +00005531SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5532 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5533 SDValue FIST = Vals.first, StackSlot = Vals.second;
5534 assert(FIST.getNode() && "Unexpected failure");
5535
5536 // Load the result.
5537 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5538 FIST, StackSlot, NULL, 0);
5539}
5540
Dan Gohman475871a2008-07-27 21:46:04 +00005541SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005542 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005543 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005544 EVT VT = Op.getValueType();
5545 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005546 if (VT.isVector())
5547 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005548 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005550 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005551 CV.push_back(C);
5552 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005553 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005554 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005555 CV.push_back(C);
5556 CV.push_back(C);
5557 CV.push_back(C);
5558 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005559 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005560 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005561 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005562 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005563 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005564 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005565 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005566}
5567
Dan Gohman475871a2008-07-27 21:46:04 +00005568SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005569 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005570 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005571 EVT VT = Op.getValueType();
5572 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005573 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005574 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005575 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005577 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005578 CV.push_back(C);
5579 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005580 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005581 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005582 CV.push_back(C);
5583 CV.push_back(C);
5584 CV.push_back(C);
5585 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005586 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005587 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005588 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005589 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005590 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005591 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005592 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005593 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5595 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005596 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005598 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005599 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005600 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005601}
5602
Dan Gohman475871a2008-07-27 21:46:04 +00005603SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005604 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005605 SDValue Op0 = Op.getOperand(0);
5606 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005607 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005608 EVT VT = Op.getValueType();
5609 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005610
5611 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005612 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005613 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005614 SrcVT = VT;
5615 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005616 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005617 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005618 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005619 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005620 }
5621
5622 // At this point the operands and the result should have the same
5623 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005624
Evan Cheng68c47cb2007-01-05 07:55:56 +00005625 // First get the sign bit of second operand.
5626 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005628 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5629 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005630 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005631 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5632 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5633 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5634 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005635 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005636 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005637 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005638 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005639 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005640 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005641 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005642
5643 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005644 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 // Op0 is MVT::f32, Op1 is MVT::f64.
5646 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5647 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5648 DAG.getConstant(32, MVT::i32));
5649 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5650 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005651 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005652 }
5653
Evan Cheng73d6cf12007-01-05 21:37:56 +00005654 // Clear first operand sign bit.
5655 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005657 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5658 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005659 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005660 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5661 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5662 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5663 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005664 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005665 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005666 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005667 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005668 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005669 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005670 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005671
5672 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005673 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005674}
5675
Dan Gohman076aee32009-03-04 19:44:21 +00005676/// Emit nodes that will be selected as "test Op0,Op0", or something
5677/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005678SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5679 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005680 DebugLoc dl = Op.getDebugLoc();
5681
Dan Gohman31125812009-03-07 01:58:32 +00005682 // CF and OF aren't always set the way we want. Determine which
5683 // of these we need.
5684 bool NeedCF = false;
5685 bool NeedOF = false;
5686 switch (X86CC) {
5687 case X86::COND_A: case X86::COND_AE:
5688 case X86::COND_B: case X86::COND_BE:
5689 NeedCF = true;
5690 break;
5691 case X86::COND_G: case X86::COND_GE:
5692 case X86::COND_L: case X86::COND_LE:
5693 case X86::COND_O: case X86::COND_NO:
5694 NeedOF = true;
5695 break;
5696 default: break;
5697 }
5698
Dan Gohman076aee32009-03-04 19:44:21 +00005699 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005700 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5701 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5702 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005703 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005704 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005705 switch (Op.getNode()->getOpcode()) {
5706 case ISD::ADD:
5707 // Due to an isel shortcoming, be conservative if this add is likely to
5708 // be selected as part of a load-modify-store instruction. When the root
5709 // node in a match is a store, isel doesn't know how to remap non-chain
5710 // non-flag uses of other nodes in the match, such as the ADD in this
5711 // case. This leads to the ADD being left around and reselected, with
5712 // the result being two adds in the output.
5713 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5714 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5715 if (UI->getOpcode() == ISD::STORE)
5716 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005717 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005718 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5719 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005720 if (C->getAPIntValue() == 1) {
5721 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005722 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005723 break;
5724 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005725 // An add of negative one (subtract of one) will be selected as a DEC.
5726 if (C->getAPIntValue().isAllOnesValue()) {
5727 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005728 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005729 break;
5730 }
5731 }
Dan Gohman076aee32009-03-04 19:44:21 +00005732 // Otherwise use a regular EFLAGS-setting add.
5733 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005734 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005735 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005736 case ISD::AND: {
5737 // If the primary and result isn't used, don't bother using X86ISD::AND,
5738 // because a TEST instruction will be better.
5739 bool NonFlagUse = false;
5740 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005741 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5742 SDNode *User = *UI;
5743 unsigned UOpNo = UI.getOperandNo();
5744 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5745 // Look pass truncate.
5746 UOpNo = User->use_begin().getOperandNo();
5747 User = *User->use_begin();
5748 }
5749 if (User->getOpcode() != ISD::BRCOND &&
5750 User->getOpcode() != ISD::SETCC &&
5751 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005752 NonFlagUse = true;
5753 break;
5754 }
Evan Cheng17751da2010-01-07 00:54:06 +00005755 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005756 if (!NonFlagUse)
5757 break;
5758 }
5759 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005760 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005761 case ISD::OR:
5762 case ISD::XOR:
5763 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005764 // likely to be selected as part of a load-modify-store instruction.
5765 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5766 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5767 if (UI->getOpcode() == ISD::STORE)
5768 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005769 // Otherwise use a regular EFLAGS-setting instruction.
5770 switch (Op.getNode()->getOpcode()) {
5771 case ISD::SUB: Opcode = X86ISD::SUB; break;
5772 case ISD::OR: Opcode = X86ISD::OR; break;
5773 case ISD::XOR: Opcode = X86ISD::XOR; break;
5774 case ISD::AND: Opcode = X86ISD::AND; break;
5775 default: llvm_unreachable("unexpected operator!");
5776 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005777 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005778 break;
5779 case X86ISD::ADD:
5780 case X86ISD::SUB:
5781 case X86ISD::INC:
5782 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005783 case X86ISD::OR:
5784 case X86ISD::XOR:
5785 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005786 return SDValue(Op.getNode(), 1);
5787 default:
5788 default_case:
5789 break;
5790 }
5791 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005793 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005794 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005795 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005796 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005797 DAG.ReplaceAllUsesWith(Op, New);
5798 return SDValue(New.getNode(), 1);
5799 }
5800 }
5801
5802 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005804 DAG.getConstant(0, Op.getValueType()));
5805}
5806
5807/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5808/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005809SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5810 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005811 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5812 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005813 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005814
5815 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005817}
5818
Evan Chengd40d03e2010-01-06 19:38:29 +00005819/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5820/// if it's possible.
5821static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005822 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005823 SDValue LHS, RHS;
5824 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5825 if (ConstantSDNode *Op010C =
5826 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5827 if (Op010C->getZExtValue() == 1) {
5828 LHS = Op0.getOperand(0);
5829 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005830 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005831 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5832 if (ConstantSDNode *Op000C =
5833 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5834 if (Op000C->getZExtValue() == 1) {
5835 LHS = Op0.getOperand(1);
5836 RHS = Op0.getOperand(0).getOperand(1);
5837 }
5838 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5839 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5840 SDValue AndLHS = Op0.getOperand(0);
5841 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5842 LHS = AndLHS.getOperand(0);
5843 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005844 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005845 }
Evan Cheng0488db92007-09-25 01:57:46 +00005846
Evan Chengd40d03e2010-01-06 19:38:29 +00005847 if (LHS.getNode()) {
5848 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5849 // instruction. Since the shift amount is in-range-or-undefined, we know
5850 // that doing a bittest on the i16 value is ok. We extend to i32 because
5851 // the encoding for the i16 version is larger than the i32 version.
5852 if (LHS.getValueType() == MVT::i8)
5853 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005854
Evan Chengd40d03e2010-01-06 19:38:29 +00005855 // If the operand types disagree, extend the shift amount to match. Since
5856 // BT ignores high bits (like shifts) we can use anyextend.
5857 if (LHS.getValueType() != RHS.getValueType())
5858 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005859
Evan Chengd40d03e2010-01-06 19:38:29 +00005860 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5861 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5862 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5863 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005864 }
5865
Evan Cheng54de3ea2010-01-05 06:52:31 +00005866 return SDValue();
5867}
5868
5869SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5870 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5871 SDValue Op0 = Op.getOperand(0);
5872 SDValue Op1 = Op.getOperand(1);
5873 DebugLoc dl = Op.getDebugLoc();
5874 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5875
5876 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005877 // Lower (X & (1 << N)) == 0 to BT(X, N).
5878 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5879 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5880 if (Op0.getOpcode() == ISD::AND &&
5881 Op0.hasOneUse() &&
5882 Op1.getOpcode() == ISD::Constant &&
5883 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5884 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5885 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5886 if (NewSetCC.getNode())
5887 return NewSetCC;
5888 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005889
Chris Lattnere55484e2008-12-25 05:34:37 +00005890 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5891 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005892 if (X86CC == X86::COND_INVALID)
5893 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005894
Dan Gohman31125812009-03-07 01:58:32 +00005895 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005896
5897 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005898 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005899 return DAG.getNode(ISD::AND, dl, MVT::i8,
5900 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5901 DAG.getConstant(X86CC, MVT::i8), Cond),
5902 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005903
Owen Anderson825b72b2009-08-11 20:47:22 +00005904 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5905 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005906}
5907
Dan Gohman475871a2008-07-27 21:46:04 +00005908SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5909 SDValue Cond;
5910 SDValue Op0 = Op.getOperand(0);
5911 SDValue Op1 = Op.getOperand(1);
5912 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005913 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005914 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5915 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005916 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005917
5918 if (isFP) {
5919 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005920 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5922 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005923 bool Swap = false;
5924
5925 switch (SetCCOpcode) {
5926 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005927 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005928 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005929 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005930 case ISD::SETGT: Swap = true; // Fallthrough
5931 case ISD::SETLT:
5932 case ISD::SETOLT: SSECC = 1; break;
5933 case ISD::SETOGE:
5934 case ISD::SETGE: Swap = true; // Fallthrough
5935 case ISD::SETLE:
5936 case ISD::SETOLE: SSECC = 2; break;
5937 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005938 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005939 case ISD::SETNE: SSECC = 4; break;
5940 case ISD::SETULE: Swap = true;
5941 case ISD::SETUGE: SSECC = 5; break;
5942 case ISD::SETULT: Swap = true;
5943 case ISD::SETUGT: SSECC = 6; break;
5944 case ISD::SETO: SSECC = 7; break;
5945 }
5946 if (Swap)
5947 std::swap(Op0, Op1);
5948
Nate Begemanfb8ead02008-07-25 19:05:58 +00005949 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005950 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005951 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005952 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5954 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005955 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005956 }
5957 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005958 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005959 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5960 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005961 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005962 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005963 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005964 }
5965 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005966 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005967 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005968
Nate Begeman30a0de92008-07-17 16:51:19 +00005969 // We are handling one of the integer comparisons here. Since SSE only has
5970 // GT and EQ comparisons for integer, swapping operands and multiple
5971 // operations may be required for some comparisons.
5972 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5973 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005974
Owen Anderson825b72b2009-08-11 20:47:22 +00005975 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005976 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 case MVT::v8i8:
5978 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5979 case MVT::v4i16:
5980 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5981 case MVT::v2i32:
5982 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5983 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005984 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005985
Nate Begeman30a0de92008-07-17 16:51:19 +00005986 switch (SetCCOpcode) {
5987 default: break;
5988 case ISD::SETNE: Invert = true;
5989 case ISD::SETEQ: Opc = EQOpc; break;
5990 case ISD::SETLT: Swap = true;
5991 case ISD::SETGT: Opc = GTOpc; break;
5992 case ISD::SETGE: Swap = true;
5993 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5994 case ISD::SETULT: Swap = true;
5995 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5996 case ISD::SETUGE: Swap = true;
5997 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5998 }
5999 if (Swap)
6000 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006001
Nate Begeman30a0de92008-07-17 16:51:19 +00006002 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6003 // bits of the inputs before performing those operations.
6004 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006005 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006006 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6007 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006008 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006009 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6010 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006011 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6012 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006014
Dale Johannesenace16102009-02-03 19:33:06 +00006015 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006016
6017 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006018 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006019 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006020
Nate Begeman30a0de92008-07-17 16:51:19 +00006021 return Result;
6022}
Evan Cheng0488db92007-09-25 01:57:46 +00006023
Evan Cheng370e5342008-12-03 08:38:43 +00006024// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006025static bool isX86LogicalCmp(SDValue Op) {
6026 unsigned Opc = Op.getNode()->getOpcode();
6027 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6028 return true;
6029 if (Op.getResNo() == 1 &&
6030 (Opc == X86ISD::ADD ||
6031 Opc == X86ISD::SUB ||
6032 Opc == X86ISD::SMUL ||
6033 Opc == X86ISD::UMUL ||
6034 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006035 Opc == X86ISD::DEC ||
6036 Opc == X86ISD::OR ||
6037 Opc == X86ISD::XOR ||
6038 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006039 return true;
6040
6041 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006042}
6043
Dan Gohman475871a2008-07-27 21:46:04 +00006044SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006045 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006046 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006047 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006048 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006049
Dan Gohman1a492952009-10-20 16:22:37 +00006050 if (Cond.getOpcode() == ISD::SETCC) {
6051 SDValue NewCond = LowerSETCC(Cond, DAG);
6052 if (NewCond.getNode())
6053 Cond = NewCond;
6054 }
Evan Cheng734503b2006-09-11 02:19:56 +00006055
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006056 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6057 SDValue Op1 = Op.getOperand(1);
6058 SDValue Op2 = Op.getOperand(2);
6059 if (Cond.getOpcode() == X86ISD::SETCC &&
6060 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6061 SDValue Cmp = Cond.getOperand(1);
6062 if (Cmp.getOpcode() == X86ISD::CMP) {
6063 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6064 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6065 ConstantSDNode *RHSC =
6066 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6067 if (N1C && N1C->isAllOnesValue() &&
6068 N2C && N2C->isNullValue() &&
6069 RHSC && RHSC->isNullValue()) {
6070 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006071 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006072 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6073 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6074 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6075 }
6076 }
6077 }
6078
Evan Chengad9c0a32009-12-15 00:53:42 +00006079 // Look pass (and (setcc_carry (cmp ...)), 1).
6080 if (Cond.getOpcode() == ISD::AND &&
6081 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6082 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6083 if (C && C->getAPIntValue() == 1)
6084 Cond = Cond.getOperand(0);
6085 }
6086
Evan Cheng3f41d662007-10-08 22:16:29 +00006087 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6088 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006089 if (Cond.getOpcode() == X86ISD::SETCC ||
6090 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006091 CC = Cond.getOperand(0);
6092
Dan Gohman475871a2008-07-27 21:46:04 +00006093 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006094 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006095 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006096
Evan Cheng3f41d662007-10-08 22:16:29 +00006097 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006098 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006099 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006100 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006101
Chris Lattnerd1980a52009-03-12 06:52:53 +00006102 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6103 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006104 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006105 addTest = false;
6106 }
6107 }
6108
6109 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006110 // Look pass the truncate.
6111 if (Cond.getOpcode() == ISD::TRUNCATE)
6112 Cond = Cond.getOperand(0);
6113
6114 // We know the result of AND is compared against zero. Try to match
6115 // it to BT.
6116 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6117 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6118 if (NewSetCC.getNode()) {
6119 CC = NewSetCC.getOperand(0);
6120 Cond = NewSetCC.getOperand(1);
6121 addTest = false;
6122 }
6123 }
6124 }
6125
6126 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006127 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006128 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006129 }
6130
Evan Cheng0488db92007-09-25 01:57:46 +00006131 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6132 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006133 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6134 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006135 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006136}
6137
Evan Cheng370e5342008-12-03 08:38:43 +00006138// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6139// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6140// from the AND / OR.
6141static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6142 Opc = Op.getOpcode();
6143 if (Opc != ISD::OR && Opc != ISD::AND)
6144 return false;
6145 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6146 Op.getOperand(0).hasOneUse() &&
6147 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6148 Op.getOperand(1).hasOneUse());
6149}
6150
Evan Cheng961d6d42009-02-02 08:19:07 +00006151// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6152// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006153static bool isXor1OfSetCC(SDValue Op) {
6154 if (Op.getOpcode() != ISD::XOR)
6155 return false;
6156 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6157 if (N1C && N1C->getAPIntValue() == 1) {
6158 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6159 Op.getOperand(0).hasOneUse();
6160 }
6161 return false;
6162}
6163
Dan Gohman475871a2008-07-27 21:46:04 +00006164SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006165 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006166 SDValue Chain = Op.getOperand(0);
6167 SDValue Cond = Op.getOperand(1);
6168 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006169 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006170 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006171
Dan Gohman1a492952009-10-20 16:22:37 +00006172 if (Cond.getOpcode() == ISD::SETCC) {
6173 SDValue NewCond = LowerSETCC(Cond, DAG);
6174 if (NewCond.getNode())
6175 Cond = NewCond;
6176 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006177#if 0
6178 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006179 else if (Cond.getOpcode() == X86ISD::ADD ||
6180 Cond.getOpcode() == X86ISD::SUB ||
6181 Cond.getOpcode() == X86ISD::SMUL ||
6182 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006183 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006184#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006185
Evan Chengad9c0a32009-12-15 00:53:42 +00006186 // Look pass (and (setcc_carry (cmp ...)), 1).
6187 if (Cond.getOpcode() == ISD::AND &&
6188 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6189 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6190 if (C && C->getAPIntValue() == 1)
6191 Cond = Cond.getOperand(0);
6192 }
6193
Evan Cheng3f41d662007-10-08 22:16:29 +00006194 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6195 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006196 if (Cond.getOpcode() == X86ISD::SETCC ||
6197 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006198 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006199
Dan Gohman475871a2008-07-27 21:46:04 +00006200 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006201 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006202 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006203 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006204 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006205 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006206 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006207 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006208 default: break;
6209 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006210 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006211 // These can only come from an arithmetic instruction with overflow,
6212 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006213 Cond = Cond.getNode()->getOperand(1);
6214 addTest = false;
6215 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006216 }
Evan Cheng0488db92007-09-25 01:57:46 +00006217 }
Evan Cheng370e5342008-12-03 08:38:43 +00006218 } else {
6219 unsigned CondOpc;
6220 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6221 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006222 if (CondOpc == ISD::OR) {
6223 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6224 // two branches instead of an explicit OR instruction with a
6225 // separate test.
6226 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006227 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006228 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006229 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006230 Chain, Dest, CC, Cmp);
6231 CC = Cond.getOperand(1).getOperand(0);
6232 Cond = Cmp;
6233 addTest = false;
6234 }
6235 } else { // ISD::AND
6236 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6237 // two branches instead of an explicit AND instruction with a
6238 // separate test. However, we only do this if this block doesn't
6239 // have a fall-through edge, because this requires an explicit
6240 // jmp when the condition is false.
6241 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006242 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006243 Op.getNode()->hasOneUse()) {
6244 X86::CondCode CCode =
6245 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6246 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006247 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006248 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6249 // Look for an unconditional branch following this conditional branch.
6250 // We need this because we need to reverse the successors in order
6251 // to implement FCMP_OEQ.
6252 if (User.getOpcode() == ISD::BR) {
6253 SDValue FalseBB = User.getOperand(1);
6254 SDValue NewBR =
6255 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6256 assert(NewBR == User);
6257 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006258
Dale Johannesene4d209d2009-02-03 20:21:25 +00006259 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006260 Chain, Dest, CC, Cmp);
6261 X86::CondCode CCode =
6262 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6263 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006264 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006265 Cond = Cmp;
6266 addTest = false;
6267 }
6268 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006269 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006270 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6271 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6272 // It should be transformed during dag combiner except when the condition
6273 // is set by a arithmetics with overflow node.
6274 X86::CondCode CCode =
6275 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6276 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006277 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006278 Cond = Cond.getOperand(0).getOperand(1);
6279 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006280 }
Evan Cheng0488db92007-09-25 01:57:46 +00006281 }
6282
6283 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006284 // Look pass the truncate.
6285 if (Cond.getOpcode() == ISD::TRUNCATE)
6286 Cond = Cond.getOperand(0);
6287
6288 // We know the result of AND is compared against zero. Try to match
6289 // it to BT.
6290 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6291 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6292 if (NewSetCC.getNode()) {
6293 CC = NewSetCC.getOperand(0);
6294 Cond = NewSetCC.getOperand(1);
6295 addTest = false;
6296 }
6297 }
6298 }
6299
6300 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006301 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006302 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006303 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006304 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006305 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006306}
6307
Anton Korobeynikove060b532007-04-17 19:34:00 +00006308
6309// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6310// Calls to _alloca is needed to probe the stack when allocating more than 4k
6311// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6312// that the guard pages used by the OS virtual memory manager are allocated in
6313// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006314SDValue
6315X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006316 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006317 assert(Subtarget->isTargetCygMing() &&
6318 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006319 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006320
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006321 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006322 SDValue Chain = Op.getOperand(0);
6323 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006324 // FIXME: Ensure alignment here
6325
Dan Gohman475871a2008-07-27 21:46:04 +00006326 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006327
Owen Andersone50ed302009-08-10 22:56:29 +00006328 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006329 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006330
Chris Lattnere563bbc2008-10-11 22:08:30 +00006331 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006332
Dale Johannesendd64c412009-02-04 00:33:20 +00006333 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006334 Flag = Chain.getValue(1);
6335
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006337 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006338 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006339 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006340 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006341 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006342 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006343 Flag = Chain.getValue(1);
6344
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006345 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006346 DAG.getIntPtrConstant(0, true),
6347 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006348 Flag);
6349
Dale Johannesendd64c412009-02-04 00:33:20 +00006350 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006351
Dan Gohman475871a2008-07-27 21:46:04 +00006352 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006353 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006354}
6355
Dan Gohman475871a2008-07-27 21:46:04 +00006356SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006357X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006358 SDValue Chain,
6359 SDValue Dst, SDValue Src,
6360 SDValue Size, unsigned Align,
6361 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006362 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006363 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006364
Bill Wendling6f287b22008-09-30 21:22:07 +00006365 // If not DWORD aligned or size is more than the threshold, call the library.
6366 // The libc version is likely to be faster for these cases. It can use the
6367 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006368 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006369 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006370 ConstantSize->getZExtValue() >
6371 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006372 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006373
6374 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006375 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006376
Bill Wendling6158d842008-10-01 00:59:58 +00006377 if (const char *bzeroEntry = V &&
6378 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006379 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006380 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006381 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006382 TargetLowering::ArgListEntry Entry;
6383 Entry.Node = Dst;
6384 Entry.Ty = IntPtrTy;
6385 Args.push_back(Entry);
6386 Entry.Node = Size;
6387 Args.push_back(Entry);
6388 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006389 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6390 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006391 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006392 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6393 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006394 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006395 }
6396
Dan Gohman707e0182008-04-12 04:36:06 +00006397 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006398 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006399 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006400
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006401 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006402 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006403 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006404 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006405 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006406 unsigned BytesLeft = 0;
6407 bool TwoRepStos = false;
6408 if (ValC) {
6409 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006410 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006411
Evan Cheng0db9fe62006-04-25 20:13:52 +00006412 // If the value is a constant, then we can potentially use larger sets.
6413 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006414 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006415 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006416 ValReg = X86::AX;
6417 Val = (Val << 8) | Val;
6418 break;
6419 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006420 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006421 ValReg = X86::EAX;
6422 Val = (Val << 8) | Val;
6423 Val = (Val << 16) | Val;
6424 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006425 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006426 ValReg = X86::RAX;
6427 Val = (Val << 32) | Val;
6428 }
6429 break;
6430 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006431 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006432 ValReg = X86::AL;
6433 Count = DAG.getIntPtrConstant(SizeVal);
6434 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006435 }
6436
Owen Anderson825b72b2009-08-11 20:47:22 +00006437 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006438 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006439 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6440 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006441 }
6442
Dale Johannesen0f502f62009-02-03 22:26:09 +00006443 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006444 InFlag);
6445 InFlag = Chain.getValue(1);
6446 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006448 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006449 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006450 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006451 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006452
Scott Michelfdc40a02009-02-17 22:15:04 +00006453 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006454 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006455 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006456 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006457 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006458 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006459 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006460 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006461
Owen Anderson825b72b2009-08-11 20:47:22 +00006462 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006463 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6464 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006465
Evan Cheng0db9fe62006-04-25 20:13:52 +00006466 if (TwoRepStos) {
6467 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006468 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006469 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006470 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006471 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6472 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006473 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006474 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006475 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006476 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006477 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6478 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006479 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006480 // Handle the last 1 - 7 bytes.
6481 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006482 EVT AddrVT = Dst.getValueType();
6483 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006484
Dale Johannesen0f502f62009-02-03 22:26:09 +00006485 Chain = DAG.getMemset(Chain, dl,
6486 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006487 DAG.getConstant(Offset, AddrVT)),
6488 Src,
6489 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006490 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006491 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006492
Dan Gohman707e0182008-04-12 04:36:06 +00006493 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006494 return Chain;
6495}
Evan Cheng11e15b32006-04-03 20:53:28 +00006496
Dan Gohman475871a2008-07-27 21:46:04 +00006497SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006498X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006499 SDValue Chain, SDValue Dst, SDValue Src,
6500 SDValue Size, unsigned Align,
6501 bool AlwaysInline,
6502 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006503 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006504 // This requires the copy size to be a constant, preferrably
6505 // within a subtarget-specific limit.
6506 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6507 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006508 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006509 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006510 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006511 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006512
Evan Cheng1887c1c2008-08-21 21:00:15 +00006513 /// If not DWORD aligned, call the library.
6514 if ((Align & 3) != 0)
6515 return SDValue();
6516
6517 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006518 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006519 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006521
Duncan Sands83ec4b62008-06-06 12:08:01 +00006522 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006523 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006524 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006525 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006526
Dan Gohman475871a2008-07-27 21:46:04 +00006527 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006528 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006529 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006530 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006531 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006532 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006533 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006534 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006535 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006536 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006537 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006538 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006539 InFlag = Chain.getValue(1);
6540
Owen Anderson825b72b2009-08-11 20:47:22 +00006541 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006542 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6543 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6544 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006545
Dan Gohman475871a2008-07-27 21:46:04 +00006546 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006547 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006548 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006549 // Handle the last 1 - 7 bytes.
6550 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006551 EVT DstVT = Dst.getValueType();
6552 EVT SrcVT = Src.getValueType();
6553 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006554 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006555 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006556 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006557 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006558 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006559 DAG.getConstant(BytesLeft, SizeVT),
6560 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006561 DstSV, DstSVOff + Offset,
6562 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006563 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006564
Owen Anderson825b72b2009-08-11 20:47:22 +00006565 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006566 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006567}
6568
Dan Gohman475871a2008-07-27 21:46:04 +00006569SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006570 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006571 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006572
Evan Cheng25ab6902006-09-08 06:48:29 +00006573 if (!Subtarget->is64Bit()) {
6574 // vastart just stores the address of the VarArgsFrameIndex slot into the
6575 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006576 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006577 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006578 }
6579
6580 // __va_list_tag:
6581 // gp_offset (0 - 6 * 8)
6582 // fp_offset (48 - 48 + 8 * 16)
6583 // overflow_arg_area (point to parameters coming in memory).
6584 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006585 SmallVector<SDValue, 8> MemOps;
6586 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006587 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006588 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006589 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006590 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006591 MemOps.push_back(Store);
6592
6593 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006594 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006595 FIN, DAG.getIntPtrConstant(4));
6596 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006597 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006598 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006599 MemOps.push_back(Store);
6600
6601 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006602 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006603 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006604 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006605 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006606 MemOps.push_back(Store);
6607
6608 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006609 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006610 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006611 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006612 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006613 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006614 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006615 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006616}
6617
Dan Gohman475871a2008-07-27 21:46:04 +00006618SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006619 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6620 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006621 SDValue Chain = Op.getOperand(0);
6622 SDValue SrcPtr = Op.getOperand(1);
6623 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006624
Torok Edwindac237e2009-07-08 20:53:28 +00006625 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006626 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006627}
6628
Dan Gohman475871a2008-07-27 21:46:04 +00006629SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006630 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006631 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006632 SDValue Chain = Op.getOperand(0);
6633 SDValue DstPtr = Op.getOperand(1);
6634 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006635 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6636 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006637 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006638
Dale Johannesendd64c412009-02-04 00:33:20 +00006639 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006640 DAG.getIntPtrConstant(24), 8, false,
6641 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006642}
6643
Dan Gohman475871a2008-07-27 21:46:04 +00006644SDValue
6645X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006646 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006647 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006648 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006649 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006650 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006651 case Intrinsic::x86_sse_comieq_ss:
6652 case Intrinsic::x86_sse_comilt_ss:
6653 case Intrinsic::x86_sse_comile_ss:
6654 case Intrinsic::x86_sse_comigt_ss:
6655 case Intrinsic::x86_sse_comige_ss:
6656 case Intrinsic::x86_sse_comineq_ss:
6657 case Intrinsic::x86_sse_ucomieq_ss:
6658 case Intrinsic::x86_sse_ucomilt_ss:
6659 case Intrinsic::x86_sse_ucomile_ss:
6660 case Intrinsic::x86_sse_ucomigt_ss:
6661 case Intrinsic::x86_sse_ucomige_ss:
6662 case Intrinsic::x86_sse_ucomineq_ss:
6663 case Intrinsic::x86_sse2_comieq_sd:
6664 case Intrinsic::x86_sse2_comilt_sd:
6665 case Intrinsic::x86_sse2_comile_sd:
6666 case Intrinsic::x86_sse2_comigt_sd:
6667 case Intrinsic::x86_sse2_comige_sd:
6668 case Intrinsic::x86_sse2_comineq_sd:
6669 case Intrinsic::x86_sse2_ucomieq_sd:
6670 case Intrinsic::x86_sse2_ucomilt_sd:
6671 case Intrinsic::x86_sse2_ucomile_sd:
6672 case Intrinsic::x86_sse2_ucomigt_sd:
6673 case Intrinsic::x86_sse2_ucomige_sd:
6674 case Intrinsic::x86_sse2_ucomineq_sd: {
6675 unsigned Opc = 0;
6676 ISD::CondCode CC = ISD::SETCC_INVALID;
6677 switch (IntNo) {
6678 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006679 case Intrinsic::x86_sse_comieq_ss:
6680 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006681 Opc = X86ISD::COMI;
6682 CC = ISD::SETEQ;
6683 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006684 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006685 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686 Opc = X86ISD::COMI;
6687 CC = ISD::SETLT;
6688 break;
6689 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006690 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006691 Opc = X86ISD::COMI;
6692 CC = ISD::SETLE;
6693 break;
6694 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006695 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006696 Opc = X86ISD::COMI;
6697 CC = ISD::SETGT;
6698 break;
6699 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006700 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701 Opc = X86ISD::COMI;
6702 CC = ISD::SETGE;
6703 break;
6704 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006705 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006706 Opc = X86ISD::COMI;
6707 CC = ISD::SETNE;
6708 break;
6709 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006710 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006711 Opc = X86ISD::UCOMI;
6712 CC = ISD::SETEQ;
6713 break;
6714 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006715 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006716 Opc = X86ISD::UCOMI;
6717 CC = ISD::SETLT;
6718 break;
6719 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006720 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721 Opc = X86ISD::UCOMI;
6722 CC = ISD::SETLE;
6723 break;
6724 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006725 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006726 Opc = X86ISD::UCOMI;
6727 CC = ISD::SETGT;
6728 break;
6729 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006730 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006731 Opc = X86ISD::UCOMI;
6732 CC = ISD::SETGE;
6733 break;
6734 case Intrinsic::x86_sse_ucomineq_ss:
6735 case Intrinsic::x86_sse2_ucomineq_sd:
6736 Opc = X86ISD::UCOMI;
6737 CC = ISD::SETNE;
6738 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006739 }
Evan Cheng734503b2006-09-11 02:19:56 +00006740
Dan Gohman475871a2008-07-27 21:46:04 +00006741 SDValue LHS = Op.getOperand(1);
6742 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006743 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006744 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006745 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6746 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6747 DAG.getConstant(X86CC, MVT::i8), Cond);
6748 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006749 }
Eric Christopher71c67532009-07-29 00:28:05 +00006750 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006751 // an integer value, not just an instruction so lower it to the ptest
6752 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006753 case Intrinsic::x86_sse41_ptestz:
6754 case Intrinsic::x86_sse41_ptestc:
6755 case Intrinsic::x86_sse41_ptestnzc:{
6756 unsigned X86CC = 0;
6757 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006758 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006759 case Intrinsic::x86_sse41_ptestz:
6760 // ZF = 1
6761 X86CC = X86::COND_E;
6762 break;
6763 case Intrinsic::x86_sse41_ptestc:
6764 // CF = 1
6765 X86CC = X86::COND_B;
6766 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006767 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006768 // ZF and CF = 0
6769 X86CC = X86::COND_A;
6770 break;
6771 }
Eric Christopherfd179292009-08-27 18:07:15 +00006772
Eric Christopher71c67532009-07-29 00:28:05 +00006773 SDValue LHS = Op.getOperand(1);
6774 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6776 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6777 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6778 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006779 }
Evan Cheng5759f972008-05-04 09:15:50 +00006780
6781 // Fix vector shift instructions where the last operand is a non-immediate
6782 // i32 value.
6783 case Intrinsic::x86_sse2_pslli_w:
6784 case Intrinsic::x86_sse2_pslli_d:
6785 case Intrinsic::x86_sse2_pslli_q:
6786 case Intrinsic::x86_sse2_psrli_w:
6787 case Intrinsic::x86_sse2_psrli_d:
6788 case Intrinsic::x86_sse2_psrli_q:
6789 case Intrinsic::x86_sse2_psrai_w:
6790 case Intrinsic::x86_sse2_psrai_d:
6791 case Intrinsic::x86_mmx_pslli_w:
6792 case Intrinsic::x86_mmx_pslli_d:
6793 case Intrinsic::x86_mmx_pslli_q:
6794 case Intrinsic::x86_mmx_psrli_w:
6795 case Intrinsic::x86_mmx_psrli_d:
6796 case Intrinsic::x86_mmx_psrli_q:
6797 case Intrinsic::x86_mmx_psrai_w:
6798 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006799 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006800 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006801 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006802
6803 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006804 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006805 switch (IntNo) {
6806 case Intrinsic::x86_sse2_pslli_w:
6807 NewIntNo = Intrinsic::x86_sse2_psll_w;
6808 break;
6809 case Intrinsic::x86_sse2_pslli_d:
6810 NewIntNo = Intrinsic::x86_sse2_psll_d;
6811 break;
6812 case Intrinsic::x86_sse2_pslli_q:
6813 NewIntNo = Intrinsic::x86_sse2_psll_q;
6814 break;
6815 case Intrinsic::x86_sse2_psrli_w:
6816 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6817 break;
6818 case Intrinsic::x86_sse2_psrli_d:
6819 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6820 break;
6821 case Intrinsic::x86_sse2_psrli_q:
6822 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6823 break;
6824 case Intrinsic::x86_sse2_psrai_w:
6825 NewIntNo = Intrinsic::x86_sse2_psra_w;
6826 break;
6827 case Intrinsic::x86_sse2_psrai_d:
6828 NewIntNo = Intrinsic::x86_sse2_psra_d;
6829 break;
6830 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006831 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006832 switch (IntNo) {
6833 case Intrinsic::x86_mmx_pslli_w:
6834 NewIntNo = Intrinsic::x86_mmx_psll_w;
6835 break;
6836 case Intrinsic::x86_mmx_pslli_d:
6837 NewIntNo = Intrinsic::x86_mmx_psll_d;
6838 break;
6839 case Intrinsic::x86_mmx_pslli_q:
6840 NewIntNo = Intrinsic::x86_mmx_psll_q;
6841 break;
6842 case Intrinsic::x86_mmx_psrli_w:
6843 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6844 break;
6845 case Intrinsic::x86_mmx_psrli_d:
6846 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6847 break;
6848 case Intrinsic::x86_mmx_psrli_q:
6849 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6850 break;
6851 case Intrinsic::x86_mmx_psrai_w:
6852 NewIntNo = Intrinsic::x86_mmx_psra_w;
6853 break;
6854 case Intrinsic::x86_mmx_psrai_d:
6855 NewIntNo = Intrinsic::x86_mmx_psra_d;
6856 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006857 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006858 }
6859 break;
6860 }
6861 }
Mon P Wangefa42202009-09-03 19:56:25 +00006862
6863 // The vector shift intrinsics with scalars uses 32b shift amounts but
6864 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6865 // to be zero.
6866 SDValue ShOps[4];
6867 ShOps[0] = ShAmt;
6868 ShOps[1] = DAG.getConstant(0, MVT::i32);
6869 if (ShAmtVT == MVT::v4i32) {
6870 ShOps[2] = DAG.getUNDEF(MVT::i32);
6871 ShOps[3] = DAG.getUNDEF(MVT::i32);
6872 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6873 } else {
6874 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6875 }
6876
Owen Andersone50ed302009-08-10 22:56:29 +00006877 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006878 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006879 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006880 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006881 Op.getOperand(1), ShAmt);
6882 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006883 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006884}
Evan Cheng72261582005-12-20 06:22:03 +00006885
Dan Gohman475871a2008-07-27 21:46:04 +00006886SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006887 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006888 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006889
6890 if (Depth > 0) {
6891 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6892 SDValue Offset =
6893 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006894 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006895 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006896 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006897 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006898 NULL, 0);
6899 }
6900
6901 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006902 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006903 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006904 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006905}
6906
Dan Gohman475871a2008-07-27 21:46:04 +00006907SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006908 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6909 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006910 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006911 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006912 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6913 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006914 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006915 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006916 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006917 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006918}
6919
Dan Gohman475871a2008-07-27 21:46:04 +00006920SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006921 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006922 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006923}
6924
Dan Gohman475871a2008-07-27 21:46:04 +00006925SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006926{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006927 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006928 SDValue Chain = Op.getOperand(0);
6929 SDValue Offset = Op.getOperand(1);
6930 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006931 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006932
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006933 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6934 getPointerTy());
6935 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006936
Dale Johannesene4d209d2009-02-03 20:21:25 +00006937 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006938 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006939 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6940 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006941 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006942 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006943
Dale Johannesene4d209d2009-02-03 20:21:25 +00006944 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006945 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006946 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006947}
6948
Dan Gohman475871a2008-07-27 21:46:04 +00006949SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006950 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006951 SDValue Root = Op.getOperand(0);
6952 SDValue Trmp = Op.getOperand(1); // trampoline
6953 SDValue FPtr = Op.getOperand(2); // nested function
6954 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006955 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006956
Dan Gohman69de1932008-02-06 22:27:42 +00006957 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006958
Duncan Sands339e14f2008-01-16 22:55:25 +00006959 const X86InstrInfo *TII =
6960 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6961
Duncan Sandsb116fac2007-07-27 20:02:49 +00006962 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006963 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006964
6965 // Large code-model.
6966
6967 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6968 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6969
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006970 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6971 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006972
6973 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6974
6975 // Load the pointer to the nested function into R11.
6976 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006977 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006978 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006979 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006980
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6982 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006983 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006984
6985 // Load the 'nest' parameter value into R10.
6986 // R10 is specified in X86CallingConv.td
6987 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006988 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6989 DAG.getConstant(10, MVT::i64));
6990 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006991 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006992
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6994 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006995 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006996
6997 // Jump to the nested function.
6998 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006999 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7000 DAG.getConstant(20, MVT::i64));
7001 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007002 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007003
7004 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007005 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7006 DAG.getConstant(22, MVT::i64));
7007 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007008 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007009
Dan Gohman475871a2008-07-27 21:46:04 +00007010 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007011 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007012 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007013 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007014 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007015 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007016 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007017 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007018
7019 switch (CC) {
7020 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007021 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007022 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007023 case CallingConv::X86_StdCall: {
7024 // Pass 'nest' parameter in ECX.
7025 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007026 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007027
7028 // Check that ECX wasn't needed by an 'inreg' parameter.
7029 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007030 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007031
Chris Lattner58d74912008-03-12 17:45:29 +00007032 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007033 unsigned InRegCount = 0;
7034 unsigned Idx = 1;
7035
7036 for (FunctionType::param_iterator I = FTy->param_begin(),
7037 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007038 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007039 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007040 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007041
7042 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007043 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007044 }
7045 }
7046 break;
7047 }
7048 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007049 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007050 // Pass 'nest' parameter in EAX.
7051 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007052 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007053 break;
7054 }
7055
Dan Gohman475871a2008-07-27 21:46:04 +00007056 SDValue OutChains[4];
7057 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007058
Owen Anderson825b72b2009-08-11 20:47:22 +00007059 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7060 DAG.getConstant(10, MVT::i32));
7061 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007062
Duncan Sands339e14f2008-01-16 22:55:25 +00007063 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007064 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007065 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007067 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007068
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7070 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007071 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007072
Duncan Sands339e14f2008-01-16 22:55:25 +00007073 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7075 DAG.getConstant(5, MVT::i32));
7076 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007077 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007078
Owen Anderson825b72b2009-08-11 20:47:22 +00007079 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7080 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007081 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007082
Dan Gohman475871a2008-07-27 21:46:04 +00007083 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007084 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007085 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007086 }
7087}
7088
Dan Gohman475871a2008-07-27 21:46:04 +00007089SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007090 /*
7091 The rounding mode is in bits 11:10 of FPSR, and has the following
7092 settings:
7093 00 Round to nearest
7094 01 Round to -inf
7095 10 Round to +inf
7096 11 Round to 0
7097
7098 FLT_ROUNDS, on the other hand, expects the following:
7099 -1 Undefined
7100 0 Round to 0
7101 1 Round to nearest
7102 2 Round to +inf
7103 3 Round to -inf
7104
7105 To perform the conversion, we do:
7106 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7107 */
7108
7109 MachineFunction &MF = DAG.getMachineFunction();
7110 const TargetMachine &TM = MF.getTarget();
7111 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7112 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007113 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007114 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007115
7116 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007117 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007118 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007119
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007121 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007122
7123 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007125
7126 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007127 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 DAG.getNode(ISD::SRL, dl, MVT::i16,
7129 DAG.getNode(ISD::AND, dl, MVT::i16,
7130 CWD, DAG.getConstant(0x800, MVT::i16)),
7131 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007132 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 DAG.getNode(ISD::SRL, dl, MVT::i16,
7134 DAG.getNode(ISD::AND, dl, MVT::i16,
7135 CWD, DAG.getConstant(0x400, MVT::i16)),
7136 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007137
Dan Gohman475871a2008-07-27 21:46:04 +00007138 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 DAG.getNode(ISD::AND, dl, MVT::i16,
7140 DAG.getNode(ISD::ADD, dl, MVT::i16,
7141 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7142 DAG.getConstant(1, MVT::i16)),
7143 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007144
7145
Duncan Sands83ec4b62008-06-06 12:08:01 +00007146 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007147 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007148}
7149
Dan Gohman475871a2008-07-27 21:46:04 +00007150SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007151 EVT VT = Op.getValueType();
7152 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007153 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007154 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007155
7156 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007157 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007158 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007159 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007160 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007161 }
Evan Cheng18efe262007-12-14 02:13:44 +00007162
Evan Cheng152804e2007-12-14 08:30:15 +00007163 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007164 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007165 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007166
7167 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007168 SDValue Ops[] = {
7169 Op,
7170 DAG.getConstant(NumBits+NumBits-1, OpVT),
7171 DAG.getConstant(X86::COND_E, MVT::i8),
7172 Op.getValue(1)
7173 };
7174 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007175
7176 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007177 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007178
Owen Anderson825b72b2009-08-11 20:47:22 +00007179 if (VT == MVT::i8)
7180 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007181 return Op;
7182}
7183
Dan Gohman475871a2008-07-27 21:46:04 +00007184SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007185 EVT VT = Op.getValueType();
7186 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007187 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007188 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007189
7190 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007191 if (VT == MVT::i8) {
7192 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007193 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007194 }
Evan Cheng152804e2007-12-14 08:30:15 +00007195
7196 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007197 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007198 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007199
7200 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007201 SDValue Ops[] = {
7202 Op,
7203 DAG.getConstant(NumBits, OpVT),
7204 DAG.getConstant(X86::COND_E, MVT::i8),
7205 Op.getValue(1)
7206 };
7207 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007208
Owen Anderson825b72b2009-08-11 20:47:22 +00007209 if (VT == MVT::i8)
7210 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007211 return Op;
7212}
7213
Mon P Wangaf9b9522008-12-18 21:42:19 +00007214SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007215 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007216 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007217 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007218
Mon P Wangaf9b9522008-12-18 21:42:19 +00007219 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7220 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7221 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7222 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7223 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7224 //
7225 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7226 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7227 // return AloBlo + AloBhi + AhiBlo;
7228
7229 SDValue A = Op.getOperand(0);
7230 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007231
Dale Johannesene4d209d2009-02-03 20:21:25 +00007232 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007233 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7234 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007235 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007236 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7237 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007238 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007239 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007240 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007241 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007242 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007243 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007244 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007245 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007246 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007247 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007248 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7249 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007250 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007251 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7252 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007253 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7254 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007255 return Res;
7256}
7257
7258
Bill Wendling74c37652008-12-09 22:08:41 +00007259SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7260 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7261 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007262 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7263 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007264 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007265 SDValue LHS = N->getOperand(0);
7266 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007267 unsigned BaseOp = 0;
7268 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007269 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007270
7271 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007272 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007273 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007274 // A subtract of one will be selected as a INC. Note that INC doesn't
7275 // set CF, so we can't do this for UADDO.
7276 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7277 if (C->getAPIntValue() == 1) {
7278 BaseOp = X86ISD::INC;
7279 Cond = X86::COND_O;
7280 break;
7281 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007282 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007283 Cond = X86::COND_O;
7284 break;
7285 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007286 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007287 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007288 break;
7289 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007290 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7291 // set CF, so we can't do this for USUBO.
7292 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7293 if (C->getAPIntValue() == 1) {
7294 BaseOp = X86ISD::DEC;
7295 Cond = X86::COND_O;
7296 break;
7297 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007298 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007299 Cond = X86::COND_O;
7300 break;
7301 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007302 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007303 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007304 break;
7305 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007306 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007307 Cond = X86::COND_O;
7308 break;
7309 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007310 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007311 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007312 break;
7313 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007314
Bill Wendling61edeb52008-12-02 01:06:39 +00007315 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007317 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007318
Bill Wendling61edeb52008-12-02 01:06:39 +00007319 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007320 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007321 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007322
Bill Wendling61edeb52008-12-02 01:06:39 +00007323 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7324 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007325}
7326
Dan Gohman475871a2008-07-27 21:46:04 +00007327SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007328 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007329 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007330 unsigned Reg = 0;
7331 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007332 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007333 default:
7334 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007335 case MVT::i8: Reg = X86::AL; size = 1; break;
7336 case MVT::i16: Reg = X86::AX; size = 2; break;
7337 case MVT::i32: Reg = X86::EAX; size = 4; break;
7338 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007339 assert(Subtarget->is64Bit() && "Node not type legal!");
7340 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007341 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007342 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007343 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007344 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007345 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007346 Op.getOperand(1),
7347 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007348 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007349 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007350 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007351 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007352 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007353 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007354 return cpOut;
7355}
7356
Duncan Sands1607f052008-12-01 11:39:25 +00007357SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007358 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007359 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007360 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007361 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007362 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007363 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007364 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7365 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007366 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007367 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7368 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007369 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007370 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007371 rdx.getValue(1)
7372 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007373 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007374}
7375
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007376SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7377 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007378 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007379 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007381 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007382 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007383 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007384 Node->getOperand(0),
7385 Node->getOperand(1), negOp,
7386 cast<AtomicSDNode>(Node)->getSrcValue(),
7387 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007388}
7389
Evan Cheng0db9fe62006-04-25 20:13:52 +00007390/// LowerOperation - Provide custom lowering hooks for some operations.
7391///
Dan Gohman475871a2008-07-27 21:46:04 +00007392SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007393 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007394 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007395 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7396 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007397 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007398 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007399 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7400 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7401 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7402 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7403 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7404 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007405 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007406 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007407 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007408 case ISD::SHL_PARTS:
7409 case ISD::SRA_PARTS:
7410 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7411 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007412 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007413 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007414 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007415 case ISD::FABS: return LowerFABS(Op, DAG);
7416 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007417 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007418 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007419 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007420 case ISD::SELECT: return LowerSELECT(Op, DAG);
7421 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007422 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007423 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007424 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007425 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007426 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007427 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7428 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007429 case ISD::FRAME_TO_ARGS_OFFSET:
7430 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007431 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007432 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007433 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007434 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007435 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7436 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007437 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007438 case ISD::SADDO:
7439 case ISD::UADDO:
7440 case ISD::SSUBO:
7441 case ISD::USUBO:
7442 case ISD::SMULO:
7443 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007444 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007445 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007446}
7447
Duncan Sands1607f052008-12-01 11:39:25 +00007448void X86TargetLowering::
7449ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7450 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007451 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007454
7455 SDValue Chain = Node->getOperand(0);
7456 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007458 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007460 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007461 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007463 SDValue Result =
7464 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7465 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007466 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007467 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007468 Results.push_back(Result.getValue(2));
7469}
7470
Duncan Sands126d9072008-07-04 11:47:58 +00007471/// ReplaceNodeResults - Replace a node with an illegal result type
7472/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007473void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7474 SmallVectorImpl<SDValue>&Results,
7475 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007476 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007477 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007478 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007479 assert(false && "Do not know how to custom type legalize this operation!");
7480 return;
7481 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007482 std::pair<SDValue,SDValue> Vals =
7483 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007484 SDValue FIST = Vals.first, StackSlot = Vals.second;
7485 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007486 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007487 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007488 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007489 }
7490 return;
7491 }
7492 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007493 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007494 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007496 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007497 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007499 eax.getValue(2));
7500 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7501 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007503 Results.push_back(edx.getValue(1));
7504 return;
7505 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007506 case ISD::SDIV:
7507 case ISD::UDIV:
7508 case ISD::SREM:
7509 case ISD::UREM: {
7510 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7511 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7512 return;
7513 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007514 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007515 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007517 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7519 DAG.getConstant(0, MVT::i32));
7520 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7521 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007522 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7523 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007524 cpInL.getValue(1));
7525 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007526 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7527 DAG.getConstant(0, MVT::i32));
7528 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7529 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007530 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007531 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007532 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007533 swapInL.getValue(1));
7534 SDValue Ops[] = { swapInH.getValue(0),
7535 N->getOperand(1),
7536 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007539 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007541 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007543 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007545 Results.push_back(cpOutH.getValue(1));
7546 return;
7547 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007548 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007549 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7550 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007551 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007552 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7553 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007554 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007555 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7556 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007557 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007558 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7559 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007560 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007561 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7562 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007563 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007564 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7565 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007566 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007567 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7568 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007569 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007570}
7571
Evan Cheng72261582005-12-20 06:22:03 +00007572const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7573 switch (Opcode) {
7574 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007575 case X86ISD::BSF: return "X86ISD::BSF";
7576 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007577 case X86ISD::SHLD: return "X86ISD::SHLD";
7578 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007579 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007580 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007581 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007582 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007583 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007584 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007585 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7586 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7587 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007588 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007589 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007590 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007591 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007592 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007593 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007594 case X86ISD::COMI: return "X86ISD::COMI";
7595 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007596 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007597 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007598 case X86ISD::CMOV: return "X86ISD::CMOV";
7599 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007600 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007601 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7602 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007603 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007604 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007605 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007606 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007607 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007608 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7609 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007610 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007611 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007612 case X86ISD::FMAX: return "X86ISD::FMAX";
7613 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007614 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7615 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007616 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007617 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007618 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007619 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007620 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007621 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7622 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007623 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7624 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7625 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7626 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7627 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7628 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007629 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7630 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007631 case X86ISD::VSHL: return "X86ISD::VSHL";
7632 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007633 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7634 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7635 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7636 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7637 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7638 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7639 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7640 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7641 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7642 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007643 case X86ISD::ADD: return "X86ISD::ADD";
7644 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007645 case X86ISD::SMUL: return "X86ISD::SMUL";
7646 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007647 case X86ISD::INC: return "X86ISD::INC";
7648 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007649 case X86ISD::OR: return "X86ISD::OR";
7650 case X86ISD::XOR: return "X86ISD::XOR";
7651 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007652 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007653 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007654 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007655 }
7656}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007657
Chris Lattnerc9addb72007-03-30 23:15:24 +00007658// isLegalAddressingMode - Return true if the addressing mode represented
7659// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007660bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007661 const Type *Ty) const {
7662 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007663 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007664
Chris Lattnerc9addb72007-03-30 23:15:24 +00007665 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007666 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007667 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007668
Chris Lattnerc9addb72007-03-30 23:15:24 +00007669 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007670 unsigned GVFlags =
7671 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007672
Chris Lattnerdfed4132009-07-10 07:38:24 +00007673 // If a reference to this global requires an extra load, we can't fold it.
7674 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007675 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007676
Chris Lattnerdfed4132009-07-10 07:38:24 +00007677 // If BaseGV requires a register for the PIC base, we cannot also have a
7678 // BaseReg specified.
7679 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007680 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007681
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007682 // If lower 4G is not available, then we must use rip-relative addressing.
7683 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7684 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007685 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007686
Chris Lattnerc9addb72007-03-30 23:15:24 +00007687 switch (AM.Scale) {
7688 case 0:
7689 case 1:
7690 case 2:
7691 case 4:
7692 case 8:
7693 // These scales always work.
7694 break;
7695 case 3:
7696 case 5:
7697 case 9:
7698 // These scales are formed with basereg+scalereg. Only accept if there is
7699 // no basereg yet.
7700 if (AM.HasBaseReg)
7701 return false;
7702 break;
7703 default: // Other stuff never works.
7704 return false;
7705 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007706
Chris Lattnerc9addb72007-03-30 23:15:24 +00007707 return true;
7708}
7709
7710
Evan Cheng2bd122c2007-10-26 01:56:11 +00007711bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7712 if (!Ty1->isInteger() || !Ty2->isInteger())
7713 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007714 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7715 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007716 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007717 return false;
7718 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007719}
7720
Owen Andersone50ed302009-08-10 22:56:29 +00007721bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007722 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007723 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007724 unsigned NumBits1 = VT1.getSizeInBits();
7725 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007726 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007727 return false;
7728 return Subtarget->is64Bit() || NumBits1 < 64;
7729}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007730
Dan Gohman97121ba2009-04-08 00:15:30 +00007731bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007732 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007733 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007734}
7735
Owen Andersone50ed302009-08-10 22:56:29 +00007736bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007737 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007739}
7740
Owen Andersone50ed302009-08-10 22:56:29 +00007741bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007742 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007743 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007744}
7745
Evan Cheng60c07e12006-07-05 22:17:51 +00007746/// isShuffleMaskLegal - Targets can use this to indicate that they only
7747/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7748/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7749/// are assumed to be legal.
7750bool
Eric Christopherfd179292009-08-27 18:07:15 +00007751X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007752 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007753 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007754 if (VT.getSizeInBits() == 64)
7755 return false;
7756
Nate Begemana09008b2009-10-19 02:17:23 +00007757 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007758 return (VT.getVectorNumElements() == 2 ||
7759 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7760 isMOVLMask(M, VT) ||
7761 isSHUFPMask(M, VT) ||
7762 isPSHUFDMask(M, VT) ||
7763 isPSHUFHWMask(M, VT) ||
7764 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007765 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007766 isUNPCKLMask(M, VT) ||
7767 isUNPCKHMask(M, VT) ||
7768 isUNPCKL_v_undef_Mask(M, VT) ||
7769 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007770}
7771
Dan Gohman7d8143f2008-04-09 20:09:42 +00007772bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007773X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007774 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007775 unsigned NumElts = VT.getVectorNumElements();
7776 // FIXME: This collection of masks seems suspect.
7777 if (NumElts == 2)
7778 return true;
7779 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7780 return (isMOVLMask(Mask, VT) ||
7781 isCommutedMOVLMask(Mask, VT, true) ||
7782 isSHUFPMask(Mask, VT) ||
7783 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007784 }
7785 return false;
7786}
7787
7788//===----------------------------------------------------------------------===//
7789// X86 Scheduler Hooks
7790//===----------------------------------------------------------------------===//
7791
Mon P Wang63307c32008-05-05 19:05:59 +00007792// private utility function
7793MachineBasicBlock *
7794X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7795 MachineBasicBlock *MBB,
7796 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007797 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007798 unsigned LoadOpc,
7799 unsigned CXchgOpc,
7800 unsigned copyOpc,
7801 unsigned notOpc,
7802 unsigned EAXreg,
7803 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007804 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007805 // For the atomic bitwise operator, we generate
7806 // thisMBB:
7807 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007808 // ld t1 = [bitinstr.addr]
7809 // op t2 = t1, [bitinstr.val]
7810 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007811 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7812 // bz newMBB
7813 // fallthrough -->nextMBB
7814 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7815 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007816 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007817 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007818
Mon P Wang63307c32008-05-05 19:05:59 +00007819 /// First build the CFG
7820 MachineFunction *F = MBB->getParent();
7821 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007822 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7823 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7824 F->insert(MBBIter, newMBB);
7825 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007826
Mon P Wang63307c32008-05-05 19:05:59 +00007827 // Move all successors to thisMBB to nextMBB
7828 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007829
Mon P Wang63307c32008-05-05 19:05:59 +00007830 // Update thisMBB to fall through to newMBB
7831 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007832
Mon P Wang63307c32008-05-05 19:05:59 +00007833 // newMBB jumps to itself and fall through to nextMBB
7834 newMBB->addSuccessor(nextMBB);
7835 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007836
Mon P Wang63307c32008-05-05 19:05:59 +00007837 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007838 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007839 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007840 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007841 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007842 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007843 int numArgs = bInstr->getNumOperands() - 1;
7844 for (int i=0; i < numArgs; ++i)
7845 argOpers[i] = &bInstr->getOperand(i+1);
7846
7847 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007848 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7849 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007850
Dale Johannesen140be2d2008-08-19 18:47:28 +00007851 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007852 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007853 for (int i=0; i <= lastAddrIndx; ++i)
7854 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007855
Dale Johannesen140be2d2008-08-19 18:47:28 +00007856 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007857 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007858 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007859 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007860 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007861 tt = t1;
7862
Dale Johannesen140be2d2008-08-19 18:47:28 +00007863 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007864 assert((argOpers[valArgIndx]->isReg() ||
7865 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007866 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007867 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007868 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007869 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007870 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007871 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007872 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007873
Dale Johannesene4d209d2009-02-03 20:21:25 +00007874 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007875 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007876
Dale Johannesene4d209d2009-02-03 20:21:25 +00007877 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007878 for (int i=0; i <= lastAddrIndx; ++i)
7879 (*MIB).addOperand(*argOpers[i]);
7880 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007881 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007882 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7883 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007884
Dale Johannesene4d209d2009-02-03 20:21:25 +00007885 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007886 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007887
Mon P Wang63307c32008-05-05 19:05:59 +00007888 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007889 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007890
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007891 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007892 return nextMBB;
7893}
7894
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007895// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007896MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007897X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7898 MachineBasicBlock *MBB,
7899 unsigned regOpcL,
7900 unsigned regOpcH,
7901 unsigned immOpcL,
7902 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007903 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007904 // For the atomic bitwise operator, we generate
7905 // thisMBB (instructions are in pairs, except cmpxchg8b)
7906 // ld t1,t2 = [bitinstr.addr]
7907 // newMBB:
7908 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7909 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007910 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007911 // mov ECX, EBX <- t5, t6
7912 // mov EAX, EDX <- t1, t2
7913 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7914 // mov t3, t4 <- EAX, EDX
7915 // bz newMBB
7916 // result in out1, out2
7917 // fallthrough -->nextMBB
7918
7919 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7920 const unsigned LoadOpc = X86::MOV32rm;
7921 const unsigned copyOpc = X86::MOV32rr;
7922 const unsigned NotOpc = X86::NOT32r;
7923 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7924 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7925 MachineFunction::iterator MBBIter = MBB;
7926 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007927
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007928 /// First build the CFG
7929 MachineFunction *F = MBB->getParent();
7930 MachineBasicBlock *thisMBB = MBB;
7931 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7932 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7933 F->insert(MBBIter, newMBB);
7934 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007935
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007936 // Move all successors to thisMBB to nextMBB
7937 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007938
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007939 // Update thisMBB to fall through to newMBB
7940 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007941
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007942 // newMBB jumps to itself and fall through to nextMBB
7943 newMBB->addSuccessor(nextMBB);
7944 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007945
Dale Johannesene4d209d2009-02-03 20:21:25 +00007946 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007947 // Insert instructions into newMBB based on incoming instruction
7948 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007949 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007950 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007951 MachineOperand& dest1Oper = bInstr->getOperand(0);
7952 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007953 MachineOperand* argOpers[2 + X86AddrNumOperands];
7954 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007955 argOpers[i] = &bInstr->getOperand(i+2);
7956
Evan Chengad5b52f2010-01-08 19:14:57 +00007957 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007958 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007959
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007960 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007961 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007962 for (int i=0; i <= lastAddrIndx; ++i)
7963 (*MIB).addOperand(*argOpers[i]);
7964 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007965 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007966 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007967 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007968 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007969 MachineOperand newOp3 = *(argOpers[3]);
7970 if (newOp3.isImm())
7971 newOp3.setImm(newOp3.getImm()+4);
7972 else
7973 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007974 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007975 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007976
7977 // t3/4 are defined later, at the bottom of the loop
7978 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7979 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007980 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007981 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007982 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007983 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7984
Evan Cheng306b4ca2010-01-08 23:41:50 +00007985 // The subsequent operations should be using the destination registers of
7986 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00007987 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00007988 t1 = F->getRegInfo().createVirtualRegister(RC);
7989 t2 = F->getRegInfo().createVirtualRegister(RC);
7990 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
7991 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007992 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00007993 t1 = dest1Oper.getReg();
7994 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007995 }
7996
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007997 int valArgIndx = lastAddrIndx + 1;
7998 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007999 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008000 "invalid operand");
8001 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8002 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008003 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008004 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008005 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008006 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008007 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008008 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008009 (*MIB).addOperand(*argOpers[valArgIndx]);
8010 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008011 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008012 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008013 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008014 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008015 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008016 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008017 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008018 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008019 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008020 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008021
Dale Johannesene4d209d2009-02-03 20:21:25 +00008022 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008023 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008024 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025 MIB.addReg(t2);
8026
Dale Johannesene4d209d2009-02-03 20:21:25 +00008027 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008028 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008029 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008030 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008031
Dale Johannesene4d209d2009-02-03 20:21:25 +00008032 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008033 for (int i=0; i <= lastAddrIndx; ++i)
8034 (*MIB).addOperand(*argOpers[i]);
8035
8036 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008037 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8038 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008039
Dale Johannesene4d209d2009-02-03 20:21:25 +00008040 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008041 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008042 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008043 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008044
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008045 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008046 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008047
8048 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8049 return nextMBB;
8050}
8051
8052// private utility function
8053MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008054X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8055 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008056 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008057 // For the atomic min/max operator, we generate
8058 // thisMBB:
8059 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008060 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008061 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008062 // cmp t1, t2
8063 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008064 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008065 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8066 // bz newMBB
8067 // fallthrough -->nextMBB
8068 //
8069 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8070 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008071 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008072 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008073
Mon P Wang63307c32008-05-05 19:05:59 +00008074 /// First build the CFG
8075 MachineFunction *F = MBB->getParent();
8076 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008077 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8078 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8079 F->insert(MBBIter, newMBB);
8080 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008081
Dan Gohmand6708ea2009-08-15 01:38:56 +00008082 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008083 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008084
Mon P Wang63307c32008-05-05 19:05:59 +00008085 // Update thisMBB to fall through to newMBB
8086 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008087
Mon P Wang63307c32008-05-05 19:05:59 +00008088 // newMBB jumps to newMBB and fall through to nextMBB
8089 newMBB->addSuccessor(nextMBB);
8090 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008091
Dale Johannesene4d209d2009-02-03 20:21:25 +00008092 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008093 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008094 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008095 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008096 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008097 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008098 int numArgs = mInstr->getNumOperands() - 1;
8099 for (int i=0; i < numArgs; ++i)
8100 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008101
Mon P Wang63307c32008-05-05 19:05:59 +00008102 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008103 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8104 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008105
Mon P Wangab3e7472008-05-05 22:56:23 +00008106 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008107 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008108 for (int i=0; i <= lastAddrIndx; ++i)
8109 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008110
Mon P Wang63307c32008-05-05 19:05:59 +00008111 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008112 assert((argOpers[valArgIndx]->isReg() ||
8113 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008114 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008115
8116 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008117 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008118 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008119 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008120 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008121 (*MIB).addOperand(*argOpers[valArgIndx]);
8122
Dale Johannesene4d209d2009-02-03 20:21:25 +00008123 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008124 MIB.addReg(t1);
8125
Dale Johannesene4d209d2009-02-03 20:21:25 +00008126 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008127 MIB.addReg(t1);
8128 MIB.addReg(t2);
8129
8130 // Generate movc
8131 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008132 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008133 MIB.addReg(t2);
8134 MIB.addReg(t1);
8135
8136 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008137 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008138 for (int i=0; i <= lastAddrIndx; ++i)
8139 (*MIB).addOperand(*argOpers[i]);
8140 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008141 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008142 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8143 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008144
Dale Johannesene4d209d2009-02-03 20:21:25 +00008145 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008146 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008147
Mon P Wang63307c32008-05-05 19:05:59 +00008148 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008149 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008150
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008151 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008152 return nextMBB;
8153}
8154
Eric Christopherf83a5de2009-08-27 18:08:16 +00008155// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8156// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008157MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008158X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008159 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008160
8161 MachineFunction *F = BB->getParent();
8162 DebugLoc dl = MI->getDebugLoc();
8163 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8164
8165 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008166 if (memArg)
8167 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8168 else
8169 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008170
8171 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8172
8173 for (unsigned i = 0; i < numArgs; ++i) {
8174 MachineOperand &Op = MI->getOperand(i+1);
8175
8176 if (!(Op.isReg() && Op.isImplicit()))
8177 MIB.addOperand(Op);
8178 }
8179
8180 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8181 .addReg(X86::XMM0);
8182
8183 F->DeleteMachineInstr(MI);
8184
8185 return BB;
8186}
8187
8188MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008189X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8190 MachineInstr *MI,
8191 MachineBasicBlock *MBB) const {
8192 // Emit code to save XMM registers to the stack. The ABI says that the
8193 // number of registers to save is given in %al, so it's theoretically
8194 // possible to do an indirect jump trick to avoid saving all of them,
8195 // however this code takes a simpler approach and just executes all
8196 // of the stores if %al is non-zero. It's less code, and it's probably
8197 // easier on the hardware branch predictor, and stores aren't all that
8198 // expensive anyway.
8199
8200 // Create the new basic blocks. One block contains all the XMM stores,
8201 // and one block is the final destination regardless of whether any
8202 // stores were performed.
8203 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8204 MachineFunction *F = MBB->getParent();
8205 MachineFunction::iterator MBBIter = MBB;
8206 ++MBBIter;
8207 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8208 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8209 F->insert(MBBIter, XMMSaveMBB);
8210 F->insert(MBBIter, EndMBB);
8211
8212 // Set up the CFG.
8213 // Move any original successors of MBB to the end block.
8214 EndMBB->transferSuccessors(MBB);
8215 // The original block will now fall through to the XMM save block.
8216 MBB->addSuccessor(XMMSaveMBB);
8217 // The XMMSaveMBB will fall through to the end block.
8218 XMMSaveMBB->addSuccessor(EndMBB);
8219
8220 // Now add the instructions.
8221 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8222 DebugLoc DL = MI->getDebugLoc();
8223
8224 unsigned CountReg = MI->getOperand(0).getReg();
8225 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8226 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8227
8228 if (!Subtarget->isTargetWin64()) {
8229 // If %al is 0, branch around the XMM save block.
8230 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8231 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8232 MBB->addSuccessor(EndMBB);
8233 }
8234
8235 // In the XMM save block, save all the XMM argument registers.
8236 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8237 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008238 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008239 F->getMachineMemOperand(
8240 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8241 MachineMemOperand::MOStore, Offset,
8242 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008243 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8244 .addFrameIndex(RegSaveFrameIndex)
8245 .addImm(/*Scale=*/1)
8246 .addReg(/*IndexReg=*/0)
8247 .addImm(/*Disp=*/Offset)
8248 .addReg(/*Segment=*/0)
8249 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008250 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008251 }
8252
8253 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8254
8255 return EndMBB;
8256}
Mon P Wang63307c32008-05-05 19:05:59 +00008257
Evan Cheng60c07e12006-07-05 22:17:51 +00008258MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008259X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008260 MachineBasicBlock *BB,
8261 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008262 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8263 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008264
Chris Lattner52600972009-09-02 05:57:00 +00008265 // To "insert" a SELECT_CC instruction, we actually have to insert the
8266 // diamond control-flow pattern. The incoming instruction knows the
8267 // destination vreg to set, the condition code register to branch on, the
8268 // true/false values to select between, and a branch opcode to use.
8269 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8270 MachineFunction::iterator It = BB;
8271 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008272
Chris Lattner52600972009-09-02 05:57:00 +00008273 // thisMBB:
8274 // ...
8275 // TrueVal = ...
8276 // cmpTY ccX, r1, r2
8277 // bCC copy1MBB
8278 // fallthrough --> copy0MBB
8279 MachineBasicBlock *thisMBB = BB;
8280 MachineFunction *F = BB->getParent();
8281 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8282 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8283 unsigned Opc =
8284 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8285 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8286 F->insert(It, copy0MBB);
8287 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008288 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008289 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008290 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008291 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008292 E = BB->succ_end(); I != E; ++I) {
8293 EM->insert(std::make_pair(*I, sinkMBB));
8294 sinkMBB->addSuccessor(*I);
8295 }
8296 // Next, remove all successors of the current block, and add the true
8297 // and fallthrough blocks as its successors.
8298 while (!BB->succ_empty())
8299 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008300 // Add the true and fallthrough blocks as its successors.
8301 BB->addSuccessor(copy0MBB);
8302 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008303
Chris Lattner52600972009-09-02 05:57:00 +00008304 // copy0MBB:
8305 // %FalseValue = ...
8306 // # fallthrough to sinkMBB
8307 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008308
Chris Lattner52600972009-09-02 05:57:00 +00008309 // Update machine-CFG edges
8310 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008311
Chris Lattner52600972009-09-02 05:57:00 +00008312 // sinkMBB:
8313 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8314 // ...
8315 BB = sinkMBB;
8316 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8317 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8318 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8319
8320 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8321 return BB;
8322}
8323
8324
8325MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008326X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008327 MachineBasicBlock *BB,
8328 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008329 switch (MI->getOpcode()) {
8330 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008331 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008332 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008333 case X86::CMOV_FR32:
8334 case X86::CMOV_FR64:
8335 case X86::CMOV_V4F32:
8336 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008337 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008338 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008339
Dale Johannesen849f2142007-07-03 00:53:03 +00008340 case X86::FP32_TO_INT16_IN_MEM:
8341 case X86::FP32_TO_INT32_IN_MEM:
8342 case X86::FP32_TO_INT64_IN_MEM:
8343 case X86::FP64_TO_INT16_IN_MEM:
8344 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008345 case X86::FP64_TO_INT64_IN_MEM:
8346 case X86::FP80_TO_INT16_IN_MEM:
8347 case X86::FP80_TO_INT32_IN_MEM:
8348 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008349 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8350 DebugLoc DL = MI->getDebugLoc();
8351
Evan Cheng60c07e12006-07-05 22:17:51 +00008352 // Change the floating point control register to use "round towards zero"
8353 // mode when truncating to an integer value.
8354 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008355 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008356 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008357
8358 // Load the old value of the high byte of the control word...
8359 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008360 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008361 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008362 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008363
8364 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008365 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008366 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008367
8368 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008369 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008370
8371 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008372 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008373 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008374
8375 // Get the X86 opcode to use.
8376 unsigned Opc;
8377 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008378 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008379 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8380 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8381 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8382 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8383 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8384 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008385 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8386 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8387 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008388 }
8389
8390 X86AddressMode AM;
8391 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008392 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008393 AM.BaseType = X86AddressMode::RegBase;
8394 AM.Base.Reg = Op.getReg();
8395 } else {
8396 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008397 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008398 }
8399 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008400 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008401 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008402 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008403 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008404 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008405 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008406 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008407 AM.GV = Op.getGlobal();
8408 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008409 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008410 }
Chris Lattner52600972009-09-02 05:57:00 +00008411 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008412 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008413
8414 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008415 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008416
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008417 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008418 return BB;
8419 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008420 // String/text processing lowering.
8421 case X86::PCMPISTRM128REG:
8422 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8423 case X86::PCMPISTRM128MEM:
8424 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8425 case X86::PCMPESTRM128REG:
8426 return EmitPCMP(MI, BB, 5, false /* in mem */);
8427 case X86::PCMPESTRM128MEM:
8428 return EmitPCMP(MI, BB, 5, true /* in mem */);
8429
8430 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008431 case X86::ATOMAND32:
8432 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008433 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008434 X86::LCMPXCHG32, X86::MOV32rr,
8435 X86::NOT32r, X86::EAX,
8436 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008437 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008438 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8439 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008440 X86::LCMPXCHG32, X86::MOV32rr,
8441 X86::NOT32r, X86::EAX,
8442 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008443 case X86::ATOMXOR32:
8444 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008445 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008446 X86::LCMPXCHG32, X86::MOV32rr,
8447 X86::NOT32r, X86::EAX,
8448 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008449 case X86::ATOMNAND32:
8450 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008451 X86::AND32ri, X86::MOV32rm,
8452 X86::LCMPXCHG32, X86::MOV32rr,
8453 X86::NOT32r, X86::EAX,
8454 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008455 case X86::ATOMMIN32:
8456 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8457 case X86::ATOMMAX32:
8458 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8459 case X86::ATOMUMIN32:
8460 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8461 case X86::ATOMUMAX32:
8462 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008463
8464 case X86::ATOMAND16:
8465 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8466 X86::AND16ri, X86::MOV16rm,
8467 X86::LCMPXCHG16, X86::MOV16rr,
8468 X86::NOT16r, X86::AX,
8469 X86::GR16RegisterClass);
8470 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008471 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008472 X86::OR16ri, X86::MOV16rm,
8473 X86::LCMPXCHG16, X86::MOV16rr,
8474 X86::NOT16r, X86::AX,
8475 X86::GR16RegisterClass);
8476 case X86::ATOMXOR16:
8477 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8478 X86::XOR16ri, X86::MOV16rm,
8479 X86::LCMPXCHG16, X86::MOV16rr,
8480 X86::NOT16r, X86::AX,
8481 X86::GR16RegisterClass);
8482 case X86::ATOMNAND16:
8483 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8484 X86::AND16ri, X86::MOV16rm,
8485 X86::LCMPXCHG16, X86::MOV16rr,
8486 X86::NOT16r, X86::AX,
8487 X86::GR16RegisterClass, true);
8488 case X86::ATOMMIN16:
8489 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8490 case X86::ATOMMAX16:
8491 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8492 case X86::ATOMUMIN16:
8493 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8494 case X86::ATOMUMAX16:
8495 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8496
8497 case X86::ATOMAND8:
8498 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8499 X86::AND8ri, X86::MOV8rm,
8500 X86::LCMPXCHG8, X86::MOV8rr,
8501 X86::NOT8r, X86::AL,
8502 X86::GR8RegisterClass);
8503 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008504 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008505 X86::OR8ri, X86::MOV8rm,
8506 X86::LCMPXCHG8, X86::MOV8rr,
8507 X86::NOT8r, X86::AL,
8508 X86::GR8RegisterClass);
8509 case X86::ATOMXOR8:
8510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8511 X86::XOR8ri, X86::MOV8rm,
8512 X86::LCMPXCHG8, X86::MOV8rr,
8513 X86::NOT8r, X86::AL,
8514 X86::GR8RegisterClass);
8515 case X86::ATOMNAND8:
8516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8517 X86::AND8ri, X86::MOV8rm,
8518 X86::LCMPXCHG8, X86::MOV8rr,
8519 X86::NOT8r, X86::AL,
8520 X86::GR8RegisterClass, true);
8521 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008522 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008523 case X86::ATOMAND64:
8524 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008525 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008526 X86::LCMPXCHG64, X86::MOV64rr,
8527 X86::NOT64r, X86::RAX,
8528 X86::GR64RegisterClass);
8529 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008530 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8531 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008532 X86::LCMPXCHG64, X86::MOV64rr,
8533 X86::NOT64r, X86::RAX,
8534 X86::GR64RegisterClass);
8535 case X86::ATOMXOR64:
8536 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008537 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008538 X86::LCMPXCHG64, X86::MOV64rr,
8539 X86::NOT64r, X86::RAX,
8540 X86::GR64RegisterClass);
8541 case X86::ATOMNAND64:
8542 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8543 X86::AND64ri32, X86::MOV64rm,
8544 X86::LCMPXCHG64, X86::MOV64rr,
8545 X86::NOT64r, X86::RAX,
8546 X86::GR64RegisterClass, true);
8547 case X86::ATOMMIN64:
8548 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8549 case X86::ATOMMAX64:
8550 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8551 case X86::ATOMUMIN64:
8552 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8553 case X86::ATOMUMAX64:
8554 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008555
8556 // This group does 64-bit operations on a 32-bit host.
8557 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008558 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008559 X86::AND32rr, X86::AND32rr,
8560 X86::AND32ri, X86::AND32ri,
8561 false);
8562 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008563 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008564 X86::OR32rr, X86::OR32rr,
8565 X86::OR32ri, X86::OR32ri,
8566 false);
8567 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008568 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008569 X86::XOR32rr, X86::XOR32rr,
8570 X86::XOR32ri, X86::XOR32ri,
8571 false);
8572 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008573 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008574 X86::AND32rr, X86::AND32rr,
8575 X86::AND32ri, X86::AND32ri,
8576 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008577 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008578 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008579 X86::ADD32rr, X86::ADC32rr,
8580 X86::ADD32ri, X86::ADC32ri,
8581 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008582 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008583 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008584 X86::SUB32rr, X86::SBB32rr,
8585 X86::SUB32ri, X86::SBB32ri,
8586 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008587 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008588 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008589 X86::MOV32rr, X86::MOV32rr,
8590 X86::MOV32ri, X86::MOV32ri,
8591 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008592 case X86::VASTART_SAVE_XMM_REGS:
8593 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008594 }
8595}
8596
8597//===----------------------------------------------------------------------===//
8598// X86 Optimization Hooks
8599//===----------------------------------------------------------------------===//
8600
Dan Gohman475871a2008-07-27 21:46:04 +00008601void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008602 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008603 APInt &KnownZero,
8604 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008605 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008606 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008607 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008608 assert((Opc >= ISD::BUILTIN_OP_END ||
8609 Opc == ISD::INTRINSIC_WO_CHAIN ||
8610 Opc == ISD::INTRINSIC_W_CHAIN ||
8611 Opc == ISD::INTRINSIC_VOID) &&
8612 "Should use MaskedValueIsZero if you don't know whether Op"
8613 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008614
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008615 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008616 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008617 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008618 case X86ISD::ADD:
8619 case X86ISD::SUB:
8620 case X86ISD::SMUL:
8621 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008622 case X86ISD::INC:
8623 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008624 case X86ISD::OR:
8625 case X86ISD::XOR:
8626 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008627 // These nodes' second result is a boolean.
8628 if (Op.getResNo() == 0)
8629 break;
8630 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008631 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008632 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8633 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008634 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008635 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008636}
Chris Lattner259e97c2006-01-31 19:43:35 +00008637
Evan Cheng206ee9d2006-07-07 08:33:52 +00008638/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008639/// node is a GlobalAddress + offset.
8640bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8641 GlobalValue* &GA, int64_t &Offset) const{
8642 if (N->getOpcode() == X86ISD::Wrapper) {
8643 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008644 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008645 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008646 return true;
8647 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008648 }
Evan Chengad4196b2008-05-12 19:56:52 +00008649 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008650}
8651
Nate Begeman9008ca62009-04-27 18:41:29 +00008652static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008653 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008654 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008655 SelectionDAG &DAG, MachineFrameInfo *MFI,
8656 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008657 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008658 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008659 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008660 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008661 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008662 return false;
8663 continue;
8664 }
8665
Dan Gohman475871a2008-07-27 21:46:04 +00008666 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008667 if (!Elt.getNode() ||
8668 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008669 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008670 if (!LDBase) {
8671 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008672 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008673 LDBase = cast<LoadSDNode>(Elt.getNode());
8674 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008675 continue;
8676 }
8677 if (Elt.getOpcode() == ISD::UNDEF)
8678 continue;
8679
Nate Begemanabc01992009-06-05 21:37:30 +00008680 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008681 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008682 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008683 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008684 }
8685 return true;
8686}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008687
8688/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8689/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8690/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008691/// order. In the case of v2i64, it will see if it can rewrite the
8692/// shuffle to be an appropriate build vector so it can take advantage of
8693// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008694static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008695 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008696 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008697 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008698 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008699 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8700 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008701
Eli Friedman7a5e5552009-06-07 06:52:44 +00008702 if (VT.getSizeInBits() != 128)
8703 return SDValue();
8704
Mon P Wang1e955802009-04-03 02:43:30 +00008705 // Try to combine a vector_shuffle into a 128-bit load.
8706 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008707 LoadSDNode *LD = NULL;
8708 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008709 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008710 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008711 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008712
Eli Friedman7a5e5552009-06-07 06:52:44 +00008713 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008714 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008715 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8716 LD->getSrcValue(), LD->getSrcValueOffset(),
8717 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008718 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008719 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008720 LD->isVolatile(), LD->getAlignment());
8721 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008722 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008723 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8724 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008725 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8726 }
8727 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008728}
Evan Chengd880b972008-05-09 21:53:03 +00008729
Chris Lattner83e6c992006-10-04 06:57:07 +00008730/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008731static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008732 const X86Subtarget *Subtarget) {
8733 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008734 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008735 // Get the LHS/RHS of the select.
8736 SDValue LHS = N->getOperand(1);
8737 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008738
Dan Gohman670e5392009-09-21 18:03:22 +00008739 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8740 // instructions have the peculiarity that if either operand is a NaN,
8741 // they chose what we call the RHS operand (and as such are not symmetric).
8742 // It happens that this matches the semantics of the common C idiom
8743 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008744 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008745 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008746 Cond.getOpcode() == ISD::SETCC) {
8747 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008748
Chris Lattner47b4ce82009-03-11 05:48:52 +00008749 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008750 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008751 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8752 switch (CC) {
8753 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008754 case ISD::SETULT:
8755 // This can be a min if we can prove that at least one of the operands
8756 // is not a nan.
8757 if (!FiniteOnlyFPMath()) {
8758 if (DAG.isKnownNeverNaN(RHS)) {
8759 // Put the potential NaN in the RHS so that SSE will preserve it.
8760 std::swap(LHS, RHS);
8761 } else if (!DAG.isKnownNeverNaN(LHS))
8762 break;
8763 }
8764 Opcode = X86ISD::FMIN;
8765 break;
8766 case ISD::SETOLE:
8767 // This can be a min if we can prove that at least one of the operands
8768 // is not a nan.
8769 if (!FiniteOnlyFPMath()) {
8770 if (DAG.isKnownNeverNaN(LHS)) {
8771 // Put the potential NaN in the RHS so that SSE will preserve it.
8772 std::swap(LHS, RHS);
8773 } else if (!DAG.isKnownNeverNaN(RHS))
8774 break;
8775 }
8776 Opcode = X86ISD::FMIN;
8777 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008778 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008779 // This can be a min, but if either operand is a NaN we need it to
8780 // preserve the original LHS.
8781 std::swap(LHS, RHS);
8782 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008783 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008784 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008785 Opcode = X86ISD::FMIN;
8786 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008787
Dan Gohman670e5392009-09-21 18:03:22 +00008788 case ISD::SETOGE:
8789 // This can be a max if we can prove that at least one of the operands
8790 // is not a nan.
8791 if (!FiniteOnlyFPMath()) {
8792 if (DAG.isKnownNeverNaN(LHS)) {
8793 // Put the potential NaN in the RHS so that SSE will preserve it.
8794 std::swap(LHS, RHS);
8795 } else if (!DAG.isKnownNeverNaN(RHS))
8796 break;
8797 }
8798 Opcode = X86ISD::FMAX;
8799 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008800 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008801 // This can be a max if we can prove that at least one of the operands
8802 // is not a nan.
8803 if (!FiniteOnlyFPMath()) {
8804 if (DAG.isKnownNeverNaN(RHS)) {
8805 // Put the potential NaN in the RHS so that SSE will preserve it.
8806 std::swap(LHS, RHS);
8807 } else if (!DAG.isKnownNeverNaN(LHS))
8808 break;
8809 }
8810 Opcode = X86ISD::FMAX;
8811 break;
8812 case ISD::SETUGE:
8813 // This can be a max, but if either operand is a NaN we need it to
8814 // preserve the original LHS.
8815 std::swap(LHS, RHS);
8816 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008817 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008818 case ISD::SETGE:
8819 Opcode = X86ISD::FMAX;
8820 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008821 }
Dan Gohman670e5392009-09-21 18:03:22 +00008822 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008823 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8824 switch (CC) {
8825 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008826 case ISD::SETOGE:
8827 // This can be a min if we can prove that at least one of the operands
8828 // is not a nan.
8829 if (!FiniteOnlyFPMath()) {
8830 if (DAG.isKnownNeverNaN(RHS)) {
8831 // Put the potential NaN in the RHS so that SSE will preserve it.
8832 std::swap(LHS, RHS);
8833 } else if (!DAG.isKnownNeverNaN(LHS))
8834 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008835 }
Dan Gohman670e5392009-09-21 18:03:22 +00008836 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008837 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008838 case ISD::SETUGT:
8839 // This can be a min if we can prove that at least one of the operands
8840 // is not a nan.
8841 if (!FiniteOnlyFPMath()) {
8842 if (DAG.isKnownNeverNaN(LHS)) {
8843 // Put the potential NaN in the RHS so that SSE will preserve it.
8844 std::swap(LHS, RHS);
8845 } else if (!DAG.isKnownNeverNaN(RHS))
8846 break;
8847 }
8848 Opcode = X86ISD::FMIN;
8849 break;
8850 case ISD::SETUGE:
8851 // This can be a min, but if either operand is a NaN we need it to
8852 // preserve the original LHS.
8853 std::swap(LHS, RHS);
8854 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008855 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008856 case ISD::SETGE:
8857 Opcode = X86ISD::FMIN;
8858 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008859
Dan Gohman670e5392009-09-21 18:03:22 +00008860 case ISD::SETULT:
8861 // This can be a max if we can prove that at least one of the operands
8862 // is not a nan.
8863 if (!FiniteOnlyFPMath()) {
8864 if (DAG.isKnownNeverNaN(LHS)) {
8865 // Put the potential NaN in the RHS so that SSE will preserve it.
8866 std::swap(LHS, RHS);
8867 } else if (!DAG.isKnownNeverNaN(RHS))
8868 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008869 }
Dan Gohman670e5392009-09-21 18:03:22 +00008870 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008871 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008872 case ISD::SETOLE:
8873 // This can be a max if we can prove that at least one of the operands
8874 // is not a nan.
8875 if (!FiniteOnlyFPMath()) {
8876 if (DAG.isKnownNeverNaN(RHS)) {
8877 // Put the potential NaN in the RHS so that SSE will preserve it.
8878 std::swap(LHS, RHS);
8879 } else if (!DAG.isKnownNeverNaN(LHS))
8880 break;
8881 }
8882 Opcode = X86ISD::FMAX;
8883 break;
8884 case ISD::SETULE:
8885 // This can be a max, but if either operand is a NaN we need it to
8886 // preserve the original LHS.
8887 std::swap(LHS, RHS);
8888 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008889 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008890 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008891 Opcode = X86ISD::FMAX;
8892 break;
8893 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008894 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008895
Chris Lattner47b4ce82009-03-11 05:48:52 +00008896 if (Opcode)
8897 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008898 }
Eric Christopherfd179292009-08-27 18:07:15 +00008899
Chris Lattnerd1980a52009-03-12 06:52:53 +00008900 // If this is a select between two integer constants, try to do some
8901 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008902 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8903 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008904 // Don't do this for crazy integer types.
8905 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8906 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008907 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008908 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008909
Chris Lattnercee56e72009-03-13 05:53:31 +00008910 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008911 // Efficiently invertible.
8912 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8913 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8914 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8915 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008916 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008917 }
Eric Christopherfd179292009-08-27 18:07:15 +00008918
Chris Lattnerd1980a52009-03-12 06:52:53 +00008919 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008920 if (FalseC->getAPIntValue() == 0 &&
8921 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008922 if (NeedsCondInvert) // Invert the condition if needed.
8923 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8924 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008925
Chris Lattnerd1980a52009-03-12 06:52:53 +00008926 // Zero extend the condition if needed.
8927 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008928
Chris Lattnercee56e72009-03-13 05:53:31 +00008929 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008930 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008931 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008932 }
Eric Christopherfd179292009-08-27 18:07:15 +00008933
Chris Lattner97a29a52009-03-13 05:22:11 +00008934 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008935 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008936 if (NeedsCondInvert) // Invert the condition if needed.
8937 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8938 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008939
Chris Lattner97a29a52009-03-13 05:22:11 +00008940 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008941 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8942 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008943 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008944 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008945 }
Eric Christopherfd179292009-08-27 18:07:15 +00008946
Chris Lattnercee56e72009-03-13 05:53:31 +00008947 // Optimize cases that will turn into an LEA instruction. This requires
8948 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008949 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008950 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008951 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008952
Chris Lattnercee56e72009-03-13 05:53:31 +00008953 bool isFastMultiplier = false;
8954 if (Diff < 10) {
8955 switch ((unsigned char)Diff) {
8956 default: break;
8957 case 1: // result = add base, cond
8958 case 2: // result = lea base( , cond*2)
8959 case 3: // result = lea base(cond, cond*2)
8960 case 4: // result = lea base( , cond*4)
8961 case 5: // result = lea base(cond, cond*4)
8962 case 8: // result = lea base( , cond*8)
8963 case 9: // result = lea base(cond, cond*8)
8964 isFastMultiplier = true;
8965 break;
8966 }
8967 }
Eric Christopherfd179292009-08-27 18:07:15 +00008968
Chris Lattnercee56e72009-03-13 05:53:31 +00008969 if (isFastMultiplier) {
8970 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8971 if (NeedsCondInvert) // Invert the condition if needed.
8972 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8973 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008974
Chris Lattnercee56e72009-03-13 05:53:31 +00008975 // Zero extend the condition if needed.
8976 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8977 Cond);
8978 // Scale the condition by the difference.
8979 if (Diff != 1)
8980 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8981 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008982
Chris Lattnercee56e72009-03-13 05:53:31 +00008983 // Add the base if non-zero.
8984 if (FalseC->getAPIntValue() != 0)
8985 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8986 SDValue(FalseC, 0));
8987 return Cond;
8988 }
Eric Christopherfd179292009-08-27 18:07:15 +00008989 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008990 }
8991 }
Eric Christopherfd179292009-08-27 18:07:15 +00008992
Dan Gohman475871a2008-07-27 21:46:04 +00008993 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008994}
8995
Chris Lattnerd1980a52009-03-12 06:52:53 +00008996/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8997static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8998 TargetLowering::DAGCombinerInfo &DCI) {
8999 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009000
Chris Lattnerd1980a52009-03-12 06:52:53 +00009001 // If the flag operand isn't dead, don't touch this CMOV.
9002 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9003 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009004
Chris Lattnerd1980a52009-03-12 06:52:53 +00009005 // If this is a select between two integer constants, try to do some
9006 // optimizations. Note that the operands are ordered the opposite of SELECT
9007 // operands.
9008 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9009 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9010 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9011 // larger than FalseC (the false value).
9012 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009013
Chris Lattnerd1980a52009-03-12 06:52:53 +00009014 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9015 CC = X86::GetOppositeBranchCondition(CC);
9016 std::swap(TrueC, FalseC);
9017 }
Eric Christopherfd179292009-08-27 18:07:15 +00009018
Chris Lattnerd1980a52009-03-12 06:52:53 +00009019 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009020 // This is efficient for any integer data type (including i8/i16) and
9021 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009022 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9023 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009024 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9025 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009026
Chris Lattnerd1980a52009-03-12 06:52:53 +00009027 // Zero extend the condition if needed.
9028 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009029
Chris Lattnerd1980a52009-03-12 06:52:53 +00009030 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9031 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009032 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009033 if (N->getNumValues() == 2) // Dead flag value?
9034 return DCI.CombineTo(N, Cond, SDValue());
9035 return Cond;
9036 }
Eric Christopherfd179292009-08-27 18:07:15 +00009037
Chris Lattnercee56e72009-03-13 05:53:31 +00009038 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9039 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009040 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9041 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009042 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9043 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009044
Chris Lattner97a29a52009-03-13 05:22:11 +00009045 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009046 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9047 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009048 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9049 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009050
Chris Lattner97a29a52009-03-13 05:22:11 +00009051 if (N->getNumValues() == 2) // Dead flag value?
9052 return DCI.CombineTo(N, Cond, SDValue());
9053 return Cond;
9054 }
Eric Christopherfd179292009-08-27 18:07:15 +00009055
Chris Lattnercee56e72009-03-13 05:53:31 +00009056 // Optimize cases that will turn into an LEA instruction. This requires
9057 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009058 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009059 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009060 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009061
Chris Lattnercee56e72009-03-13 05:53:31 +00009062 bool isFastMultiplier = false;
9063 if (Diff < 10) {
9064 switch ((unsigned char)Diff) {
9065 default: break;
9066 case 1: // result = add base, cond
9067 case 2: // result = lea base( , cond*2)
9068 case 3: // result = lea base(cond, cond*2)
9069 case 4: // result = lea base( , cond*4)
9070 case 5: // result = lea base(cond, cond*4)
9071 case 8: // result = lea base( , cond*8)
9072 case 9: // result = lea base(cond, cond*8)
9073 isFastMultiplier = true;
9074 break;
9075 }
9076 }
Eric Christopherfd179292009-08-27 18:07:15 +00009077
Chris Lattnercee56e72009-03-13 05:53:31 +00009078 if (isFastMultiplier) {
9079 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9080 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009081 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9082 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009083 // Zero extend the condition if needed.
9084 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9085 Cond);
9086 // Scale the condition by the difference.
9087 if (Diff != 1)
9088 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9089 DAG.getConstant(Diff, Cond.getValueType()));
9090
9091 // Add the base if non-zero.
9092 if (FalseC->getAPIntValue() != 0)
9093 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9094 SDValue(FalseC, 0));
9095 if (N->getNumValues() == 2) // Dead flag value?
9096 return DCI.CombineTo(N, Cond, SDValue());
9097 return Cond;
9098 }
Eric Christopherfd179292009-08-27 18:07:15 +00009099 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009100 }
9101 }
9102 return SDValue();
9103}
9104
9105
Evan Cheng0b0cd912009-03-28 05:57:29 +00009106/// PerformMulCombine - Optimize a single multiply with constant into two
9107/// in order to implement it with two cheaper instructions, e.g.
9108/// LEA + SHL, LEA + LEA.
9109static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9110 TargetLowering::DAGCombinerInfo &DCI) {
9111 if (DAG.getMachineFunction().
9112 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9113 return SDValue();
9114
9115 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9116 return SDValue();
9117
Owen Andersone50ed302009-08-10 22:56:29 +00009118 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009119 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009120 return SDValue();
9121
9122 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9123 if (!C)
9124 return SDValue();
9125 uint64_t MulAmt = C->getZExtValue();
9126 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9127 return SDValue();
9128
9129 uint64_t MulAmt1 = 0;
9130 uint64_t MulAmt2 = 0;
9131 if ((MulAmt % 9) == 0) {
9132 MulAmt1 = 9;
9133 MulAmt2 = MulAmt / 9;
9134 } else if ((MulAmt % 5) == 0) {
9135 MulAmt1 = 5;
9136 MulAmt2 = MulAmt / 5;
9137 } else if ((MulAmt % 3) == 0) {
9138 MulAmt1 = 3;
9139 MulAmt2 = MulAmt / 3;
9140 }
9141 if (MulAmt2 &&
9142 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9143 DebugLoc DL = N->getDebugLoc();
9144
9145 if (isPowerOf2_64(MulAmt2) &&
9146 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9147 // If second multiplifer is pow2, issue it first. We want the multiply by
9148 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9149 // is an add.
9150 std::swap(MulAmt1, MulAmt2);
9151
9152 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009153 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009154 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009155 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009156 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009157 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009158 DAG.getConstant(MulAmt1, VT));
9159
Eric Christopherfd179292009-08-27 18:07:15 +00009160 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009161 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009162 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009163 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009164 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009165 DAG.getConstant(MulAmt2, VT));
9166
9167 // Do not add new nodes to DAG combiner worklist.
9168 DCI.CombineTo(N, NewMul, false);
9169 }
9170 return SDValue();
9171}
9172
Evan Chengad9c0a32009-12-15 00:53:42 +00009173static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9174 SDValue N0 = N->getOperand(0);
9175 SDValue N1 = N->getOperand(1);
9176 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9177 EVT VT = N0.getValueType();
9178
9179 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9180 // since the result of setcc_c is all zero's or all ones.
9181 if (N1C && N0.getOpcode() == ISD::AND &&
9182 N0.getOperand(1).getOpcode() == ISD::Constant) {
9183 SDValue N00 = N0.getOperand(0);
9184 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9185 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9186 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9187 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9188 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9189 APInt ShAmt = N1C->getAPIntValue();
9190 Mask = Mask.shl(ShAmt);
9191 if (Mask != 0)
9192 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9193 N00, DAG.getConstant(Mask, VT));
9194 }
9195 }
9196
9197 return SDValue();
9198}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009199
Nate Begeman740ab032009-01-26 00:52:55 +00009200/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9201/// when possible.
9202static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9203 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009204 EVT VT = N->getValueType(0);
9205 if (!VT.isVector() && VT.isInteger() &&
9206 N->getOpcode() == ISD::SHL)
9207 return PerformSHLCombine(N, DAG);
9208
Nate Begeman740ab032009-01-26 00:52:55 +00009209 // On X86 with SSE2 support, we can transform this to a vector shift if
9210 // all elements are shifted by the same amount. We can't do this in legalize
9211 // because the a constant vector is typically transformed to a constant pool
9212 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009213 if (!Subtarget->hasSSE2())
9214 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009215
Owen Anderson825b72b2009-08-11 20:47:22 +00009216 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009217 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009218
Mon P Wang3becd092009-01-28 08:12:05 +00009219 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009220 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009221 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009222 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009223 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9224 unsigned NumElts = VT.getVectorNumElements();
9225 unsigned i = 0;
9226 for (; i != NumElts; ++i) {
9227 SDValue Arg = ShAmtOp.getOperand(i);
9228 if (Arg.getOpcode() == ISD::UNDEF) continue;
9229 BaseShAmt = Arg;
9230 break;
9231 }
9232 for (; i != NumElts; ++i) {
9233 SDValue Arg = ShAmtOp.getOperand(i);
9234 if (Arg.getOpcode() == ISD::UNDEF) continue;
9235 if (Arg != BaseShAmt) {
9236 return SDValue();
9237 }
9238 }
9239 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009240 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009241 SDValue InVec = ShAmtOp.getOperand(0);
9242 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9243 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9244 unsigned i = 0;
9245 for (; i != NumElts; ++i) {
9246 SDValue Arg = InVec.getOperand(i);
9247 if (Arg.getOpcode() == ISD::UNDEF) continue;
9248 BaseShAmt = Arg;
9249 break;
9250 }
9251 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9252 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9253 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9254 if (C->getZExtValue() == SplatIdx)
9255 BaseShAmt = InVec.getOperand(1);
9256 }
9257 }
9258 if (BaseShAmt.getNode() == 0)
9259 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9260 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009261 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009262 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009263
Mon P Wangefa42202009-09-03 19:56:25 +00009264 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009265 if (EltVT.bitsGT(MVT::i32))
9266 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9267 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009268 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009269
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009270 // The shift amount is identical so we can do a vector shift.
9271 SDValue ValOp = N->getOperand(0);
9272 switch (N->getOpcode()) {
9273 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009274 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009275 break;
9276 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009277 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009278 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009279 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009280 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009281 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009282 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009283 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009284 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009285 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009286 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009287 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009288 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009289 break;
9290 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009291 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009292 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009293 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009294 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009295 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009296 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009297 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009298 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009299 break;
9300 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009301 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009302 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009303 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009304 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009305 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009306 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009307 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009308 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009309 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009310 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009311 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009312 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009313 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009314 }
9315 return SDValue();
9316}
9317
Evan Cheng760d1942010-01-04 21:22:48 +00009318static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9319 const X86Subtarget *Subtarget) {
9320 EVT VT = N->getValueType(0);
9321 if (VT != MVT::i64 || !Subtarget->is64Bit())
9322 return SDValue();
9323
9324 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9325 SDValue N0 = N->getOperand(0);
9326 SDValue N1 = N->getOperand(1);
9327 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9328 std::swap(N0, N1);
9329 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9330 return SDValue();
9331
9332 SDValue ShAmt0 = N0.getOperand(1);
9333 if (ShAmt0.getValueType() != MVT::i8)
9334 return SDValue();
9335 SDValue ShAmt1 = N1.getOperand(1);
9336 if (ShAmt1.getValueType() != MVT::i8)
9337 return SDValue();
9338 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9339 ShAmt0 = ShAmt0.getOperand(0);
9340 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9341 ShAmt1 = ShAmt1.getOperand(0);
9342
9343 DebugLoc DL = N->getDebugLoc();
9344 unsigned Opc = X86ISD::SHLD;
9345 SDValue Op0 = N0.getOperand(0);
9346 SDValue Op1 = N1.getOperand(0);
9347 if (ShAmt0.getOpcode() == ISD::SUB) {
9348 Opc = X86ISD::SHRD;
9349 std::swap(Op0, Op1);
9350 std::swap(ShAmt0, ShAmt1);
9351 }
9352
9353 if (ShAmt1.getOpcode() == ISD::SUB) {
9354 SDValue Sum = ShAmt1.getOperand(0);
9355 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9356 if (SumC->getSExtValue() == 64 &&
9357 ShAmt1.getOperand(1) == ShAmt0)
9358 return DAG.getNode(Opc, DL, VT,
9359 Op0, Op1,
9360 DAG.getNode(ISD::TRUNCATE, DL,
9361 MVT::i8, ShAmt0));
9362 }
9363 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9364 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9365 if (ShAmt0C &&
9366 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9367 return DAG.getNode(Opc, DL, VT,
9368 N0.getOperand(0), N1.getOperand(0),
9369 DAG.getNode(ISD::TRUNCATE, DL,
9370 MVT::i8, ShAmt0));
9371 }
9372
9373 return SDValue();
9374}
9375
Chris Lattner149a4e52008-02-22 02:09:43 +00009376/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009377static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009378 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009379 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9380 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009381 // A preferable solution to the general problem is to figure out the right
9382 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009383
9384 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009385 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009386 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009387 if (VT.getSizeInBits() != 64)
9388 return SDValue();
9389
Devang Patel578efa92009-06-05 21:57:13 +00009390 const Function *F = DAG.getMachineFunction().getFunction();
9391 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009392 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009393 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009394 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009395 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009396 isa<LoadSDNode>(St->getValue()) &&
9397 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9398 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009399 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009400 LoadSDNode *Ld = 0;
9401 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009402 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009403 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009404 // Must be a store of a load. We currently handle two cases: the load
9405 // is a direct child, and it's under an intervening TokenFactor. It is
9406 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009407 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009408 Ld = cast<LoadSDNode>(St->getChain());
9409 else if (St->getValue().hasOneUse() &&
9410 ChainVal->getOpcode() == ISD::TokenFactor) {
9411 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009412 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009413 TokenFactorIndex = i;
9414 Ld = cast<LoadSDNode>(St->getValue());
9415 } else
9416 Ops.push_back(ChainVal->getOperand(i));
9417 }
9418 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009419
Evan Cheng536e6672009-03-12 05:59:15 +00009420 if (!Ld || !ISD::isNormalLoad(Ld))
9421 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009422
Evan Cheng536e6672009-03-12 05:59:15 +00009423 // If this is not the MMX case, i.e. we are just turning i64 load/store
9424 // into f64 load/store, avoid the transformation if there are multiple
9425 // uses of the loaded value.
9426 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9427 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009428
Evan Cheng536e6672009-03-12 05:59:15 +00009429 DebugLoc LdDL = Ld->getDebugLoc();
9430 DebugLoc StDL = N->getDebugLoc();
9431 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9432 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9433 // pair instead.
9434 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009435 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009436 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9437 Ld->getBasePtr(), Ld->getSrcValue(),
9438 Ld->getSrcValueOffset(), Ld->isVolatile(),
9439 Ld->getAlignment());
9440 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009441 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009442 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009443 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009444 Ops.size());
9445 }
Evan Cheng536e6672009-03-12 05:59:15 +00009446 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009447 St->getSrcValue(), St->getSrcValueOffset(),
9448 St->isVolatile(), St->getAlignment());
9449 }
Evan Cheng536e6672009-03-12 05:59:15 +00009450
9451 // Otherwise, lower to two pairs of 32-bit loads / stores.
9452 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009453 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9454 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009455
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009457 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9458 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009459 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009460 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9461 Ld->isVolatile(),
9462 MinAlign(Ld->getAlignment(), 4));
9463
9464 SDValue NewChain = LoLd.getValue(1);
9465 if (TokenFactorIndex != -1) {
9466 Ops.push_back(LoLd);
9467 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009468 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009469 Ops.size());
9470 }
9471
9472 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009473 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9474 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009475
9476 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9477 St->getSrcValue(), St->getSrcValueOffset(),
9478 St->isVolatile(), St->getAlignment());
9479 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9480 St->getSrcValue(),
9481 St->getSrcValueOffset() + 4,
9482 St->isVolatile(),
9483 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009484 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009485 }
Dan Gohman475871a2008-07-27 21:46:04 +00009486 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009487}
9488
Chris Lattner6cf73262008-01-25 06:14:17 +00009489/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9490/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009491static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009492 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9493 // F[X]OR(0.0, x) -> x
9494 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009495 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9496 if (C->getValueAPF().isPosZero())
9497 return N->getOperand(1);
9498 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9499 if (C->getValueAPF().isPosZero())
9500 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009501 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009502}
9503
9504/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009505static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009506 // FAND(0.0, x) -> 0.0
9507 // FAND(x, 0.0) -> 0.0
9508 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9509 if (C->getValueAPF().isPosZero())
9510 return N->getOperand(0);
9511 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9512 if (C->getValueAPF().isPosZero())
9513 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009514 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009515}
9516
Dan Gohmane5af2d32009-01-29 01:59:02 +00009517static SDValue PerformBTCombine(SDNode *N,
9518 SelectionDAG &DAG,
9519 TargetLowering::DAGCombinerInfo &DCI) {
9520 // BT ignores high bits in the bit index operand.
9521 SDValue Op1 = N->getOperand(1);
9522 if (Op1.hasOneUse()) {
9523 unsigned BitWidth = Op1.getValueSizeInBits();
9524 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9525 APInt KnownZero, KnownOne;
9526 TargetLowering::TargetLoweringOpt TLO(DAG);
9527 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9528 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9529 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9530 DCI.CommitTargetLoweringOpt(TLO);
9531 }
9532 return SDValue();
9533}
Chris Lattner83e6c992006-10-04 06:57:07 +00009534
Eli Friedman7a5e5552009-06-07 06:52:44 +00009535static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9536 SDValue Op = N->getOperand(0);
9537 if (Op.getOpcode() == ISD::BIT_CONVERT)
9538 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009539 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009540 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009541 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009542 OpVT.getVectorElementType().getSizeInBits()) {
9543 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9544 }
9545 return SDValue();
9546}
9547
Owen Anderson99177002009-06-29 18:04:45 +00009548// On X86 and X86-64, atomic operations are lowered to locked instructions.
9549// Locked instructions, in turn, have implicit fence semantics (all memory
9550// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009551// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009552// fence-atomic-fence.
9553static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9554 SDValue atomic = N->getOperand(0);
9555 switch (atomic.getOpcode()) {
9556 case ISD::ATOMIC_CMP_SWAP:
9557 case ISD::ATOMIC_SWAP:
9558 case ISD::ATOMIC_LOAD_ADD:
9559 case ISD::ATOMIC_LOAD_SUB:
9560 case ISD::ATOMIC_LOAD_AND:
9561 case ISD::ATOMIC_LOAD_OR:
9562 case ISD::ATOMIC_LOAD_XOR:
9563 case ISD::ATOMIC_LOAD_NAND:
9564 case ISD::ATOMIC_LOAD_MIN:
9565 case ISD::ATOMIC_LOAD_MAX:
9566 case ISD::ATOMIC_LOAD_UMIN:
9567 case ISD::ATOMIC_LOAD_UMAX:
9568 break;
9569 default:
9570 return SDValue();
9571 }
Eric Christopherfd179292009-08-27 18:07:15 +00009572
Owen Anderson99177002009-06-29 18:04:45 +00009573 SDValue fence = atomic.getOperand(0);
9574 if (fence.getOpcode() != ISD::MEMBARRIER)
9575 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009576
Owen Anderson99177002009-06-29 18:04:45 +00009577 switch (atomic.getOpcode()) {
9578 case ISD::ATOMIC_CMP_SWAP:
9579 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9580 atomic.getOperand(1), atomic.getOperand(2),
9581 atomic.getOperand(3));
9582 case ISD::ATOMIC_SWAP:
9583 case ISD::ATOMIC_LOAD_ADD:
9584 case ISD::ATOMIC_LOAD_SUB:
9585 case ISD::ATOMIC_LOAD_AND:
9586 case ISD::ATOMIC_LOAD_OR:
9587 case ISD::ATOMIC_LOAD_XOR:
9588 case ISD::ATOMIC_LOAD_NAND:
9589 case ISD::ATOMIC_LOAD_MIN:
9590 case ISD::ATOMIC_LOAD_MAX:
9591 case ISD::ATOMIC_LOAD_UMIN:
9592 case ISD::ATOMIC_LOAD_UMAX:
9593 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9594 atomic.getOperand(1), atomic.getOperand(2));
9595 default:
9596 return SDValue();
9597 }
9598}
9599
Evan Cheng2e489c42009-12-16 00:53:11 +00009600static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9601 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9602 // (and (i32 x86isd::setcc_carry), 1)
9603 // This eliminates the zext. This transformation is necessary because
9604 // ISD::SETCC is always legalized to i8.
9605 DebugLoc dl = N->getDebugLoc();
9606 SDValue N0 = N->getOperand(0);
9607 EVT VT = N->getValueType(0);
9608 if (N0.getOpcode() == ISD::AND &&
9609 N0.hasOneUse() &&
9610 N0.getOperand(0).hasOneUse()) {
9611 SDValue N00 = N0.getOperand(0);
9612 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9613 return SDValue();
9614 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9615 if (!C || C->getZExtValue() != 1)
9616 return SDValue();
9617 return DAG.getNode(ISD::AND, dl, VT,
9618 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9619 N00.getOperand(0), N00.getOperand(1)),
9620 DAG.getConstant(1, VT));
9621 }
9622
9623 return SDValue();
9624}
9625
Dan Gohman475871a2008-07-27 21:46:04 +00009626SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009627 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009628 SelectionDAG &DAG = DCI.DAG;
9629 switch (N->getOpcode()) {
9630 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009631 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009632 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009633 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009634 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009635 case ISD::SHL:
9636 case ISD::SRA:
9637 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009638 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009639 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009640 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009641 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9642 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009643 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009644 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009645 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009646 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009647 }
9648
Dan Gohman475871a2008-07-27 21:46:04 +00009649 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009650}
9651
Evan Cheng60c07e12006-07-05 22:17:51 +00009652//===----------------------------------------------------------------------===//
9653// X86 Inline Assembly Support
9654//===----------------------------------------------------------------------===//
9655
Chris Lattnerb8105652009-07-20 17:51:36 +00009656static bool LowerToBSwap(CallInst *CI) {
9657 // FIXME: this should verify that we are targetting a 486 or better. If not,
9658 // we will turn this bswap into something that will be lowered to logical ops
9659 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9660 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009661
Chris Lattnerb8105652009-07-20 17:51:36 +00009662 // Verify this is a simple bswap.
9663 if (CI->getNumOperands() != 2 ||
9664 CI->getType() != CI->getOperand(1)->getType() ||
9665 !CI->getType()->isInteger())
9666 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009667
Chris Lattnerb8105652009-07-20 17:51:36 +00009668 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9669 if (!Ty || Ty->getBitWidth() % 16 != 0)
9670 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009671
Chris Lattnerb8105652009-07-20 17:51:36 +00009672 // Okay, we can do this xform, do so now.
9673 const Type *Tys[] = { Ty };
9674 Module *M = CI->getParent()->getParent()->getParent();
9675 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009676
Chris Lattnerb8105652009-07-20 17:51:36 +00009677 Value *Op = CI->getOperand(1);
9678 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009679
Chris Lattnerb8105652009-07-20 17:51:36 +00009680 CI->replaceAllUsesWith(Op);
9681 CI->eraseFromParent();
9682 return true;
9683}
9684
9685bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9686 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9687 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9688
9689 std::string AsmStr = IA->getAsmString();
9690
9691 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009692 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009693 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9694
9695 switch (AsmPieces.size()) {
9696 default: return false;
9697 case 1:
9698 AsmStr = AsmPieces[0];
9699 AsmPieces.clear();
9700 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9701
9702 // bswap $0
9703 if (AsmPieces.size() == 2 &&
9704 (AsmPieces[0] == "bswap" ||
9705 AsmPieces[0] == "bswapq" ||
9706 AsmPieces[0] == "bswapl") &&
9707 (AsmPieces[1] == "$0" ||
9708 AsmPieces[1] == "${0:q}")) {
9709 // No need to check constraints, nothing other than the equivalent of
9710 // "=r,0" would be valid here.
9711 return LowerToBSwap(CI);
9712 }
9713 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009714 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009715 AsmPieces.size() == 3 &&
9716 AsmPieces[0] == "rorw" &&
9717 AsmPieces[1] == "$$8," &&
9718 AsmPieces[2] == "${0:w}" &&
9719 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9720 return LowerToBSwap(CI);
9721 }
9722 break;
9723 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009724 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009725 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009726 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9727 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9728 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009729 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009730 SplitString(AsmPieces[0], Words, " \t");
9731 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9732 Words.clear();
9733 SplitString(AsmPieces[1], Words, " \t");
9734 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9735 Words.clear();
9736 SplitString(AsmPieces[2], Words, " \t,");
9737 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9738 Words[2] == "%edx") {
9739 return LowerToBSwap(CI);
9740 }
9741 }
9742 }
9743 }
9744 break;
9745 }
9746 return false;
9747}
9748
9749
9750
Chris Lattnerf4dff842006-07-11 02:54:03 +00009751/// getConstraintType - Given a constraint letter, return the type of
9752/// constraint it is for this target.
9753X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009754X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9755 if (Constraint.size() == 1) {
9756 switch (Constraint[0]) {
9757 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009758 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009759 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009760 case 'r':
9761 case 'R':
9762 case 'l':
9763 case 'q':
9764 case 'Q':
9765 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009766 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009767 case 'Y':
9768 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009769 case 'e':
9770 case 'Z':
9771 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009772 default:
9773 break;
9774 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009775 }
Chris Lattner4234f572007-03-25 02:14:49 +00009776 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009777}
9778
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009779/// LowerXConstraint - try to replace an X constraint, which matches anything,
9780/// with another that has more specific requirements based on the type of the
9781/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009782const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009783LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009784 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9785 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009786 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009787 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009788 return "Y";
9789 if (Subtarget->hasSSE1())
9790 return "x";
9791 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009792
Chris Lattner5e764232008-04-26 23:02:14 +00009793 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009794}
9795
Chris Lattner48884cd2007-08-25 00:47:38 +00009796/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9797/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009798void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009799 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009800 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009801 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009802 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009803 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009804
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009805 switch (Constraint) {
9806 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009807 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009808 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009809 if (C->getZExtValue() <= 31) {
9810 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009811 break;
9812 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009813 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009814 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009815 case 'J':
9816 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009817 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009818 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9819 break;
9820 }
9821 }
9822 return;
9823 case 'K':
9824 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009825 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009826 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9827 break;
9828 }
9829 }
9830 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009831 case 'N':
9832 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009833 if (C->getZExtValue() <= 255) {
9834 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009835 break;
9836 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009837 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009838 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009839 case 'e': {
9840 // 32-bit signed value
9841 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9842 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009843 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9844 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009845 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009846 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009847 break;
9848 }
9849 // FIXME gcc accepts some relocatable values here too, but only in certain
9850 // memory models; it's complicated.
9851 }
9852 return;
9853 }
9854 case 'Z': {
9855 // 32-bit unsigned value
9856 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9857 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009858 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9859 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009860 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9861 break;
9862 }
9863 }
9864 // FIXME gcc accepts some relocatable values here too, but only in certain
9865 // memory models; it's complicated.
9866 return;
9867 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009868 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009869 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009870 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009871 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009872 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009873 break;
9874 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009875
Chris Lattnerdc43a882007-05-03 16:52:29 +00009876 // If we are in non-pic codegen mode, we allow the address of a global (with
9877 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009878 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009879 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009880
Chris Lattner49921962009-05-08 18:23:14 +00009881 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9882 while (1) {
9883 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9884 Offset += GA->getOffset();
9885 break;
9886 } else if (Op.getOpcode() == ISD::ADD) {
9887 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9888 Offset += C->getZExtValue();
9889 Op = Op.getOperand(0);
9890 continue;
9891 }
9892 } else if (Op.getOpcode() == ISD::SUB) {
9893 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9894 Offset += -C->getZExtValue();
9895 Op = Op.getOperand(0);
9896 continue;
9897 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009898 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009899
Chris Lattner49921962009-05-08 18:23:14 +00009900 // Otherwise, this isn't something we can handle, reject it.
9901 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009902 }
Eric Christopherfd179292009-08-27 18:07:15 +00009903
Chris Lattner36c25012009-07-10 07:34:39 +00009904 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009905 // If we require an extra load to get this address, as in PIC mode, we
9906 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009907 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9908 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009909 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009910
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009911 if (hasMemory)
9912 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9913 else
9914 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009915 Result = Op;
9916 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009917 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009918 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009919
Gabor Greifba36cb52008-08-28 21:40:38 +00009920 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009921 Ops.push_back(Result);
9922 return;
9923 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009924 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9925 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009926}
9927
Chris Lattner259e97c2006-01-31 19:43:35 +00009928std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009929getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009930 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009931 if (Constraint.size() == 1) {
9932 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009933 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009934 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009935 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9936 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009937 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009938 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9939 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9940 X86::R10D,X86::R11D,X86::R12D,
9941 X86::R13D,X86::R14D,X86::R15D,
9942 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009943 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009944 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9945 X86::SI, X86::DI, X86::R8W,X86::R9W,
9946 X86::R10W,X86::R11W,X86::R12W,
9947 X86::R13W,X86::R14W,X86::R15W,
9948 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009949 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009950 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9951 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9952 X86::R10B,X86::R11B,X86::R12B,
9953 X86::R13B,X86::R14B,X86::R15B,
9954 X86::BPL, X86::SPL, 0);
9955
Owen Anderson825b72b2009-08-11 20:47:22 +00009956 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009957 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9958 X86::RSI, X86::RDI, X86::R8, X86::R9,
9959 X86::R10, X86::R11, X86::R12,
9960 X86::R13, X86::R14, X86::R15,
9961 X86::RBP, X86::RSP, 0);
9962
9963 break;
9964 }
Eric Christopherfd179292009-08-27 18:07:15 +00009965 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009966 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009967 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009968 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009969 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009970 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009972 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009974 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9975 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009976 }
9977 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009978
Chris Lattner1efa40f2006-02-22 00:56:39 +00009979 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009980}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009981
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009982std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009983X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009984 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009985 // First, see if this is a constraint that directly corresponds to an LLVM
9986 // register class.
9987 if (Constraint.size() == 1) {
9988 // GCC Constraint Letters
9989 switch (Constraint[0]) {
9990 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009991 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009992 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009993 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009994 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009995 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009996 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009998 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009999 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010000 case 'R': // LEGACY_REGS
10001 if (VT == MVT::i8)
10002 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10003 if (VT == MVT::i16)
10004 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10005 if (VT == MVT::i32 || !Subtarget->is64Bit())
10006 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10007 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010008 case 'f': // FP Stack registers.
10009 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10010 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010011 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010012 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010013 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010014 return std::make_pair(0U, X86::RFP64RegisterClass);
10015 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010016 case 'y': // MMX_REGS if MMX allowed.
10017 if (!Subtarget->hasMMX()) break;
10018 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010019 case 'Y': // SSE_REGS if SSE2 allowed
10020 if (!Subtarget->hasSSE2()) break;
10021 // FALL THROUGH.
10022 case 'x': // SSE_REGS if SSE1 allowed
10023 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010024
Owen Anderson825b72b2009-08-11 20:47:22 +000010025 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010026 default: break;
10027 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 case MVT::f32:
10029 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010030 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010031 case MVT::f64:
10032 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010033 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010034 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010035 case MVT::v16i8:
10036 case MVT::v8i16:
10037 case MVT::v4i32:
10038 case MVT::v2i64:
10039 case MVT::v4f32:
10040 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010041 return std::make_pair(0U, X86::VR128RegisterClass);
10042 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010043 break;
10044 }
10045 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010046
Chris Lattnerf76d1802006-07-31 23:26:50 +000010047 // Use the default implementation in TargetLowering to convert the register
10048 // constraint into a member of a register class.
10049 std::pair<unsigned, const TargetRegisterClass*> Res;
10050 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010051
10052 // Not found as a standard register?
10053 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010054 // Map st(0) -> st(7) -> ST0
10055 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10056 tolower(Constraint[1]) == 's' &&
10057 tolower(Constraint[2]) == 't' &&
10058 Constraint[3] == '(' &&
10059 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10060 Constraint[5] == ')' &&
10061 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010062
Chris Lattner56d77c72009-09-13 22:41:48 +000010063 Res.first = X86::ST0+Constraint[4]-'0';
10064 Res.second = X86::RFP80RegisterClass;
10065 return Res;
10066 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010067
Chris Lattner56d77c72009-09-13 22:41:48 +000010068 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010069 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010070 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010071 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010072 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010073 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010074
10075 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010076 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010077 Res.first = X86::EFLAGS;
10078 Res.second = X86::CCRRegisterClass;
10079 return Res;
10080 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010081
Dale Johannesen330169f2008-11-13 21:52:36 +000010082 // 'A' means EAX + EDX.
10083 if (Constraint == "A") {
10084 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010085 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010086 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010087 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010088 return Res;
10089 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010090
Chris Lattnerf76d1802006-07-31 23:26:50 +000010091 // Otherwise, check to see if this is a register class of the wrong value
10092 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10093 // turn into {ax},{dx}.
10094 if (Res.second->hasType(VT))
10095 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010096
Chris Lattnerf76d1802006-07-31 23:26:50 +000010097 // All of the single-register GCC register classes map their values onto
10098 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10099 // really want an 8-bit or 32-bit register, map to the appropriate register
10100 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010101 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010102 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010103 unsigned DestReg = 0;
10104 switch (Res.first) {
10105 default: break;
10106 case X86::AX: DestReg = X86::AL; break;
10107 case X86::DX: DestReg = X86::DL; break;
10108 case X86::CX: DestReg = X86::CL; break;
10109 case X86::BX: DestReg = X86::BL; break;
10110 }
10111 if (DestReg) {
10112 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010113 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010114 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010115 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010116 unsigned DestReg = 0;
10117 switch (Res.first) {
10118 default: break;
10119 case X86::AX: DestReg = X86::EAX; break;
10120 case X86::DX: DestReg = X86::EDX; break;
10121 case X86::CX: DestReg = X86::ECX; break;
10122 case X86::BX: DestReg = X86::EBX; break;
10123 case X86::SI: DestReg = X86::ESI; break;
10124 case X86::DI: DestReg = X86::EDI; break;
10125 case X86::BP: DestReg = X86::EBP; break;
10126 case X86::SP: DestReg = X86::ESP; break;
10127 }
10128 if (DestReg) {
10129 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010130 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010131 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010132 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010133 unsigned DestReg = 0;
10134 switch (Res.first) {
10135 default: break;
10136 case X86::AX: DestReg = X86::RAX; break;
10137 case X86::DX: DestReg = X86::RDX; break;
10138 case X86::CX: DestReg = X86::RCX; break;
10139 case X86::BX: DestReg = X86::RBX; break;
10140 case X86::SI: DestReg = X86::RSI; break;
10141 case X86::DI: DestReg = X86::RDI; break;
10142 case X86::BP: DestReg = X86::RBP; break;
10143 case X86::SP: DestReg = X86::RSP; break;
10144 }
10145 if (DestReg) {
10146 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010147 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010148 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010149 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010150 } else if (Res.second == X86::FR32RegisterClass ||
10151 Res.second == X86::FR64RegisterClass ||
10152 Res.second == X86::VR128RegisterClass) {
10153 // Handle references to XMM physical registers that got mapped into the
10154 // wrong class. This can happen with constraints like {xmm0} where the
10155 // target independent register mapper will just pick the first match it can
10156 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010157 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010158 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010159 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010160 Res.second = X86::FR64RegisterClass;
10161 else if (X86::VR128RegisterClass->hasType(VT))
10162 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010163 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010164
Chris Lattnerf76d1802006-07-31 23:26:50 +000010165 return Res;
10166}
Mon P Wang0c397192008-10-30 08:01:45 +000010167
10168//===----------------------------------------------------------------------===//
10169// X86 Widen vector type
10170//===----------------------------------------------------------------------===//
10171
10172/// getWidenVectorType: given a vector type, returns the type to widen
10173/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010174/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010175/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010176/// scalarizing vs using the wider vector type.
10177
Owen Andersone50ed302009-08-10 22:56:29 +000010178EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010179 assert(VT.isVector());
10180 if (isTypeLegal(VT))
10181 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010182
Mon P Wang0c397192008-10-30 08:01:45 +000010183 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10184 // type based on element type. This would speed up our search (though
10185 // it may not be worth it since the size of the list is relatively
10186 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010187 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010188 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010189
Mon P Wang0c397192008-10-30 08:01:45 +000010190 // On X86, it make sense to widen any vector wider than 1
10191 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010192 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010193
Owen Anderson825b72b2009-08-11 20:47:22 +000010194 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10195 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10196 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010197
10198 if (isTypeLegal(SVT) &&
10199 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010200 SVT.getVectorNumElements() > NElts)
10201 return SVT;
10202 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010203 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010204}