blob: 2e0d81d887b5dadd4e55f8c492e38a49ac2a3362 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Target/TargetLowering.h"
Evan Cheng31446872010-07-23 22:39:59 +000020#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000021#include "llvm/CodeGen/FastISel.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000023#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include <vector>
25
26namespace llvm {
27 class ARMConstantPoolValue;
Evan Chenga8e29892007-01-19 07:51:42 +000028
29 namespace ARMISD {
30 // ARM Specific DAG Nodes
31 enum NodeType {
Jim Grosbach6aa71972009-05-13 22:32:43 +000032 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000033 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Chenga8e29892007-01-19 07:51:42 +000034
35 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
36 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenga8e29892007-01-19 07:51:42 +000037 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach6aa71972009-05-13 22:32:43 +000038
Evan Chenga8e29892007-01-19 07:51:42 +000039 CALL, // Function call.
Evan Cheng277f0742007-06-19 21:05:09 +000040 CALL_PRED, // Function call that's predicable.
Evan Chenga8e29892007-01-19 07:51:42 +000041 CALL_NOLINK, // Function call with branch not branch-and-link.
42 tCALL, // Thumb function call.
43 BRCOND, // Conditional branch.
44 BR_JT, // Jumptable branch.
Evan Cheng5657c012009-07-29 02:18:14 +000045 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Chenga8e29892007-01-19 07:51:42 +000046 RET_FLAG, // Return with a flag operand.
47
48 PIC_ADD, // Add with a PC operand and a PIC label.
49
Bill Wendling0b4aa7d2010-08-29 03:02:11 +000050 AND, // ARM "and" instruction that sets the 's' flag in CPSR.
51
Evan Chenga8e29892007-01-19 07:51:42 +000052 CMP, // ARM compare instructions.
David Goodwinc0309b42009-06-29 15:33:01 +000053 CMPZ, // ARM compare that sets only Z flag.
Evan Chenga8e29892007-01-19 07:51:42 +000054 CMPFP, // ARM VFP compare instruction, sets FPSCR.
55 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
56 FMSTAT, // ARM fmstat instruction.
57 CMOV, // ARM conditional move instructions.
58 CNEG, // ARM conditional negate instructions.
Jim Grosbach6aa71972009-05-13 22:32:43 +000059
Evan Cheng218977b2010-07-13 19:27:42 +000060 BCC_i64,
61
Jim Grosbach3482c802010-01-18 19:58:49 +000062 RBIT, // ARM bitreverse instruction
63
Bob Wilson76a312b2010-03-19 22:51:32 +000064 FTOSI, // FP to sint within a FP register.
65 FTOUI, // FP to uint within a FP register.
66 SITOF, // sint to FP within a FP register.
67 UITOF, // uint to FP within a FP register.
68
Evan Chenga8e29892007-01-19 07:51:42 +000069 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
70 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
71 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach6aa71972009-05-13 22:32:43 +000072
Jim Grosbache5165492009-11-09 00:11:35 +000073 VMOVRRD, // double to two gprs.
74 VMOVDRR, // Two gprs to double.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000075
Evan Cheng86198642009-08-07 00:34:42 +000076 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
77 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbach0e0da732009-05-12 23:59:14 +000078
Dale Johannesen51e28e62010-06-03 21:09:53 +000079 TC_RETURN, // Tail call return pseudo.
80
Bob Wilson5bafff32009-06-22 23:27:02 +000081 THREAD_POINTER,
82
Evan Cheng86198642009-08-07 00:34:42 +000083 DYN_ALLOC, // Dynamic allocation on the stack.
84
Jim Grosbach3728e962009-12-10 00:11:09 +000085 MEMBARRIER, // Memory barrier
86 SYNCBARRIER, // Memory sync barrier
Nate Begemand1fb5832010-08-03 21:31:55 +000087
Bob Wilson5bafff32009-06-22 23:27:02 +000088 VCEQ, // Vector compare equal.
89 VCGE, // Vector compare greater than or equal.
90 VCGEU, // Vector compare unsigned greater than or equal.
91 VCGT, // Vector compare greater than.
92 VCGTU, // Vector compare unsigned greater than.
93 VTST, // Vector test bits.
94
95 // Vector shift by immediate:
96 VSHL, // ...left
97 VSHRs, // ...right (signed)
98 VSHRu, // ...right (unsigned)
99 VSHLLs, // ...left long (signed)
100 VSHLLu, // ...left long (unsigned)
101 VSHLLi, // ...left long (with maximum shift count)
102 VSHRN, // ...right narrow
103
104 // Vector rounding shift by immediate:
105 VRSHRs, // ...right (signed)
106 VRSHRu, // ...right (unsigned)
107 VRSHRN, // ...right narrow
108
109 // Vector saturating shift by immediate:
110 VQSHLs, // ...left (signed)
111 VQSHLu, // ...left (unsigned)
112 VQSHLsu, // ...left (signed to unsigned)
113 VQSHRNs, // ...right narrow (signed)
114 VQSHRNu, // ...right narrow (unsigned)
115 VQSHRNsu, // ...right narrow (signed to unsigned)
116
117 // Vector saturating rounding shift by immediate:
118 VQRSHRNs, // ...right narrow (signed)
119 VQRSHRNu, // ...right narrow (unsigned)
120 VQRSHRNsu, // ...right narrow (signed to unsigned)
121
122 // Vector shift and insert:
123 VSLI, // ...left
124 VSRI, // ...right
125
126 // Vector get lane (VMOV scalar to ARM core register)
127 // (These are used for 8- and 16-bit element types only.)
128 VGETLANEu, // zero-extend vector extract element
129 VGETLANEs, // sign-extend vector extract element
130
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000131 // Vector move immediate and move negated immediate:
Bob Wilsoncba270d2010-07-13 21:16:48 +0000132 VMOVIMM,
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000133 VMVNIMM,
134
135 // Vector duplicate:
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000136 VDUP,
Bob Wilson0ce37102009-08-14 05:08:32 +0000137 VDUPLANE,
Bob Wilsona599bff2009-08-04 00:36:16 +0000138
Bob Wilsond8e17572009-08-12 22:31:50 +0000139 // Vector shuffles:
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000140 VEXT, // extract
Bob Wilsond8e17572009-08-12 22:31:50 +0000141 VREV64, // reverse elements within 64-bit doublewords
142 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +0000143 VREV16, // reverse elements within 16-bit halfwords
Bob Wilsonc692cb72009-08-21 20:54:19 +0000144 VZIP, // zip (interleave)
145 VUZP, // unzip (deinterleave)
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000146 VTRN, // transpose
147
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000148 // Operands of the standard BUILD_VECTOR node are not legalized, which
149 // is fine if BUILD_VECTORs are always lowered to shuffles or other
150 // operations, but for ARM some BUILD_VECTORs are legal as-is and their
151 // operands need to be legalized. Define an ARM-specific version of
152 // BUILD_VECTOR for this purpose.
153 BUILD_VECTOR,
154
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000155 // Floating-point max and min:
156 FMAX,
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157 FMIN,
158
159 // Bit-field insert
160 BFI
Evan Chenga8e29892007-01-19 07:51:42 +0000161 };
162 }
163
Bob Wilson5bafff32009-06-22 23:27:02 +0000164 /// Define some predicates that are used for node matching.
165 namespace ARM {
Evan Cheng39382422009-10-28 01:44:26 +0000166 /// getVFPf32Imm / getVFPf64Imm - If the given fp immediate can be
167 /// materialized with a VMOV.f32 / VMOV.f64 (i.e. fconsts / fconstd)
168 /// instruction, returns its 8-bit integer representation. Otherwise,
169 /// returns -1.
170 int getVFPf32Imm(const APFloat &FPImm);
171 int getVFPf64Imm(const APFloat &FPImm);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000172 bool isBitFieldInvertedMask(unsigned v);
Bob Wilson5bafff32009-06-22 23:27:02 +0000173 }
174
Bob Wilson261f2a22009-05-20 16:30:25 +0000175 //===--------------------------------------------------------------------===//
Dale Johannesen80dae192007-03-20 00:30:56 +0000176 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach6aa71972009-05-13 22:32:43 +0000177
Evan Chenga8e29892007-01-19 07:51:42 +0000178 class ARMTargetLowering : public TargetLowering {
Evan Chenga8e29892007-01-19 07:51:42 +0000179 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000180 explicit ARMTargetLowering(TargetMachine &TM);
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Jim Grosbache1102ca2010-07-19 17:20:38 +0000182 virtual unsigned getJumpTableEncoding(void) const;
183
Dan Gohmand858e902010-04-17 15:26:15 +0000184 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000185
186 /// ReplaceNodeResults - Replace the results of node with an illegal result
187 /// type with new values built out of custom code.
188 ///
189 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000190 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000191
Dan Gohman475871a2008-07-27 21:46:04 +0000192 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000193
Evan Chenga8e29892007-01-19 07:51:42 +0000194 virtual const char *getTargetNodeName(unsigned Opcode) const;
195
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000196 virtual MachineBasicBlock *
197 EmitInstrWithCustomInserter(MachineInstr *MI,
198 MachineBasicBlock *MBB) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Bill Wendlingaf566342009-08-15 21:21:19 +0000200 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
201 /// unaligned memory accesses. of the specified type.
202 /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON?
203 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
204
Chris Lattnerc9addb72007-03-30 23:15:24 +0000205 /// isLegalAddressingMode - Return true if the addressing mode represented
206 /// by AM is legal for this target, for a load/store of the specified type.
207 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Evan Chenge6c835f2009-08-14 20:09:37 +0000208 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000209
Evan Cheng77e47512009-11-11 19:05:52 +0000210 /// isLegalICmpImmediate - Return true if the specified immediate is legal
Jim Grosbach18f30e62010-06-02 21:53:11 +0000211 /// icmp immediate, that is the target has icmp instructions which can
212 /// compare a register against the immediate without having to materialize
213 /// the immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +0000214 virtual bool isLegalICmpImmediate(int64_t Imm) const;
Evan Cheng77e47512009-11-11 19:05:52 +0000215
Evan Chenga8e29892007-01-19 07:51:42 +0000216 /// getPreIndexedAddressParts - returns true by value, base pointer and
217 /// offset pointer and addressing mode by reference if the node's address
218 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000219 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
220 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000221 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000222 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224 /// getPostIndexedAddressParts - returns true by value, base pointer and
225 /// offset pointer and addressing mode by reference if this node can be
226 /// combined with a load / store to form a post-indexed load / store.
227 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +0000228 SDValue &Base, SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +0000229 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000230 SelectionDAG &DAG) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000231
Dan Gohman475871a2008-07-27 21:46:04 +0000232 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +0000233 const APInt &Mask,
Jim Grosbach6aa71972009-05-13 22:32:43 +0000234 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000235 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000236 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000237 unsigned Depth) const;
Bill Wendlingaf566342009-08-15 21:21:19 +0000238
239
Chris Lattner4234f572007-03-25 02:14:49 +0000240 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000241 std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +0000242 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000243 EVT VT) const;
Evan Chenga8e29892007-01-19 07:51:42 +0000244 std::vector<unsigned>
245 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000246 EVT VT) const;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000247
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000248 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
249 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
250 /// true it means one of the asm constraint of the inline asm instruction
251 /// being processed is 'm'.
252 virtual void LowerAsmOperandForConstraint(SDValue Op,
253 char ConstraintLetter,
Bob Wilsonbf6396b2009-04-01 17:58:54 +0000254 std::vector<SDValue> &Ops,
255 SelectionDAG &DAG) const;
Jim Grosbach6aa71972009-05-13 22:32:43 +0000256
Dan Gohman419e4f92010-05-11 16:21:03 +0000257 const ARMSubtarget* getSubtarget() const {
Dan Gohman707e0182008-04-12 04:36:06 +0000258 return Subtarget;
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000259 }
260
Evan Cheng06b666c2010-05-15 02:18:07 +0000261 /// getRegClassFor - Return the register class that should be used for the
262 /// specified value type.
263 virtual TargetRegisterClass *getRegClassFor(EVT VT) const;
264
Bill Wendlingb4202b82009-07-01 18:50:55 +0000265 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000266 virtual unsigned getFunctionAlignment(const Function *F) const;
267
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000268 /// getMaximalGlobalOffset - Returns the maximal possible offset which can
269 /// be used for loads / stores from the global.
270 virtual unsigned getMaximalGlobalOffset() const;
271
Eric Christopherab695882010-07-21 22:26:11 +0000272 /// createFastISel - This method returns a target specific FastISel object,
273 /// or null if the target does not support "fast" ISel.
274 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const;
275
Evan Cheng1cc39842010-05-20 23:26:43 +0000276 Sched::Preference getSchedulingPreference(SDNode *N) const;
277
Evan Cheng31446872010-07-23 22:39:59 +0000278 unsigned getRegPressureLimit(const TargetRegisterClass *RC,
279 MachineFunction &MF) const;
280
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +0000281 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Anton Korobeynikov48e19352009-09-23 19:04:09 +0000282 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng39382422009-10-28 01:44:26 +0000283
284 /// isFPImmLegal - Returns true if the target can instruction select the
285 /// specified FP immediate natively. If false, the legalizer will
286 /// materialize the FP immediate as a load from a constant pool.
287 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
288
Evan Chengd70f57b2010-07-19 22:15:08 +0000289 protected:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000290 std::pair<const TargetRegisterClass*, uint8_t>
291 findRepresentativeClass(EVT VT) const;
Evan Chengd70f57b2010-07-19 22:15:08 +0000292
Evan Chenga8e29892007-01-19 07:51:42 +0000293 private:
294 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
295 /// make the right decision when generating code for different targets.
296 const ARMSubtarget *Subtarget;
297
Evan Cheng31446872010-07-23 22:39:59 +0000298 const TargetRegisterInfo *RegInfo;
299
Bob Wilsond2559bf2009-07-13 18:11:36 +0000300 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Chenga8e29892007-01-19 07:51:42 +0000301 ///
302 unsigned ARMPCLabelIndex;
303
Owen Andersone50ed302009-08-10 22:56:29 +0000304 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
305 void addDRTypeForNEON(EVT VT);
306 void addQRTypeForNEON(EVT VT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000307
308 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000309 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000310 SDValue Chain, SDValue &Arg,
311 RegsToPassVector &RegsToPass,
312 CCValAssign &VA, CCValAssign &NextVA,
313 SDValue &StackPtr,
314 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000315 ISD::ArgFlagsTy Flags) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000316 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
Dan Gohmand858e902010-04-17 15:26:15 +0000317 SDValue &Root, SelectionDAG &DAG,
318 DebugLoc dl) const;
Bob Wilson5bafff32009-06-22 23:27:02 +0000319
Jim Grosbach18f30e62010-06-02 21:53:11 +0000320 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return,
321 bool isVarArg) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000322 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
323 DebugLoc dl, SelectionDAG &DAG,
324 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000325 ISD::ArgFlagsTy Flags) const;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000326 SDValue LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000327 SDValue LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbacha87ded22010-02-08 23:22:00 +0000328 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000329 const ARMSubtarget *Subtarget) const;
330 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
331 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
332 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
333 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000334 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +0000335 SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000336 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +0000337 SelectionDAG &DAG) const;
338 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
339 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
Bill Wendlingde2b1512010-08-11 08:43:16 +0000340 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000341 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
342 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng515fe3a2010-07-08 02:08:50 +0000343 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng2457f2c2010-05-22 01:47:14 +0000344 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000345 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000346 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
347 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
Nate Begemand1fb5832010-08-03 21:31:55 +0000348 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Rafael Espindola7b73a5d2007-10-19 14:35:17 +0000349
Dan Gohman98ca4f22009-08-05 01:29:28 +0000350 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000351 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000352 const SmallVectorImpl<ISD::InputArg> &Ins,
353 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000354 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000355
356 virtual SDValue
357 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000358 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000359 const SmallVectorImpl<ISD::InputArg> &Ins,
360 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000361 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000362
363 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000364 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000365 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000366 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000367 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000368 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000369 const SmallVectorImpl<ISD::InputArg> &Ins,
370 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000371 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000372
Dale Johannesen51e28e62010-06-03 21:09:53 +0000373 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
374 /// for tail call optimization. Targets which want to do tail call
375 /// optimization should implement this function.
376 bool IsEligibleForTailCallOptimization(SDValue Callee,
377 CallingConv::ID CalleeCC,
378 bool isVarArg,
379 bool isCalleeStructRet,
380 bool isCallerStructRet,
381 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000382 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000383 const SmallVectorImpl<ISD::InputArg> &Ins,
384 SelectionDAG& DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000385 virtual SDValue
386 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000387 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000388 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000389 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000390 DebugLoc dl, SelectionDAG &DAG) const;
Evan Cheng06b53c02009-11-12 07:13:11 +0000391
392 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +0000393 SDValue &ARMcc, SelectionDAG &DAG, DebugLoc dl) const;
394 SDValue getVFPCmp(SDValue LHS, SDValue RHS,
395 SelectionDAG &DAG, DebugLoc dl) const;
396
397 SDValue OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000398
Jim Grosbache801dc42009-12-12 01:40:06 +0000399 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
400 MachineBasicBlock *BB,
401 unsigned Size) const;
402 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
403 MachineBasicBlock *BB,
404 unsigned Size,
405 unsigned BinOpcode) const;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000406
Evan Chenga8e29892007-01-19 07:51:42 +0000407 };
Eric Christopherab695882010-07-21 22:26:11 +0000408
409 namespace ARM {
410 FastISel *createFastISel(FunctionLoweringInfo &funcInfo);
411 }
Evan Chenga8e29892007-01-19 07:51:42 +0000412}
413
414#endif // ARMISELLOWERING_H