blob: dff15664a34778d71c989323c45869bb594662d7 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattner956f43c2006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner956f43c2006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000031}
Hal Finkelc10d5e92012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
33 let MIOperandInfo = (ops i32imm:$imm);
34}
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000035def memrs : Operand<iPTR> { // memri where the immediate is a symbolLo64
36 let PrintMethod = "printMemRegImm";
37 let EncoderMethod = "getMemRIXEncoding";
38 let MIOperandInfo = (ops symbolLo64:$off, ptr_rc:$reg);
39}
Bill Schmidtd7802bf2012-12-04 16:18:08 +000040def tlsaddr : Operand<i64> {
41 let EncoderMethod = "getTLSOffsetEncoding";
42}
43def tlsreg : Operand<i64> {
44 let EncoderMethod = "getTLSRegEncoding";
45}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000046
Chris Lattnerb410dc92006-06-20 23:18:58 +000047//===----------------------------------------------------------------------===//
48// 64-bit transformation functions.
49//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000050
Chris Lattnerb410dc92006-06-20 23:18:58 +000051def SHL64 : SDNodeXForm<imm, [{
52 // Transformation function: 63 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000053 return getI32Imm(63 - N->getZExtValue());
Chris Lattnerb410dc92006-06-20 23:18:58 +000054}]>;
55
56def SRL64 : SDNodeXForm<imm, [{
57 // Transformation function: 64 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000058 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattnerb410dc92006-06-20 23:18:58 +000059}]>;
60
61def HI32_48 : SDNodeXForm<imm, [{
62 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000063 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattnerb410dc92006-06-20 23:18:58 +000064}]>;
65
66def HI48_64 : SDNodeXForm<imm, [{
67 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000068 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattnerb410dc92006-06-20 23:18:58 +000069}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000070
Chris Lattner956f43c2006-06-16 20:22:01 +000071
72//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000073// Calls.
74//
75
76let Defs = [LR8] in
Will Schmidt91638152012-10-04 18:14:28 +000077 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000078 PPC970_Unit_BRU;
79
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000080// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +000081let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner6a5339b2006-11-14 18:44:47 +000082 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000083 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000084 def BL8_Darwin : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000085 (outs), (ins calltarget:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000086 "bl $func", BrB, []>; // See Pat patterns below.
87 def BLA8_Darwin : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000088 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000089 "bla $func", BrB, [(PPCcall_Darwin (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +000090 }
91 let Uses = [CTR8, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000092 def BCTRL8_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000093 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000094 "bctrl", BrB,
95 [(PPCbctrl_Darwin)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +000096 }
Chris Lattner6a5339b2006-11-14 18:44:47 +000097}
98
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000099// ELF 64 ABI Calls = Darwin ABI Calls
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000100// Used to define BL8_ELF and BLA8_ELF
Roman Divackye46137f2012-03-06 16:41:49 +0000101let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000102 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000103 let Uses = [RM] in {
104 def BL8_ELF : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000105 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000106 "bl $func", BrB, []>; // See Pat patterns below.
107
108 let isCodeGenOnly = 1 in
109 def BL8_NOP_ELF : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000110 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000111 "bl $func\n\tnop", BrB, []>;
112
Dale Johannesenb384ab92008-10-29 18:26:45 +0000113 def BLA8_ELF : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000114 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000115 "bla $func", BrB, [(PPCcall_SVR4 (i64 imm:$func))]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000116
117 let isCodeGenOnly = 1 in
118 def BLA8_NOP_ELF : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000119 (outs), (ins aaddr:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000120 "bla $func\n\tnop", BrB,
121 [(PPCcall_nop_SVR4 (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000122 }
Hal Finkel31610392012-02-24 17:54:01 +0000123 let Uses = [X11, CTR8, RM] in {
Dale Johannesen639076f2008-10-23 20:41:28 +0000124 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000125 (outs), (ins),
Evan Cheng152b7e12007-10-23 06:42:42 +0000126 "bctrl", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000127 [(PPCbctrl_SVR4)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000128 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000129}
130
131
Chris Lattner6a5339b2006-11-14 18:44:47 +0000132// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000133def : Pat<(PPCcall_Darwin (i64 tglobaladdr:$dst)),
134 (BL8_Darwin tglobaladdr:$dst)>;
135def : Pat<(PPCcall_Darwin (i64 texternalsym:$dst)),
136 (BL8_Darwin texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000137
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000138def : Pat<(PPCcall_SVR4 (i64 tglobaladdr:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000139 (BL8_ELF tglobaladdr:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000140def : Pat<(PPCcall_nop_SVR4 (i64 tglobaladdr:$dst)),
141 (BL8_NOP_ELF tglobaladdr:$dst)>;
142
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000143def : Pat<(PPCcall_SVR4 (i64 texternalsym:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000144 (BL8_ELF texternalsym:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000145def : Pat<(PPCcall_nop_SVR4 (i64 texternalsym:$dst)),
146 (BL8_NOP_ELF texternalsym:$dst)>;
147
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000148def : Pat<(PPCnop),
149 (NOP)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000150
Evan Cheng53301922008-07-12 02:23:19 +0000151// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000152let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000153 let Defs = [CR0] in {
Evan Cheng53301922008-07-12 02:23:19 +0000154 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000155 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000156 [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000157 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000158 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000159 [(set G8RC:$dst, (atomic_load_sub_64 xoaddr:$ptr, G8RC:$incr))]>;
160 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000161 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000162 [(set G8RC:$dst, (atomic_load_or_64 xoaddr:$ptr, G8RC:$incr))]>;
163 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000164 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000165 [(set G8RC:$dst, (atomic_load_xor_64 xoaddr:$ptr, G8RC:$incr))]>;
166 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000167 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000168 [(set G8RC:$dst, (atomic_load_and_64 xoaddr:$ptr, G8RC:$incr))]>;
169 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000170 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000171 [(set G8RC:$dst, (atomic_load_nand_64 xoaddr:$ptr, G8RC:$incr))]>;
172
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000173 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000174 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000175 [(set G8RC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000176 (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000177
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000178 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000179 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000180 [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000181 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000182}
183
Evan Cheng53301922008-07-12 02:23:19 +0000184// Instructions to support atomic operations
185def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
186 "ldarx $rD, $ptr", LdStLDARX,
187 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
188
189let Defs = [CR0] in
190def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
191 "stdcx. $rS, $dst", LdStSTDCX,
192 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
193 isDOT;
194
Dale Johannesenb384ab92008-10-29 18:26:45 +0000195let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000196def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000197 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000198 "#TC_RETURNd8 $dst $offset",
199 []>;
200
Dale Johannesenb384ab92008-10-29 18:26:45 +0000201let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000202def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000203 "#TC_RETURNa8 $func $offset",
204 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
205
Dale Johannesenb384ab92008-10-29 18:26:45 +0000206let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000207def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000208 "#TC_RETURNr8 $dst $offset",
209 []>;
210
211
212let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Roman Divacky0c9b5592011-06-03 15:47:49 +0000213 isIndirectBranch = 1, isCall = 1, Uses = [CTR8, RM] in {
214 let isReturn = 1 in {
215 def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
216 Requires<[In64BitMode]>;
217 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000218
Roman Divacky0c9b5592011-06-03 15:47:49 +0000219 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
220 Requires<[In64BitMode]>;
221}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000222
223
224let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000225 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000226def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
227 "b $dst", BrB,
228 []>;
229
230
231let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000232 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000233def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
234 "ba $dst", BrB,
235 []>;
236
237def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
238 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
239
240def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
241 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
242
243def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
244 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
245
Hal Finkel99f823f2012-06-08 15:38:21 +0000246let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
247 let Defs = [CTR8], Uses = [CTR8] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000248 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
249 "bdz $dst">;
250 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
251 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000252 }
253}
254
Hal Finkel234bb382011-12-07 06:34:06 +0000255// 64-but CR instructions
256def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
257 "mtcrf $FXM, $rS", BrMCRX>,
258 PPC970_MicroCode, PPC970_Unit_CRU;
259
260def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +0000261 "#MFCR8pseud", SprMFCR>,
Hal Finkel234bb382011-12-07 06:34:06 +0000262 PPC970_MicroCode, PPC970_Unit_CRU;
263
264def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
265 "mfcr $rT", SprMFCR>,
266 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000267
Chris Lattner6a5339b2006-11-14 18:44:47 +0000268//===----------------------------------------------------------------------===//
269// 64-bit SPR manipulation instrs.
270
Dale Johannesen639076f2008-10-23 20:41:28 +0000271let Uses = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000272def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
273 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000274 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000275}
276let Pattern = [(PPCmtctr G8RC:$rS)], Defs = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000277def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
278 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000279 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000280}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000281
Hal Finkel8cc34742012-08-04 14:10:46 +0000282let Pattern = [(set G8RC:$rT, readcyclecounter)] in
Hal Finkelf45717e2012-08-06 21:21:44 +0000283def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
284 "mfspr $rT, 268", SprMFTB>,
Hal Finkel8cc34742012-08-04 14:10:46 +0000285 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel8da94ad2012-08-07 17:04:20 +0000286// Note that encoding mftb using mfspr is now the preferred form,
287// and has been since at least ISA v2.03. The mftb instruction has
288// now been phased out. Using mfspr, however, is known not to work on
289// the POWER3.
Hal Finkel8cc34742012-08-04 14:10:46 +0000290
Evan Cheng071a2792007-09-11 19:55:27 +0000291let Defs = [X1], Uses = [X1] in
Will Schmidt91638152012-10-04 18:14:28 +0000292def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000293 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000294 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000295
Dale Johannesen639076f2008-10-23 20:41:28 +0000296let Defs = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000297def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
298 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000299 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000300}
301let Uses = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000302def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
303 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000304 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000305}
Chris Lattner6a5339b2006-11-14 18:44:47 +0000306
Chris Lattner563ecfb2006-06-27 18:18:41 +0000307//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000308// Fixed point instructions.
309//
310
311let PPC970_Unit = 1 in { // FXU Operations.
312
Hal Finkelf3c38282012-08-28 02:10:33 +0000313let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000314def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000315 "li $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000316 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000317def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000318 "lis $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000319 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkelf3c38282012-08-28 02:10:33 +0000320}
Chris Lattner0ea70b22006-06-20 22:34:10 +0000321
322// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000323def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000324 "nand $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000325 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000326def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000327 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000328 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000329def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000330 "andc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000331 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000332def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000333 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000334 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000335def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000336 "nor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000337 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000339 "orc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000340 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000341def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000342 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000343 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000344def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000345 "xor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000346 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
347
348// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000349def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000350 "andi. $dst, $src1, $src2", IntGeneral,
351 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
352 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000353def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000354 "andis. $dst, $src1, $src2", IntGeneral,
355 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
356 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000357def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000358 "ori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000359 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000360def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000361 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000362 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000363def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000364 "xori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000365 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000366def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000367 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000368 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
369
Evan Cheng64d80e32007-07-19 01:14:50 +0000370def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000371 "add $rT, $rA, $rB", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000372 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000373// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
374// initial-exec thread-local storage model.
375def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB),
376 "add $rT, $rA, $rB", IntSimple,
377 [(set G8RC:$rT, (add G8RC:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000378
Dale Johannesen8dffc812009-09-18 20:15:22 +0000379let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000380def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000381 "addc $rT, $rA, $rB", IntGeneral,
382 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
383 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000384def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
385 "addic $rD, $rA, $imm", IntGeneral,
386 [(set G8RC:$rD, (addc G8RC:$rA, immSExt16:$imm))]>;
387}
Evan Cheng64d80e32007-07-19 01:14:50 +0000388def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000389 "addi $rD, $rA, $imm", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000390 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000391def ADDI8L : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000392 "addi $rD, $rA, $imm", IntSimple,
Roman Divackyfd42ed62012-06-04 17:36:38 +0000393 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000394def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000395 "addis $rD, $rA, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000396 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
397
Dale Johannesen8dffc812009-09-18 20:15:22 +0000398let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000399def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000400 "subfic $rD, $rA, $imm", IntGeneral,
401 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000402def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000403 "subfc $rT, $rA, $rB", IntGeneral,
404 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
405 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000406}
407def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
408 "subf $rT, $rA, $rB", IntGeneral,
409 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
410def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +0000411 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +0000412 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
413let Uses = [CARRY], Defs = [CARRY] in {
414def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
415 "adde $rT, $rA, $rB", IntGeneral,
416 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000417def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000418 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000419 [(set G8RC:$rT, (adde G8RC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000420def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000421 "addze $rT, $rA", IntGeneral,
422 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000423def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
424 "subfe $rT, $rA, $rB", IntGeneral,
425 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000426def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000427 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000428 [(set G8RC:$rT, (sube -1, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000429def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000430 "subfze $rT, $rA", IntGeneral,
431 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000432}
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000433
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000434
Evan Cheng64d80e32007-07-19 01:14:50 +0000435def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000436 "mulhd $rT, $rA, $rB", IntMulHW,
437 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000438def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000439 "mulhdu $rT, $rA, $rB", IntMulHWU,
440 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
441
Evan Chengcaf778a2007-08-01 23:07:38 +0000442def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000443 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000444def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000445 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000446def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000447 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000448def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000449 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000450
Evan Cheng64d80e32007-07-19 01:14:50 +0000451def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000452 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000453 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000455 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000456 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000457let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000458def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000459 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000460 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000461}
Chris Lattner94c96cc2006-12-06 21:46:13 +0000462
Evan Cheng64d80e32007-07-19 01:14:50 +0000463def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000464 "extsb $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000465 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000466def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000467 "extsh $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000468 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
469
Evan Cheng64d80e32007-07-19 01:14:50 +0000470def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000471 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000472 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
473/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000474def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000475 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000476 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000477def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000478 "extsw $rA, $rS", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000479 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000480
Dale Johannesen8dffc812009-09-18 20:15:22 +0000481let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000482def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000483 "sradi $rA, $rS, $SH", IntRotateDI,
Chris Lattnere4172be2006-06-27 20:07:26 +0000484 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000485}
Evan Cheng64d80e32007-07-19 01:14:50 +0000486def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000487 "cntlzd $rA, $rS", IntGeneral,
488 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
489
Evan Cheng64d80e32007-07-19 01:14:50 +0000490def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000491 "divd $rT, $rA, $rB", IntDivD,
492 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
493 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000494def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000495 "divdu $rT, $rA, $rB", IntDivD,
496 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
497 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000498def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000499 "mulld $rT, $rA, $rB", IntMulHD,
500 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
501
Chris Lattner041e9d32006-06-26 23:53:10 +0000502
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000503let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000504def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000505 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000506 "rldimi $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000507 []>, isPPC64, RegConstraint<"$rSi = $rA">,
508 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000509}
510
511// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000512def RLDCL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000513 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE),
514 "rldcl $rA, $rS, $rB, $MBE", IntRotateD,
Evan Cheng67c906d2007-09-04 20:20:29 +0000515 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000516def RLDICL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000517 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
518 "rldicl $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000519 []>, isPPC64;
520def RLDICR : MDForm_1<30, 1,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000521 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
522 "rldicr $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000523 []>, isPPC64;
Hal Finkel234bb382011-12-07 06:34:06 +0000524
525def RLWINM8 : MForm_2<21,
526 (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
527 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
528 []>;
529
Ulrich Weigandbc40df32012-11-13 19:14:19 +0000530def ISEL8 : AForm_4<31, 15,
Hal Finkel009f7af2012-06-22 23:10:08 +0000531 (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB, pred:$cond),
532 "isel $rT, $rA, $rB, $cond", IntGeneral,
533 []>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000534} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000535
536
537//===----------------------------------------------------------------------===//
538// Load/Store instructions.
539//
540
541
Chris Lattner518f9c72006-07-14 04:42:02 +0000542// Sign extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000543let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000544def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000545 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000546 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000547 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000548def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000549 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000550 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000551 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000552def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000553 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000554 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000555 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000556def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000557 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000558 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000559 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000560
Chris Lattner94e509c2006-11-10 23:58:45 +0000561// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000562let mayLoad = 1 in
Chris Lattnerb7035d02010-11-15 08:22:03 +0000563def LHAU8 : DForm_1a<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000564 ptr_rc:$rA),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000565 "lhau $rD, $disp($rA)", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000566 []>, RegConstraint<"$rA = $ea_result">,
567 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000568// NO LWAU!
569
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000570def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc:$ea_result),
571 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000572 "lhaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000573 []>, RegConstraint<"$addr.offreg = $ea_result">,
574 NoEncode<"$ea_result">;
Ulrich Weigand8f887362012-11-13 19:21:31 +0000575def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000576 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000577 "lwaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000578 []>, RegConstraint<"$addr.offreg = $ea_result">,
579 NoEncode<"$ea_result">, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000580}
581
Chris Lattner518f9c72006-07-14 04:42:02 +0000582// Zero extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000583let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000584def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000585 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000586 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000587def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000588 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000589 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000590def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000591 "lwz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000592 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000593
Evan Cheng64d80e32007-07-19 01:14:50 +0000594def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000595 "lbzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000596 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000597def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000598 "lhzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000599 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000600def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000601 "lwzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000602 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000603
604
605// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000606let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000607def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000608 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000609 []>, RegConstraint<"$addr.reg = $ea_result">,
610 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000611def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000612 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000613 []>, RegConstraint<"$addr.reg = $ea_result">,
614 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000615def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000616 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000617 []>, RegConstraint<"$addr.reg = $ea_result">,
618 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000619
620def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc:$ea_result),
621 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000622 "lbzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000623 []>, RegConstraint<"$addr.offreg = $ea_result">,
624 NoEncode<"$ea_result">;
Ulrich Weigand8f887362012-11-13 19:21:31 +0000625def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000626 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000627 "lhzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000628 []>, RegConstraint<"$addr.offreg = $ea_result">,
629 NoEncode<"$ea_result">;
630def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc:$ea_result),
631 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000632 "lwzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000633 []>, RegConstraint<"$addr.offreg = $ea_result">,
634 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000635}
Dan Gohman41474ba2008-12-03 02:30:17 +0000636}
Chris Lattner518f9c72006-07-14 04:42:02 +0000637
638
639// Full 8-byte loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000640let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000641def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000642 "ld $rD, $src", LdStLD,
643 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000644def LDrs : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrs:$src),
645 "ld $rD, $src", LdStLD,
646 []>, isPPC64;
647// The following three definitions are selected for small code model only.
648// Otherwise, we need to create two instructions to form a 32-bit offset,
649// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Chris Lattnerab638642010-11-15 03:48:58 +0000650def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000651 "#LDtoc",
Chris Lattnerab638642010-11-15 03:48:58 +0000652 [(set G8RC:$rD,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000653 (PPCtoc_entry tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000654def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000655 "#LDtocJTI",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000656 [(set G8RC:$rD,
657 (PPCtoc_entry tjumptable:$disp, G8RC:$reg))]>, isPPC64;
658def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000659 "#LDtocCPT",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000660 [(set G8RC:$rD,
661 (PPCtoc_entry tconstpool:$disp, G8RC:$reg))]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000662
663let hasSideEffects = 1 in {
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000664let RST = 2, DS = 2 in
665def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000666 "ld 2, 8($reg)", LdStLD,
667 [(PPCload_toc G8RC:$reg)]>, isPPC64;
Chris Lattner142b5312010-11-14 22:48:15 +0000668
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000669let RST = 2, DS = 10, RA = 1 in
670def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000671 "ld 2, 40(1)", LdStLD,
Chris Lattner6135a962010-11-14 22:22:59 +0000672 [(PPCtoc_restore)]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000673}
Evan Cheng64d80e32007-07-19 01:14:50 +0000674def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000675 "ldx $rD, $src", LdStLD,
676 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000677
Dan Gohman41474ba2008-12-03 02:30:17 +0000678let mayLoad = 1 in
Evan Chengcaf778a2007-08-01 23:07:38 +0000679def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000680 "ldu $rD, $addr", LdStLDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000681 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
682 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000683
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000684def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc:$ea_result),
685 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000686 "ldux $rD, $addr", LdStLDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000687 []>, RegConstraint<"$addr.offreg = $ea_result">,
688 NoEncode<"$ea_result">, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000689}
Chris Lattner518f9c72006-07-14 04:42:02 +0000690
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000691def : Pat<(PPCload ixaddr:$src),
692 (LD ixaddr:$src)>;
693def : Pat<(PPCload xaddr:$src),
694 (LDX xaddr:$src)>;
695
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000696// Support for medium code model.
697def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
698 "#ADDIStocHA",
699 [(set G8RC:$rD,
700 (PPCaddisTocHA G8RC:$reg, tglobaladdr:$disp))]>,
701 isPPC64;
702def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
703 "#LDtocL",
704 [(set G8RC:$rD,
705 (PPCldTocL tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
706def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
707 "#ADDItocL",
708 [(set G8RC:$rD,
709 (PPCaddiTocL G8RC:$reg, tglobaladdr:$disp))]>, isPPC64;
710
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000711// Support for thread-local storage.
712def LDgotTPREL: Pseudo<(outs G8RC:$rD), (ins tlsaddr:$disp, G8RC:$reg),
713 "#LDgotTPREL",
714 [(set G8RC:$rD,
715 (PPCldGotTprel G8RC:$reg, tglobaltlsaddr:$disp))]>,
716 isPPC64;
717def : Pat<(PPCaddTls G8RC:$in, tglobaltlsaddr:$g),
718 (ADD8TLS G8RC:$in, tglobaltlsaddr:$g)>;
719
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000720let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000721// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000722def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000723 "stb $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000724 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000725def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000726 "sth $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000727 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000728def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000729 "stw $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000730 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000731def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000732 "stbx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000733 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000734 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000735def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000736 "sthx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000737 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000738 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000739def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000740 "stwx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000741 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000742 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000743// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000744def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000745 "std $rS, $dst", LdStSTD,
746 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000747def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000748 "stdx $rS, $dst", LdStSTD,
749 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
750 PPC970_DGroup_Cracked;
751}
752
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000753let PPC970_Unit = 2 in {
Chris Lattner80df01d2006-11-16 00:57:19 +0000754
Ulrich Weigand8f887362012-11-13 19:21:31 +0000755def STBU8 : DForm_1a<39, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000756 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000757 "stbu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner80df01d2006-11-16 00:57:19 +0000758 [(set ptr_rc:$ea_res,
759 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
760 iaddroff:$ptroff))]>,
761 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000762def STHU8 : DForm_1a<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000763 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000764 "sthu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner80df01d2006-11-16 00:57:19 +0000765 [(set ptr_rc:$ea_res,
766 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
767 iaddroff:$ptroff))]>,
768 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner80df01d2006-11-16 00:57:19 +0000769
Hal Finkel2e8e5c02012-05-20 17:11:24 +0000770def STWU8 : DForm_1a<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
771 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000772 "stwu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Hal Finkel2e8e5c02012-05-20 17:11:24 +0000773 [(set ptr_rc:$ea_res,
774 (pre_truncsti32 G8RC:$rS, ptr_rc:$ptrreg,
775 iaddroff:$ptroff))]>,
776 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
777
Chris Lattner17e2c182010-11-15 08:02:41 +0000778def STDU : DSForm_1a<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
779 s16immX4:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000780 "stdu $rS, $ptroff($ptrreg)", LdStSTDU,
Chris Lattner80df01d2006-11-16 00:57:19 +0000781 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
782 iaddroff:$ptroff))]>,
783 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
784 isPPC64;
785
Hal Finkelac81cc32012-06-19 02:34:32 +0000786
787def STBUX8 : XForm_8<31, 247, (outs ptr_rc:$ea_res),
788 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000789 "stbux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000790 [(set ptr_rc:$ea_res,
791 (pre_truncsti8 G8RC:$rS,
792 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
793 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
794 PPC970_DGroup_Cracked;
795
796def STHUX8 : XForm_8<31, 439, (outs ptr_rc:$ea_res),
797 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000798 "sthux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000799 [(set ptr_rc:$ea_res,
800 (pre_truncsti16 G8RC:$rS,
801 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
802 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
803 PPC970_DGroup_Cracked;
804
805def STWUX8 : XForm_8<31, 183, (outs ptr_rc:$ea_res),
806 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000807 "stwux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000808 [(set ptr_rc:$ea_res,
809 (pre_truncsti32 G8RC:$rS,
810 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
811 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
812 PPC970_DGroup_Cracked;
813
814def STDUX : XForm_8<31, 181, (outs ptr_rc:$ea_res),
815 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000816 "stdux $rS, $ptroff, $ptrreg", LdStSTDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000817 [(set ptr_rc:$ea_res,
818 (pre_store G8RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
819 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
820 PPC970_DGroup_Cracked, isPPC64;
Chris Lattner80df01d2006-11-16 00:57:19 +0000821
822// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000823def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000824 "std $rT, $dst", LdStSTD,
825 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000826def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000827 "stdx $rT, $dst", LdStSTD,
828 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
829 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000830}
831
832
833
834//===----------------------------------------------------------------------===//
835// Floating point instructions.
836//
837
838
Dale Johannesenb384ab92008-10-29 18:26:45 +0000839let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000840def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000841 "fcfid $frD, $frB", FPGeneral,
842 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000843def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000844 "fctidz $frD, $frB", FPGeneral,
845 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
846}
847
848
849//===----------------------------------------------------------------------===//
850// Instruction Patterns
851//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000852
Chris Lattner956f43c2006-06-16 20:22:01 +0000853// Extensions and truncates to/from 32-bit regs.
854def : Pat<(i64 (zext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000855 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32),
856 0, 32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000857def : Pat<(i64 (anyext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000858 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000859def : Pat<(i32 (trunc G8RC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000860 (EXTRACT_SUBREG G8RC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000861
Chris Lattner518f9c72006-07-14 04:42:02 +0000862// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000863def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000864 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000865def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000866 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000867def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000868 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000869def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000870 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000871def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000872 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000873def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000874 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000875def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000876 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000877def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000878 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000879def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000880 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000881def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000882 (LWZX8 xaddr:$src)>;
883
Chris Lattneraf8ee842008-03-07 20:18:24 +0000884// Standard shifts. These are represented separately from the real shifts above
885// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
886// amounts.
887def : Pat<(sra G8RC:$rS, GPRC:$rB),
888 (SRAD G8RC:$rS, GPRC:$rB)>;
889def : Pat<(srl G8RC:$rS, GPRC:$rB),
890 (SRD G8RC:$rS, GPRC:$rB)>;
891def : Pat<(shl G8RC:$rS, GPRC:$rB),
892 (SLD G8RC:$rS, GPRC:$rB)>;
893
Chris Lattner956f43c2006-06-16 20:22:01 +0000894// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000895def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000896 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000897def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000898 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000899
Evan Cheng67c906d2007-09-04 20:20:29 +0000900// ROTL
901def : Pat<(rotl G8RC:$in, GPRC:$sh),
902 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
903def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
904 (RLDICL G8RC:$in, imm:$imm, 0)>;
905
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000906// Hi and Lo for Darwin Global Addresses.
907def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
908def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
909def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
910def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
911def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
912def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000913def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
914def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000915def : Pat<(PPChi tglobaltlsaddr:$g, G8RC:$in),
916 (ADDIS8 G8RC:$in, tglobaltlsaddr:$g)>;
917def : Pat<(PPClo tglobaltlsaddr:$g, G8RC:$in),
918 (ADDI8L G8RC:$in, tglobaltlsaddr:$g)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000919def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
920 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
921def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
922 (ADDIS8 G8RC:$in, tconstpool:$g)>;
923def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
924 (ADDIS8 G8RC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000925def : Pat<(add G8RC:$in, (PPChi tblockaddress:$g, 0)),
926 (ADDIS8 G8RC:$in, tblockaddress:$g)>;