blob: cbcc18c7e51c4a93bc8d8a0922379a5936c01784 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Reed Kotler8453b3f2013-01-24 04:24:02 +000015#include <set>
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000017#include "InstPrinter/MipsInstPrinter.h"
18#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "MipsMachineFunction.h"
20#include "MipsSubtarget.h"
21#include "MipsTargetMachine.h"
22#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000023#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000031#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/GlobalVariable.h"
35#include "llvm/IR/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
40
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000041using namespace llvm;
42
Akira Hatanaka2b861be2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
46EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden,
47 cl::desc("MIPS: Enable tail calls."), cl::init(false));
48
Akira Hatanaka81784cb2012-11-21 20:21:11 +000049static cl::opt<bool>
50LargeGOT("mxgot", cl::Hidden,
51 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
52
Reed Kotlered23fa82012-12-15 00:20:05 +000053static cl::opt<bool>
54Mips16HardFloat("mips16-hard-float", cl::NotHidden,
55 cl::desc("MIPS: mips16 hard float enable."),
56 cl::init(false));
57
Reed Kotlerffbe4322013-02-21 04:22:38 +000058static cl::opt<bool> DontExpandCondPseudos16(
59 "mips16-dont-expand-cond-pseudo",
60 cl::init(false),
61 cl::desc("Dont expand conditional move related "
62 "pseudos for Mips 16"),
63 cl::Hidden);
Reed Kotlered23fa82012-12-15 00:20:05 +000064
65
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000066static const uint16_t O32IntRegs[4] = {
67 Mips::A0, Mips::A1, Mips::A2, Mips::A3
68};
69
70static const uint16_t Mips64IntRegs[8] = {
71 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
72 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
73};
74
75static const uint16_t Mips64DPRegs[8] = {
76 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
77 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
78};
79
Jia Liubb481f82012-02-28 07:46:26 +000080// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000081// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000082// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000083static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000084 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000085 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000086
Akira Hatanakad6bc5232011-12-05 21:26:34 +000087 Size = CountPopulation_64(I);
88 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000089 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000090}
91
Akira Hatanaka648f00c2012-02-24 22:34:47 +000092static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
93 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
94 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
95}
96
Akira Hatanaka6b28b802012-11-21 20:26:38 +000097static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
98 EVT Ty = Op.getValueType();
99
100 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
101 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
102 Flag);
103 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
104 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
105 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
106 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
107 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
108 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
109 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
110 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
111 N->getOffset(), Flag);
112
113 llvm_unreachable("Unexpected node type.");
114 return SDValue();
115}
116
117static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
118 DebugLoc DL = Op.getDebugLoc();
119 EVT Ty = Op.getValueType();
120 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
121 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
122 return DAG.getNode(ISD::ADD, DL, Ty,
123 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
124 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
125}
126
127static SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) {
128 DebugLoc DL = Op.getDebugLoc();
129 EVT Ty = Op.getValueType();
130 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
131 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
132 getTargetNode(Op, DAG, GOTFlag));
133 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
134 MachinePointerInfo::getGOT(), false, false, false,
135 0);
136 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
137 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
138 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
139}
140
141static SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
142 DebugLoc DL = Op.getDebugLoc();
143 EVT Ty = Op.getValueType();
144 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty),
145 getTargetNode(Op, DAG, Flag));
146 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
147 MachinePointerInfo::getGOT(), false, false, false, 0);
148}
149
150static SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
151 unsigned HiFlag, unsigned LoFlag) {
152 DebugLoc DL = Op.getDebugLoc();
153 EVT Ty = Op.getValueType();
154 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
155 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, GetGlobalReg(DAG, Ty));
156 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
157 getTargetNode(Op, DAG, LoFlag));
158 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
159 MachinePointerInfo::getGOT(), false, false, false, 0);
160}
161
Chris Lattnerf0144122009-07-28 03:13:23 +0000162const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
163 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000164 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000165 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000166 case MipsISD::Hi: return "MipsISD::Hi";
167 case MipsISD::Lo: return "MipsISD::Lo";
168 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000169 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000170 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000171 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000172 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
173 case MipsISD::FPCmp: return "MipsISD::FPCmp";
174 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
175 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
176 case MipsISD::FPRound: return "MipsISD::FPRound";
177 case MipsISD::MAdd: return "MipsISD::MAdd";
178 case MipsISD::MAddu: return "MipsISD::MAddu";
179 case MipsISD::MSub: return "MipsISD::MSub";
180 case MipsISD::MSubu: return "MipsISD::MSubu";
181 case MipsISD::DivRem: return "MipsISD::DivRem";
182 case MipsISD::DivRemU: return "MipsISD::DivRemU";
183 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
184 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000185 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000186 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000187 case MipsISD::Ext: return "MipsISD::Ext";
188 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000189 case MipsISD::LWL: return "MipsISD::LWL";
190 case MipsISD::LWR: return "MipsISD::LWR";
191 case MipsISD::SWL: return "MipsISD::SWL";
192 case MipsISD::SWR: return "MipsISD::SWR";
193 case MipsISD::LDL: return "MipsISD::LDL";
194 case MipsISD::LDR: return "MipsISD::LDR";
195 case MipsISD::SDL: return "MipsISD::SDL";
196 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000197 case MipsISD::EXTP: return "MipsISD::EXTP";
198 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
199 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
200 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
201 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
202 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
203 case MipsISD::SHILO: return "MipsISD::SHILO";
204 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
205 case MipsISD::MULT: return "MipsISD::MULT";
206 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000207 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000208 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
209 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
210 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000211 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000212 }
213}
214
Reed Kotler8453b3f2013-01-24 04:24:02 +0000215namespace {
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000216 struct ltstr {
Reed Kotler8453b3f2013-01-24 04:24:02 +0000217 bool operator()(const char *s1, const char *s2) const
218 {
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000219 return strcmp(s1, s2) < 0;
Reed Kotler8453b3f2013-01-24 04:24:02 +0000220 }
221 };
222
Reed Kotlerd07c64d2013-01-26 06:58:35 +0000223 std::set<const char*, ltstr> noHelperNeeded;
Reed Kotler8453b3f2013-01-24 04:24:02 +0000224}
225
Reed Kotlerbc49cf72013-01-28 02:46:49 +0000226void MipsTargetLowering::SetMips16LibcallName
227 (RTLIB::Libcall l, const char *Name) {
228 setLibcallName(l, Name);
229 noHelperNeeded.insert(Name);
230}
231
Reed Kotlered23fa82012-12-15 00:20:05 +0000232void MipsTargetLowering::setMips16HardFloatLibCalls() {
Reed Kotlerbc49cf72013-01-28 02:46:49 +0000233 SetMips16LibcallName(RTLIB::ADD_F32, "__mips16_addsf3");
234 SetMips16LibcallName(RTLIB::ADD_F64, "__mips16_adddf3");
235 SetMips16LibcallName(RTLIB::SUB_F32, "__mips16_subsf3");
236 SetMips16LibcallName(RTLIB::SUB_F64, "__mips16_subdf3");
237 SetMips16LibcallName(RTLIB::MUL_F32, "__mips16_mulsf3");
238 SetMips16LibcallName(RTLIB::MUL_F64, "__mips16_muldf3");
239 SetMips16LibcallName(RTLIB::DIV_F32, "__mips16_divsf3");
240 SetMips16LibcallName(RTLIB::DIV_F64, "__mips16_divdf3");
241 SetMips16LibcallName(RTLIB::FPEXT_F32_F64, "__mips16_extendsfdf2");
242 SetMips16LibcallName(RTLIB::FPROUND_F64_F32, "__mips16_truncdfsf2");
243 SetMips16LibcallName(RTLIB::FPTOSINT_F32_I32, "__mips16_fix_truncsfsi");
244 SetMips16LibcallName(RTLIB::FPTOSINT_F64_I32, "__mips16_fix_truncdfsi");
245 SetMips16LibcallName(RTLIB::SINTTOFP_I32_F32, "__mips16_floatsisf");
246 SetMips16LibcallName(RTLIB::SINTTOFP_I32_F64, "__mips16_floatsidf");
247 SetMips16LibcallName(RTLIB::UINTTOFP_I32_F32, "__mips16_floatunsisf");
248 SetMips16LibcallName(RTLIB::UINTTOFP_I32_F64, "__mips16_floatunsidf");
249 SetMips16LibcallName(RTLIB::OEQ_F32, "__mips16_eqsf2");
250 SetMips16LibcallName(RTLIB::OEQ_F64, "__mips16_eqdf2");
251 SetMips16LibcallName(RTLIB::UNE_F32, "__mips16_nesf2");
252 SetMips16LibcallName(RTLIB::UNE_F64, "__mips16_nedf2");
253 SetMips16LibcallName(RTLIB::OGE_F32, "__mips16_gesf2");
254 SetMips16LibcallName(RTLIB::OGE_F64, "__mips16_gedf2");
255 SetMips16LibcallName(RTLIB::OLT_F32, "__mips16_ltsf2");
256 SetMips16LibcallName(RTLIB::OLT_F64, "__mips16_ltdf2");
257 SetMips16LibcallName(RTLIB::OLE_F32, "__mips16_lesf2");
258 SetMips16LibcallName(RTLIB::OLE_F64, "__mips16_ledf2");
259 SetMips16LibcallName(RTLIB::OGT_F32, "__mips16_gtsf2");
260 SetMips16LibcallName(RTLIB::OGT_F64, "__mips16_gtdf2");
261 SetMips16LibcallName(RTLIB::UO_F32, "__mips16_unordsf2");
262 SetMips16LibcallName(RTLIB::UO_F64, "__mips16_unorddf2");
263 SetMips16LibcallName(RTLIB::O_F32, "__mips16_unordsf2");
264 SetMips16LibcallName(RTLIB::O_F64, "__mips16_unorddf2");
Reed Kotlered23fa82012-12-15 00:20:05 +0000265}
266
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000267MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000268MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000269 : TargetLowering(TM, new MipsTargetObjectFile()),
270 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000271 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
272 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000273
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000274 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000275 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000276 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000277 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000278
279 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000280 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000281
Akira Hatanaka95934842011-09-24 01:34:44 +0000282 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000283 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000284
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000285 if (Subtarget->inMips16Mode()) {
286 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Reed Kotlered23fa82012-12-15 00:20:05 +0000287 if (Mips16HardFloat)
288 setMips16HardFloatLibCalls();
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000289 }
290
Akira Hatanakab430cec2012-09-21 23:58:31 +0000291 if (Subtarget->hasDSP()) {
292 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
293
294 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
295 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
296
297 // Expand all builtin opcodes.
298 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
299 setOperationAction(Opc, VecTys[i], Expand);
300
301 setOperationAction(ISD::LOAD, VecTys[i], Legal);
302 setOperationAction(ISD::STORE, VecTys[i], Legal);
303 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
304 }
305 }
306
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000307 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000308 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000309
310 // When dealing with single precision only, use libcalls
311 if (!Subtarget->isSingleFloat()) {
312 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000313 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000314 else
Craig Topper420761a2012-04-20 07:30:17 +0000315 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000316 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000317 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000318
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000319 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
321 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
322 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000323
Eli Friedman6055a6a2009-07-17 04:07:24 +0000324 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
326 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000327
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 // Used by legalize types to correctly generate the setcc result.
329 // Without this, every float setcc comes with a AND/OR with the result,
330 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000331 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000333
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000334 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000336 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
338 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
339 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
340 setOperationAction(ISD::SELECT, MVT::f32, Custom);
341 setOperationAction(ISD::SELECT, MVT::f64, Custom);
342 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000343 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
344 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000345 setOperationAction(ISD::SETCC, MVT::f32, Custom);
346 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000348 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000349 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
350 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Reed Kotler8834a202012-10-29 16:16:54 +0000351 if (Subtarget->inMips16Mode()) {
352 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
353 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
354 }
355 else {
356 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
357 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
358 }
Akira Hatanakaf934d152012-09-15 01:02:03 +0000359 if (!Subtarget->inMips16Mode()) {
360 setOperationAction(ISD::LOAD, MVT::i32, Custom);
361 setOperationAction(ISD::STORE, MVT::i32, Custom);
362 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000363
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000364 if (!TM.Options.NoNaNsFPMath) {
365 setOperationAction(ISD::FABS, MVT::f32, Custom);
366 setOperationAction(ISD::FABS, MVT::f64, Custom);
367 }
368
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000369 if (HasMips64) {
370 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
371 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
372 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
373 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
374 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
375 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000376 setOperationAction(ISD::LOAD, MVT::i64, Custom);
377 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000378 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000379
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000380 if (!HasMips64) {
381 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
382 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
383 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
384 }
385
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000386 setOperationAction(ISD::ADD, MVT::i32, Custom);
387 if (HasMips64)
388 setOperationAction(ISD::ADD, MVT::i64, Custom);
389
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000390 setOperationAction(ISD::SDIV, MVT::i32, Expand);
391 setOperationAction(ISD::SREM, MVT::i32, Expand);
392 setOperationAction(ISD::UDIV, MVT::i32, Expand);
393 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000394 setOperationAction(ISD::SDIV, MVT::i64, Expand);
395 setOperationAction(ISD::SREM, MVT::i64, Expand);
396 setOperationAction(ISD::UDIV, MVT::i64, Expand);
397 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000398
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000399 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
401 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
402 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
403 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000404 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000406 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
408 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000409 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000411 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000412 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
413 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000417 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000420
Akira Hatanaka56633442011-09-20 23:53:09 +0000421 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000422 setOperationAction(ISD::ROTR, MVT::i32, Expand);
423
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000424 if (!Subtarget->hasMips64r2())
425 setOperationAction(ISD::ROTR, MVT::i64, Expand);
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000428 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000430 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000431 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
432 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
434 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000435 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FLOG, MVT::f32, Expand);
437 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
438 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
439 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000440 setOperationAction(ISD::FMA, MVT::f32, Expand);
441 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000442 setOperationAction(ISD::FREM, MVT::f32, Expand);
443 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000444
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000445 if (!TM.Options.NoNaNsFPMath) {
446 setOperationAction(ISD::FNEG, MVT::f32, Expand);
447 setOperationAction(ISD::FNEG, MVT::f64, Expand);
448 }
449
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000450 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000451 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000452 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000453 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000454
Akira Hatanaka544cc212013-01-30 00:26:49 +0000455 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
456
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000457 setOperationAction(ISD::VAARG, MVT::Other, Expand);
458 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
459 setOperationAction(ISD::VAEND, MVT::Other, Expand);
460
Akira Hatanakab430cec2012-09-21 23:58:31 +0000461 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
462 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
463
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000464 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
466 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000467
Jia Liubb481f82012-02-28 07:46:26 +0000468 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
469 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
470 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
471 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000472
Reed Kotler8834a202012-10-29 16:16:54 +0000473 if (Subtarget->inMips16Mode()) {
474 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
475 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
476 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
477 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
478 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
479 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
480 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
481 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
482 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
483 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
484 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
485 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
486 }
487
Eli Friedman26689ac2011-08-03 21:06:02 +0000488 setInsertFencesForAtomic(true);
489
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000490 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
492 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000493 }
494
Akira Hatanakac79507a2011-12-21 00:20:27 +0000495 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000497 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
498 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000499
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000500 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000502 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
503 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000504
Akira Hatanaka7664f052012-06-02 00:04:42 +0000505 if (HasMips64) {
506 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
507 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
508 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
509 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
510 }
511
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000512 setTargetDAGCombine(ISD::ADDE);
513 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000514 setTargetDAGCombine(ISD::SDIVREM);
515 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000516 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000517 setTargetDAGCombine(ISD::AND);
518 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000519 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000520
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000521 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000522
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000523 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000524 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000525
Akira Hatanaka590baca2012-02-02 03:13:40 +0000526 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
527 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000528
Jim Grosbach3450f802013-02-20 21:13:59 +0000529 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000530}
531
Evan Cheng376642e2012-12-10 23:21:26 +0000532bool
533MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000534 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000535
Akira Hatanakaf934d152012-09-15 01:02:03 +0000536 if (Subtarget->inMips16Mode())
537 return false;
538
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000539 switch (SVT) {
540 case MVT::i64:
541 case MVT::i32:
Evan Cheng376642e2012-12-10 23:21:26 +0000542 if (Fast)
543 *Fast = true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000544 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000545 default:
546 return false;
547 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000548}
549
Duncan Sands28b77e92011-09-06 19:07:46 +0000550EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000551 if (!VT.isVector())
552 return MVT::i32;
553 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000554}
555
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000556// SelectMadd -
557// Transforms a subgraph in CurDAG if the following pattern is found:
558// (addc multLo, Lo0), (adde multHi, Hi0),
559// where,
560// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000561// Lo0: initial value of Lo register
562// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000563// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000564static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000565 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000566 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000567 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000568
569 if (ADDCNode->getOpcode() != ISD::ADDC)
570 return false;
571
572 SDValue MultHi = ADDENode->getOperand(0);
573 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000574 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000575 unsigned MultOpc = MultHi.getOpcode();
576
577 // MultHi and MultLo must be generated by the same node,
578 if (MultLo.getNode() != MultNode)
579 return false;
580
581 // and it must be a multiplication.
582 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
583 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000584
585 // MultLo amd MultHi must be the first and second output of MultNode
586 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000587 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
588 return false;
589
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000590 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000591 // of the values of MultNode, in which case MultNode will be removed in later
592 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000593 // If there exist users other than ADDENode or ADDCNode, this function returns
594 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000595 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000596 // produced.
597 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
598 return false;
599
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000600 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000601 DebugLoc dl = ADDENode->getDebugLoc();
602
603 // create MipsMAdd(u) node
604 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000605
Akira Hatanaka82099682011-12-19 19:52:25 +0000606 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000607 MultNode->getOperand(0),// Factor 0
608 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000609 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000610 ADDENode->getOperand(1));// Hi0
611
612 // create CopyFromReg nodes
613 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
614 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000615 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000616 Mips::HI, MVT::i32,
617 CopyFromLo.getValue(2));
618
619 // replace uses of adde and addc here
620 if (!SDValue(ADDCNode, 0).use_empty())
621 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
622
623 if (!SDValue(ADDENode, 0).use_empty())
624 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
625
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000626 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000627}
628
629// SelectMsub -
630// Transforms a subgraph in CurDAG if the following pattern is found:
631// (addc Lo0, multLo), (sube Hi0, multHi),
632// where,
633// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000634// Lo0: initial value of Lo register
635// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000636// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000637static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000638 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000639 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000640 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000641
642 if (SUBCNode->getOpcode() != ISD::SUBC)
643 return false;
644
645 SDValue MultHi = SUBENode->getOperand(1);
646 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000647 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000648 unsigned MultOpc = MultHi.getOpcode();
649
650 // MultHi and MultLo must be generated by the same node,
651 if (MultLo.getNode() != MultNode)
652 return false;
653
654 // and it must be a multiplication.
655 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
656 return false;
657
658 // MultLo amd MultHi must be the first and second output of MultNode
659 // respectively.
660 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
661 return false;
662
663 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
664 // of the values of MultNode, in which case MultNode will be removed in later
665 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000666 // If there exist users other than SUBENode or SUBCNode, this function returns
667 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000668 // instruction node rather than a pair of MULT and MSUB instructions being
669 // produced.
670 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
671 return false;
672
673 SDValue Chain = CurDAG->getEntryNode();
674 DebugLoc dl = SUBENode->getDebugLoc();
675
676 // create MipsSub(u) node
677 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
678
Akira Hatanaka82099682011-12-19 19:52:25 +0000679 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000680 MultNode->getOperand(0),// Factor 0
681 MultNode->getOperand(1),// Factor 1
682 SUBCNode->getOperand(0),// Lo0
683 SUBENode->getOperand(0));// Hi0
684
685 // create CopyFromReg nodes
686 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
687 MSub);
688 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
689 Mips::HI, MVT::i32,
690 CopyFromLo.getValue(2));
691
692 // replace uses of sube and subc here
693 if (!SDValue(SUBCNode, 0).use_empty())
694 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
695
696 if (!SDValue(SUBENode, 0).use_empty())
697 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
698
699 return true;
700}
701
Akira Hatanaka864f6602012-06-14 21:10:56 +0000702static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000703 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000704 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000705 if (DCI.isBeforeLegalize())
706 return SDValue();
707
Akira Hatanakae184fec2011-11-11 04:18:21 +0000708 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
709 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000710 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000711
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000712 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000713}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000714
Akira Hatanaka864f6602012-06-14 21:10:56 +0000715static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000716 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000717 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000718 if (DCI.isBeforeLegalize())
719 return SDValue();
720
Akira Hatanakae184fec2011-11-11 04:18:21 +0000721 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
722 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000723 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000724
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000725 return SDValue();
726}
727
Akira Hatanaka864f6602012-06-14 21:10:56 +0000728static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000729 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000730 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000731 if (DCI.isBeforeLegalizeOps())
732 return SDValue();
733
Akira Hatanakadda4a072011-10-03 21:06:13 +0000734 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000735 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
736 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000737 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
738 MipsISD::DivRemU;
739 DebugLoc dl = N->getDebugLoc();
740
741 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
742 N->getOperand(0), N->getOperand(1));
743 SDValue InChain = DAG.getEntryNode();
744 SDValue InGlue = DivRem;
745
746 // insert MFLO
747 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000748 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000749 InGlue);
750 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
751 InChain = CopyFromLo.getValue(1);
752 InGlue = CopyFromLo.getValue(2);
753 }
754
755 // insert MFHI
756 if (N->hasAnyUseOfValue(1)) {
757 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000758 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000759 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
760 }
761
762 return SDValue();
763}
764
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000765static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
766 switch (CC) {
767 default: llvm_unreachable("Unknown fp condition code!");
768 case ISD::SETEQ:
769 case ISD::SETOEQ: return Mips::FCOND_OEQ;
770 case ISD::SETUNE: return Mips::FCOND_UNE;
771 case ISD::SETLT:
772 case ISD::SETOLT: return Mips::FCOND_OLT;
773 case ISD::SETGT:
774 case ISD::SETOGT: return Mips::FCOND_OGT;
775 case ISD::SETLE:
776 case ISD::SETOLE: return Mips::FCOND_OLE;
777 case ISD::SETGE:
778 case ISD::SETOGE: return Mips::FCOND_OGE;
779 case ISD::SETULT: return Mips::FCOND_ULT;
780 case ISD::SETULE: return Mips::FCOND_ULE;
781 case ISD::SETUGT: return Mips::FCOND_UGT;
782 case ISD::SETUGE: return Mips::FCOND_UGE;
783 case ISD::SETUO: return Mips::FCOND_UN;
784 case ISD::SETO: return Mips::FCOND_OR;
785 case ISD::SETNE:
786 case ISD::SETONE: return Mips::FCOND_ONE;
787 case ISD::SETUEQ: return Mips::FCOND_UEQ;
788 }
789}
790
791
792// Returns true if condition code has to be inverted.
793static bool InvertFPCondCode(Mips::CondCode CC) {
794 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
795 return false;
796
Akira Hatanaka82099682011-12-19 19:52:25 +0000797 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
798 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000799
Akira Hatanaka82099682011-12-19 19:52:25 +0000800 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000801}
802
803// Creates and returns an FPCmp node from a setcc node.
804// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000805static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000806 // must be a SETCC node
807 if (Op.getOpcode() != ISD::SETCC)
808 return Op;
809
810 SDValue LHS = Op.getOperand(0);
811
812 if (!LHS.getValueType().isFloatingPoint())
813 return Op;
814
815 SDValue RHS = Op.getOperand(1);
816 DebugLoc dl = Op.getDebugLoc();
817
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000818 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
819 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000820 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
821
822 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
823 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
824}
825
826// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000827static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000828 SDValue False, DebugLoc DL) {
829 bool invert = InvertFPCondCode((Mips::CondCode)
830 cast<ConstantSDNode>(Cond.getOperand(2))
831 ->getSExtValue());
832
833 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
834 True.getValueType(), True, False, Cond);
835}
836
Akira Hatanaka864f6602012-06-14 21:10:56 +0000837static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000838 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000839 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000840 if (DCI.isBeforeLegalizeOps())
841 return SDValue();
842
843 SDValue SetCC = N->getOperand(0);
844
845 if ((SetCC.getOpcode() != ISD::SETCC) ||
846 !SetCC.getOperand(0).getValueType().isInteger())
847 return SDValue();
848
849 SDValue False = N->getOperand(2);
850 EVT FalseTy = False.getValueType();
851
852 if (!FalseTy.isInteger())
853 return SDValue();
854
855 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
856
857 if (!CN || CN->getZExtValue())
858 return SDValue();
859
860 const DebugLoc DL = N->getDebugLoc();
861 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
862 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000863
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000864 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
865 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000866
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000867 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
868}
869
Akira Hatanaka864f6602012-06-14 21:10:56 +0000870static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000871 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000872 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000873 // Pattern match EXT.
874 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
875 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000876 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000877 return SDValue();
878
879 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000880 unsigned ShiftRightOpc = ShiftRight.getOpcode();
881
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000882 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000883 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000884 return SDValue();
885
886 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000887 ConstantSDNode *CN;
888 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
889 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000890
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000891 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000892 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000893
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000894 // Op's second operand must be a shifted mask.
895 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000896 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000897 return SDValue();
898
899 // Return if the shifted mask does not start at bit 0 or the sum of its size
900 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000901 EVT ValTy = N->getValueType(0);
902 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000903 return SDValue();
904
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000905 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000906 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000907 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000908}
Jia Liubb481f82012-02-28 07:46:26 +0000909
Akira Hatanaka864f6602012-06-14 21:10:56 +0000910static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000911 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000912 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000913 // Pattern match INS.
914 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000915 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000916 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000917 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000918 return SDValue();
919
920 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
921 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
922 ConstantSDNode *CN;
923
924 // See if Op's first operand matches (and $src1 , mask0).
925 if (And0.getOpcode() != ISD::AND)
926 return SDValue();
927
928 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000929 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000930 return SDValue();
931
932 // See if Op's second operand matches (and (shl $src, pos), mask1).
933 if (And1.getOpcode() != ISD::AND)
934 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000935
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000936 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000937 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000938 return SDValue();
939
940 // The shift masks must have the same position and size.
941 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
942 return SDValue();
943
944 SDValue Shl = And1.getOperand(0);
945 if (Shl.getOpcode() != ISD::SHL)
946 return SDValue();
947
948 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
949 return SDValue();
950
951 unsigned Shamt = CN->getZExtValue();
952
953 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000954 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000955 EVT ValTy = N->getValueType(0);
956 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000957 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000958
Akira Hatanaka82099682011-12-19 19:52:25 +0000959 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000960 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000961 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000962}
Jia Liubb481f82012-02-28 07:46:26 +0000963
Akira Hatanaka864f6602012-06-14 21:10:56 +0000964static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000965 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000966 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000967 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
968
969 if (DCI.isBeforeLegalizeOps())
970 return SDValue();
971
972 SDValue Add = N->getOperand(1);
973
974 if (Add.getOpcode() != ISD::ADD)
975 return SDValue();
976
977 SDValue Lo = Add.getOperand(1);
978
979 if ((Lo.getOpcode() != MipsISD::Lo) ||
980 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
981 return SDValue();
982
983 EVT ValTy = N->getValueType(0);
984 DebugLoc DL = N->getDebugLoc();
985
986 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
987 Add.getOperand(0));
988 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
989}
990
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000991SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000992 const {
993 SelectionDAG &DAG = DCI.DAG;
994 unsigned opc = N->getOpcode();
995
996 switch (opc) {
997 default: break;
998 case ISD::ADDE:
999 return PerformADDECombine(N, DAG, DCI, Subtarget);
1000 case ISD::SUBE:
1001 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +00001002 case ISD::SDIVREM:
1003 case ISD::UDIVREM:
1004 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +00001005 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +00001006 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +00001007 case ISD::AND:
1008 return PerformANDCombine(N, DAG, DCI, Subtarget);
1009 case ISD::OR:
1010 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +00001011 case ISD::ADD:
1012 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001013 }
1014
1015 return SDValue();
1016}
1017
Akira Hatanakab430cec2012-09-21 23:58:31 +00001018void
1019MipsTargetLowering::LowerOperationWrapper(SDNode *N,
1020 SmallVectorImpl<SDValue> &Results,
1021 SelectionDAG &DAG) const {
1022 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
1023
1024 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
1025 Results.push_back(Res.getValue(I));
1026}
1027
1028void
1029MipsTargetLowering::ReplaceNodeResults(SDNode *N,
1030 SmallVectorImpl<SDValue> &Results,
1031 SelectionDAG &DAG) const {
1032 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
1033
1034 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
1035 Results.push_back(Res.getValue(I));
1036}
1037
Dan Gohman475871a2008-07-27 21:46:04 +00001038SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001039LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001040{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001041 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001042 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001043 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001044 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001045 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001046 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001047 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
1048 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001049 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001050 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001051 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001052 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001053 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001054 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001055 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001056 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanaka544cc212013-01-30 00:26:49 +00001057 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +00001058 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +00001059 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001060 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
1061 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
1062 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001063 case ISD::LOAD: return LowerLOAD(Op, DAG);
1064 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00001065 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
1066 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00001067 case ISD::ADD: return LowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001068 }
Dan Gohman475871a2008-07-27 21:46:04 +00001069 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001070}
1071
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001072//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001073// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001074//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001075
1076// AddLiveIn - This helper function adds the specified physical register to the
1077// MachineFunction as a live in value. It also creates a corresponding
1078// virtual register for it.
1079static unsigned
Craig Topper44d23822012-02-22 05:59:10 +00001080AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001081{
Chris Lattner84bc5422007-12-31 04:13:23 +00001082 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1083 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001084 return VReg;
1085}
1086
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001087// Get fp branch code (not opcode) from condition code.
1088static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
1089 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
1090 return Mips::BRANCH_T;
1091
Akira Hatanaka82099682011-12-19 19:52:25 +00001092 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
1093 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001094
Akira Hatanaka82099682011-12-19 19:52:25 +00001095 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001096}
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001097
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001098/*
Akira Hatanaka14487d42011-06-07 19:28:39 +00001099static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
1100 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001101 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +00001102 const TargetInstrInfo *TII,
1103 bool isFPCmp, unsigned Opc) {
1104 // There is no need to expand CMov instructions if target has
1105 // conditional moves.
1106 if (Subtarget->hasCondMov())
1107 return BB;
1108
1109 // To "insert" a SELECT_CC instruction, we actually have to insert the
1110 // diamond control-flow pattern. The incoming instruction knows the
1111 // destination vreg to set, the condition code register to branch on, the
1112 // true/false values to select between, and a branch opcode to use.
1113 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1114 MachineFunction::iterator It = BB;
1115 ++It;
1116
1117 // thisMBB:
1118 // ...
1119 // TrueVal = ...
1120 // setcc r1, r2, r3
1121 // bNE r1, r0, copy1MBB
1122 // fallthrough --> copy0MBB
1123 MachineBasicBlock *thisMBB = BB;
1124 MachineFunction *F = BB->getParent();
1125 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1126 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1127 F->insert(It, copy0MBB);
1128 F->insert(It, sinkMBB);
1129
1130 // Transfer the remainder of BB and its successor edges to sinkMBB.
1131 sinkMBB->splice(sinkMBB->begin(), BB,
1132 llvm::next(MachineBasicBlock::iterator(MI)),
1133 BB->end());
1134 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1135
1136 // Next, add the true and fallthrough blocks as its successors.
1137 BB->addSuccessor(copy0MBB);
1138 BB->addSuccessor(sinkMBB);
1139
1140 // Emit the right instruction according to the type of the operands compared
1141 if (isFPCmp)
1142 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
1143 else
1144 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
1145 .addReg(Mips::ZERO).addMBB(sinkMBB);
1146
1147 // copy0MBB:
1148 // %FalseValue = ...
1149 // # fallthrough to sinkMBB
1150 BB = copy0MBB;
1151
1152 // Update machine-CFG edges
1153 BB->addSuccessor(sinkMBB);
1154
1155 // sinkMBB:
1156 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1157 // ...
1158 BB = sinkMBB;
1159
1160 if (isFPCmp)
1161 BuildMI(*BB, BB->begin(), dl,
1162 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1163 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
1164 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1165 else
1166 BuildMI(*BB, BB->begin(), dl,
1167 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1168 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
1169 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
1170
1171 MI->eraseFromParent(); // The pseudo instruction is gone now.
1172 return BB;
1173}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001174*/
Akira Hatanaka01f70892012-09-27 02:15:57 +00001175
1176MachineBasicBlock *
1177MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{
1178 // $bb:
1179 // bposge32_pseudo $vr0
1180 // =>
1181 // $bb:
1182 // bposge32 $tbb
1183 // $fbb:
1184 // li $vr2, 0
1185 // b $sink
1186 // $tbb:
1187 // li $vr1, 1
1188 // $sink:
1189 // $vr0 = phi($vr2, $fbb, $vr1, $tbb)
1190
1191 MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo();
1192 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1193 const TargetRegisterClass *RC = &Mips::CPURegsRegClass;
1194 DebugLoc DL = MI->getDebugLoc();
1195 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1196 MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB));
1197 MachineFunction *F = BB->getParent();
1198 MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB);
1199 MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB);
1200 MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB);
1201 F->insert(It, FBB);
1202 F->insert(It, TBB);
1203 F->insert(It, Sink);
1204
1205 // Transfer the remainder of BB and its successor edges to Sink.
1206 Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)),
1207 BB->end());
1208 Sink->transferSuccessorsAndUpdatePHIs(BB);
1209
1210 // Add successors.
1211 BB->addSuccessor(FBB);
1212 BB->addSuccessor(TBB);
1213 FBB->addSuccessor(Sink);
1214 TBB->addSuccessor(Sink);
1215
1216 // Insert the real bposge32 instruction to $BB.
1217 BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB);
1218
1219 // Fill $FBB.
1220 unsigned VR2 = RegInfo.createVirtualRegister(RC);
1221 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2)
1222 .addReg(Mips::ZERO).addImm(0);
1223 BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink);
1224
1225 // Fill $TBB.
1226 unsigned VR1 = RegInfo.createVirtualRegister(RC);
1227 BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1)
1228 .addReg(Mips::ZERO).addImm(1);
1229
1230 // Insert phi function to $Sink.
1231 BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI),
1232 MI->getOperand(0).getReg())
1233 .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB);
1234
1235 MI->eraseFromParent(); // The pseudo instruction is gone now.
1236 return Sink;
1237}
1238
Reed Kotlerffbe4322013-02-21 04:22:38 +00001239MachineBasicBlock *MipsTargetLowering::EmitSel16(unsigned Opc, MachineInstr *MI,
1240 MachineBasicBlock *BB) const {
1241 if (DontExpandCondPseudos16)
1242 return BB;
1243 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1244 DebugLoc dl = MI->getDebugLoc();
1245 // To "insert" a SELECT_CC instruction, we actually have to insert the
1246 // diamond control-flow pattern. The incoming instruction knows the
1247 // destination vreg to set, the condition code register to branch on, the
1248 // true/false values to select between, and a branch opcode to use.
1249 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1250 MachineFunction::iterator It = BB;
1251 ++It;
1252
1253 // thisMBB:
1254 // ...
1255 // TrueVal = ...
1256 // setcc r1, r2, r3
1257 // bNE r1, r0, copy1MBB
1258 // fallthrough --> copy0MBB
1259 MachineBasicBlock *thisMBB = BB;
1260 MachineFunction *F = BB->getParent();
1261 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1262 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1263 F->insert(It, copy0MBB);
1264 F->insert(It, sinkMBB);
1265
1266 // Transfer the remainder of BB and its successor edges to sinkMBB.
1267 sinkMBB->splice(sinkMBB->begin(), BB,
1268 llvm::next(MachineBasicBlock::iterator(MI)),
1269 BB->end());
1270 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1271
1272 // Next, add the true and fallthrough blocks as its successors.
1273 BB->addSuccessor(copy0MBB);
1274 BB->addSuccessor(sinkMBB);
1275
1276 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(3).getReg())
1277 .addMBB(sinkMBB);
1278
1279 // copy0MBB:
1280 // %FalseValue = ...
1281 // # fallthrough to sinkMBB
1282 BB = copy0MBB;
1283
1284 // Update machine-CFG edges
1285 BB->addSuccessor(sinkMBB);
1286
1287 // sinkMBB:
1288 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1289 // ...
1290 BB = sinkMBB;
1291
1292 BuildMI(*BB, BB->begin(), dl,
1293 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1294 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB)
1295 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB);
1296
1297 MI->eraseFromParent(); // The pseudo instruction is gone now.
1298 return BB;
1299}
1300
Reed Kotler50354a32013-02-23 03:09:56 +00001301MachineBasicBlock *MipsTargetLowering::EmitSelT16
1302 (unsigned Opc1, unsigned Opc2,
1303 MachineInstr *MI, MachineBasicBlock *BB) const {
1304 if (DontExpandCondPseudos16)
1305 return BB;
1306 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1307 DebugLoc dl = MI->getDebugLoc();
1308 // To "insert" a SELECT_CC instruction, we actually have to insert the
1309 // diamond control-flow pattern. The incoming instruction knows the
1310 // destination vreg to set, the condition code register to branch on, the
1311 // true/false values to select between, and a branch opcode to use.
1312 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1313 MachineFunction::iterator It = BB;
1314 ++It;
1315
1316 // thisMBB:
1317 // ...
1318 // TrueVal = ...
1319 // setcc r1, r2, r3
1320 // bNE r1, r0, copy1MBB
1321 // fallthrough --> copy0MBB
1322 MachineBasicBlock *thisMBB = BB;
1323 MachineFunction *F = BB->getParent();
1324 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1325 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1326 F->insert(It, copy0MBB);
1327 F->insert(It, sinkMBB);
1328
1329 // Transfer the remainder of BB and its successor edges to sinkMBB.
1330 sinkMBB->splice(sinkMBB->begin(), BB,
1331 llvm::next(MachineBasicBlock::iterator(MI)),
1332 BB->end());
1333 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1334
1335 // Next, add the true and fallthrough blocks as its successors.
1336 BB->addSuccessor(copy0MBB);
1337 BB->addSuccessor(sinkMBB);
1338
1339 BuildMI(BB, dl, TII->get(Opc2)).addReg(MI->getOperand(3).getReg())
1340 .addReg(MI->getOperand(4).getReg());
1341 BuildMI(BB, dl, TII->get(Opc1)).addMBB(sinkMBB);
1342
1343 // copy0MBB:
1344 // %FalseValue = ...
1345 // # fallthrough to sinkMBB
1346 BB = copy0MBB;
1347
1348 // Update machine-CFG edges
1349 BB->addSuccessor(sinkMBB);
1350
1351 // sinkMBB:
1352 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1353 // ...
1354 BB = sinkMBB;
1355
1356 BuildMI(*BB, BB->begin(), dl,
1357 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1358 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB)
1359 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB);
1360
1361 MI->eraseFromParent(); // The pseudo instruction is gone now.
1362 return BB;
1363
1364}
1365
1366
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001367MachineBasicBlock *MipsTargetLowering::EmitSeliT16
Reed Kotler7617d0322013-02-22 05:10:51 +00001368 (unsigned Opc1, unsigned Opc2,
1369 MachineInstr *MI, MachineBasicBlock *BB) const {
1370 if (DontExpandCondPseudos16)
1371 return BB;
1372 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1373 DebugLoc dl = MI->getDebugLoc();
1374 // To "insert" a SELECT_CC instruction, we actually have to insert the
1375 // diamond control-flow pattern. The incoming instruction knows the
1376 // destination vreg to set, the condition code register to branch on, the
1377 // true/false values to select between, and a branch opcode to use.
1378 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1379 MachineFunction::iterator It = BB;
1380 ++It;
1381
1382 // thisMBB:
1383 // ...
1384 // TrueVal = ...
1385 // setcc r1, r2, r3
1386 // bNE r1, r0, copy1MBB
1387 // fallthrough --> copy0MBB
1388 MachineBasicBlock *thisMBB = BB;
1389 MachineFunction *F = BB->getParent();
1390 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1391 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
1392 F->insert(It, copy0MBB);
1393 F->insert(It, sinkMBB);
1394
1395 // Transfer the remainder of BB and its successor edges to sinkMBB.
1396 sinkMBB->splice(sinkMBB->begin(), BB,
1397 llvm::next(MachineBasicBlock::iterator(MI)),
1398 BB->end());
1399 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1400
1401 // Next, add the true and fallthrough blocks as its successors.
1402 BB->addSuccessor(copy0MBB);
1403 BB->addSuccessor(sinkMBB);
1404
1405 BuildMI(BB, dl, TII->get(Opc2)).addReg(MI->getOperand(3).getReg())
1406 .addImm(MI->getOperand(4).getImm());
1407 BuildMI(BB, dl, TII->get(Opc1)).addMBB(sinkMBB);
1408
1409 // copy0MBB:
1410 // %FalseValue = ...
1411 // # fallthrough to sinkMBB
1412 BB = copy0MBB;
1413
1414 // Update machine-CFG edges
1415 BB->addSuccessor(sinkMBB);
1416
1417 // sinkMBB:
1418 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
1419 // ...
1420 BB = sinkMBB;
1421
1422 BuildMI(*BB, BB->begin(), dl,
1423 TII->get(Mips::PHI), MI->getOperand(0).getReg())
1424 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB)
1425 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB);
1426
1427 MI->eraseFromParent(); // The pseudo instruction is gone now.
1428 return BB;
1429
1430}
1431
Reed Kotler459d35c2013-02-24 06:16:39 +00001432
1433MachineBasicBlock
1434 *MipsTargetLowering::EmitFEXT_T8I816_ins(unsigned BtOpc, unsigned CmpOpc,
1435 MachineInstr *MI,
1436 MachineBasicBlock *BB) const {
Reed Kotlerde89ecd2013-02-25 02:25:47 +00001437 if (DontExpandCondPseudos16)
1438 return BB;
Reed Kotler459d35c2013-02-24 06:16:39 +00001439 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1440 unsigned regX = MI->getOperand(0).getReg();
1441 unsigned regY = MI->getOperand(1).getReg();
1442 MachineBasicBlock *target = MI->getOperand(2).getMBB();
1443 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(CmpOpc)).addReg(regX).addReg(regY);
1444 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(BtOpc)).addMBB(target);
1445 MI->eraseFromParent(); // The pseudo instruction is gone now.
1446 return BB;
1447}
Reed Kotler29cb2592013-02-24 23:17:51 +00001448
1449
1450MachineBasicBlock *MipsTargetLowering::EmitFEXT_T8I8I16_ins(
1451 unsigned BtOpc, unsigned CmpiOpc, unsigned CmpiXOpc,
1452 MachineInstr *MI, MachineBasicBlock *BB) const {
Reed Kotlerde89ecd2013-02-25 02:25:47 +00001453 if (DontExpandCondPseudos16)
1454 return BB;
Reed Kotler29cb2592013-02-24 23:17:51 +00001455 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1456 unsigned regX = MI->getOperand(0).getReg();
1457 int64_t imm = MI->getOperand(1).getImm();
1458 MachineBasicBlock *target = MI->getOperand(2).getMBB();
1459 unsigned CmpOpc;
1460 if (isUInt<8>(imm))
1461 CmpOpc = CmpiOpc;
1462 else if (isUInt<16>(imm))
1463 CmpOpc = CmpiXOpc;
1464 else
1465 llvm_unreachable("immediate field not usable");
1466 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(CmpOpc)).addReg(regX).addImm(imm);
1467 BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(BtOpc)).addMBB(target);
1468 MI->eraseFromParent(); // The pseudo instruction is gone now.
1469 return BB;
1470}
1471
Reed Kotlerde89ecd2013-02-25 02:25:47 +00001472
1473static unsigned Mips16WhichOp8uOr16simm
1474 (unsigned shortOp, unsigned longOp, int64_t Imm) {
1475 if (isUInt<8>(Imm))
1476 return shortOp;
1477 else if (isInt<16>(Imm))
1478 return longOp;
1479 else
1480 llvm_unreachable("immediate field not usable");
1481}
1482
1483MachineBasicBlock *MipsTargetLowering::EmitFEXT_CCRX16_ins(
1484 unsigned SltOpc,
1485 MachineInstr *MI, MachineBasicBlock *BB) const {
1486 if (DontExpandCondPseudos16)
1487 return BB;
1488 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1489 unsigned CC = MI->getOperand(0).getReg();
1490 unsigned regX = MI->getOperand(1).getReg();
1491 unsigned regY = MI->getOperand(2).getReg();
1492 BuildMI(*BB, MI, MI->getDebugLoc(),
1493 TII->get(SltOpc)).addReg(regX).addReg(regY);
1494 BuildMI(*BB, MI, MI->getDebugLoc(),
1495 TII->get(Mips::MoveR3216), CC).addReg(Mips::T8);
1496 MI->eraseFromParent(); // The pseudo instruction is gone now.
1497 return BB;
1498}
1499MachineBasicBlock *MipsTargetLowering::EmitFEXT_CCRXI16_ins(
1500 unsigned SltiOpc, unsigned SltiXOpc,
1501 MachineInstr *MI, MachineBasicBlock *BB )const {
1502 if (DontExpandCondPseudos16)
1503 return BB;
1504 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1505 unsigned CC = MI->getOperand(0).getReg();
1506 unsigned regX = MI->getOperand(1).getReg();
1507 int64_t Imm = MI->getOperand(2).getImm();
1508 unsigned SltOpc = Mips16WhichOp8uOr16simm(SltiOpc, SltiXOpc, Imm);
1509 BuildMI(*BB, MI, MI->getDebugLoc(),
1510 TII->get(SltOpc)).addReg(regX).addImm(Imm);
1511 BuildMI(*BB, MI, MI->getDebugLoc(),
1512 TII->get(Mips::MoveR3216), CC).addReg(Mips::T8);
1513 MI->eraseFromParent(); // The pseudo instruction is gone now.
1514 return BB;
1515
1516}
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001517MachineBasicBlock *
1518MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001519 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001520 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +00001521 default:
1522 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001523 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001524 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001525 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
1526 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001527 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001528 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
1529 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001530 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001531 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001532 case Mips::ATOMIC_LOAD_ADD_I64:
1533 case Mips::ATOMIC_LOAD_ADD_I64_P8:
1534 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001535
1536 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001537 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001538 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1539 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001540 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001541 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1542 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001543 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001544 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001545 case Mips::ATOMIC_LOAD_AND_I64:
1546 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001547 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001548
1549 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001550 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001551 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1552 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001553 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001554 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1555 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001556 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001557 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001558 case Mips::ATOMIC_LOAD_OR_I64:
1559 case Mips::ATOMIC_LOAD_OR_I64_P8:
1560 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001561
1562 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001563 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001564 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1565 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001566 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001567 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1568 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001569 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001570 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001571 case Mips::ATOMIC_LOAD_XOR_I64:
1572 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1573 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001574
1575 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001576 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001577 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1578 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001579 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001580 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1581 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001582 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001583 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001584 case Mips::ATOMIC_LOAD_NAND_I64:
1585 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1586 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001587
1588 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001589 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001590 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1591 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001592 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001593 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1594 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001595 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001596 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001597 case Mips::ATOMIC_LOAD_SUB_I64:
1598 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1599 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001600
1601 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001602 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001603 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1604 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001605 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001606 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1607 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001608 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001609 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001610 case Mips::ATOMIC_SWAP_I64:
1611 case Mips::ATOMIC_SWAP_I64_P8:
1612 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001613
1614 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001615 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001616 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1617 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001618 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001619 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1620 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001621 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001622 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001623 case Mips::ATOMIC_CMP_SWAP_I64:
1624 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1625 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka01f70892012-09-27 02:15:57 +00001626 case Mips::BPOSGE32_PSEUDO:
1627 return EmitBPOSGE32(MI, BB);
Reed Kotlerffbe4322013-02-21 04:22:38 +00001628 case Mips::SelBeqZ:
1629 return EmitSel16(Mips::BeqzRxImm16, MI, BB);
1630 case Mips::SelBneZ:
1631 return EmitSel16(Mips::BnezRxImm16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001632 case Mips::SelTBteqZCmpi:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001633 return EmitSeliT16(Mips::BteqzX16, Mips::CmpiRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001634 case Mips::SelTBteqZSlti:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001635 return EmitSeliT16(Mips::BteqzX16, Mips::SltiRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001636 case Mips::SelTBteqZSltiu:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001637 return EmitSeliT16(Mips::BteqzX16, Mips::SltiuRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001638 case Mips::SelTBtneZCmpi:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001639 return EmitSeliT16(Mips::BtnezX16, Mips::CmpiRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001640 case Mips::SelTBtneZSlti:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001641 return EmitSeliT16(Mips::BtnezX16, Mips::SltiRxImmX16, MI, BB);
Reed Kotler7617d0322013-02-22 05:10:51 +00001642 case Mips::SelTBtneZSltiu:
Reed Kotler00ddc5a2013-02-22 05:59:39 +00001643 return EmitSeliT16(Mips::BtnezX16, Mips::SltiuRxImmX16, MI, BB);
Reed Kotler50354a32013-02-23 03:09:56 +00001644 case Mips::SelTBteqZCmp:
1645 return EmitSelT16(Mips::BteqzX16, Mips::CmpRxRy16, MI, BB);
1646 case Mips::SelTBteqZSlt:
1647 return EmitSelT16(Mips::BteqzX16, Mips::SltRxRy16, MI, BB);
1648 case Mips::SelTBteqZSltu:
1649 return EmitSelT16(Mips::BteqzX16, Mips::SltuRxRy16, MI, BB);
1650 case Mips::SelTBtneZCmp:
1651 return EmitSelT16(Mips::BtnezX16, Mips::CmpRxRy16, MI, BB);
1652 case Mips::SelTBtneZSlt:
1653 return EmitSelT16(Mips::BtnezX16, Mips::SltRxRy16, MI, BB);
1654 case Mips::SelTBtneZSltu:
1655 return EmitSelT16(Mips::BtnezX16, Mips::SltuRxRy16, MI, BB);
Reed Kotler459d35c2013-02-24 06:16:39 +00001656 case Mips::BteqzT8CmpX16:
1657 return EmitFEXT_T8I816_ins(Mips::BteqzX16, Mips::CmpRxRy16, MI, BB);
1658 case Mips::BteqzT8SltX16:
1659 return EmitFEXT_T8I816_ins(Mips::BteqzX16, Mips::SltRxRy16, MI, BB);
1660 case Mips::BteqzT8SltuX16:
1661 // TBD: figure out a way to get this or remove the instruction
1662 // altogether.
1663 return EmitFEXT_T8I816_ins(Mips::BteqzX16, Mips::SltuRxRy16, MI, BB);
1664 case Mips::BtnezT8CmpX16:
1665 return EmitFEXT_T8I816_ins(Mips::BtnezX16, Mips::CmpRxRy16, MI, BB);
1666 case Mips::BtnezT8SltX16:
1667 return EmitFEXT_T8I816_ins(Mips::BtnezX16, Mips::SltRxRy16, MI, BB);
1668 case Mips::BtnezT8SltuX16:
1669 // TBD: figure out a way to get this or remove the instruction
1670 // altogether.
1671 return EmitFEXT_T8I816_ins(Mips::BtnezX16, Mips::SltuRxRy16, MI, BB);
Reed Kotler29cb2592013-02-24 23:17:51 +00001672 case Mips::BteqzT8CmpiX16: return EmitFEXT_T8I8I16_ins(
1673 Mips::BteqzX16, Mips::CmpiRxImm16, Mips::CmpiRxImmX16, MI, BB);
1674 case Mips::BteqzT8SltiX16: return EmitFEXT_T8I8I16_ins(
1675 Mips::BteqzX16, Mips::SltiRxImm16, Mips::SltiRxImmX16, MI, BB);
1676 case Mips::BteqzT8SltiuX16: return EmitFEXT_T8I8I16_ins(
1677 Mips::BteqzX16, Mips::SltiuRxImm16, Mips::SltiuRxImmX16, MI, BB);
1678 case Mips::BtnezT8CmpiX16: return EmitFEXT_T8I8I16_ins(
1679 Mips::BtnezX16, Mips::CmpiRxImm16, Mips::CmpiRxImmX16, MI, BB);
1680 case Mips::BtnezT8SltiX16: return EmitFEXT_T8I8I16_ins(
1681 Mips::BtnezX16, Mips::SltiRxImm16, Mips::SltiRxImmX16, MI, BB);
1682 case Mips::BtnezT8SltiuX16: return EmitFEXT_T8I8I16_ins(
1683 Mips::BtnezX16, Mips::SltiuRxImm16, Mips::SltiuRxImmX16, MI, BB);
1684 break;
Reed Kotlerde89ecd2013-02-25 02:25:47 +00001685 case Mips::SltCCRxRy16:
1686 return EmitFEXT_CCRX16_ins(Mips::SltRxRy16, MI, BB);
1687 break;
1688 case Mips::SltiCCRxImmX16:
1689 return EmitFEXT_CCRXI16_ins
1690 (Mips::SltiRxImm16, Mips::SltiRxImmX16, MI, BB);
1691 case Mips::SltiuCCRxImmX16:
1692 return EmitFEXT_CCRXI16_ins
1693 (Mips::SltiuRxImm16, Mips::SltiuRxImmX16, MI, BB);
1694 case Mips::SltuCCRxRy16:
1695 return EmitFEXT_CCRX16_ins
1696 (Mips::SltuRxRy16, MI, BB);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001697 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001698}
1699
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001700// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1701// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1702MachineBasicBlock *
1703MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001704 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001705 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001706 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001707
1708 MachineFunction *MF = BB->getParent();
1709 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001710 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001711 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1712 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001713 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1714
1715 if (Size == 4) {
1716 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1717 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1718 AND = Mips::AND;
1719 NOR = Mips::NOR;
1720 ZERO = Mips::ZERO;
1721 BEQ = Mips::BEQ;
1722 }
1723 else {
1724 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1725 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1726 AND = Mips::AND64;
1727 NOR = Mips::NOR64;
1728 ZERO = Mips::ZERO_64;
1729 BEQ = Mips::BEQ64;
1730 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001731
Akira Hatanaka4061da12011-07-19 20:11:17 +00001732 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001733 unsigned Ptr = MI->getOperand(1).getReg();
1734 unsigned Incr = MI->getOperand(2).getReg();
1735
Akira Hatanaka4061da12011-07-19 20:11:17 +00001736 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1737 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1738 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001739
1740 // insert new blocks after the current block
1741 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1742 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1743 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1744 MachineFunction::iterator It = BB;
1745 ++It;
1746 MF->insert(It, loopMBB);
1747 MF->insert(It, exitMBB);
1748
1749 // Transfer the remainder of BB and its successor edges to exitMBB.
1750 exitMBB->splice(exitMBB->begin(), BB,
1751 llvm::next(MachineBasicBlock::iterator(MI)),
1752 BB->end());
1753 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1754
1755 // thisMBB:
1756 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001757 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001758 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001759 loopMBB->addSuccessor(loopMBB);
1760 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001761
1762 // loopMBB:
1763 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001764 // <binop> storeval, oldval, incr
1765 // sc success, storeval, 0(ptr)
1766 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001767 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001768 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001769 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001770 // and andres, oldval, incr
1771 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001772 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1773 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001774 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001775 // <binop> storeval, oldval, incr
1776 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001777 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001778 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001779 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001780 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1781 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001782
1783 MI->eraseFromParent(); // The instruction is gone now.
1784
Akira Hatanaka939ece12011-07-19 03:42:13 +00001785 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001786}
1787
1788MachineBasicBlock *
1789MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001790 MachineBasicBlock *BB,
1791 unsigned Size, unsigned BinOpcode,
1792 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001793 assert((Size == 1 || Size == 2) &&
1794 "Unsupported size for EmitAtomicBinaryPartial.");
1795
1796 MachineFunction *MF = BB->getParent();
1797 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1798 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1799 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1800 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001801 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1802 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001803
1804 unsigned Dest = MI->getOperand(0).getReg();
1805 unsigned Ptr = MI->getOperand(1).getReg();
1806 unsigned Incr = MI->getOperand(2).getReg();
1807
Akira Hatanaka4061da12011-07-19 20:11:17 +00001808 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1809 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001810 unsigned Mask = RegInfo.createVirtualRegister(RC);
1811 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001812 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1813 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001814 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001815 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1816 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1817 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1818 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1819 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001820 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001821 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1822 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1823 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1824 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1825 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001826
1827 // insert new blocks after the current block
1828 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1829 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001830 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001831 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1832 MachineFunction::iterator It = BB;
1833 ++It;
1834 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001835 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001836 MF->insert(It, exitMBB);
1837
1838 // Transfer the remainder of BB and its successor edges to exitMBB.
1839 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001840 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001841 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1842
Akira Hatanaka81b44112011-07-19 17:09:53 +00001843 BB->addSuccessor(loopMBB);
1844 loopMBB->addSuccessor(loopMBB);
1845 loopMBB->addSuccessor(sinkMBB);
1846 sinkMBB->addSuccessor(exitMBB);
1847
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001848 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001849 // addiu masklsb2,$0,-4 # 0xfffffffc
1850 // and alignedaddr,ptr,masklsb2
1851 // andi ptrlsb2,ptr,3
1852 // sll shiftamt,ptrlsb2,3
1853 // ori maskupper,$0,255 # 0xff
1854 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001855 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001856 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001857
1858 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001859 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1860 .addReg(Mips::ZERO).addImm(-4);
1861 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1862 .addReg(Ptr).addReg(MaskLSB2);
1863 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1864 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1865 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1866 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001867 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1868 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001869 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001870 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001871
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001872 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001873 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001874 // ll oldval,0(alignedaddr)
1875 // binop binopres,oldval,incr2
1876 // and newval,binopres,mask
1877 // and maskedoldval0,oldval,mask2
1878 // or storeval,maskedoldval0,newval
1879 // sc success,storeval,0(alignedaddr)
1880 // beq success,$0,loopMBB
1881
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001882 // atomic.swap
1883 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001884 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001885 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001886 // and maskedoldval0,oldval,mask2
1887 // or storeval,maskedoldval0,newval
1888 // sc success,storeval,0(alignedaddr)
1889 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001890
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001891 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001892 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001893 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001894 // and andres, oldval, incr2
1895 // nor binopres, $0, andres
1896 // and newval, binopres, mask
1897 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1898 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1899 .addReg(Mips::ZERO).addReg(AndRes);
1900 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001901 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001902 // <binop> binopres, oldval, incr2
1903 // and newval, binopres, mask
1904 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1905 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001906 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001907 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001908 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001909 }
Jia Liubb481f82012-02-28 07:46:26 +00001910
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001911 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001912 .addReg(OldVal).addReg(Mask2);
1913 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001914 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001915 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001916 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001917 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001918 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001919
Akira Hatanaka939ece12011-07-19 03:42:13 +00001920 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001921 // and maskedoldval1,oldval,mask
1922 // srl srlres,maskedoldval1,shiftamt
1923 // sll sllres,srlres,24
1924 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001925 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001926 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001927
Akira Hatanaka4061da12011-07-19 20:11:17 +00001928 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1929 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001930 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1931 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001932 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1933 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001934 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001935 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001936
1937 MI->eraseFromParent(); // The instruction is gone now.
1938
Akira Hatanaka939ece12011-07-19 03:42:13 +00001939 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001940}
1941
1942MachineBasicBlock *
1943MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001944 MachineBasicBlock *BB,
1945 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001946 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001947
1948 MachineFunction *MF = BB->getParent();
1949 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001950 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001951 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1952 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001953 unsigned LL, SC, ZERO, BNE, BEQ;
1954
1955 if (Size == 4) {
1956 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1957 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1958 ZERO = Mips::ZERO;
1959 BNE = Mips::BNE;
1960 BEQ = Mips::BEQ;
1961 }
1962 else {
1963 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1964 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1965 ZERO = Mips::ZERO_64;
1966 BNE = Mips::BNE64;
1967 BEQ = Mips::BEQ64;
1968 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001969
1970 unsigned Dest = MI->getOperand(0).getReg();
1971 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001972 unsigned OldVal = MI->getOperand(2).getReg();
1973 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001974
Akira Hatanaka4061da12011-07-19 20:11:17 +00001975 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001976
1977 // insert new blocks after the current block
1978 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1979 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1980 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1981 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1982 MachineFunction::iterator It = BB;
1983 ++It;
1984 MF->insert(It, loop1MBB);
1985 MF->insert(It, loop2MBB);
1986 MF->insert(It, exitMBB);
1987
1988 // Transfer the remainder of BB and its successor edges to exitMBB.
1989 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001990 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001991 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1992
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001993 // thisMBB:
1994 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001995 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001996 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001997 loop1MBB->addSuccessor(exitMBB);
1998 loop1MBB->addSuccessor(loop2MBB);
1999 loop2MBB->addSuccessor(loop1MBB);
2000 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002001
2002 // loop1MBB:
2003 // ll dest, 0(ptr)
2004 // bne dest, oldval, exitMBB
2005 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00002006 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
2007 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00002008 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002009
2010 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00002011 // sc success, newval, 0(ptr)
2012 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002013 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00002014 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00002015 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00002016 BuildMI(BB, dl, TII->get(BEQ))
2017 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002018
2019 MI->eraseFromParent(); // The instruction is gone now.
2020
Akira Hatanaka939ece12011-07-19 03:42:13 +00002021 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002022}
2023
2024MachineBasicBlock *
2025MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00002026 MachineBasicBlock *BB,
2027 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002028 assert((Size == 1 || Size == 2) &&
2029 "Unsupported size for EmitAtomicCmpSwapPartial.");
2030
2031 MachineFunction *MF = BB->getParent();
2032 MachineRegisterInfo &RegInfo = MF->getRegInfo();
2033 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
2034 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
2035 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00002036 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
2037 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002038
2039 unsigned Dest = MI->getOperand(0).getReg();
2040 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00002041 unsigned CmpVal = MI->getOperand(2).getReg();
2042 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002043
Akira Hatanaka4061da12011-07-19 20:11:17 +00002044 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
2045 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002046 unsigned Mask = RegInfo.createVirtualRegister(RC);
2047 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00002048 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
2049 unsigned OldVal = RegInfo.createVirtualRegister(RC);
2050 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
2051 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
2052 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
2053 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
2054 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
2055 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
2056 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
2057 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
2058 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
2059 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
2060 unsigned SllRes = RegInfo.createVirtualRegister(RC);
2061 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002062
2063 // insert new blocks after the current block
2064 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2065 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
2066 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00002067 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002068 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
2069 MachineFunction::iterator It = BB;
2070 ++It;
2071 MF->insert(It, loop1MBB);
2072 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00002073 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002074 MF->insert(It, exitMBB);
2075
2076 // Transfer the remainder of BB and its successor edges to exitMBB.
2077 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00002078 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002079 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
2080
Akira Hatanaka81b44112011-07-19 17:09:53 +00002081 BB->addSuccessor(loop1MBB);
2082 loop1MBB->addSuccessor(sinkMBB);
2083 loop1MBB->addSuccessor(loop2MBB);
2084 loop2MBB->addSuccessor(loop1MBB);
2085 loop2MBB->addSuccessor(sinkMBB);
2086 sinkMBB->addSuccessor(exitMBB);
2087
Akira Hatanaka70564a92011-07-19 18:14:26 +00002088 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002089 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00002090 // addiu masklsb2,$0,-4 # 0xfffffffc
2091 // and alignedaddr,ptr,masklsb2
2092 // andi ptrlsb2,ptr,3
2093 // sll shiftamt,ptrlsb2,3
2094 // ori maskupper,$0,255 # 0xff
2095 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002096 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00002097 // andi maskedcmpval,cmpval,255
2098 // sll shiftedcmpval,maskedcmpval,shiftamt
2099 // andi maskednewval,newval,255
2100 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002101 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00002102 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
2103 .addReg(Mips::ZERO).addImm(-4);
2104 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
2105 .addReg(Ptr).addReg(MaskLSB2);
2106 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
2107 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
2108 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
2109 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00002110 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
2111 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002112 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00002113 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
2114 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00002115 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
2116 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00002117 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
2118 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00002119 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
2120 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002121
2122 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00002123 // ll oldval,0(alginedaddr)
2124 // and maskedoldval0,oldval,mask
2125 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002126 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00002127 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00002128 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
2129 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002130 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00002131 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002132
2133 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00002134 // and maskedoldval1,oldval,mask2
2135 // or storeval,maskedoldval1,shiftednewval
2136 // sc success,storeval,0(alignedaddr)
2137 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002138 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00002139 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
2140 .addReg(OldVal).addReg(Mask2);
2141 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
2142 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00002143 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00002144 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002145 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00002146 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002147
Akira Hatanaka939ece12011-07-19 03:42:13 +00002148 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00002149 // srl srlres,maskedoldval0,shiftamt
2150 // sll sllres,srlres,24
2151 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00002152 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002153 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00002154
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00002155 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
2156 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00002157 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
2158 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00002159 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00002160 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002161
2162 MI->eraseFromParent(); // The instruction is gone now.
2163
Akira Hatanaka939ece12011-07-19 03:42:13 +00002164 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00002165}
2166
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002167//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002168// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002169//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00002170SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002171LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002172{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002173 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002174 // the block to branch to if the condition is true.
2175 SDValue Chain = Op.getOperand(0);
2176 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00002177 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002178
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002179 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
2180
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002181 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002182 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00002183 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002184
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00002185 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002186 Mips::CondCode CC =
2187 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002188 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002189
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002190 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002191 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00002192}
2193
2194SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002195LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00002196{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002197 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00002198
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002199 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002200 if (Cond.getOpcode() != MipsISD::FPCmp)
2201 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00002202
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00002203 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
2204 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00002205}
2206
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00002207SDValue MipsTargetLowering::
2208LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
2209{
2210 DebugLoc DL = Op.getDebugLoc();
2211 EVT Ty = Op.getOperand(0).getValueType();
2212 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
2213 Op.getOperand(0), Op.getOperand(1),
2214 Op.getOperand(4));
2215
2216 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
2217 Op.getOperand(3));
2218}
2219
Akira Hatanaka0a40c232012-03-09 23:46:03 +00002220SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
2221 SDValue Cond = CreateFPCmp(DAG, Op);
2222
2223 assert(Cond.getOpcode() == MipsISD::FPCmp &&
2224 "Floating point operand expected.");
2225
2226 SDValue True = DAG.getConstant(1, MVT::i32);
2227 SDValue False = DAG.getConstant(0, MVT::i32);
2228
2229 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
2230}
2231
Dan Gohmand858e902010-04-17 15:26:15 +00002232SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
2233 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00002234 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00002235 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00002236 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002237
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00002238 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002239 const MipsTargetObjectFile &TLOF =
2240 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002241
Chris Lattnere3736f82009-08-13 05:41:27 +00002242 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002243 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
2244 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002245 MipsII::MO_GPREL);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002246 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl,
2247 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00002248 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
2249 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00002250 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002251
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002252 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002253 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002254 }
2255
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002256 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
2257 return getAddrLocal(Op, DAG, HasMips64);
2258
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002259 if (LargeGOT)
2260 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
2261 MipsII::MO_GOT_LO16);
2262
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002263 return getAddrGlobal(Op, DAG,
2264 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002265}
2266
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00002267SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
2268 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002269 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2270 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00002271
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002272 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00002273}
2274
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002275SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002276LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002277{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00002278 // If the relocation model is PIC, use the General Dynamic TLS Model or
2279 // Local Dynamic TLS model, otherwise use the Initial Exec or
2280 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002281
2282 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2283 DebugLoc dl = GA->getDebugLoc();
2284 const GlobalValue *GV = GA->getGlobal();
2285 EVT PtrVT = getPointerTy();
2286
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002287 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
2288
2289 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00002290 // General Dynamic and Local Dynamic TLS Model.
2291 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
2292 : MipsII::MO_TLSGD;
2293
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00002294 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002295 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
2296 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00002297 unsigned PtrSize = PtrVT.getSizeInBits();
2298 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
2299
Benjamin Kramer5eccf672011-12-11 12:21:34 +00002300 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002301
2302 ArgListTy Args;
2303 ArgListEntry Entry;
2304 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00002305 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002306 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00002307
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002308 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002309 false, false, false, false, 0, CallingConv::C,
2310 /*isTailCall=*/false, /*doesNotRet=*/false,
2311 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00002312 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002313 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002314
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00002315 SDValue Ret = CallResult.first;
2316
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002317 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00002318 return Ret;
2319
2320 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2321 MipsII::MO_DTPREL_HI);
2322 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
2323 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2324 MipsII::MO_DTPREL_LO);
2325 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
2326 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
2327 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00002328 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002329
2330 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002331 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002332 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00002333 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002334 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002335 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
2336 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00002337 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002338 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002339 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002340 } else {
2341 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002342 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00002343 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002344 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00002345 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002346 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00002347 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
2348 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
2349 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002350 }
2351
2352 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
2353 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00002354}
2355
2356SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002357LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002358{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002359 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2360 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002361
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002362 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00002363}
2364
Dan Gohman475871a2008-07-27 21:46:04 +00002365SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00002366LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00002367{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00002368 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002369 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002370 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002371 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00002372 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00002373 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002374 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
2375 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002376 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00002377
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002378 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
2379 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00002380
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002381 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00002382}
2383
Dan Gohmand858e902010-04-17 15:26:15 +00002384SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00002385 MachineFunction &MF = DAG.getMachineFunction();
2386 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
2387
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002388 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00002389 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2390 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002391
2392 // vastart just stores the address of the VarArgsFrameIndex slot into the
2393 // memory location argument.
2394 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00002395 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00002396 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00002397}
Jia Liubb481f82012-02-28 07:46:26 +00002398
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002399static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2400 EVT TyX = Op.getOperand(0).getValueType();
2401 EVT TyY = Op.getOperand(1).getValueType();
2402 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2403 SDValue Const31 = DAG.getConstant(31, MVT::i32);
2404 DebugLoc DL = Op.getDebugLoc();
2405 SDValue Res;
2406
2407 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2408 // to i32.
2409 SDValue X = (TyX == MVT::f32) ?
2410 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2411 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2412 Const1);
2413 SDValue Y = (TyY == MVT::f32) ?
2414 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
2415 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
2416 Const1);
2417
2418 if (HasR2) {
2419 // ext E, Y, 31, 1 ; extract bit31 of Y
2420 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
2421 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
2422 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
2423 } else {
2424 // sll SllX, X, 1
2425 // srl SrlX, SllX, 1
2426 // srl SrlY, Y, 31
2427 // sll SllY, SrlX, 31
2428 // or Or, SrlX, SllY
2429 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2430 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2431 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
2432 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
2433 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
2434 }
2435
2436 if (TyX == MVT::f32)
2437 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
2438
2439 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2440 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2441 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002442}
2443
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002444static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2445 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
2446 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
2447 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
2448 SDValue Const1 = DAG.getConstant(1, MVT::i32);
2449 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00002450
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002451 // Bitcast to integer nodes.
2452 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
2453 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002454
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002455 if (HasR2) {
2456 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
2457 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
2458 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
2459 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002460
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002461 if (WidthX > WidthY)
2462 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
2463 else if (WidthY > WidthX)
2464 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002465
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002466 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
2467 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
2468 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
2469 }
2470
2471 // (d)sll SllX, X, 1
2472 // (d)srl SrlX, SllX, 1
2473 // (d)srl SrlY, Y, width(Y)-1
2474 // (d)sll SllY, SrlX, width(Y)-1
2475 // or Or, SrlX, SllY
2476 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
2477 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
2478 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
2479 DAG.getConstant(WidthY - 1, MVT::i32));
2480
2481 if (WidthX > WidthY)
2482 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
2483 else if (WidthY > WidthX)
2484 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
2485
2486 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
2487 DAG.getConstant(WidthX - 1, MVT::i32));
2488 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
2489 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002490}
2491
Akira Hatanaka82099682011-12-19 19:52:25 +00002492SDValue
2493MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002494 if (Subtarget->hasMips64())
2495 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002496
Akira Hatanaka056c51e2012-04-11 22:13:04 +00002497 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00002498}
2499
Akira Hatanakac12a6e62012-04-11 22:49:04 +00002500static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2501 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2502 DebugLoc DL = Op.getDebugLoc();
2503
2504 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
2505 // to i32.
2506 SDValue X = (Op.getValueType() == MVT::f32) ?
2507 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
2508 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
2509 Const1);
2510
2511 // Clear MSB.
2512 if (HasR2)
2513 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
2514 DAG.getRegister(Mips::ZERO, MVT::i32),
2515 DAG.getConstant(31, MVT::i32), Const1, X);
2516 else {
2517 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
2518 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
2519 }
2520
2521 if (Op.getValueType() == MVT::f32)
2522 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
2523
2524 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2525 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2526 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2527}
2528
2529static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2530 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2531 DebugLoc DL = Op.getDebugLoc();
2532
2533 // Bitcast to integer node.
2534 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2535
2536 // Clear MSB.
2537 if (HasR2)
2538 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2539 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2540 DAG.getConstant(63, MVT::i32), Const1, X);
2541 else {
2542 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2543 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2544 }
2545
2546 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2547}
2548
2549SDValue
2550MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2551 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2552 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2553
2554 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2555}
2556
Akira Hatanaka2e591472011-06-02 00:24:44 +00002557SDValue MipsTargetLowering::
2558LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002559 // check the depth
2560 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002561 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002562
2563 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2564 MFI->setFrameAddressIsTaken(true);
2565 EVT VT = Op.getValueType();
2566 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002567 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2568 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002569 return FrameAddr;
2570}
2571
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002572SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2573 SelectionDAG &DAG) const {
2574 // check the depth
2575 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2576 "Return address can be determined only for current frame.");
2577
2578 MachineFunction &MF = DAG.getMachineFunction();
2579 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002580 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002581 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2582 MFI->setReturnAddressIsTaken(true);
2583
2584 // Return RA, which contains the return address. Mark it an implicit live-in.
2585 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2586 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2587}
2588
Akira Hatanaka544cc212013-01-30 00:26:49 +00002589// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
2590// generated from __builtin_eh_return (offset, handler)
2591// The effect of this is to adjust the stack pointer by "offset"
2592// and then branch to "handler".
2593SDValue MipsTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
2594 const {
2595 MachineFunction &MF = DAG.getMachineFunction();
2596 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2597
2598 MipsFI->setCallsEhReturn();
2599 SDValue Chain = Op.getOperand(0);
2600 SDValue Offset = Op.getOperand(1);
2601 SDValue Handler = Op.getOperand(2);
2602 DebugLoc DL = Op.getDebugLoc();
2603 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2604
2605 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
2606 // EH_RETURN nodes, so that instructions are emitted back-to-back.
2607 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
2608 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
2609 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2610 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2611 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2612 DAG.getRegister(OffsetReg, Ty),
2613 DAG.getRegister(AddrReg, getPointerTy()),
2614 Chain.getValue(1));
2615}
2616
Akira Hatanakadb548262011-07-19 23:30:50 +00002617// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002618SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002619MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002620 unsigned SType = 0;
2621 DebugLoc dl = Op.getDebugLoc();
2622 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2623 DAG.getConstant(SType, MVT::i32));
2624}
2625
Eli Friedman14648462011-07-27 22:21:52 +00002626SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002627 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002628 // FIXME: Need pseudo-fence for 'singlethread' fences
2629 // FIXME: Set SType for weaker fences where supported/appropriate.
2630 unsigned SType = 0;
2631 DebugLoc dl = Op.getDebugLoc();
2632 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2633 DAG.getConstant(SType, MVT::i32));
2634}
2635
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002636SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002637 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002638 DebugLoc DL = Op.getDebugLoc();
2639 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2640 SDValue Shamt = Op.getOperand(2);
2641
2642 // if shamt < 32:
2643 // lo = (shl lo, shamt)
2644 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2645 // else:
2646 // lo = 0
2647 // hi = (shl lo, shamt[4:0])
2648 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2649 DAG.getConstant(-1, MVT::i32));
2650 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2651 DAG.getConstant(1, MVT::i32));
2652 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2653 Not);
2654 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2655 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2656 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2657 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2658 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002659 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2660 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002661 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2662
2663 SDValue Ops[2] = {Lo, Hi};
2664 return DAG.getMergeValues(Ops, 2, DL);
2665}
2666
Akira Hatanaka864f6602012-06-14 21:10:56 +00002667SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002668 bool IsSRA) const {
2669 DebugLoc DL = Op.getDebugLoc();
2670 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2671 SDValue Shamt = Op.getOperand(2);
2672
2673 // if shamt < 32:
2674 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2675 // if isSRA:
2676 // hi = (sra hi, shamt)
2677 // else:
2678 // hi = (srl hi, shamt)
2679 // else:
2680 // if isSRA:
2681 // lo = (sra hi, shamt[4:0])
2682 // hi = (sra hi, 31)
2683 // else:
2684 // lo = (srl hi, shamt[4:0])
2685 // hi = 0
2686 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2687 DAG.getConstant(-1, MVT::i32));
2688 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2689 DAG.getConstant(1, MVT::i32));
2690 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2691 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2692 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2693 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2694 Hi, Shamt);
2695 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2696 DAG.getConstant(0x20, MVT::i32));
2697 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2698 DAG.getConstant(31, MVT::i32));
2699 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2700 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2701 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2702 ShiftRightHi);
2703
2704 SDValue Ops[2] = {Lo, Hi};
2705 return DAG.getMergeValues(Ops, 2, DL);
2706}
2707
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002708static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2709 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002710 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002711 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002712 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002713 DebugLoc DL = LD->getDebugLoc();
2714 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2715
2716 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002717 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002718 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002719
2720 SDValue Ops[] = { Chain, Ptr, Src };
2721 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2722 LD->getMemOperand());
2723}
2724
2725// Expand an unaligned 32 or 64-bit integer load node.
2726SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2727 LoadSDNode *LD = cast<LoadSDNode>(Op);
2728 EVT MemVT = LD->getMemoryVT();
2729
2730 // Return if load is aligned or if MemVT is neither i32 nor i64.
2731 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2732 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2733 return SDValue();
2734
2735 bool IsLittle = Subtarget->isLittle();
2736 EVT VT = Op.getValueType();
2737 ISD::LoadExtType ExtType = LD->getExtensionType();
2738 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2739
2740 assert((VT == MVT::i32) || (VT == MVT::i64));
2741
2742 // Expand
2743 // (set dst, (i64 (load baseptr)))
2744 // to
2745 // (set tmp, (ldl (add baseptr, 7), undef))
2746 // (set dst, (ldr baseptr, tmp))
2747 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2748 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2749 IsLittle ? 7 : 0);
2750 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2751 IsLittle ? 0 : 7);
2752 }
2753
2754 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2755 IsLittle ? 3 : 0);
2756 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2757 IsLittle ? 0 : 3);
2758
2759 // Expand
2760 // (set dst, (i32 (load baseptr))) or
2761 // (set dst, (i64 (sextload baseptr))) or
2762 // (set dst, (i64 (extload baseptr)))
2763 // to
2764 // (set tmp, (lwl (add baseptr, 3), undef))
2765 // (set dst, (lwr baseptr, tmp))
2766 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2767 (ExtType == ISD::EXTLOAD))
2768 return LWR;
2769
2770 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2771
2772 // Expand
2773 // (set dst, (i64 (zextload baseptr)))
2774 // to
2775 // (set tmp0, (lwl (add baseptr, 3), undef))
2776 // (set tmp1, (lwr baseptr, tmp0))
2777 // (set tmp2, (shl tmp1, 32))
2778 // (set dst, (srl tmp2, 32))
2779 DebugLoc DL = LD->getDebugLoc();
2780 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2781 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002782 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2783 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002784 return DAG.getMergeValues(Ops, 2, DL);
2785}
2786
2787static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2788 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002789 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2790 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002791 DebugLoc DL = SD->getDebugLoc();
2792 SDVTList VTList = DAG.getVTList(MVT::Other);
2793
2794 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002795 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002796 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002797
2798 SDValue Ops[] = { Chain, Value, Ptr };
2799 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2800 SD->getMemOperand());
2801}
2802
2803// Expand an unaligned 32 or 64-bit integer store node.
2804SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2805 StoreSDNode *SD = cast<StoreSDNode>(Op);
2806 EVT MemVT = SD->getMemoryVT();
2807
2808 // Return if store is aligned or if MemVT is neither i32 nor i64.
2809 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2810 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2811 return SDValue();
2812
2813 bool IsLittle = Subtarget->isLittle();
2814 SDValue Value = SD->getValue(), Chain = SD->getChain();
2815 EVT VT = Value.getValueType();
2816
2817 // Expand
2818 // (store val, baseptr) or
2819 // (truncstore val, baseptr)
2820 // to
2821 // (swl val, (add baseptr, 3))
2822 // (swr val, baseptr)
2823 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2824 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2825 IsLittle ? 3 : 0);
2826 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2827 }
2828
2829 assert(VT == MVT::i64);
2830
2831 // Expand
2832 // (store val, baseptr)
2833 // to
2834 // (sdl val, (add baseptr, 7))
2835 // (sdr val, baseptr)
2836 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2837 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2838}
2839
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002840// This function expands mips intrinsic nodes which have 64-bit input operands
2841// or output values.
2842//
2843// out64 = intrinsic-node in64
2844// =>
2845// lo = copy (extract-element (in64, 0))
2846// hi = copy (extract-element (in64, 1))
2847// mips-specific-node
2848// v0 = copy lo
2849// v1 = copy hi
2850// out64 = merge-values (v0, v1)
2851//
2852static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2853 unsigned Opc, bool HasI64In, bool HasI64Out) {
2854 DebugLoc DL = Op.getDebugLoc();
2855 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2856 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2857 SmallVector<SDValue, 3> Ops;
2858
2859 if (HasI64In) {
2860 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2861 Op->getOperand(1 + HasChainIn),
2862 DAG.getConstant(0, MVT::i32));
2863 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2864 Op->getOperand(1 + HasChainIn),
2865 DAG.getConstant(1, MVT::i32));
2866
2867 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2868 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2869
2870 Ops.push_back(Chain);
2871 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2872 Ops.push_back(Chain.getValue(1));
2873 } else {
2874 Ops.push_back(Chain);
2875 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2876 }
2877
2878 if (!HasI64Out)
2879 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2880 Ops.begin(), Ops.size());
2881
2882 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2883 Ops.begin(), Ops.size());
2884 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2885 Intr.getValue(1));
2886 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2887 OutLo.getValue(2));
2888 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2889
2890 if (!HasChainIn)
2891 return Out;
2892
2893 SDValue Vals[] = { Out, OutHi.getValue(1) };
2894 return DAG.getMergeValues(Vals, 2, DL);
2895}
2896
2897SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2898 SelectionDAG &DAG) const {
2899 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2900 default:
2901 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002902 case Intrinsic::mips_shilo:
2903 return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
2904 case Intrinsic::mips_dpau_h_qbl:
2905 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
2906 case Intrinsic::mips_dpau_h_qbr:
2907 return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
2908 case Intrinsic::mips_dpsu_h_qbl:
2909 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
2910 case Intrinsic::mips_dpsu_h_qbr:
2911 return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
2912 case Intrinsic::mips_dpa_w_ph:
2913 return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
2914 case Intrinsic::mips_dps_w_ph:
2915 return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
2916 case Intrinsic::mips_dpax_w_ph:
2917 return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
2918 case Intrinsic::mips_dpsx_w_ph:
2919 return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
2920 case Intrinsic::mips_mulsa_w_ph:
2921 return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
2922 case Intrinsic::mips_mult:
2923 return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
2924 case Intrinsic::mips_multu:
2925 return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
2926 case Intrinsic::mips_madd:
2927 return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
2928 case Intrinsic::mips_maddu:
2929 return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
2930 case Intrinsic::mips_msub:
2931 return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
2932 case Intrinsic::mips_msubu:
2933 return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002934 }
2935}
2936
2937SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2938 SelectionDAG &DAG) const {
2939 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2940 default:
2941 return SDValue();
2942 case Intrinsic::mips_extp:
2943 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2944 case Intrinsic::mips_extpdp:
2945 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2946 case Intrinsic::mips_extr_w:
2947 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2948 case Intrinsic::mips_extr_r_w:
2949 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2950 case Intrinsic::mips_extr_rs_w:
2951 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2952 case Intrinsic::mips_extr_s_h:
2953 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002954 case Intrinsic::mips_mthlip:
2955 return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
2956 case Intrinsic::mips_mulsaq_s_w_ph:
2957 return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
2958 case Intrinsic::mips_maq_s_w_phl:
2959 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
2960 case Intrinsic::mips_maq_s_w_phr:
2961 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
2962 case Intrinsic::mips_maq_sa_w_phl:
2963 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
2964 case Intrinsic::mips_maq_sa_w_phr:
2965 return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
2966 case Intrinsic::mips_dpaq_s_w_ph:
2967 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
2968 case Intrinsic::mips_dpsq_s_w_ph:
2969 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
2970 case Intrinsic::mips_dpaq_sa_l_w:
2971 return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
2972 case Intrinsic::mips_dpsq_sa_l_w:
2973 return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
2974 case Intrinsic::mips_dpaqx_s_w_ph:
2975 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
2976 case Intrinsic::mips_dpaqx_sa_w_ph:
2977 return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
2978 case Intrinsic::mips_dpsqx_s_w_ph:
2979 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
2980 case Intrinsic::mips_dpsqx_sa_w_ph:
2981 return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002982 }
2983}
2984
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002985SDValue MipsTargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
2986 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2987 || cast<ConstantSDNode>
2988 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2989 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2990 return SDValue();
2991
2992 // The pattern
2993 // (add (frameaddr 0), (frame_to_args_offset))
2994 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2995 // (add FrameObject, 0)
2996 // where FrameObject is a fixed StackObject with offset 0 which points to
2997 // the old stack pointer.
2998 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2999 EVT ValTy = Op->getValueType(0);
3000 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
3001 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
3002 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
3003 DAG.getConstant(0, ValTy));
3004}
3005
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003006//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003007// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003009
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003010//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003011// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003012// Mips O32 ABI rules:
3013// ---
3014// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003015// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003016// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003017// f64 - Only passed in two aliased f32 registers if no int reg has been used
3018// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003019// not used, it must be shadowed. If only A3 is avaiable, shadow it and
3020// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00003021//
3022// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003023//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003024
Duncan Sands1e96bab2010-11-04 10:49:57 +00003025static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00003026 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003027 ISD::ArgFlagsTy ArgFlags, CCState &State) {
3028
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003029 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003030
Craig Topperc5eaae42012-03-11 07:57:25 +00003031 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003032 Mips::A0, Mips::A1, Mips::A2, Mips::A3
3033 };
Craig Topperc5eaae42012-03-11 07:57:25 +00003034 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003035 Mips::F12, Mips::F14
3036 };
Craig Topperc5eaae42012-03-11 07:57:25 +00003037 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003038 Mips::D6, Mips::D7
3039 };
3040
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003041 // Do not process byval args here.
3042 if (ArgFlags.isByVal())
3043 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00003044
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003045 // Promote i8 and i16
3046 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
3047 LocVT = MVT::i32;
3048 if (ArgFlags.isSExt())
3049 LocInfo = CCValAssign::SExt;
3050 else if (ArgFlags.isZExt())
3051 LocInfo = CCValAssign::ZExt;
3052 else
3053 LocInfo = CCValAssign::AExt;
3054 }
3055
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00003056 unsigned Reg;
3057
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00003058 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
3059 // is true: function is vararg, argument is 3rd or higher, there is previous
3060 // argument which is not f32 or f64.
3061 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
3062 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00003063 unsigned OrigAlign = ArgFlags.getOrigAlign();
3064 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00003065
3066 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00003067 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00003068 // If this is the first part of an i64 arg,
3069 // the allocated register must be either A0 or A2.
3070 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
3071 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00003072 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00003073 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
3074 // Allocate int register and shadow next int register. If first
3075 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00003076 Reg = State.AllocateReg(IntRegs, IntRegsSize);
3077 if (Reg == Mips::A1 || Reg == Mips::A3)
3078 Reg = State.AllocateReg(IntRegs, IntRegsSize);
3079 State.AllocateReg(IntRegs, IntRegsSize);
3080 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00003081 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
3082 // we are guaranteed to find an available float register
3083 if (ValVT == MVT::f32) {
3084 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
3085 // Shadow int register
3086 State.AllocateReg(IntRegs, IntRegsSize);
3087 } else {
3088 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
3089 // Shadow int registers
3090 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
3091 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
3092 State.AllocateReg(IntRegs, IntRegsSize);
3093 State.AllocateReg(IntRegs, IntRegsSize);
3094 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00003095 } else
3096 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003097
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003098 if (!Reg) {
3099 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
3100 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00003101 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003102 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00003103 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003104
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003105 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00003106}
3107
3108#include "MipsGenCallingConv.inc"
3109
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003110//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00003111// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003112//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003113
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00003114static const unsigned O32IntRegsSize = 4;
3115
Akira Hatanaka373e3a42011-09-23 00:58:33 +00003116// Return next O32 integer argument register.
3117static unsigned getNextIntArgReg(unsigned Reg) {
3118 assert((Reg == Mips::A0) || (Reg == Mips::A2));
3119 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
3120}
3121
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003122/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3123/// for tail call optimization.
3124bool MipsTargetLowering::
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003125IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
3126 unsigned NextStackOffset,
3127 const MipsFunctionInfo& FI) const {
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003128 if (!EnableMipsTailCalls)
3129 return false;
3130
Akira Hatanakae7b406d2012-10-30 19:07:58 +00003131 // No tail call optimization for mips16.
3132 if (Subtarget->inMips16Mode())
3133 return false;
3134
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003135 // Return false if either the callee or caller has a byval argument.
3136 if (MipsCCInfo.hasByValArg() || FI.hasByvalArg())
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003137 return false;
3138
Akira Hatanaka70852212012-11-07 19:04:26 +00003139 // Return true if the callee's argument area is no larger than the
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003140 // caller's.
Akira Hatanaka70852212012-11-07 19:04:26 +00003141 return NextStackOffset <= FI.getIncomingArgSize();
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003142}
3143
Akira Hatanaka7d712092012-10-30 19:23:25 +00003144SDValue
3145MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
3146 SDValue Chain, SDValue Arg, DebugLoc DL,
3147 bool IsTailCall, SelectionDAG &DAG) const {
3148 if (!IsTailCall) {
3149 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
3150 DAG.getIntPtrConstant(Offset));
3151 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
3152 false, 0);
3153 }
3154
3155 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3156 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
3157 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3158 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
3159 /*isVolatile=*/ true, false, 0);
3160}
3161
Reed Kotler8453b3f2013-01-24 04:24:02 +00003162//
3163// The Mips16 hard float is a crazy quilt inherited from gcc. I have a much
3164// cleaner way to do all of this but it will have to wait until the traditional
3165// gcc mechanism is completed.
3166//
3167// For Pic, in order for Mips16 code to call Mips32 code which according the abi
3168// have either arguments or returned values placed in floating point registers,
3169// we use a set of helper functions. (This includes functions which return type
3170// complex which on Mips are returned in a pair of floating point registers).
3171//
3172// This is an encoding that we inherited from gcc.
3173// In Mips traditional O32, N32 ABI, floating point numbers are passed in
3174// floating point argument registers 1,2 only when the first and optionally
3175// the second arguments are float (sf) or double (df).
3176// For Mips16 we are only concerned with the situations where floating point
3177// arguments are being passed in floating point registers by the ABI, because
3178// Mips16 mode code cannot execute floating point instructions to load those
3179// values and hence helper functions are needed.
3180// The possibilities are (), (sf), (sf, sf), (sf, df), (df), (df, sf), (df, df)
3181// the helper function suffixs for these are:
3182// 0, 1, 5, 9, 2, 6, 10
3183// this suffix can then be calculated as follows:
3184// for a given argument Arg:
3185// Arg1x, Arg2x = 1 : Arg is sf
3186// 2 : Arg is df
3187// 0: Arg is neither sf or df
3188// So this stub is the string for number Arg1x + Arg2x*4.
3189// However not all numbers between 0 and 10 are possible, we check anyway and
3190// assert if the impossible exists.
3191//
3192
3193unsigned int MipsTargetLowering::getMips16HelperFunctionStubNumber
3194 (ArgListTy &Args) const {
3195 unsigned int resultNum = 0;
3196 if (Args.size() >= 1) {
3197 Type *t = Args[0].Ty;
3198 if (t->isFloatTy()) {
3199 resultNum = 1;
3200 }
3201 else if (t->isDoubleTy()) {
3202 resultNum = 2;
3203 }
3204 }
3205 if (resultNum) {
3206 if (Args.size() >=2) {
3207 Type *t = Args[1].Ty;
3208 if (t->isFloatTy()) {
3209 resultNum += 4;
3210 }
3211 else if (t->isDoubleTy()) {
3212 resultNum += 8;
3213 }
3214 }
3215 }
3216 return resultNum;
3217}
3218
3219//
3220// prefixs are attached to stub numbers depending on the return type .
3221// return type: float sf_
3222// double df_
3223// single complex sc_
3224// double complext dc_
3225// others NO PREFIX
3226//
3227//
3228// The full name of a helper function is__mips16_call_stub +
3229// return type dependent prefix + stub number
3230//
3231//
3232// This is something that probably should be in a different source file and
3233// perhaps done differently but my main purpose is to not waste runtime
3234// on something that we can enumerate in the source. Another possibility is
3235// to have a python script to generate these mapping tables. This will do
3236// for now. There are a whole series of helper function mapping arrays, one
3237// for each return type class as outlined above. There there are 11 possible
3238// entries. Ones with 0 are ones which should never be selected
3239//
3240// All the arrays are similar except for ones which return neither
3241// sf, df, sc, dc, in which only care about ones which have sf or df as a
3242// first parameter.
3243//
3244#define P_ "__mips16_call_stub_"
3245#define MAX_STUB_NUMBER 10
3246#define T1 P "1", P "2", 0, 0, P "5", P "6", 0, 0, P "9", P "10"
3247#define T P "0" , T1
3248#define P P_
3249static char const * vMips16Helper[MAX_STUB_NUMBER+1] =
3250 {0, T1 };
3251#undef P
3252#define P P_ "sf_"
3253static char const * sfMips16Helper[MAX_STUB_NUMBER+1] =
3254 { T };
3255#undef P
3256#define P P_ "df_"
3257static char const * dfMips16Helper[MAX_STUB_NUMBER+1] =
3258 { T };
3259#undef P
3260#define P P_ "sc_"
3261static char const * scMips16Helper[MAX_STUB_NUMBER+1] =
3262 { T };
3263#undef P
3264#define P P_ "dc_"
3265static char const * dcMips16Helper[MAX_STUB_NUMBER+1] =
3266 { T };
3267#undef P
3268#undef P_
3269
3270
3271const char* MipsTargetLowering::
3272 getMips16HelperFunction
3273 (Type* RetTy, ArgListTy &Args, bool &needHelper) const {
Reed Kotler8453b3f2013-01-24 04:24:02 +00003274 const unsigned int stubNum = getMips16HelperFunctionStubNumber(Args);
NAKAMURA Takumi00cdf602013-01-24 05:54:23 +00003275#ifndef NDEBUG
3276 const unsigned int maxStubNum = 10;
Reed Kotler8453b3f2013-01-24 04:24:02 +00003277 assert(stubNum <= maxStubNum);
NAKAMURA Takumid5a336c2013-01-24 05:47:29 +00003278 const bool validStubNum[maxStubNum+1] =
3279 {true, true, true, false, false, true, true, false, false, true, true};
3280 assert(validStubNum[stubNum]);
3281#endif
Reed Kotler8453b3f2013-01-24 04:24:02 +00003282 const char *result;
3283 if (RetTy->isFloatTy()) {
3284 result = sfMips16Helper[stubNum];
3285 }
3286 else if (RetTy ->isDoubleTy()) {
3287 result = dfMips16Helper[stubNum];
3288 }
3289 else if (RetTy->isStructTy()) {
3290 // check if it's complex
3291 if (RetTy->getNumContainedTypes() == 2) {
3292 if ((RetTy->getContainedType(0)->isFloatTy()) &&
3293 (RetTy->getContainedType(1)->isFloatTy())) {
3294 result = scMips16Helper[stubNum];
3295 }
3296 else if ((RetTy->getContainedType(0)->isDoubleTy()) &&
3297 (RetTy->getContainedType(1)->isDoubleTy())) {
3298 result = dcMips16Helper[stubNum];
3299 }
NAKAMURA Takumib3105b92013-01-24 06:08:06 +00003300 else {
3301 llvm_unreachable("Uncovered condition");
3302 }
3303 }
3304 else {
3305 llvm_unreachable("Uncovered condition");
Reed Kotler8453b3f2013-01-24 04:24:02 +00003306 }
3307 }
3308 else {
3309 if (stubNum == 0) {
3310 needHelper = false;
3311 return "";
3312 }
3313 result = vMips16Helper[stubNum];
3314 }
3315 needHelper = true;
3316 return result;
3317}
3318
Dan Gohman98ca4f22009-08-05 01:29:28 +00003319/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00003320/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003321SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003322MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003323 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003324 SelectionDAG &DAG = CLI.DAG;
3325 DebugLoc &dl = CLI.DL;
3326 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3327 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3328 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00003329 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003330 SDValue Callee = CLI.Callee;
3331 bool &isTailCall = CLI.IsTailCall;
3332 CallingConv::ID CallConv = CLI.CallConv;
3333 bool isVarArg = CLI.IsVarArg;
3334
Reed Kotler8453b3f2013-01-24 04:24:02 +00003335 const char* mips16HelperFunction = 0;
3336 bool needMips16Helper = false;
3337
3338 if (Subtarget->inMips16Mode() && getTargetMachine().Options.UseSoftFloat &&
3339 Mips16HardFloat) {
3340 //
3341 // currently we don't have symbols tagged with the mips16 or mips32
3342 // qualifier so we will assume that we don't know what kind it is.
3343 // and generate the helper
3344 //
3345 bool lookupHelper = true;
3346 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
3347 if (noHelperNeeded.find(S->getSymbol()) != noHelperNeeded.end()) {
3348 lookupHelper = false;
3349 }
3350 }
3351 if (lookupHelper) mips16HelperFunction =
3352 getMips16HelperFunction(CLI.RetTy, CLI.Args, needMips16Helper);
3353
3354 }
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003355 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003356 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00003357 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00003358 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003359
3360 // Analyze operands of the call, assigning locations to each operand.
3361 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003362 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003363 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003364 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003365
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003366 MipsCCInfo.analyzeCallOperands(Outs, isVarArg);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003367
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003368 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00003369 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00003370
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003371 // Check if it's really possible to do a tail call.
3372 if (isTailCall)
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003373 isTailCall =
3374 IsEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
3375 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003376
3377 if (isTailCall)
3378 ++NumTailCalls;
3379
Akira Hatanakada7f5f12011-09-19 20:26:02 +00003380 // Chain is the output chain of the last Load/Store or CopyToReg node.
3381 // ByValChain is the output chain of the last Memcpy node created for copying
3382 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003383 unsigned StackAlignment = TFL->getStackAlignment();
3384 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00003385 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003386
3387 if (!isTailCall)
3388 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00003389
3390 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
3391 IsN64 ? Mips::SP_64 : Mips::SP,
3392 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00003393
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003394 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003395 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00003396 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003397 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003398
3399 // Walk the register/memloc assignments, inserting copies/loads.
3400 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003401 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003402 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003403 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00003404 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3405
3406 // ByVal Arg.
3407 if (Flags.isByVal()) {
3408 assert(Flags.getByValSize() &&
3409 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003410 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003411 assert(!isTailCall &&
3412 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003413 passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
3414 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
3415 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00003416 continue;
3417 }
Jia Liubb481f82012-02-28 07:46:26 +00003418
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003419 // Promote the value if needed.
3420 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003421 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003422 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003423 if (VA.isRegLoc()) {
3424 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
3425 (ValVT == MVT::f64 && LocVT == MVT::i64))
3426 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
3427 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003428 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
3429 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003430 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
3431 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00003432 if (!Subtarget->isLittle())
3433 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00003434 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00003435 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
3436 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
3437 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003438 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003439 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003440 }
3441 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00003442 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003443 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003444 break;
3445 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003446 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003447 break;
3448 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00003449 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00003450 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003451 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003452
3453 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003454 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003455 if (VA.isRegLoc()) {
3456 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00003457 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003458 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003459
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003460 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00003461 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003462
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003463 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00003464 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00003465 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
3466 Chain, Arg, dl, isTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003467 }
3468
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003469 // Transform all store nodes into one single node because all store
3470 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003471 if (!MemOpChains.empty())
3472 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003473 &MemOpChains[0], MemOpChains.size());
3474
Bill Wendling056292f2008-09-16 21:48:12 +00003475 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003476 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
3477 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003478 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00003479 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00003480 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003481
3482 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003483 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00003484 InternalLinkage = G->getGlobal()->hasInternalLinkage();
3485
3486 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003487 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003488 else if (LargeGOT)
3489 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
3490 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003491 else
3492 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
3493 } else
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003494 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003495 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003496 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003497 }
3498 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003499 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003500 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
3501 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00003502 else if (LargeGOT)
3503 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
3504 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00003505 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00003506 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
3507
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003508 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003509 }
3510
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003511 SDValue JumpTarget = Callee;
Akira Hatanakae11246c2012-07-26 02:24:43 +00003512
Jia Liubb481f82012-02-28 07:46:26 +00003513 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00003514 // -reloction-model=pic or it is an indirect call.
3515 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00003516 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
Reed Kotler8453b3f2013-01-24 04:24:02 +00003517 unsigned V0Reg = Mips::V0;
3518 if (needMips16Helper) {
3519 RegsToPass.push_front(std::make_pair(V0Reg, Callee));
3520 JumpTarget = DAG.getExternalSymbol(
3521 mips16HelperFunction, getPointerTy());
3522 JumpTarget = getAddrGlobal(JumpTarget, DAG, MipsII::MO_GOT);
3523 }
3524 else {
3525 RegsToPass.push_front(std::make_pair(T9Reg, Callee));
Akira Hatanakae11246c2012-07-26 02:24:43 +00003526
Reed Kotler8453b3f2013-01-24 04:24:02 +00003527 if (!Subtarget->inMips16Mode())
3528 JumpTarget = SDValue();
3529 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00003530 }
Bill Wendling056292f2008-09-16 21:48:12 +00003531
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00003532 // Insert node "GP copy globalreg" before call to function.
Akira Hatanakaed185da2012-12-13 03:17:29 +00003533 //
3534 // R_MIPS_CALL* operators (emitted when non-internal functions are called
3535 // in PIC mode) allow symbols to be resolved via lazy binding.
3536 // The lazy binding stub requires GP to point to the GOT.
3537 if (IsPICCall && !InternalLinkage) {
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00003538 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
3539 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
3540 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
3541 }
3542
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00003543 // Build a sequence of copy-to-reg nodes chained together with token
3544 // chain and flag operands which copy the outgoing args into registers.
3545 // The InFlag in necessary since all emitted instructions must be
3546 // stuck together.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003547 SDValue InFlag;
3548
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00003549 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3550 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3551 RegsToPass[i].second, InFlag);
3552 InFlag = Chain.getValue(1);
3553 }
3554
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003555 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003556 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003557 //
3558 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003559 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003560 SmallVector<SDValue, 8> Ops(1, Chain);
3561
3562 if (JumpTarget.getNode())
3563 Ops.push_back(JumpTarget);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003564
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003565 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003566 // known live into the call.
3567 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3568 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3569 RegsToPass[i].second.getValueType()));
3570
Akira Hatanakab2930b92012-03-01 22:27:29 +00003571 // Add a register mask operand representing the call-preserved registers.
3572 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3573 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3574 assert(Mask && "Missing call preserved mask for calling convention");
3575 Ops.push_back(DAG.getRegisterMask(Mask));
3576
Gabor Greifba36cb52008-08-28 21:40:38 +00003577 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003578 Ops.push_back(InFlag);
3579
Akira Hatanaka2b861be2012-10-19 21:47:33 +00003580 if (isTailCall)
3581 return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size());
3582
Dale Johannesen33c960f2009-02-04 20:06:27 +00003583 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003584 InFlag = Chain.getValue(1);
3585
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003586 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00003587 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003588 DAG.getIntPtrConstant(0, true), InFlag);
3589 InFlag = Chain.getValue(1);
3590
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003591 // Handle result values, copying them out of physregs into vregs that we
3592 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003593 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3594 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003595}
3596
Dan Gohman98ca4f22009-08-05 01:29:28 +00003597/// LowerCallResult - Lower the result values of a call into the
3598/// appropriate copies out of appropriate physical registers.
3599SDValue
3600MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003601 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003602 const SmallVectorImpl<ISD::InputArg> &Ins,
3603 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003604 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003605 // Assign locations to each value returned by this call.
3606 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003607 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003608 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003609
Dan Gohman98ca4f22009-08-05 01:29:28 +00003610 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003611
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003612 // Copy all of the result registers out of their specified physreg.
3613 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00003614 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003615 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003616 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003617 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003618 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003619
Dan Gohman98ca4f22009-08-05 01:29:28 +00003620 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003621}
3622
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003623//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00003624// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003625//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003626/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003627/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003628SDValue
3629MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003630 CallingConv::ID CallConv,
3631 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003632 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003633 DebugLoc dl, SelectionDAG &DAG,
3634 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003635 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003636 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003637 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003638 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003639
Dan Gohman1e93df62010-04-17 14:41:14 +00003640 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003641
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003642 // Used with vargs to acumulate store chains.
3643 std::vector<SDValue> OutChains;
3644
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003645 // Assign locations to all of the incoming arguments.
3646 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003647 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003648 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003649 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003650
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003651 MipsCCInfo.analyzeFormalArguments(Ins);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00003652 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
3653 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003654
Akira Hatanakab4549e12012-03-27 03:13:56 +00003655 Function::const_arg_iterator FuncArg =
3656 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003657 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003658 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003659
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003660 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003661 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00003662 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
3663 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003664 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003665 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3666 bool IsRegLoc = VA.isRegLoc();
3667
3668 if (Flags.isByVal()) {
3669 assert(Flags.getByValSize() &&
3670 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003671 assert(ByValArg != MipsCCInfo.byval_end());
3672 copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg,
3673 MipsCCInfo, *ByValArg);
3674 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003675 continue;
3676 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003677
3678 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003679 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003680 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003681 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003682 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003683
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00003685 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
3686 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003687 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003688 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003689 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003690 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003691 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003692 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003693 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003694 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003695
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003696 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003697 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003698 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003699 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003700
3701 // If this is an 8 or 16-bit value, it has been passed promoted
3702 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003703 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003704 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003705 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003706 if (VA.getLocInfo() == CCValAssign::SExt)
3707 Opcode = ISD::AssertSext;
3708 else if (VA.getLocInfo() == CCValAssign::ZExt)
3709 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003710 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003711 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003712 DAG.getValueType(ValVT));
3713 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003714 }
3715
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003716 // Handle floating point arguments passed in integer registers.
3717 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3718 (RegVT == MVT::i64 && ValVT == MVT::f64))
3719 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3720 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3721 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3722 getNextIntArgReg(ArgReg), RC);
3723 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3724 if (!Subtarget->isLittle())
3725 std::swap(ArgValue, ArgValue2);
3726 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3727 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003728 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003729
Dan Gohman98ca4f22009-08-05 01:29:28 +00003730 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003731 } else { // VA.isRegLoc()
3732
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003733 // sanity check
3734 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003735
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003736 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003737 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003738 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003739
3740 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003741 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003742 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003743 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003744 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003745 }
3746 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003747
3748 // The mips ABIs for returning structs by value requires that we copy
3749 // the sret argument into $v0 for the return. Save the argument into
3750 // a virtual register so that we can access it from the return points.
3751 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3752 unsigned Reg = MipsFI->getSRetReturnReg();
3753 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00003754 Reg = MF.getRegInfo().
3755 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003756 MipsFI->setSRetReturnReg(Reg);
3757 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003758 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003760 }
3761
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00003762 if (isVarArg)
3763 writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003764
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003765 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003766 // the size of Ins and InVals. This only happens when on varg functions
3767 if (!OutChains.empty()) {
3768 OutChains.push_back(Chain);
3769 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3770 &OutChains[0], OutChains.size());
3771 }
3772
Dan Gohman98ca4f22009-08-05 01:29:28 +00003773 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003774}
3775
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003776//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003777// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003778//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003779
Akira Hatanaka97d9f082012-10-10 01:27:09 +00003780bool
3781MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3782 MachineFunction &MF, bool isVarArg,
3783 const SmallVectorImpl<ISD::OutputArg> &Outs,
3784 LLVMContext &Context) const {
3785 SmallVector<CCValAssign, 16> RVLocs;
3786 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3787 RVLocs, Context);
3788 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3789}
3790
Dan Gohman98ca4f22009-08-05 01:29:28 +00003791SDValue
3792MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003793 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003794 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003795 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003796 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003797
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003798 // CCValAssign - represent the assignment of
3799 // the return value to a location
3800 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003801
3802 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003803 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003804 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003805
Dan Gohman98ca4f22009-08-05 01:29:28 +00003806 // Analize return values.
3807 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003808
Dan Gohman475871a2008-07-27 21:46:04 +00003809 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003810 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003811
3812 // Copy the result values into the output registers.
3813 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3814 CCValAssign &VA = RVLocs[i];
3815 assert(VA.isRegLoc() && "Can only return in registers!");
3816
Akira Hatanaka82099682011-12-19 19:52:25 +00003817 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003818
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003819 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003820 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003821 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003822 }
3823
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003824 // The mips ABIs for returning structs by value requires that we copy
3825 // the sret argument into $v0 for the return. We saved the argument into
3826 // a virtual register in the entry block, so now we copy the value out
3827 // and into $v0.
3828 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3829 MachineFunction &MF = DAG.getMachineFunction();
3830 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3831 unsigned Reg = MipsFI->getSRetReturnReg();
3832
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003833 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003834 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003835 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003836 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003837
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003838 Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003839 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003840 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003841 }
3842
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003843 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003844
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003845 // Add the flag if we have it.
3846 if (Flag.getNode())
3847 RetOps.push_back(Flag);
3848
3849 // Return on Mips is always a "jr $ra"
3850 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003851}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003852
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003853//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003854// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003855//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003856
3857/// getConstraintType - Given a constraint letter, return the type of
3858/// constraint it is for this target.
3859MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003860getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003861{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003862 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003863 // GCC config/mips/constraints.md
3864 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003865 // 'd' : An address register. Equivalent to r
3866 // unless generating MIPS16 code.
3867 // 'y' : Equivalent to r; retained for
3868 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003869 // 'c' : A register suitable for use in an indirect
3870 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003871 // 'l' : The lo register. 1 word storage.
3872 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003873 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003874 switch (Constraint[0]) {
3875 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003876 case 'd':
3877 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003878 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003879 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003880 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003881 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003882 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00003883 case 'R':
3884 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003885 }
3886 }
3887 return TargetLowering::getConstraintType(Constraint);
3888}
3889
John Thompson44ab89e2010-10-29 17:29:13 +00003890/// Examine constraint type and operand type and determine a weight value.
3891/// This object must already have been set up with the operand type
3892/// and the current alternative constraint selected.
3893TargetLowering::ConstraintWeight
3894MipsTargetLowering::getSingleConstraintMatchWeight(
3895 AsmOperandInfo &info, const char *constraint) const {
3896 ConstraintWeight weight = CW_Invalid;
3897 Value *CallOperandVal = info.CallOperandVal;
3898 // If we don't have a value, we can't do a match,
3899 // but allow it at the lowest weight.
3900 if (CallOperandVal == NULL)
3901 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003902 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003903 // Look at the constraint type.
3904 switch (*constraint) {
3905 default:
3906 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3907 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003908 case 'd':
3909 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003910 if (type->isIntegerTy())
3911 weight = CW_Register;
3912 break;
3913 case 'f':
3914 if (type->isFloatTy())
3915 weight = CW_Register;
3916 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003917 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003918 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003919 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003920 if (type->isIntegerTy())
3921 weight = CW_SpecificReg;
3922 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003923 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003924 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003925 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003926 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003927 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003928 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003929 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003930 if (isa<ConstantInt>(CallOperandVal))
3931 weight = CW_Constant;
3932 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00003933 case 'R':
3934 weight = CW_Memory;
3935 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003936 }
3937 return weight;
3938}
3939
Eric Christopher38d64262011-06-29 19:33:04 +00003940/// Given a register class constraint, like 'r', if this corresponds directly
3941/// to an LLVM register class, return a register of 0 and the register class
3942/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003943std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003944getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003945{
3946 if (Constraint.size() == 1) {
3947 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003948 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3949 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003950 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003951 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3952 if (Subtarget->inMips16Mode())
3953 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003954 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003955 }
Jack Carter10de0252012-07-02 23:35:23 +00003956 if (VT == MVT::i64 && !HasMips64)
3957 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003958 if (VT == MVT::i64 && HasMips64)
3959 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3960 // This will generate an error message
3961 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003962 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003964 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003965 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3966 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003967 return std::make_pair(0U, &Mips::FGR64RegClass);
3968 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003969 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003970 break;
3971 case 'c': // register suitable for indirect jump
3972 if (VT == MVT::i32)
3973 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3974 assert(VT == MVT::i64 && "Unexpected type.");
3975 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003976 case 'l': // register suitable for indirect jump
3977 if (VT == MVT::i32)
3978 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3979 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003980 case 'x': // register suitable for indirect jump
3981 // Fixme: Not triggering the use of both hi and low
3982 // This will generate an error message
3983 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003984 }
3985 }
3986 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3987}
3988
Eric Christopher50ab0392012-05-07 03:13:32 +00003989/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3990/// vector. If it is invalid, don't add anything to Ops.
3991void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3992 std::string &Constraint,
3993 std::vector<SDValue>&Ops,
3994 SelectionDAG &DAG) const {
3995 SDValue Result(0, 0);
3996
3997 // Only support length 1 constraints for now.
3998 if (Constraint.length() > 1) return;
3999
4000 char ConstraintLetter = Constraint[0];
4001 switch (ConstraintLetter) {
4002 default: break; // This will fall through to the generic implementation
4003 case 'I': // Signed 16 bit constant
4004 // If this fails, the parent routine will give an error
4005 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4006 EVT Type = Op.getValueType();
4007 int64_t Val = C->getSExtValue();
4008 if (isInt<16>(Val)) {
4009 Result = DAG.getTargetConstant(Val, Type);
4010 break;
4011 }
4012 }
4013 return;
Eric Christophere5076d42012-05-07 03:13:42 +00004014 case 'J': // integer zero
4015 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4016 EVT Type = Op.getValueType();
4017 int64_t Val = C->getZExtValue();
4018 if (Val == 0) {
4019 Result = DAG.getTargetConstant(0, Type);
4020 break;
4021 }
4022 }
4023 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00004024 case 'K': // unsigned 16 bit immediate
4025 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4026 EVT Type = Op.getValueType();
4027 uint64_t Val = (uint64_t)C->getZExtValue();
4028 if (isUInt<16>(Val)) {
4029 Result = DAG.getTargetConstant(Val, Type);
4030 break;
4031 }
4032 }
4033 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00004034 case 'L': // signed 32 bit immediate where lower 16 bits are 0
4035 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4036 EVT Type = Op.getValueType();
4037 int64_t Val = C->getSExtValue();
4038 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
4039 Result = DAG.getTargetConstant(Val, Type);
4040 break;
4041 }
4042 }
4043 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00004044 case 'N': // immediate in the range of -65535 to -1 (inclusive)
4045 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4046 EVT Type = Op.getValueType();
4047 int64_t Val = C->getSExtValue();
4048 if ((Val >= -65535) && (Val <= -1)) {
4049 Result = DAG.getTargetConstant(Val, Type);
4050 break;
4051 }
4052 }
4053 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00004054 case 'O': // signed 15 bit immediate
4055 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4056 EVT Type = Op.getValueType();
4057 int64_t Val = C->getSExtValue();
4058 if ((isInt<15>(Val))) {
4059 Result = DAG.getTargetConstant(Val, Type);
4060 break;
4061 }
4062 }
4063 return;
Eric Christopher54412a72012-05-07 06:25:02 +00004064 case 'P': // immediate in the range of 1 to 65535 (inclusive)
4065 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4066 EVT Type = Op.getValueType();
4067 int64_t Val = C->getSExtValue();
4068 if ((Val <= 65535) && (Val >= 1)) {
4069 Result = DAG.getTargetConstant(Val, Type);
4070 break;
4071 }
4072 }
4073 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00004074 }
4075
4076 if (Result.getNode()) {
4077 Ops.push_back(Result);
4078 return;
4079 }
4080
4081 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
4082}
4083
Dan Gohman6520e202008-10-18 02:06:02 +00004084bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00004085MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
4086 // No global is ever allowed as a base.
4087 if (AM.BaseGV)
4088 return false;
4089
4090 switch (AM.Scale) {
4091 case 0: // "r+i" or just "i", depending on HasBaseReg.
4092 break;
4093 case 1:
4094 if (!AM.HasBaseReg) // allow "r+i".
4095 break;
4096 return false; // disallow "r+r" or "r+r+i".
4097 default:
4098 return false;
4099 }
4100
4101 return true;
4102}
4103
4104bool
Dan Gohman6520e202008-10-18 02:06:02 +00004105MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4106 // The Mips target isn't yet aware of offsets.
4107 return false;
4108}
Evan Chengeb2f9692009-10-27 19:56:55 +00004109
Akira Hatanakae193b322012-06-13 19:33:32 +00004110EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00004111 unsigned SrcAlign,
4112 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00004113 bool MemcpyStrSrc,
4114 MachineFunction &MF) const {
4115 if (Subtarget->hasMips64())
4116 return MVT::i64;
4117
4118 return MVT::i32;
4119}
4120
Evan Chenga1eaa3c2009-10-28 01:43:28 +00004121bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4122 if (VT != MVT::f32 && VT != MVT::f64)
4123 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00004124 if (Imm.isNegZero())
4125 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00004126 return Imm.isZero();
4127}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00004128
4129unsigned MipsTargetLowering::getJumpTableEncoding() const {
4130 if (IsN64)
4131 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00004132
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00004133 return TargetLowering::getJumpTableEncoding();
4134}
Akira Hatanaka7887c902012-10-26 23:56:38 +00004135
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004136MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
4137 CCState &Info)
4138 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00004139 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004140 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00004141}
4142
4143void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004144analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
4145 bool IsVarArg) {
4146 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
4147 "CallingConv::Fast shouldn't be used for vararg functions.");
4148
Akira Hatanaka7887c902012-10-26 23:56:38 +00004149 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004150 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00004151
4152 for (unsigned I = 0; I != NumOpnds; ++I) {
4153 MVT ArgVT = Args[I].VT;
4154 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
4155 bool R;
4156
4157 if (ArgFlags.isByVal()) {
4158 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
4159 continue;
4160 }
4161
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004162 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00004163 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004164 else
4165 R = FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka7887c902012-10-26 23:56:38 +00004166
4167 if (R) {
4168#ifndef NDEBUG
4169 dbgs() << "Call operand #" << I << " has unhandled type "
4170 << EVT(ArgVT).getEVTString();
4171#endif
4172 llvm_unreachable(0);
4173 }
4174 }
4175}
4176
4177void MipsTargetLowering::MipsCC::
4178analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args) {
4179 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004180 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00004181
4182 for (unsigned I = 0; I != NumArgs; ++I) {
4183 MVT ArgVT = Args[I].VT;
4184 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
4185
4186 if (ArgFlags.isByVal()) {
4187 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
4188 continue;
4189 }
4190
4191 if (!FixedFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo))
4192 continue;
4193
4194#ifndef NDEBUG
4195 dbgs() << "Formal Arg #" << I << " has unhandled type "
4196 << EVT(ArgVT).getEVTString();
4197#endif
4198 llvm_unreachable(0);
4199 }
4200}
4201
4202void
4203MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
4204 MVT LocVT,
4205 CCValAssign::LocInfo LocInfo,
4206 ISD::ArgFlagsTy ArgFlags) {
4207 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
4208
4209 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004210 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00004211 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
4212 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
4213 RegSize * 2);
4214
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004215 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00004216 allocateRegs(ByVal, ByValSize, Align);
4217
4218 // Allocate space on caller's stack.
4219 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
4220 Align);
4221 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
4222 LocInfo));
4223 ByValArgs.push_back(ByVal);
4224}
4225
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004226unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
4227 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
4228}
4229
4230unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
4231 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
4232}
4233
4234const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
4235 return IsO32 ? O32IntRegs : Mips64IntRegs;
4236}
4237
4238llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
4239 if (CallConv == CallingConv::Fast)
4240 return CC_Mips_FastCC;
4241
4242 return IsO32 ? CC_MipsO32 : CC_MipsN;
4243}
4244
4245llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
4246 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
4247}
4248
4249const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
4250 return IsO32 ? O32IntRegs : Mips64DPRegs;
4251}
4252
Akira Hatanaka7887c902012-10-26 23:56:38 +00004253void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
4254 unsigned ByValSize,
4255 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00004256 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
4257 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00004258 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
4259 "Byval argument's size and alignment should be a multiple of"
4260 "RegSize.");
4261
4262 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
4263
4264 // If Align > RegSize, the first arg register must be even.
4265 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
4266 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
4267 ++ByVal.FirstIdx;
4268 }
4269
4270 // Mark the registers allocated.
4271 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
4272 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
4273 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
4274}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00004275
4276void MipsTargetLowering::
4277copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
4278 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
4279 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
4280 const MipsCC &CC, const ByValArgInfo &ByVal) const {
4281 MachineFunction &MF = DAG.getMachineFunction();
4282 MachineFrameInfo *MFI = MF.getFrameInfo();
4283 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
4284 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
4285 int FrameObjOffset;
4286
4287 if (RegAreaSize)
4288 FrameObjOffset = (int)CC.reservedArgArea() -
4289 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
4290 else
4291 FrameObjOffset = ByVal.Address;
4292
4293 // Create frame object.
4294 EVT PtrTy = getPointerTy();
4295 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
4296 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4297 InVals.push_back(FIN);
4298
4299 if (!ByVal.NumRegs)
4300 return;
4301
4302 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00004303 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00004304 const TargetRegisterClass *RC = getRegClassFor(RegTy);
4305
4306 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
4307 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
4308 unsigned VReg = AddLiveIn(MF, ArgReg, RC);
4309 unsigned Offset = I * CC.regSize();
4310 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
4311 DAG.getConstant(Offset, PtrTy));
4312 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
4313 StorePtr, MachinePointerInfo(FuncArg, Offset),
4314 false, false, 0);
4315 OutChains.push_back(Store);
4316 }
4317}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00004318
4319// Copy byVal arg to registers and stack.
4320void MipsTargetLowering::
4321passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00004322 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00004323 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
4324 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
4325 const MipsCC &CC, const ByValArgInfo &ByVal,
4326 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
4327 unsigned ByValSize = Flags.getByValSize();
4328 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
4329 unsigned RegSize = CC.regSize();
4330 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
4331 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
4332
4333 if (ByVal.NumRegs) {
4334 const uint16_t *ArgRegs = CC.intArgRegs();
4335 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
4336 unsigned I = 0;
4337
4338 // Copy words to registers.
4339 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
4340 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
4341 DAG.getConstant(Offset, PtrTy));
4342 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
4343 MachinePointerInfo(), false, false, false,
4344 Alignment);
4345 MemOpChains.push_back(LoadVal.getValue(1));
4346 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
4347 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
4348 }
4349
4350 // Return if the struct has been fully copied.
4351 if (ByValSize == Offset)
4352 return;
4353
4354 // Copy the remainder of the byval argument with sub-word loads and shifts.
4355 if (LeftoverBytes) {
4356 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
4357 "Size of the remainder should be smaller than RegSize.");
4358 SDValue Val;
4359
4360 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
4361 Offset < ByValSize; LoadSize /= 2) {
4362 unsigned RemSize = ByValSize - Offset;
4363
4364 if (RemSize < LoadSize)
4365 continue;
4366
4367 // Load subword.
4368 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
4369 DAG.getConstant(Offset, PtrTy));
4370 SDValue LoadVal =
4371 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
4372 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
4373 false, false, Alignment);
4374 MemOpChains.push_back(LoadVal.getValue(1));
4375
4376 // Shift the loaded value.
4377 unsigned Shamt;
4378
4379 if (isLittle)
4380 Shamt = TotalSizeLoaded;
4381 else
4382 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
4383
4384 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
4385 DAG.getConstant(Shamt, MVT::i32));
4386
4387 if (Val.getNode())
4388 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
4389 else
4390 Val = Shift;
4391
4392 Offset += LoadSize;
4393 TotalSizeLoaded += LoadSize;
4394 Alignment = std::min(Alignment, LoadSize);
4395 }
4396
4397 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
4398 RegsToPass.push_back(std::make_pair(ArgReg, Val));
4399 return;
4400 }
4401 }
4402
4403 // Copy remainder of byval arg to it with memcpy.
4404 unsigned MemCpySize = ByValSize - Offset;
4405 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
4406 DAG.getConstant(Offset, PtrTy));
4407 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
4408 DAG.getIntPtrConstant(ByVal.Address));
4409 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
4410 DAG.getConstant(MemCpySize, PtrTy), Alignment,
4411 /*isVolatile=*/false, /*AlwaysInline=*/false,
4412 MachinePointerInfo(0), MachinePointerInfo(0));
4413 MemOpChains.push_back(Chain);
4414}
Akira Hatanakaf0848472012-10-27 00:21:13 +00004415
4416void
4417MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
4418 const MipsCC &CC, SDValue Chain,
4419 DebugLoc DL, SelectionDAG &DAG) const {
4420 unsigned NumRegs = CC.numIntArgRegs();
4421 const uint16_t *ArgRegs = CC.intArgRegs();
4422 const CCState &CCInfo = CC.getCCInfo();
4423 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
4424 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00004425 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00004426 const TargetRegisterClass *RC = getRegClassFor(RegTy);
4427 MachineFunction &MF = DAG.getMachineFunction();
4428 MachineFrameInfo *MFI = MF.getFrameInfo();
4429 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
4430
4431 // Offset of the first variable argument from stack pointer.
4432 int VaArgOffset;
4433
4434 if (NumRegs == Idx)
4435 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
4436 else
4437 VaArgOffset =
4438 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
4439
4440 // Record the frame index of the first variable argument
4441 // which is a value necessary to VASTART.
4442 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
4443 MipsFI->setVarArgsFrameIndex(FI);
4444
4445 // Copy the integer registers that have not been used for argument passing
4446 // to the argument register save area. For O32, the save area is allocated
4447 // in the caller's stack frame, while for N32/64, it is allocated in the
4448 // callee's stack frame.
4449 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
4450 unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC);
4451 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
4452 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
4453 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
4454 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
4455 MachinePointerInfo(), false, false, 0);
4456 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
4457 OutChains.push_back(Store);
4458 }
4459}