blob: d7ffc303f46f3e16537e90f011cf5b7abd5840d8 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000028#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000030#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000031#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000032#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000034using namespace llvm;
35
Chris Lattner3ee77402007-06-19 05:46:06 +000036static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
37cl::desc("enable preincrement load/store generation on PPC (experimental)"),
38 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000039
Chris Lattner331d1bc2006-11-02 01:44:04 +000040PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
41 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000042
Nate Begeman405e3ec2005-10-21 00:02:42 +000043 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Chris Lattnerd145a612005-09-27 22:18:25 +000045 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000046 setUseUnderscoreSetJmp(true);
47 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000048
Chris Lattner7c5a3d32005-08-16 17:14:42 +000049 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000050 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
51 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
52 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000053
Evan Chengc5484282006-10-04 00:56:09 +000054 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
55 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
56 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
57
Evan Cheng8b2794a2006-10-13 21:14:26 +000058 // PowerPC does not have truncstore for i1.
59 setStoreXAction(MVT::i1, Promote);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Chris Lattnera54aa942006-01-29 06:26:08 +000073 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
74 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
75
Dale Johannesen638ccd52007-10-06 01:24:11 +000076 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
77 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
78 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000079 // This is used in the ppcf128->int sequence. Note it has different semantics
80 // from FP_ROUND: that rounds to nearest, this rounds to zero.
81 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000082
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083 // PowerPC has no intrinsics for these particular operations
84 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
85 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
86 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
87
Chris Lattner7c5a3d32005-08-16 17:14:42 +000088 // PowerPC has no SREM/UREM instructions
89 setOperationAction(ISD::SREM, MVT::i32, Expand);
90 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000091 setOperationAction(ISD::SREM, MVT::i64, Expand);
92 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000093
94 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
95 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
97 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
98 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
101 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
102 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000105 setOperationAction(ISD::FSIN , MVT::f64, Expand);
106 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000107 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000108 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 setOperationAction(ISD::FSIN , MVT::f32, Expand);
110 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000111 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000112 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113
114 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000115 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
117 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
118 }
119
Chris Lattner9601a862006-03-05 05:08:37 +0000120 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122
Nate Begemand88fc032006-01-14 03:14:10 +0000123 // PowerPC does not have BSWAP, CTPOP or CTTZ
124 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000125 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
126 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000127 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
129 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130
Nate Begeman35ef9132006-01-11 21:21:00 +0000131 // PowerPC does not have ROTR
132 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
133
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000134 // PowerPC does not have Select
135 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000136 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 setOperationAction(ISD::SELECT, MVT::f32, Expand);
138 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000139
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000140 // PowerPC wants to turn select_cc of FP into fsel when possible.
141 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
142 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000143
Nate Begeman750ac1b2006-02-01 07:19:44 +0000144 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000145 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000146
Nate Begeman81e80972006-03-17 01:40:33 +0000147 // PowerPC does not have BRCOND which requires SetCC
148 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000149
150 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000151
Chris Lattnerf7605322005-08-31 21:09:52 +0000152 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
153 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000154
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000155 // PowerPC does not have [U|S]INT_TO_FP
156 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
157 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
158
Chris Lattner53e88452005-12-23 05:13:35 +0000159 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000161 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000163
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000164 // We cannot sextinreg(i1). Expand to shifts.
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000166
Jim Laskeyabf6d172006-01-05 01:25:28 +0000167 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000168 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000169 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000170
171 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
172 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
175
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000176
Nate Begeman28a6b022005-12-10 02:36:00 +0000177 // We want to legalize GlobalAddress and ConstantPool nodes into the
178 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000179 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000180 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000181 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000182 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000183 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000184 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000185 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
186 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
187
Nate Begemanee625572006-01-27 21:09:22 +0000188 // RET must be custom lowered, to meet ABI requirements
189 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000190
Nate Begemanacc398c2006-01-25 18:21:52 +0000191 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
192 setOperationAction(ISD::VASTART , MVT::Other, Custom);
193
Nicolas Geoffray01119992007-04-03 13:59:52 +0000194 // VAARG is custom lowered with ELF 32 ABI
195 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
196 setOperationAction(ISD::VAARG, MVT::Other, Custom);
197 else
198 setOperationAction(ISD::VAARG, MVT::Other, Expand);
199
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000200 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000201 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
202 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000203 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000204 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000207
Chris Lattner6d92cad2006-03-26 10:06:40 +0000208 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000209 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000210
Chris Lattnera7a58542006-06-16 17:34:12 +0000211 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000212 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000213 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000214 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000215 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000216 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000217 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
218
Chris Lattner7fbcef72006-03-24 07:53:47 +0000219 // FIXME: disable this lowered code. This generates 64-bit register values,
220 // and we don't model the fact that the top part is clobbered by calls. We
221 // need to flag these together so that the value isn't live across a call.
222 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
223
Nate Begemanae749a92005-10-25 23:48:36 +0000224 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
225 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
226 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000227 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000228 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000229 }
230
Chris Lattnera7a58542006-06-16 17:34:12 +0000231 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000232 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000233 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000234 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
235 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000236 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000237 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000238 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
239 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
240 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000241 }
Evan Chengd30bf012006-03-01 01:11:20 +0000242
Nate Begeman425a9692005-11-29 08:17:20 +0000243 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000244 // First set operation action for all vector types to expand. Then we
245 // will selectively turn on ones that can be effectively codegen'd.
246 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000247 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000248 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000249 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
250 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000251
Chris Lattner7ff7e672006-04-04 17:25:31 +0000252 // We promote all shuffles to v16i8.
253 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000254 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
255
256 // We promote all non-typed operations to v4i32.
257 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
258 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
259 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
260 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
261 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
262 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
263 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
264 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
265 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
266 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
267 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
268 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000269
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000270 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000271 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
272 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
273 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
274 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
275 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000276 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000277 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000278 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
279 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
280 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000281 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
282 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
283 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
284 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000285 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000286 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
287 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
288 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
289 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000290 }
291
Chris Lattner7ff7e672006-04-04 17:25:31 +0000292 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
293 // with merges, splats, etc.
294 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
295
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000296 setOperationAction(ISD::AND , MVT::v4i32, Legal);
297 setOperationAction(ISD::OR , MVT::v4i32, Legal);
298 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
299 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
300 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
301 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
302
Nate Begeman425a9692005-11-29 08:17:20 +0000303 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000304 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000305 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
306 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000307
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000308 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000309 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000310 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000311 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000312
Chris Lattnerb2177b92006-03-19 06:55:52 +0000313 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
314 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000315
Chris Lattner541f91b2006-04-02 00:43:36 +0000316 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
317 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000318 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
319 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000320 }
321
Chris Lattnerc08f9022006-06-27 00:04:13 +0000322 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000323 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000324 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000325
Jim Laskey2ad9f172007-02-22 14:56:36 +0000326 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000327 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000328 setExceptionPointerRegister(PPC::X3);
329 setExceptionSelectorRegister(PPC::X4);
330 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000331 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000332 setExceptionPointerRegister(PPC::R3);
333 setExceptionSelectorRegister(PPC::R4);
334 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000335
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000336 // We have target-specific dag combine patterns for the following nodes:
337 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000338 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000339 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000340 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000341
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000342 // Darwin long double math library functions have $LDBL128 appended.
343 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000344 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000345 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
346 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000347 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
348 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000349 }
350
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000351 computeRegisterProperties();
352}
353
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000354const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
355 switch (Opcode) {
356 default: return 0;
357 case PPCISD::FSEL: return "PPCISD::FSEL";
358 case PPCISD::FCFID: return "PPCISD::FCFID";
359 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
360 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000361 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000362 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
363 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000364 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000365 case PPCISD::Hi: return "PPCISD::Hi";
366 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000367 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000368 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
369 case PPCISD::SRL: return "PPCISD::SRL";
370 case PPCISD::SRA: return "PPCISD::SRA";
371 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000372 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
373 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000374 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
375 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000376 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000377 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
378 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000379 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000380 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000381 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000382 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000383 case PPCISD::LBRX: return "PPCISD::LBRX";
384 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000385 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000386 }
387}
388
Chris Lattner1a635d62006-04-14 06:01:58 +0000389//===----------------------------------------------------------------------===//
390// Node matching predicates, for use by the tblgen matching code.
391//===----------------------------------------------------------------------===//
392
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000393/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
394static bool isFloatingPointZero(SDOperand Op) {
395 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000396 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000397 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000398 // Maybe this has already been legalized into the constant pool?
399 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000400 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000401 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000402 }
403 return false;
404}
405
Chris Lattnerddb739e2006-04-06 17:23:16 +0000406/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
407/// true if Op is undef or if it matches the specified value.
408static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
409 return Op.getOpcode() == ISD::UNDEF ||
410 cast<ConstantSDNode>(Op)->getValue() == Val;
411}
412
413/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
414/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000415bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
416 if (!isUnary) {
417 for (unsigned i = 0; i != 16; ++i)
418 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
419 return false;
420 } else {
421 for (unsigned i = 0; i != 8; ++i)
422 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
423 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
424 return false;
425 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000426 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000427}
428
429/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
430/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000431bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
432 if (!isUnary) {
433 for (unsigned i = 0; i != 16; i += 2)
434 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
435 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
436 return false;
437 } else {
438 for (unsigned i = 0; i != 8; i += 2)
439 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
440 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
441 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
442 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
443 return false;
444 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000445 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000446}
447
Chris Lattnercaad1632006-04-06 22:02:42 +0000448/// isVMerge - Common function, used to match vmrg* shuffles.
449///
450static bool isVMerge(SDNode *N, unsigned UnitSize,
451 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000452 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
453 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
454 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
455 "Unsupported merge size!");
456
457 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
458 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
459 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000460 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000461 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000462 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000463 return false;
464 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000465 return true;
466}
467
468/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
469/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
470bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
471 if (!isUnary)
472 return isVMerge(N, UnitSize, 8, 24);
473 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000474}
475
476/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
477/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000478bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
479 if (!isUnary)
480 return isVMerge(N, UnitSize, 0, 16);
481 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000482}
483
484
Chris Lattnerd0608e12006-04-06 18:26:28 +0000485/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
486/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000487int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000488 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
489 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000490 // Find the first non-undef value in the shuffle mask.
491 unsigned i;
492 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
493 /*search*/;
494
495 if (i == 16) return -1; // all undef.
496
497 // Otherwise, check to see if the rest of the elements are consequtively
498 // numbered from this value.
499 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
500 if (ShiftAmt < i) return -1;
501 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000502
Chris Lattnerf24380e2006-04-06 22:28:36 +0000503 if (!isUnary) {
504 // Check the rest of the elements to see if they are consequtive.
505 for (++i; i != 16; ++i)
506 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
507 return -1;
508 } else {
509 // Check the rest of the elements to see if they are consequtive.
510 for (++i; i != 16; ++i)
511 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
512 return -1;
513 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000514
515 return ShiftAmt;
516}
Chris Lattneref819f82006-03-20 06:33:01 +0000517
518/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
519/// specifies a splat of a single element that is suitable for input to
520/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000521bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
522 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
523 N->getNumOperands() == 16 &&
524 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000525
Chris Lattner88a99ef2006-03-20 06:37:44 +0000526 // This is a splat operation if each element of the permute is the same, and
527 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000528 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000529 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000530 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
531 ElementBase = EltV->getValue();
532 else
533 return false; // FIXME: Handle UNDEF elements too!
534
535 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
536 return false;
537
538 // Check that they are consequtive.
539 for (unsigned i = 1; i != EltSize; ++i) {
540 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
541 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
542 return false;
543 }
544
Chris Lattner88a99ef2006-03-20 06:37:44 +0000545 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000546 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000547 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000548 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
549 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000550 for (unsigned j = 0; j != EltSize; ++j)
551 if (N->getOperand(i+j) != N->getOperand(j))
552 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000553 }
554
Chris Lattner7ff7e672006-04-04 17:25:31 +0000555 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000556}
557
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000558/// isAllNegativeZeroVector - Returns true if all elements of build_vector
559/// are -0.0.
560bool PPC::isAllNegativeZeroVector(SDNode *N) {
561 assert(N->getOpcode() == ISD::BUILD_VECTOR);
562 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
563 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000564 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000565 return false;
566}
567
Chris Lattneref819f82006-03-20 06:33:01 +0000568/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
569/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000570unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
571 assert(isSplatShuffleMask(N, EltSize));
572 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000573}
574
Chris Lattnere87192a2006-04-12 17:37:20 +0000575/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000576/// by using a vspltis[bhw] instruction of the specified element size, return
577/// the constant being splatted. The ByteSize field indicates the number of
578/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000579SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000580 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000581
582 // If ByteSize of the splat is bigger than the element size of the
583 // build_vector, then we have a case where we are checking for a splat where
584 // multiple elements of the buildvector are folded together into a single
585 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
586 unsigned EltSize = 16/N->getNumOperands();
587 if (EltSize < ByteSize) {
588 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
589 SDOperand UniquedVals[4];
590 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
591
592 // See if all of the elements in the buildvector agree across.
593 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
594 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
595 // If the element isn't a constant, bail fully out.
596 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
597
598
599 if (UniquedVals[i&(Multiple-1)].Val == 0)
600 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
601 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
602 return SDOperand(); // no match.
603 }
604
605 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
606 // either constant or undef values that are identical for each chunk. See
607 // if these chunks can form into a larger vspltis*.
608
609 // Check to see if all of the leading entries are either 0 or -1. If
610 // neither, then this won't fit into the immediate field.
611 bool LeadingZero = true;
612 bool LeadingOnes = true;
613 for (unsigned i = 0; i != Multiple-1; ++i) {
614 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
615
616 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
617 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
618 }
619 // Finally, check the least significant entry.
620 if (LeadingZero) {
621 if (UniquedVals[Multiple-1].Val == 0)
622 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
623 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
624 if (Val < 16)
625 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
626 }
627 if (LeadingOnes) {
628 if (UniquedVals[Multiple-1].Val == 0)
629 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
630 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
631 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
632 return DAG.getTargetConstant(Val, MVT::i32);
633 }
634
635 return SDOperand();
636 }
637
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000638 // Check to see if this buildvec has a single non-undef value in its elements.
639 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
640 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
641 if (OpVal.Val == 0)
642 OpVal = N->getOperand(i);
643 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000644 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000645 }
646
Chris Lattner140a58f2006-04-08 06:46:53 +0000647 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000648
Nate Begeman98e70cc2006-03-28 04:15:58 +0000649 unsigned ValSizeInBytes = 0;
650 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000651 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
652 Value = CN->getValue();
653 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
654 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
655 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000656 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000657 ValSizeInBytes = 4;
658 }
659
660 // If the splat value is larger than the element value, then we can never do
661 // this splat. The only case that we could fit the replicated bits into our
662 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000663 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000664
665 // If the element value is larger than the splat value, cut it in half and
666 // check to see if the two halves are equal. Continue doing this until we
667 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
668 while (ValSizeInBytes > ByteSize) {
669 ValSizeInBytes >>= 1;
670
671 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000672 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
673 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000674 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000675 }
676
677 // Properly sign extend the value.
678 int ShAmt = (4-ByteSize)*8;
679 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
680
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000681 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000682 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000683
Chris Lattner140a58f2006-04-08 06:46:53 +0000684 // Finally, if this value fits in a 5 bit sext field, return it
685 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
686 return DAG.getTargetConstant(MaskVal, MVT::i32);
687 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000688}
689
Chris Lattner1a635d62006-04-14 06:01:58 +0000690//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000691// Addressing Mode Selection
692//===----------------------------------------------------------------------===//
693
694/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
695/// or 64-bit immediate, and if the value can be accurately represented as a
696/// sign extension from a 16-bit value. If so, this returns true and the
697/// immediate.
698static bool isIntS16Immediate(SDNode *N, short &Imm) {
699 if (N->getOpcode() != ISD::Constant)
700 return false;
701
702 Imm = (short)cast<ConstantSDNode>(N)->getValue();
703 if (N->getValueType(0) == MVT::i32)
704 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
705 else
706 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
707}
708static bool isIntS16Immediate(SDOperand Op, short &Imm) {
709 return isIntS16Immediate(Op.Val, Imm);
710}
711
712
713/// SelectAddressRegReg - Given the specified addressed, check to see if it
714/// can be represented as an indexed [r+r] operation. Returns false if it
715/// can be more efficiently represented with [r+imm].
716bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
717 SDOperand &Index,
718 SelectionDAG &DAG) {
719 short imm = 0;
720 if (N.getOpcode() == ISD::ADD) {
721 if (isIntS16Immediate(N.getOperand(1), imm))
722 return false; // r+i
723 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
724 return false; // r+i
725
726 Base = N.getOperand(0);
727 Index = N.getOperand(1);
728 return true;
729 } else if (N.getOpcode() == ISD::OR) {
730 if (isIntS16Immediate(N.getOperand(1), imm))
731 return false; // r+i can fold it if we can.
732
733 // If this is an or of disjoint bitfields, we can codegen this as an add
734 // (for better address arithmetic) if the LHS and RHS of the OR are provably
735 // disjoint.
736 uint64_t LHSKnownZero, LHSKnownOne;
737 uint64_t RHSKnownZero, RHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000738 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000739
740 if (LHSKnownZero) {
Dan Gohmanea859be2007-06-22 14:59:07 +0000741 DAG.ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000742 // If all of the bits are known zero on the LHS or RHS, the add won't
743 // carry.
744 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
745 Base = N.getOperand(0);
746 Index = N.getOperand(1);
747 return true;
748 }
749 }
750 }
751
752 return false;
753}
754
755/// Returns true if the address N can be represented by a base register plus
756/// a signed 16-bit displacement [r+imm], and if it is not better
757/// represented as reg+reg.
758bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
759 SDOperand &Base, SelectionDAG &DAG){
760 // If this can be more profitably realized as r+r, fail.
761 if (SelectAddressRegReg(N, Disp, Base, DAG))
762 return false;
763
764 if (N.getOpcode() == ISD::ADD) {
765 short imm = 0;
766 if (isIntS16Immediate(N.getOperand(1), imm)) {
767 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
768 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
769 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
770 } else {
771 Base = N.getOperand(0);
772 }
773 return true; // [r+i]
774 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
775 // Match LOAD (ADD (X, Lo(G))).
776 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
777 && "Cannot handle constant offsets yet!");
778 Disp = N.getOperand(1).getOperand(0); // The global address.
779 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
780 Disp.getOpcode() == ISD::TargetConstantPool ||
781 Disp.getOpcode() == ISD::TargetJumpTable);
782 Base = N.getOperand(0);
783 return true; // [&g+r]
784 }
785 } else if (N.getOpcode() == ISD::OR) {
786 short imm = 0;
787 if (isIntS16Immediate(N.getOperand(1), imm)) {
788 // If this is an or of disjoint bitfields, we can codegen this as an add
789 // (for better address arithmetic) if the LHS and RHS of the OR are
790 // provably disjoint.
791 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000792 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000793 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
794 // If all of the bits are known zero on the LHS or RHS, the add won't
795 // carry.
796 Base = N.getOperand(0);
797 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
798 return true;
799 }
800 }
801 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
802 // Loading from a constant address.
803
804 // If this address fits entirely in a 16-bit sext immediate field, codegen
805 // this as "d, 0"
806 short Imm;
807 if (isIntS16Immediate(CN, Imm)) {
808 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
809 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
810 return true;
811 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000812
813 // Handle 32-bit sext immediates with LIS + addr mode.
814 if (CN->getValueType(0) == MVT::i32 ||
815 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000816 int Addr = (int)CN->getValue();
817
818 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000819 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
820
821 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
822 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
823 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000824 return true;
825 }
826 }
827
828 Disp = DAG.getTargetConstant(0, getPointerTy());
829 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
830 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
831 else
832 Base = N;
833 return true; // [r+0]
834}
835
836/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
837/// represented as an indexed [r+r] operation.
838bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
839 SDOperand &Index,
840 SelectionDAG &DAG) {
841 // Check to see if we can easily represent this as an [r+r] address. This
842 // will fail if it thinks that the address is more profitably represented as
843 // reg+imm, e.g. where imm = 0.
844 if (SelectAddressRegReg(N, Base, Index, DAG))
845 return true;
846
847 // If the operand is an addition, always emit this as [r+r], since this is
848 // better (for code size, and execution, as the memop does the add for free)
849 // than emitting an explicit add.
850 if (N.getOpcode() == ISD::ADD) {
851 Base = N.getOperand(0);
852 Index = N.getOperand(1);
853 return true;
854 }
855
856 // Otherwise, do it the hard way, using R0 as the base register.
857 Base = DAG.getRegister(PPC::R0, N.getValueType());
858 Index = N;
859 return true;
860}
861
862/// SelectAddressRegImmShift - Returns true if the address N can be
863/// represented by a base register plus a signed 14-bit displacement
864/// [r+imm*4]. Suitable for use by STD and friends.
865bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
866 SDOperand &Base,
867 SelectionDAG &DAG) {
868 // If this can be more profitably realized as r+r, fail.
869 if (SelectAddressRegReg(N, Disp, Base, DAG))
870 return false;
871
872 if (N.getOpcode() == ISD::ADD) {
873 short imm = 0;
874 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
875 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
876 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
877 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
878 } else {
879 Base = N.getOperand(0);
880 }
881 return true; // [r+i]
882 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
883 // Match LOAD (ADD (X, Lo(G))).
884 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
885 && "Cannot handle constant offsets yet!");
886 Disp = N.getOperand(1).getOperand(0); // The global address.
887 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
888 Disp.getOpcode() == ISD::TargetConstantPool ||
889 Disp.getOpcode() == ISD::TargetJumpTable);
890 Base = N.getOperand(0);
891 return true; // [&g+r]
892 }
893 } else if (N.getOpcode() == ISD::OR) {
894 short imm = 0;
895 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
896 // If this is an or of disjoint bitfields, we can codegen this as an add
897 // (for better address arithmetic) if the LHS and RHS of the OR are
898 // provably disjoint.
899 uint64_t LHSKnownZero, LHSKnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +0000900 DAG.ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
902 // If all of the bits are known zero on the LHS or RHS, the add won't
903 // carry.
904 Base = N.getOperand(0);
905 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
906 return true;
907 }
908 }
909 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000910 // Loading from a constant address. Verify low two bits are clear.
911 if ((CN->getValue() & 3) == 0) {
912 // If this address fits entirely in a 14-bit sext immediate field, codegen
913 // this as "d, 0"
914 short Imm;
915 if (isIntS16Immediate(CN, Imm)) {
916 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
917 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
918 return true;
919 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000921 // Fold the low-part of 32-bit absolute addresses into addr mode.
922 if (CN->getValueType(0) == MVT::i32 ||
923 (int64_t)CN->getValue() == (int)CN->getValue()) {
924 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000925
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000926 // Otherwise, break this down into an LIS + disp.
927 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
928
929 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
930 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
931 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
932 return true;
933 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 }
935 }
936
937 Disp = DAG.getTargetConstant(0, getPointerTy());
938 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
939 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
940 else
941 Base = N;
942 return true; // [r+0]
943}
944
945
946/// getPreIndexedAddressParts - returns true by value, base pointer and
947/// offset pointer and addressing mode by reference if the node's address
948/// can be legally represented as pre-indexed load / store address.
949bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
950 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000951 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000953 // Disabled by default for now.
954 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000957 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000958 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
959 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000960 VT = LD->getLoadedVT();
961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000963 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000964 Ptr = ST->getBasePtr();
965 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 } else
967 return false;
968
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000969 // PowerPC doesn't have preinc load/store instructions for vectors.
970 if (MVT::isVector(VT))
971 return false;
972
Chris Lattner0851b4f2006-11-15 19:55:13 +0000973 // TODO: Check reg+reg first.
974
975 // LDU/STU use reg+imm*4, others use reg+imm.
976 if (VT != MVT::i64) {
977 // reg + imm
978 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
979 return false;
980 } else {
981 // reg + imm * 4.
982 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
983 return false;
984 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000985
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000986 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000987 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
988 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000989 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
990 LD->getExtensionType() == ISD::SEXTLOAD &&
991 isa<ConstantSDNode>(Offset))
992 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000993 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994
Chris Lattner4eab7142006-11-10 02:08:47 +0000995 AM = ISD::PRE_INC;
996 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997}
998
999//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001000// LowerOperation implementation
1001//===----------------------------------------------------------------------===//
1002
1003static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001004 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001005 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001006 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001007 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1008 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001009
1010 const TargetMachine &TM = DAG.getTarget();
1011
Chris Lattner059ca0f2006-06-16 21:01:35 +00001012 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1013 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1014
Chris Lattner1a635d62006-04-14 06:01:58 +00001015 // If this is a non-darwin platform, we don't support non-static relo models
1016 // yet.
1017 if (TM.getRelocationModel() == Reloc::Static ||
1018 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1019 // Generate non-pic code that has direct accesses to the constant pool.
1020 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001021 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001022 }
1023
Chris Lattner35d86fe2006-07-26 21:12:04 +00001024 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001025 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001026 Hi = DAG.getNode(ISD::ADD, PtrVT,
1027 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001028 }
1029
Chris Lattner059ca0f2006-06-16 21:01:35 +00001030 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001031 return Lo;
1032}
1033
Nate Begeman37efe672006-04-22 18:53:45 +00001034static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001035 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001036 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001037 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1038 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001039
1040 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001041
1042 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1043 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1044
Nate Begeman37efe672006-04-22 18:53:45 +00001045 // If this is a non-darwin platform, we don't support non-static relo models
1046 // yet.
1047 if (TM.getRelocationModel() == Reloc::Static ||
1048 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1049 // Generate non-pic code that has direct accesses to the constant pool.
1050 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001051 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001052 }
1053
Chris Lattner35d86fe2006-07-26 21:12:04 +00001054 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001055 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001056 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001057 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001058 }
1059
Chris Lattner059ca0f2006-06-16 21:01:35 +00001060 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001061 return Lo;
1062}
1063
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001064static SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
1065 assert(0 && "TLS not implemented for PPC.");
1066}
1067
Chris Lattner1a635d62006-04-14 06:01:58 +00001068static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001069 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001070 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1071 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001072 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
1073 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001074
1075 const TargetMachine &TM = DAG.getTarget();
1076
Chris Lattner059ca0f2006-06-16 21:01:35 +00001077 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1078 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1079
Chris Lattner1a635d62006-04-14 06:01:58 +00001080 // If this is a non-darwin platform, we don't support non-static relo models
1081 // yet.
1082 if (TM.getRelocationModel() == Reloc::Static ||
1083 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1084 // Generate non-pic code that has direct accesses to globals.
1085 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001086 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001087 }
1088
Chris Lattner35d86fe2006-07-26 21:12:04 +00001089 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001090 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001091 Hi = DAG.getNode(ISD::ADD, PtrVT,
1092 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001093 }
1094
Chris Lattner059ca0f2006-06-16 21:01:35 +00001095 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001096
Chris Lattner57fc62c2006-12-11 23:22:45 +00001097 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001098 return Lo;
1099
1100 // If the global is weak or external, we have to go through the lazy
1101 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001102 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001103}
1104
1105static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1106 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1107
1108 // If we're comparing for equality to zero, expose the fact that this is
1109 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1110 // fold the new nodes.
1111 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1112 if (C->isNullValue() && CC == ISD::SETEQ) {
1113 MVT::ValueType VT = Op.getOperand(0).getValueType();
1114 SDOperand Zext = Op.getOperand(0);
1115 if (VT < MVT::i32) {
1116 VT = MVT::i32;
1117 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1118 }
1119 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1120 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1121 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1122 DAG.getConstant(Log2b, MVT::i32));
1123 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1124 }
1125 // Leave comparisons against 0 and -1 alone for now, since they're usually
1126 // optimized. FIXME: revisit this when we can custom lower all setcc
1127 // optimizations.
1128 if (C->isAllOnesValue() || C->isNullValue())
1129 return SDOperand();
1130 }
1131
1132 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001133 // by xor'ing the rhs with the lhs, which is faster than setting a
1134 // condition register, reading it back out, and masking the correct bit. The
1135 // normal approach here uses sub to do this instead of xor. Using xor exposes
1136 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001137 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1138 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1139 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001140 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001141 Op.getOperand(1));
1142 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1143 }
1144 return SDOperand();
1145}
1146
Nicolas Geoffray01119992007-04-03 13:59:52 +00001147static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1148 int VarArgsFrameIndex,
1149 int VarArgsStackOffset,
1150 unsigned VarArgsNumGPR,
1151 unsigned VarArgsNumFPR,
1152 const PPCSubtarget &Subtarget) {
1153
1154 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1155}
1156
Chris Lattner1a635d62006-04-14 06:01:58 +00001157static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001158 int VarArgsFrameIndex,
1159 int VarArgsStackOffset,
1160 unsigned VarArgsNumGPR,
1161 unsigned VarArgsNumFPR,
1162 const PPCSubtarget &Subtarget) {
1163
1164 if (Subtarget.isMachoABI()) {
1165 // vastart just stores the address of the VarArgsFrameIndex slot into the
1166 // memory location argument.
1167 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1168 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1169 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1170 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1171 SV->getOffset());
1172 }
1173
1174 // For ELF 32 ABI we follow the layout of the va_list struct.
1175 // We suppose the given va_list is already allocated.
1176 //
1177 // typedef struct {
1178 // char gpr; /* index into the array of 8 GPRs
1179 // * stored in the register save area
1180 // * gpr=0 corresponds to r3,
1181 // * gpr=1 to r4, etc.
1182 // */
1183 // char fpr; /* index into the array of 8 FPRs
1184 // * stored in the register save area
1185 // * fpr=0 corresponds to f1,
1186 // * fpr=1 to f2, etc.
1187 // */
1188 // char *overflow_arg_area;
1189 // /* location on stack that holds
1190 // * the next overflow argument
1191 // */
1192 // char *reg_save_area;
1193 // /* where r3:r10 and f1:f8 (if saved)
1194 // * are stored
1195 // */
1196 // } va_list[1];
1197
1198
1199 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1200 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1201
1202
Chris Lattner0d72a202006-07-28 16:45:47 +00001203 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001204
1205 SDOperand StackOffset = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001206 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001207
1208 SDOperand ConstFrameOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8,
1209 PtrVT);
1210 SDOperand ConstStackOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8 - 1,
1211 PtrVT);
1212 SDOperand ConstFPROffset = DAG.getConstant(1, PtrVT);
1213
Evan Cheng8b2794a2006-10-13 21:14:26 +00001214 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
Nicolas Geoffray01119992007-04-03 13:59:52 +00001215
1216 // Store first byte : number of int regs
1217 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
1218 Op.getOperand(1), SV->getValue(),
1219 SV->getOffset());
1220 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1221 ConstFPROffset);
1222
1223 // Store second byte : number of float regs
1224 SDOperand secondStore = DAG.getStore(firstStore, ArgFPR, nextPtr,
1225 SV->getValue(), SV->getOffset());
1226 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1227
1228 // Store second word : arguments given on stack
1229 SDOperand thirdStore = DAG.getStore(secondStore, StackOffset, nextPtr,
1230 SV->getValue(), SV->getOffset());
1231 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1232
1233 // Store third word : arguments given in registers
1234 return DAG.getStore(thirdStore, FR, nextPtr, SV->getValue(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00001235 SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001236
Chris Lattner1a635d62006-04-14 06:01:58 +00001237}
1238
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001239#include "PPCGenCallingConv.inc"
1240
Chris Lattner9f0bc652007-02-25 05:34:32 +00001241/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1242/// depending on which subtarget is selected.
1243static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1244 if (Subtarget.isMachoABI()) {
1245 static const unsigned FPR[] = {
1246 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1247 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1248 };
1249 return FPR;
1250 }
1251
1252
1253 static const unsigned FPR[] = {
1254 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001255 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001256 };
1257 return FPR;
1258}
1259
Chris Lattnerc91a4752006-06-26 22:48:35 +00001260static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001261 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001262 int &VarArgsStackOffset,
1263 unsigned &VarArgsNumGPR,
1264 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001265 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001266 // TODO: add description of PPC stack frame format, or at least some docs.
1267 //
1268 MachineFunction &MF = DAG.getMachineFunction();
1269 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001270 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001271 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001272 SDOperand Root = Op.getOperand(0);
1273
Jim Laskey2f616bf2006-11-16 22:43:37 +00001274 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1275 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001276 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001277 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001278 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001279
Chris Lattner9f0bc652007-02-25 05:34:32 +00001280 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001281
1282 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001283 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1284 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1285 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001286 static const unsigned GPR_64[] = { // 64-bit registers.
1287 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1288 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1289 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001290
1291 static const unsigned *FPR = GetFPR(Subtarget);
1292
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001293 static const unsigned VR[] = {
1294 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1295 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1296 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001297
Owen Anderson718cb662007-09-07 04:06:50 +00001298 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001299 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001300 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001301
1302 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1303
Chris Lattnerc91a4752006-06-26 22:48:35 +00001304 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001305
1306 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001307 // entry to a function on PPC, the arguments start after the linkage area,
1308 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001309 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001310 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001311 // represented with two words (long long or double) must be copied to an
1312 // even GPR_idx value or to an even ArgOffset value.
1313
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001314 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1315 SDOperand ArgVal;
1316 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001317 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1318 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001319 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001320 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1321 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1322 // See if next argument requires stack alignment in ELF
1323 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1324 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1325 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001326
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001327 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001328 switch (ObjectVT) {
1329 default: assert(0 && "Unhandled argument type!");
1330 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001331 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001332 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001333 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001334 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1335 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001336 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001337 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001338 } else {
1339 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001340 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001341 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001342 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001343 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001344 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001345 // All int arguments reserve stack space in Macho ABI.
1346 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001347 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001348
Chris Lattner9f0bc652007-02-25 05:34:32 +00001349 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001350 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001351 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1352 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001353 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1354 ++GPR_idx;
1355 } else {
1356 needsLoad = true;
1357 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001358 // All int arguments reserve stack space in Macho ABI.
1359 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001360 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001361
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001362 case MVT::f32:
1363 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001364 // Every 4 bytes of argument space consumes one of the GPRs available for
1365 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001366 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001367 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001368 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001369 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001370 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001371 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001372 unsigned VReg;
1373 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001374 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001375 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001376 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1377 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001378 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001379 ++FPR_idx;
1380 } else {
1381 needsLoad = true;
1382 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001383
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001384 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001385 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001386 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001387 // All FP arguments reserve stack space in Macho ABI.
1388 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001389 break;
1390 case MVT::v4f32:
1391 case MVT::v4i32:
1392 case MVT::v8i16:
1393 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001394 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001395 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001396 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1397 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001398 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001399 ++VR_idx;
1400 } else {
1401 // This should be simple, but requires getting 16-byte aligned stack
1402 // values.
1403 assert(0 && "Loading VR argument not implemented yet!");
1404 needsLoad = true;
1405 }
1406 break;
1407 }
1408
1409 // We need to load the argument to a virtual register if we determined above
1410 // that we ran out of physical registers of the appropriate type
1411 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001412 // If the argument is actually used, emit a load from the right stack
1413 // slot.
1414 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001415 int FI = MFI->CreateFixedObject(ObjSize,
1416 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001417 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001418 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001419 } else {
1420 // Don't emit a dead load.
1421 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1422 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001423 }
1424
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001425 ArgValues.push_back(ArgVal);
1426 }
1427
1428 // If the function takes variable number of arguments, make a frame index for
1429 // the start of the first vararg value... for expansion of llvm.va_start.
1430 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1431 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001432
1433 int depth;
1434 if (isELF32_ABI) {
1435 VarArgsNumGPR = GPR_idx;
1436 VarArgsNumFPR = FPR_idx;
1437
1438 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1439 // pointer.
1440 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1441 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1442 MVT::getSizeInBits(PtrVT)/8);
1443
1444 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1445 ArgOffset);
1446
1447 }
1448 else
1449 depth = ArgOffset;
1450
Chris Lattnerc91a4752006-06-26 22:48:35 +00001451 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001452 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001453 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001454
1455 SmallVector<SDOperand, 8> MemOps;
1456
1457 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1458 // stored to the VarArgsFrameIndex on the stack.
1459 if (isELF32_ABI) {
1460 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1461 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1462 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1463 MemOps.push_back(Store);
1464 // Increment the address by four for the next argument to store
1465 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1466 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1467 }
1468 }
1469
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001470 // If this function is vararg, store any remaining integer argument regs
1471 // to their spots on the stack so that they may be loaded by deferencing the
1472 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001473 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001474 unsigned VReg;
1475 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001476 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001477 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001478 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001479
Chris Lattner84bc5422007-12-31 04:13:23 +00001480 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001481 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001482 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001483 MemOps.push_back(Store);
1484 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001485 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1486 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001487 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001488
1489 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1490 // on the stack.
1491 if (isELF32_ABI) {
1492 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1493 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1494 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1495 MemOps.push_back(Store);
1496 // Increment the address by eight for the next argument to store
1497 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1498 PtrVT);
1499 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1500 }
1501
1502 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1503 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001504 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001505
Chris Lattner84bc5422007-12-31 04:13:23 +00001506 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001507 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1508 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1509 MemOps.push_back(Store);
1510 // Increment the address by eight for the next argument to store
1511 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1512 PtrVT);
1513 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1514 }
1515 }
1516
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001517 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001518 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001519 }
1520
1521 ArgValues.push_back(Root);
1522
1523 // Return the new list of results.
1524 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1525 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001526 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001527}
1528
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001529/// isCallCompatibleAddress - Return the immediate to use if the specified
1530/// 32-bit value is representable in the immediate field of a BxA instruction.
1531static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1532 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1533 if (!C) return 0;
1534
1535 int Addr = C->getValue();
1536 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1537 (Addr << 6 >> 6) != Addr)
1538 return 0; // Top 6 bits have to be sext of immediate.
1539
Evan Cheng33118762007-10-22 19:46:19 +00001540 return DAG.getConstant((int)C->getValue() >> 2,
1541 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001542}
1543
Chris Lattner9f0bc652007-02-25 05:34:32 +00001544
1545static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1546 const PPCSubtarget &Subtarget) {
1547 SDOperand Chain = Op.getOperand(0);
1548 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1549 SDOperand Callee = Op.getOperand(4);
1550 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1551
1552 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001553 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001554
Chris Lattnerc91a4752006-06-26 22:48:35 +00001555 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1556 bool isPPC64 = PtrVT == MVT::i64;
1557 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001558
Chris Lattnerabde4602006-05-16 22:56:08 +00001559 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1560 // SelectExpr to use to put the arguments in the appropriate registers.
1561 std::vector<SDOperand> args_to_use;
1562
1563 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001564 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001565 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001566 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001567
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001568 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001569 for (unsigned i = 0; i != NumOps; ++i) {
1570 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1571 ArgSize = std::max(ArgSize, PtrByteSize);
1572 NumBytes += ArgSize;
1573 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001574
Chris Lattner7b053502006-05-30 21:21:04 +00001575 // The prolog code of the callee may store up to 8 GPR argument registers to
1576 // the stack, allowing va_start to index over them in memory if its varargs.
1577 // Because we cannot tell if this is needed on the caller side, we have to
1578 // conservatively assume that it is needed. As such, make sure we have at
1579 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001580 NumBytes = std::max(NumBytes,
1581 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001582
1583 // Adjust the stack pointer for the new arguments...
1584 // These operations are automatically eliminated by the prolog/epilog pass
1585 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001586 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001587
1588 // Set up a copy of the stack pointer for use loading and storing any
1589 // arguments that may not fit in the registers available for argument
1590 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001591 SDOperand StackPtr;
1592 if (isPPC64)
1593 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1594 else
1595 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001596
1597 // Figure out which arguments are going to go in registers, and which in
1598 // memory. Also, if this is a vararg function, floating point operations
1599 // must be stored to our stack, and loaded into integer regs as well, if
1600 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001601 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001602 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001603
Chris Lattnerc91a4752006-06-26 22:48:35 +00001604 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001605 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1606 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1607 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001608 static const unsigned GPR_64[] = { // 64-bit registers.
1609 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1610 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1611 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001612 static const unsigned *FPR = GetFPR(Subtarget);
1613
Chris Lattner9a2a4972006-05-17 06:01:33 +00001614 static const unsigned VR[] = {
1615 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1616 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1617 };
Owen Anderson718cb662007-09-07 04:06:50 +00001618 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001619 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001620 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001621
Chris Lattnerc91a4752006-06-26 22:48:35 +00001622 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1623
Chris Lattner9a2a4972006-05-17 06:01:33 +00001624 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001625 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001626 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001627 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001628 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001629 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1630 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1631 // See if next argument requires stack alignment in ELF
1632 unsigned next = 5+2*(i+1)+1;
1633 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1634 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1635 (!(Flags & AlignFlag)));
1636
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001637 // PtrOff will be used to store the current argument to the stack if a
1638 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001639 SDOperand PtrOff;
1640
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001641 // Stack align in ELF 32
1642 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001643 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1644 StackPtr.getValueType());
1645 else
1646 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1647
Chris Lattnerc91a4752006-06-26 22:48:35 +00001648 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1649
1650 // On PPC64, promote integers to 64-bit values.
1651 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001652 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1653
Chris Lattnerc91a4752006-06-26 22:48:35 +00001654 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1655 }
1656
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001657 switch (Arg.getValueType()) {
1658 default: assert(0 && "Unexpected ValueType for argument!");
1659 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001660 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001661 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001662 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001663 if (GPR_idx != NumGPRs) {
1664 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001665 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001666 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001667 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001668 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001669 if (inMem || isMachoABI) {
1670 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001671 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001672 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1673
1674 ArgOffset += PtrByteSize;
1675 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001676 break;
1677 case MVT::f32:
1678 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001679 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001680 // Float varargs need to be promoted to double.
1681 if (Arg.getValueType() == MVT::f32)
1682 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1683 }
1684
Chris Lattner9a2a4972006-05-17 06:01:33 +00001685 if (FPR_idx != NumFPRs) {
1686 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1687
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001688 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001689 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001690 MemOpChains.push_back(Store);
1691
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001692 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001693 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001694 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001695 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001696 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1697 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001698 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001699 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001700 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001701 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001702 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001703 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001704 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1705 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001706 }
1707 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001708 // If we have any FPRs remaining, we may also have GPRs remaining.
1709 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1710 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001711 if (isMachoABI) {
1712 if (GPR_idx != NumGPRs)
1713 ++GPR_idx;
1714 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1715 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1716 ++GPR_idx;
1717 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001718 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001719 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001720 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001721 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001722 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001723 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001724 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001725 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001726 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001727 if (isPPC64)
1728 ArgOffset += 8;
1729 else
1730 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1731 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001732 break;
1733 case MVT::v4f32:
1734 case MVT::v4i32:
1735 case MVT::v8i16:
1736 case MVT::v16i8:
1737 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001738 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001739 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001740 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001741 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001742 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001743 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001744 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001745 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1746 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001747
Chris Lattner9a2a4972006-05-17 06:01:33 +00001748 // Build a sequence of copy-to-reg nodes chained together with token chain
1749 // and flag operands which copy the outgoing args into the appropriate regs.
1750 SDOperand InFlag;
1751 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1752 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1753 InFlag);
1754 InFlag = Chain.getValue(1);
1755 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001756
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001757 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1758 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001759 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1760 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1761 InFlag = Chain.getValue(1);
1762 }
1763
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001764 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001765 NodeTys.push_back(MVT::Other); // Returns a chain
1766 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1767
Chris Lattner79e490a2006-08-11 17:18:05 +00001768 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001769 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001770
1771 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1772 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1773 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00001774 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1775 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
1776 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001777 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1778 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1779 // If this is an absolute destination address, use the munged value.
1780 Callee = SDOperand(Dest, 0);
1781 else {
1782 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1783 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001784 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1785 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001786 InFlag = Chain.getValue(1);
1787
1788 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001789 if (isMachoABI) {
1790 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1791 InFlag = Chain.getValue(1);
1792 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001793
1794 NodeTys.clear();
1795 NodeTys.push_back(MVT::Other);
1796 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001797 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001798 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001799 Callee.Val = 0;
1800 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001801
Chris Lattner4a45abf2006-06-10 01:14:28 +00001802 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001803 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001804 Ops.push_back(Chain);
1805 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001806 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001807
Chris Lattner4a45abf2006-06-10 01:14:28 +00001808 // Add argument registers to the end of the list so that they are known live
1809 // into the call.
1810 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1811 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1812 RegsToPass[i].second.getValueType()));
1813
1814 if (InFlag.Val)
1815 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001816 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001817 InFlag = Chain.getValue(1);
1818
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001819 Chain = DAG.getCALLSEQ_END(Chain,
1820 DAG.getConstant(NumBytes, PtrVT),
1821 DAG.getConstant(0, PtrVT),
1822 InFlag);
1823 if (Op.Val->getValueType(0) != MVT::Other)
1824 InFlag = Chain.getValue(1);
1825
Chris Lattner79e490a2006-08-11 17:18:05 +00001826 SDOperand ResultVals[3];
1827 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001828 NodeTys.clear();
1829
1830 // If the call has results, copy the values out of the ret val registers.
1831 switch (Op.Val->getValueType(0)) {
1832 default: assert(0 && "Unexpected ret value!");
1833 case MVT::Other: break;
1834 case MVT::i32:
1835 if (Op.Val->getValueType(1) == MVT::i32) {
Dan Gohman532dc2e2007-07-09 20:59:04 +00001836 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001837 ResultVals[0] = Chain.getValue(0);
Dan Gohman532dc2e2007-07-09 20:59:04 +00001838 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32,
Chris Lattner9a2a4972006-05-17 06:01:33 +00001839 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001840 ResultVals[1] = Chain.getValue(0);
1841 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001842 NodeTys.push_back(MVT::i32);
1843 } else {
1844 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001845 ResultVals[0] = Chain.getValue(0);
1846 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001847 }
1848 NodeTys.push_back(MVT::i32);
1849 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001850 case MVT::i64:
1851 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001852 ResultVals[0] = Chain.getValue(0);
1853 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001854 NodeTys.push_back(MVT::i64);
1855 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001856 case MVT::f64:
Dale Johannesen161e8972007-10-05 20:04:43 +00001857 if (Op.Val->getValueType(1) == MVT::f64) {
1858 Chain = DAG.getCopyFromReg(Chain, PPC::F1, MVT::f64, InFlag).getValue(1);
1859 ResultVals[0] = Chain.getValue(0);
1860 Chain = DAG.getCopyFromReg(Chain, PPC::F2, MVT::f64,
1861 Chain.getValue(2)).getValue(1);
1862 ResultVals[1] = Chain.getValue(0);
1863 NumResults = 2;
1864 NodeTys.push_back(MVT::f64);
1865 NodeTys.push_back(MVT::f64);
1866 break;
1867 }
1868 // else fall through
1869 case MVT::f32:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001870 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1871 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001872 ResultVals[0] = Chain.getValue(0);
1873 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001874 NodeTys.push_back(Op.Val->getValueType(0));
1875 break;
1876 case MVT::v4f32:
1877 case MVT::v4i32:
1878 case MVT::v8i16:
1879 case MVT::v16i8:
1880 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1881 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001882 ResultVals[0] = Chain.getValue(0);
1883 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001884 NodeTys.push_back(Op.Val->getValueType(0));
1885 break;
1886 }
1887
Chris Lattner9a2a4972006-05-17 06:01:33 +00001888 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001889
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001890 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001891 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001892 return Chain;
1893
1894 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001895 ResultVals[NumResults++] = Chain;
1896 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1897 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001898 return Res.getValue(Op.ResNo);
1899}
1900
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001901static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1902 SmallVector<CCValAssign, 16> RVLocs;
1903 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001904 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1905 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001906 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1907
1908 // If this is the first return lowered for this function, add the regs to the
1909 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001910 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001911 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001912 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001913 }
1914
Chris Lattnercaddd442007-02-26 19:44:02 +00001915 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001916 SDOperand Flag;
1917
1918 // Copy the result values into the output registers.
1919 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1920 CCValAssign &VA = RVLocs[i];
1921 assert(VA.isRegLoc() && "Can only return in registers!");
1922 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1923 Flag = Chain.getValue(1);
1924 }
1925
1926 if (Flag.Val)
1927 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1928 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001929 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001930}
1931
Jim Laskeyefc7e522006-12-04 22:04:42 +00001932static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1933 const PPCSubtarget &Subtarget) {
1934 // When we pop the dynamic allocation we need to restore the SP link.
1935
1936 // Get the corect type for pointers.
1937 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1938
1939 // Construct the stack pointer operand.
1940 bool IsPPC64 = Subtarget.isPPC64();
1941 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1942 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1943
1944 // Get the operands for the STACKRESTORE.
1945 SDOperand Chain = Op.getOperand(0);
1946 SDOperand SaveSP = Op.getOperand(1);
1947
1948 // Load the old link SP.
1949 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1950
1951 // Restore the stack pointer.
1952 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1953
1954 // Store the old link SP.
1955 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1956}
1957
Jim Laskey2f616bf2006-11-16 22:43:37 +00001958static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1959 const PPCSubtarget &Subtarget) {
1960 MachineFunction &MF = DAG.getMachineFunction();
1961 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001962 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001963
1964 // Get current frame pointer save index. The users of this index will be
1965 // primarily DYNALLOC instructions.
1966 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1967 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001968
Jim Laskey2f616bf2006-11-16 22:43:37 +00001969 // If the frame pointer save index hasn't been defined yet.
1970 if (!FPSI) {
1971 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001972 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1973
Jim Laskey2f616bf2006-11-16 22:43:37 +00001974 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001975 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001976 // Save the result.
1977 FI->setFramePointerSaveIndex(FPSI);
1978 }
1979
1980 // Get the inputs.
1981 SDOperand Chain = Op.getOperand(0);
1982 SDOperand Size = Op.getOperand(1);
1983
1984 // Get the corect type for pointers.
1985 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1986 // Negate the size.
1987 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1988 DAG.getConstant(0, PtrVT), Size);
1989 // Construct a node for the frame pointer save index.
1990 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1991 // Build a DYNALLOC node.
1992 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1993 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1994 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1995}
1996
1997
Chris Lattner1a635d62006-04-14 06:01:58 +00001998/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1999/// possible.
2000static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
2001 // Not FP? Not a fsel.
2002 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2003 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2004 return SDOperand();
2005
2006 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2007
2008 // Cannot handle SETEQ/SETNE.
2009 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2010
2011 MVT::ValueType ResVT = Op.getValueType();
2012 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2013 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2014 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2015
2016 // If the RHS of the comparison is a 0.0, we don't need to do the
2017 // subtraction at all.
2018 if (isFloatingPointZero(RHS))
2019 switch (CC) {
2020 default: break; // SETUO etc aren't handled by fsel.
2021 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002022 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002023 case ISD::SETLT:
2024 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2025 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002026 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002027 case ISD::SETGE:
2028 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2029 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2030 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2031 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002032 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002033 case ISD::SETGT:
2034 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2035 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002036 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002037 case ISD::SETLE:
2038 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2039 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2040 return DAG.getNode(PPCISD::FSEL, ResVT,
2041 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2042 }
2043
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002044 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002045 switch (CC) {
2046 default: break; // SETUO etc aren't handled by fsel.
2047 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002048 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002049 case ISD::SETLT:
2050 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2051 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2052 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2053 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2054 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002055 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002056 case ISD::SETGE:
2057 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2058 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2059 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2060 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2061 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002062 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002063 case ISD::SETGT:
2064 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2065 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2066 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2067 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2068 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002069 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002070 case ISD::SETLE:
2071 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2072 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2073 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2074 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2075 }
2076 return SDOperand();
2077}
2078
Chris Lattner1f873002007-11-28 18:44:47 +00002079// FIXME: Split this code up when LegalizeDAGTypes lands.
Chris Lattner1a635d62006-04-14 06:01:58 +00002080static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2081 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2082 SDOperand Src = Op.getOperand(0);
2083 if (Src.getValueType() == MVT::f32)
2084 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2085
2086 SDOperand Tmp;
2087 switch (Op.getValueType()) {
2088 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2089 case MVT::i32:
2090 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2091 break;
2092 case MVT::i64:
2093 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2094 break;
2095 }
2096
2097 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002098 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2099
2100 // Emit a store to the stack slot.
2101 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2102
2103 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2104 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002105 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002106 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2107 DAG.getConstant(4, FIPtr.getValueType()));
2108 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002109}
2110
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002111static SDOperand LowerFP_ROUND_INREG(SDOperand Op, SelectionDAG &DAG) {
2112 assert(Op.getValueType() == MVT::ppcf128);
2113 SDNode *Node = Op.Val;
2114 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002115 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002116 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2117 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2118
2119 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2120 // of the long double, and puts FPSCR back the way it was. We do not
2121 // actually model FPSCR.
2122 std::vector<MVT::ValueType> NodeTys;
2123 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2124
2125 NodeTys.push_back(MVT::f64); // Return register
2126 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2127 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2128 MFFSreg = Result.getValue(0);
2129 InFlag = Result.getValue(1);
2130
2131 NodeTys.clear();
2132 NodeTys.push_back(MVT::Flag); // Returns a flag
2133 Ops[0] = DAG.getConstant(31, MVT::i32);
2134 Ops[1] = InFlag;
2135 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2136 InFlag = Result.getValue(0);
2137
2138 NodeTys.clear();
2139 NodeTys.push_back(MVT::Flag); // Returns a flag
2140 Ops[0] = DAG.getConstant(30, MVT::i32);
2141 Ops[1] = InFlag;
2142 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2143 InFlag = Result.getValue(0);
2144
2145 NodeTys.clear();
2146 NodeTys.push_back(MVT::f64); // result of add
2147 NodeTys.push_back(MVT::Flag); // Returns a flag
2148 Ops[0] = Lo;
2149 Ops[1] = Hi;
2150 Ops[2] = InFlag;
2151 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2152 FPreg = Result.getValue(0);
2153 InFlag = Result.getValue(1);
2154
2155 NodeTys.clear();
2156 NodeTys.push_back(MVT::f64);
2157 Ops[0] = DAG.getConstant(1, MVT::i32);
2158 Ops[1] = MFFSreg;
2159 Ops[2] = FPreg;
2160 Ops[3] = InFlag;
2161 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2162 FPreg = Result.getValue(0);
2163
2164 // We know the low half is about to be thrown away, so just use something
2165 // convenient.
2166 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2167}
2168
Chris Lattner1a635d62006-04-14 06:01:58 +00002169static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2170 if (Op.getOperand(0).getValueType() == MVT::i64) {
2171 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2172 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2173 if (Op.getValueType() == MVT::f32)
2174 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2175 return FP;
2176 }
2177
2178 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2179 "Unhandled SINT_TO_FP type in custom expander!");
2180 // Since we only generate this in 64-bit mode, we can take advantage of
2181 // 64-bit registers. In particular, sign extend the input value into the
2182 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2183 // then lfd it and fcfid it.
2184 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2185 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002186 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2187 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002188
2189 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2190 Op.getOperand(0));
2191
2192 // STD the extended value into the stack slot.
2193 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2194 DAG.getEntryNode(), Ext64, FIdx,
2195 DAG.getSrcValue(NULL));
2196 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002197 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002198
2199 // FCFID it and return it.
2200 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2201 if (Op.getValueType() == MVT::f32)
2202 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2203 return FP;
2204}
2205
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002206static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2207 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002208 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002209
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002210 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002211 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002212 SDOperand Lo = Op.getOperand(0);
2213 SDOperand Hi = Op.getOperand(1);
2214 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002215
2216 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2217 DAG.getConstant(32, MVT::i32), Amt);
2218 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2219 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2220 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2221 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2222 DAG.getConstant(-32U, MVT::i32));
2223 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2224 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2225 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002226 SDOperand OutOps[] = { OutLo, OutHi };
2227 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2228 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002229}
2230
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002231static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2232 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2233 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002234
2235 // Otherwise, expand into a bunch of logical ops. Note that these ops
2236 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002237 SDOperand Lo = Op.getOperand(0);
2238 SDOperand Hi = Op.getOperand(1);
2239 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002240
2241 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2242 DAG.getConstant(32, MVT::i32), Amt);
2243 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2244 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2245 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2246 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2247 DAG.getConstant(-32U, MVT::i32));
2248 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2249 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2250 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002251 SDOperand OutOps[] = { OutLo, OutHi };
2252 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2253 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002254}
2255
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002256static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2257 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002258 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002259
2260 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002261 SDOperand Lo = Op.getOperand(0);
2262 SDOperand Hi = Op.getOperand(1);
2263 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002264
2265 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2266 DAG.getConstant(32, MVT::i32), Amt);
2267 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2268 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2269 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2270 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2271 DAG.getConstant(-32U, MVT::i32));
2272 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2273 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2274 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2275 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002276 SDOperand OutOps[] = { OutLo, OutHi };
2277 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2278 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002279}
2280
2281//===----------------------------------------------------------------------===//
2282// Vector related lowering.
2283//
2284
Chris Lattnerac225ca2006-04-12 19:07:14 +00002285// If this is a vector of constants or undefs, get the bits. A bit in
2286// UndefBits is set if the corresponding element of the vector is an
2287// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2288// zero. Return true if this is not an array of constants, false if it is.
2289//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002290static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2291 uint64_t UndefBits[2]) {
2292 // Start with zero'd results.
2293 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2294
2295 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2296 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2297 SDOperand OpVal = BV->getOperand(i);
2298
2299 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002300 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002301
2302 uint64_t EltBits = 0;
2303 if (OpVal.getOpcode() == ISD::UNDEF) {
2304 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2305 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2306 continue;
2307 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2308 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2309 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2310 assert(CN->getValueType(0) == MVT::f32 &&
2311 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002312 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002313 } else {
2314 // Nonconstant element.
2315 return true;
2316 }
2317
2318 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2319 }
2320
2321 //printf("%llx %llx %llx %llx\n",
2322 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2323 return false;
2324}
Chris Lattneref819f82006-03-20 06:33:01 +00002325
Chris Lattnerb17f1672006-04-16 01:01:29 +00002326// If this is a splat (repetition) of a value across the whole vector, return
2327// the smallest size that splats it. For example, "0x01010101010101..." is a
2328// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2329// SplatSize = 1 byte.
2330static bool isConstantSplat(const uint64_t Bits128[2],
2331 const uint64_t Undef128[2],
2332 unsigned &SplatBits, unsigned &SplatUndef,
2333 unsigned &SplatSize) {
2334
2335 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2336 // the same as the lower 64-bits, ignoring undefs.
2337 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2338 return false; // Can't be a splat if two pieces don't match.
2339
2340 uint64_t Bits64 = Bits128[0] | Bits128[1];
2341 uint64_t Undef64 = Undef128[0] & Undef128[1];
2342
2343 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2344 // undefs.
2345 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2346 return false; // Can't be a splat if two pieces don't match.
2347
2348 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2349 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2350
2351 // If the top 16-bits are different than the lower 16-bits, ignoring
2352 // undefs, we have an i32 splat.
2353 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2354 SplatBits = Bits32;
2355 SplatUndef = Undef32;
2356 SplatSize = 4;
2357 return true;
2358 }
2359
2360 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2361 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2362
2363 // If the top 8-bits are different than the lower 8-bits, ignoring
2364 // undefs, we have an i16 splat.
2365 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2366 SplatBits = Bits16;
2367 SplatUndef = Undef16;
2368 SplatSize = 2;
2369 return true;
2370 }
2371
2372 // Otherwise, we have an 8-bit splat.
2373 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2374 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2375 SplatSize = 1;
2376 return true;
2377}
2378
Chris Lattner4a998b92006-04-17 06:00:21 +00002379/// BuildSplatI - Build a canonical splati of Val with an element size of
2380/// SplatSize. Cast the result to VT.
2381static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2382 SelectionDAG &DAG) {
2383 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002384
Chris Lattner4a998b92006-04-17 06:00:21 +00002385 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2386 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2387 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002388
2389 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2390
2391 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2392 if (Val == -1)
2393 SplatSize = 1;
2394
Chris Lattner4a998b92006-04-17 06:00:21 +00002395 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2396
2397 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002398 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002399 SmallVector<SDOperand, 8> Ops;
2400 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2401 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2402 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002403 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002404}
2405
Chris Lattnere7c768e2006-04-18 03:24:30 +00002406/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002407/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002408static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2409 SelectionDAG &DAG,
2410 MVT::ValueType DestVT = MVT::Other) {
2411 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2412 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002413 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2414}
2415
Chris Lattnere7c768e2006-04-18 03:24:30 +00002416/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2417/// specified intrinsic ID.
2418static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2419 SDOperand Op2, SelectionDAG &DAG,
2420 MVT::ValueType DestVT = MVT::Other) {
2421 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2422 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2423 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2424}
2425
2426
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002427/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2428/// amount. The result has the specified value type.
2429static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2430 MVT::ValueType VT, SelectionDAG &DAG) {
2431 // Force LHS/RHS to be the right type.
2432 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2433 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2434
Chris Lattnere2199452006-08-11 17:38:39 +00002435 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002436 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002437 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002438 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002439 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002440 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2441}
2442
Chris Lattnerf1b47082006-04-14 05:19:18 +00002443// If this is a case we can't handle, return null and let the default
2444// expansion code take care of it. If we CAN select this case, and if it
2445// selects to a single instruction, return Op. Otherwise, if we can codegen
2446// this case more efficiently than a constant pool load, lower it to the
2447// sequence of ops that should be used.
2448static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2449 // If this is a vector of constants or undefs, get the bits. A bit in
2450 // UndefBits is set if the corresponding element of the vector is an
2451 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2452 // zero.
2453 uint64_t VectorBits[2];
2454 uint64_t UndefBits[2];
2455 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2456 return SDOperand(); // Not a constant vector.
2457
Chris Lattnerb17f1672006-04-16 01:01:29 +00002458 // If this is a splat (repetition) of a value across the whole vector, return
2459 // the smallest size that splats it. For example, "0x01010101010101..." is a
2460 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2461 // SplatSize = 1 byte.
2462 unsigned SplatBits, SplatUndef, SplatSize;
2463 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2464 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2465
2466 // First, handle single instruction cases.
2467
2468 // All zeros?
2469 if (SplatBits == 0) {
2470 // Canonicalize all zero vectors to be v4i32.
2471 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2472 SDOperand Z = DAG.getConstant(0, MVT::i32);
2473 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2474 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2475 }
2476 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002477 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002478
2479 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2480 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002481 if (SextVal >= -16 && SextVal <= 15)
2482 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002483
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002484
2485 // Two instruction sequences.
2486
Chris Lattner4a998b92006-04-17 06:00:21 +00002487 // If this value is in the range [-32,30] and is even, use:
2488 // tmp = VSPLTI[bhw], result = add tmp, tmp
2489 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2490 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2491 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2492 }
Chris Lattner6876e662006-04-17 06:58:41 +00002493
2494 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2495 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2496 // for fneg/fabs.
2497 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2498 // Make -1 and vspltisw -1:
2499 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2500
2501 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002502 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2503 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002504
2505 // xor by OnesV to invert it.
2506 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2507 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2508 }
2509
2510 // Check to see if this is a wide variety of vsplti*, binop self cases.
2511 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002512 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002513 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002514 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002515 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002516
Owen Anderson718cb662007-09-07 04:06:50 +00002517 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002518 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2519 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2520 int i = SplatCsts[idx];
2521
2522 // Figure out what shift amount will be used by altivec if shifted by i in
2523 // this splat size.
2524 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2525
2526 // vsplti + shl self.
2527 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002528 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002529 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2530 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2531 Intrinsic::ppc_altivec_vslw
2532 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002533 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2534 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002535 }
2536
2537 // vsplti + srl self.
2538 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002539 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002540 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2541 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2542 Intrinsic::ppc_altivec_vsrw
2543 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002544 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2545 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002546 }
2547
2548 // vsplti + sra self.
2549 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002550 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002551 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2552 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2553 Intrinsic::ppc_altivec_vsraw
2554 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002555 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2556 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002557 }
2558
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002559 // vsplti + rol self.
2560 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2561 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002562 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002563 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2564 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2565 Intrinsic::ppc_altivec_vrlw
2566 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002567 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2568 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002569 }
2570
2571 // t = vsplti c, result = vsldoi t, t, 1
2572 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2573 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2574 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2575 }
2576 // t = vsplti c, result = vsldoi t, t, 2
2577 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2578 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2579 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2580 }
2581 // t = vsplti c, result = vsldoi t, t, 3
2582 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2583 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2584 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2585 }
Chris Lattner6876e662006-04-17 06:58:41 +00002586 }
2587
Chris Lattner6876e662006-04-17 06:58:41 +00002588 // Three instruction sequences.
2589
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002590 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2591 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002592 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2593 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002594 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002595 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002596 }
2597 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2598 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002599 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2600 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002601 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002602 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002603 }
2604 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002605
Chris Lattnerf1b47082006-04-14 05:19:18 +00002606 return SDOperand();
2607}
2608
Chris Lattner59138102006-04-17 05:28:54 +00002609/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2610/// the specified operations to build the shuffle.
2611static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2612 SDOperand RHS, SelectionDAG &DAG) {
2613 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2614 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2615 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2616
2617 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002618 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002619 OP_VMRGHW,
2620 OP_VMRGLW,
2621 OP_VSPLTISW0,
2622 OP_VSPLTISW1,
2623 OP_VSPLTISW2,
2624 OP_VSPLTISW3,
2625 OP_VSLDOI4,
2626 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002627 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002628 };
2629
2630 if (OpNum == OP_COPY) {
2631 if (LHSID == (1*9+2)*9+3) return LHS;
2632 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2633 return RHS;
2634 }
2635
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002636 SDOperand OpLHS, OpRHS;
2637 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2638 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2639
Chris Lattner59138102006-04-17 05:28:54 +00002640 unsigned ShufIdxs[16];
2641 switch (OpNum) {
2642 default: assert(0 && "Unknown i32 permute!");
2643 case OP_VMRGHW:
2644 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2645 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2646 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2647 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2648 break;
2649 case OP_VMRGLW:
2650 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2651 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2652 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2653 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2654 break;
2655 case OP_VSPLTISW0:
2656 for (unsigned i = 0; i != 16; ++i)
2657 ShufIdxs[i] = (i&3)+0;
2658 break;
2659 case OP_VSPLTISW1:
2660 for (unsigned i = 0; i != 16; ++i)
2661 ShufIdxs[i] = (i&3)+4;
2662 break;
2663 case OP_VSPLTISW2:
2664 for (unsigned i = 0; i != 16; ++i)
2665 ShufIdxs[i] = (i&3)+8;
2666 break;
2667 case OP_VSPLTISW3:
2668 for (unsigned i = 0; i != 16; ++i)
2669 ShufIdxs[i] = (i&3)+12;
2670 break;
2671 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002672 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002673 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002674 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002675 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002676 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002677 }
Chris Lattnere2199452006-08-11 17:38:39 +00002678 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002679 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002680 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002681
2682 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002683 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002684}
2685
Chris Lattnerf1b47082006-04-14 05:19:18 +00002686/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2687/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2688/// return the code it can be lowered into. Worst case, it can always be
2689/// lowered into a vperm.
2690static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2691 SDOperand V1 = Op.getOperand(0);
2692 SDOperand V2 = Op.getOperand(1);
2693 SDOperand PermMask = Op.getOperand(2);
2694
2695 // Cases that are handled by instructions that take permute immediates
2696 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2697 // selected by the instruction selector.
2698 if (V2.getOpcode() == ISD::UNDEF) {
2699 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2700 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2701 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2702 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2703 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2704 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2705 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2706 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2707 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2708 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2709 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2710 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2711 return Op;
2712 }
2713 }
2714
2715 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2716 // and produce a fixed permutation. If any of these match, do not lower to
2717 // VPERM.
2718 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2719 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2720 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2721 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2722 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2723 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2724 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2725 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2726 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2727 return Op;
2728
Chris Lattner59138102006-04-17 05:28:54 +00002729 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2730 // perfect shuffle table to emit an optimal matching sequence.
2731 unsigned PFIndexes[4];
2732 bool isFourElementShuffle = true;
2733 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2734 unsigned EltNo = 8; // Start out undef.
2735 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2736 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2737 continue; // Undef, ignore it.
2738
2739 unsigned ByteSource =
2740 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2741 if ((ByteSource & 3) != j) {
2742 isFourElementShuffle = false;
2743 break;
2744 }
2745
2746 if (EltNo == 8) {
2747 EltNo = ByteSource/4;
2748 } else if (EltNo != ByteSource/4) {
2749 isFourElementShuffle = false;
2750 break;
2751 }
2752 }
2753 PFIndexes[i] = EltNo;
2754 }
2755
2756 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2757 // perfect shuffle vector to determine if it is cost effective to do this as
2758 // discrete instructions, or whether we should use a vperm.
2759 if (isFourElementShuffle) {
2760 // Compute the index in the perfect shuffle table.
2761 unsigned PFTableIndex =
2762 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2763
2764 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2765 unsigned Cost = (PFEntry >> 30);
2766
2767 // Determining when to avoid vperm is tricky. Many things affect the cost
2768 // of vperm, particularly how many times the perm mask needs to be computed.
2769 // For example, if the perm mask can be hoisted out of a loop or is already
2770 // used (perhaps because there are multiple permutes with the same shuffle
2771 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2772 // the loop requires an extra register.
2773 //
2774 // As a compromise, we only emit discrete instructions if the shuffle can be
2775 // generated in 3 or fewer operations. When we have loop information
2776 // available, if this block is within a loop, we should avoid using vperm
2777 // for 3-operation perms and use a constant pool load instead.
2778 if (Cost < 3)
2779 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2780 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002781
2782 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2783 // vector that will get spilled to the constant pool.
2784 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2785
2786 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2787 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002788 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002789 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2790
Chris Lattnere2199452006-08-11 17:38:39 +00002791 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002792 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002793 unsigned SrcElt;
2794 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2795 SrcElt = 0;
2796 else
2797 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002798
2799 for (unsigned j = 0; j != BytesPerElement; ++j)
2800 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2801 MVT::i8));
2802 }
2803
Chris Lattnere2199452006-08-11 17:38:39 +00002804 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2805 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002806 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2807}
2808
Chris Lattner90564f22006-04-18 17:59:36 +00002809/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2810/// altivec comparison. If it is, return true and fill in Opc/isDot with
2811/// information about the intrinsic.
2812static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2813 bool &isDot) {
2814 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2815 CompareOpc = -1;
2816 isDot = false;
2817 switch (IntrinsicID) {
2818 default: return false;
2819 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002820 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2821 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2822 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2823 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2824 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2825 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2826 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2827 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2828 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2829 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2830 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2831 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2832 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2833
2834 // Normal Comparisons.
2835 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2836 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2837 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2838 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2839 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2840 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2841 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2842 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2843 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2844 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2845 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2846 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2847 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2848 }
Chris Lattner90564f22006-04-18 17:59:36 +00002849 return true;
2850}
2851
2852/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2853/// lower, do it, otherwise return null.
2854static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2855 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2856 // opcode number of the comparison.
2857 int CompareOpc;
2858 bool isDot;
2859 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2860 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002861
Chris Lattner90564f22006-04-18 17:59:36 +00002862 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002863 if (!isDot) {
2864 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2865 Op.getOperand(1), Op.getOperand(2),
2866 DAG.getConstant(CompareOpc, MVT::i32));
2867 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2868 }
2869
2870 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002871 SDOperand Ops[] = {
2872 Op.getOperand(2), // LHS
2873 Op.getOperand(3), // RHS
2874 DAG.getConstant(CompareOpc, MVT::i32)
2875 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002876 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002877 VTs.push_back(Op.getOperand(2).getValueType());
2878 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002879 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002880
2881 // Now that we have the comparison, emit a copy from the CR to a GPR.
2882 // This is flagged to the above dot comparison.
2883 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2884 DAG.getRegister(PPC::CR6, MVT::i32),
2885 CompNode.getValue(1));
2886
2887 // Unpack the result based on how the target uses it.
2888 unsigned BitNo; // Bit # of CR6.
2889 bool InvertBit; // Invert result?
2890 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2891 default: // Can't happen, don't crash on invalid number though.
2892 case 0: // Return the value of the EQ bit of CR6.
2893 BitNo = 0; InvertBit = false;
2894 break;
2895 case 1: // Return the inverted value of the EQ bit of CR6.
2896 BitNo = 0; InvertBit = true;
2897 break;
2898 case 2: // Return the value of the LT bit of CR6.
2899 BitNo = 2; InvertBit = false;
2900 break;
2901 case 3: // Return the inverted value of the LT bit of CR6.
2902 BitNo = 2; InvertBit = true;
2903 break;
2904 }
2905
2906 // Shift the bit into the low position.
2907 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2908 DAG.getConstant(8-(3-BitNo), MVT::i32));
2909 // Isolate the bit.
2910 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2911 DAG.getConstant(1, MVT::i32));
2912
2913 // If we are supposed to, toggle the bit.
2914 if (InvertBit)
2915 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2916 DAG.getConstant(1, MVT::i32));
2917 return Flags;
2918}
2919
2920static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2921 // Create a stack slot that is 16-byte aligned.
2922 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2923 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002924 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2925 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002926
2927 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002928 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002929 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002930 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002931 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002932}
2933
Chris Lattnere7c768e2006-04-18 03:24:30 +00002934static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002935 if (Op.getValueType() == MVT::v4i32) {
2936 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2937
2938 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2939 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2940
2941 SDOperand RHSSwap = // = vrlw RHS, 16
2942 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2943
2944 // Shrinkify inputs to v8i16.
2945 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2946 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2947 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2948
2949 // Low parts multiplied together, generating 32-bit results (we ignore the
2950 // top parts).
2951 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2952 LHS, RHS, DAG, MVT::v4i32);
2953
2954 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2955 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2956 // Shift the high parts up 16 bits.
2957 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2958 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2959 } else if (Op.getValueType() == MVT::v8i16) {
2960 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2961
Chris Lattnercea2aa72006-04-18 04:28:57 +00002962 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002963
Chris Lattnercea2aa72006-04-18 04:28:57 +00002964 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2965 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002966 } else if (Op.getValueType() == MVT::v16i8) {
2967 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2968
2969 // Multiply the even 8-bit parts, producing 16-bit sums.
2970 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2971 LHS, RHS, DAG, MVT::v8i16);
2972 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2973
2974 // Multiply the odd 8-bit parts, producing 16-bit sums.
2975 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2976 LHS, RHS, DAG, MVT::v8i16);
2977 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2978
2979 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002980 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002981 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002982 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2983 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002984 }
Chris Lattner19a81522006-04-18 03:57:35 +00002985 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002986 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002987 } else {
2988 assert(0 && "Unknown mul to lower!");
2989 abort();
2990 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002991}
2992
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002993/// LowerOperation - Provide custom lowering hooks for some operations.
2994///
Nate Begeman21e463b2005-10-16 05:39:50 +00002995SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002996 switch (Op.getOpcode()) {
2997 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002998 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2999 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003000 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003001 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003002 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003003 case ISD::VASTART:
3004 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3005 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3006
3007 case ISD::VAARG:
3008 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3009 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3010
Chris Lattneref957102006-06-21 00:34:03 +00003011 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003012 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3013 VarArgsStackOffset, VarArgsNumGPR,
3014 VarArgsNumFPR, PPCSubTarget);
3015
Chris Lattner9f0bc652007-02-25 05:34:32 +00003016 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003017 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003018 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003019 case ISD::DYNAMIC_STACKALLOC:
3020 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003021
Chris Lattner1a635d62006-04-14 06:01:58 +00003022 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3023 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3024 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003025 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003026
Chris Lattner1a635d62006-04-14 06:01:58 +00003027 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003028 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3029 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3030 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003031
Chris Lattner1a635d62006-04-14 06:01:58 +00003032 // Vector-related lowering.
3033 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3034 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3035 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3036 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003037 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003038
Chris Lattner3fc027d2007-12-08 06:59:59 +00003039 // Frame & Return address.
3040 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003041 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003042 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003043 return SDOperand();
3044}
3045
Chris Lattner1f873002007-11-28 18:44:47 +00003046SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3047 switch (N->getOpcode()) {
3048 default: assert(0 && "Wasn't expecting to be able to lower this!");
3049 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3050 }
3051}
3052
3053
Chris Lattner1a635d62006-04-14 06:01:58 +00003054//===----------------------------------------------------------------------===//
3055// Other Lowering Code
3056//===----------------------------------------------------------------------===//
3057
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003058MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00003059PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
3060 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003061 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003062 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3063 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003064 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003065 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3066 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003067 "Unexpected instr type to insert");
3068
3069 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3070 // control-flow pattern. The incoming instruction knows the destination vreg
3071 // to set, the condition code register to branch on, the true/false values to
3072 // select between, and a branch opcode to use.
3073 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3074 ilist<MachineBasicBlock>::iterator It = BB;
3075 ++It;
3076
3077 // thisMBB:
3078 // ...
3079 // TrueVal = ...
3080 // cmpTY ccX, r1, r2
3081 // bCC copy1MBB
3082 // fallthrough --> copy0MBB
3083 MachineBasicBlock *thisMBB = BB;
3084 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3085 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003086 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00003087 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00003088 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003089 MachineFunction *F = BB->getParent();
3090 F->getBasicBlockList().insert(It, copy0MBB);
3091 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00003092 // Update machine-CFG edges by first adding all successors of the current
3093 // block to the new block which will contain the Phi node for the select.
3094 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3095 e = BB->succ_end(); i != e; ++i)
3096 sinkMBB->addSuccessor(*i);
3097 // Next, remove all successors of the current block, and add the true
3098 // and fallthrough blocks as its successors.
3099 while(!BB->succ_empty())
3100 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003101 BB->addSuccessor(copy0MBB);
3102 BB->addSuccessor(sinkMBB);
3103
3104 // copy0MBB:
3105 // %FalseValue = ...
3106 // # fallthrough to sinkMBB
3107 BB = copy0MBB;
3108
3109 // Update machine-CFG edges
3110 BB->addSuccessor(sinkMBB);
3111
3112 // sinkMBB:
3113 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3114 // ...
3115 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003116 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003117 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3118 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3119
3120 delete MI; // The pseudo instruction is gone now.
3121 return BB;
3122}
3123
Chris Lattner1a635d62006-04-14 06:01:58 +00003124//===----------------------------------------------------------------------===//
3125// Target Optimization Hooks
3126//===----------------------------------------------------------------------===//
3127
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003128SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3129 DAGCombinerInfo &DCI) const {
3130 TargetMachine &TM = getTargetMachine();
3131 SelectionDAG &DAG = DCI.DAG;
3132 switch (N->getOpcode()) {
3133 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003134 case PPCISD::SHL:
3135 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3136 if (C->getValue() == 0) // 0 << V -> 0.
3137 return N->getOperand(0);
3138 }
3139 break;
3140 case PPCISD::SRL:
3141 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3142 if (C->getValue() == 0) // 0 >>u V -> 0.
3143 return N->getOperand(0);
3144 }
3145 break;
3146 case PPCISD::SRA:
3147 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3148 if (C->getValue() == 0 || // 0 >>s V -> 0.
3149 C->isAllOnesValue()) // -1 >>s V -> -1.
3150 return N->getOperand(0);
3151 }
3152 break;
3153
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003154 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003155 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003156 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3157 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3158 // We allow the src/dst to be either f32/f64, but the intermediate
3159 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00003160 if (N->getOperand(0).getValueType() == MVT::i64 &&
3161 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003162 SDOperand Val = N->getOperand(0).getOperand(0);
3163 if (Val.getValueType() == MVT::f32) {
3164 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3165 DCI.AddToWorklist(Val.Val);
3166 }
3167
3168 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003169 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003170 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003171 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003172 if (N->getValueType(0) == MVT::f32) {
3173 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
3174 DCI.AddToWorklist(Val.Val);
3175 }
3176 return Val;
3177 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3178 // If the intermediate type is i32, we can avoid the load/store here
3179 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003180 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003181 }
3182 }
3183 break;
Chris Lattner51269842006-03-01 05:50:56 +00003184 case ISD::STORE:
3185 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3186 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
3187 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00003188 N->getOperand(1).getValueType() == MVT::i32 &&
3189 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00003190 SDOperand Val = N->getOperand(1).getOperand(0);
3191 if (Val.getValueType() == MVT::f32) {
3192 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3193 DCI.AddToWorklist(Val.Val);
3194 }
3195 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3196 DCI.AddToWorklist(Val.Val);
3197
3198 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3199 N->getOperand(2), N->getOperand(3));
3200 DCI.AddToWorklist(Val.Val);
3201 return Val;
3202 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003203
3204 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3205 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3206 N->getOperand(1).Val->hasOneUse() &&
3207 (N->getOperand(1).getValueType() == MVT::i32 ||
3208 N->getOperand(1).getValueType() == MVT::i16)) {
3209 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3210 // Do an any-extend to 32-bits if this is a half-word input.
3211 if (BSwapOp.getValueType() == MVT::i16)
3212 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3213
3214 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3215 N->getOperand(2), N->getOperand(3),
3216 DAG.getValueType(N->getOperand(1).getValueType()));
3217 }
3218 break;
3219 case ISD::BSWAP:
3220 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003221 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003222 N->getOperand(0).hasOneUse() &&
3223 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3224 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003225 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003226 // Create the byte-swapping load.
3227 std::vector<MVT::ValueType> VTs;
3228 VTs.push_back(MVT::i32);
3229 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00003230 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00003231 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003232 LD->getChain(), // Chain
3233 LD->getBasePtr(), // Ptr
3234 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00003235 DAG.getValueType(N->getValueType(0)) // VT
3236 };
3237 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003238
3239 // If this is an i16 load, insert the truncate.
3240 SDOperand ResVal = BSLoad;
3241 if (N->getValueType(0) == MVT::i16)
3242 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3243
3244 // First, combine the bswap away. This makes the value produced by the
3245 // load dead.
3246 DCI.CombineTo(N, ResVal);
3247
3248 // Next, combine the load away, we give it a bogus result value but a real
3249 // chain result. The result value is dead because the bswap is dead.
3250 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3251
3252 // Return N so it doesn't get rechecked!
3253 return SDOperand(N, 0);
3254 }
3255
Chris Lattner51269842006-03-01 05:50:56 +00003256 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003257 case PPCISD::VCMP: {
3258 // If a VCMPo node already exists with exactly the same operands as this
3259 // node, use its result instead of this node (VCMPo computes both a CR6 and
3260 // a normal output).
3261 //
3262 if (!N->getOperand(0).hasOneUse() &&
3263 !N->getOperand(1).hasOneUse() &&
3264 !N->getOperand(2).hasOneUse()) {
3265
3266 // Scan all of the users of the LHS, looking for VCMPo's that match.
3267 SDNode *VCMPoNode = 0;
3268
3269 SDNode *LHSN = N->getOperand(0).Val;
3270 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3271 UI != E; ++UI)
3272 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3273 (*UI)->getOperand(1) == N->getOperand(1) &&
3274 (*UI)->getOperand(2) == N->getOperand(2) &&
3275 (*UI)->getOperand(0) == N->getOperand(0)) {
3276 VCMPoNode = *UI;
3277 break;
3278 }
3279
Chris Lattner00901202006-04-18 18:28:22 +00003280 // If there is no VCMPo node, or if the flag value has a single use, don't
3281 // transform this.
3282 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3283 break;
3284
3285 // Look at the (necessarily single) use of the flag value. If it has a
3286 // chain, this transformation is more complex. Note that multiple things
3287 // could use the value result, which we should ignore.
3288 SDNode *FlagUser = 0;
3289 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3290 FlagUser == 0; ++UI) {
3291 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3292 SDNode *User = *UI;
3293 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3294 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3295 FlagUser = User;
3296 break;
3297 }
3298 }
3299 }
3300
3301 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3302 // give up for right now.
3303 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003304 return SDOperand(VCMPoNode, 0);
3305 }
3306 break;
3307 }
Chris Lattner90564f22006-04-18 17:59:36 +00003308 case ISD::BR_CC: {
3309 // If this is a branch on an altivec predicate comparison, lower this so
3310 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3311 // lowering is done pre-legalize, because the legalizer lowers the predicate
3312 // compare down to code that is difficult to reassemble.
3313 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3314 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3315 int CompareOpc;
3316 bool isDot;
3317
3318 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3319 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3320 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3321 assert(isDot && "Can't compare against a vector result!");
3322
3323 // If this is a comparison against something other than 0/1, then we know
3324 // that the condition is never/always true.
3325 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3326 if (Val != 0 && Val != 1) {
3327 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3328 return N->getOperand(0);
3329 // Always !=, turn it into an unconditional branch.
3330 return DAG.getNode(ISD::BR, MVT::Other,
3331 N->getOperand(0), N->getOperand(4));
3332 }
3333
3334 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3335
3336 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003337 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003338 SDOperand Ops[] = {
3339 LHS.getOperand(2), // LHS of compare
3340 LHS.getOperand(3), // RHS of compare
3341 DAG.getConstant(CompareOpc, MVT::i32)
3342 };
Chris Lattner90564f22006-04-18 17:59:36 +00003343 VTs.push_back(LHS.getOperand(2).getValueType());
3344 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003345 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003346
3347 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003348 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003349 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3350 default: // Can't happen, don't crash on invalid number though.
3351 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003352 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003353 break;
3354 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003355 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003356 break;
3357 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003358 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003359 break;
3360 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003361 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003362 break;
3363 }
3364
3365 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003366 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003367 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003368 N->getOperand(4), CompNode.getValue(1));
3369 }
3370 break;
3371 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003372 }
3373
3374 return SDOperand();
3375}
3376
Chris Lattner1a635d62006-04-14 06:01:58 +00003377//===----------------------------------------------------------------------===//
3378// Inline Assembly Support
3379//===----------------------------------------------------------------------===//
3380
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003381void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3382 uint64_t Mask,
3383 uint64_t &KnownZero,
3384 uint64_t &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003385 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003386 unsigned Depth) const {
3387 KnownZero = 0;
3388 KnownOne = 0;
3389 switch (Op.getOpcode()) {
3390 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003391 case PPCISD::LBRX: {
3392 // lhbrx is known to have the top bits cleared out.
3393 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3394 KnownZero = 0xFFFF0000;
3395 break;
3396 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003397 case ISD::INTRINSIC_WO_CHAIN: {
3398 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3399 default: break;
3400 case Intrinsic::ppc_altivec_vcmpbfp_p:
3401 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3402 case Intrinsic::ppc_altivec_vcmpequb_p:
3403 case Intrinsic::ppc_altivec_vcmpequh_p:
3404 case Intrinsic::ppc_altivec_vcmpequw_p:
3405 case Intrinsic::ppc_altivec_vcmpgefp_p:
3406 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3407 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3408 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3409 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3410 case Intrinsic::ppc_altivec_vcmpgtub_p:
3411 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3412 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3413 KnownZero = ~1U; // All bits but the low one are known to be zero.
3414 break;
3415 }
3416 }
3417 }
3418}
3419
3420
Chris Lattner4234f572007-03-25 02:14:49 +00003421/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003422/// constraint it is for this target.
3423PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003424PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3425 if (Constraint.size() == 1) {
3426 switch (Constraint[0]) {
3427 default: break;
3428 case 'b':
3429 case 'r':
3430 case 'f':
3431 case 'v':
3432 case 'y':
3433 return C_RegisterClass;
3434 }
3435 }
3436 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003437}
3438
Chris Lattner331d1bc2006-11-02 01:44:04 +00003439std::pair<unsigned, const TargetRegisterClass*>
3440PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3441 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003442 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003443 // GCC RS6000 Constraint Letters
3444 switch (Constraint[0]) {
3445 case 'b': // R1-R31
3446 case 'r': // R0-R31
3447 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3448 return std::make_pair(0U, PPC::G8RCRegisterClass);
3449 return std::make_pair(0U, PPC::GPRCRegisterClass);
3450 case 'f':
3451 if (VT == MVT::f32)
3452 return std::make_pair(0U, PPC::F4RCRegisterClass);
3453 else if (VT == MVT::f64)
3454 return std::make_pair(0U, PPC::F8RCRegisterClass);
3455 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003456 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003457 return std::make_pair(0U, PPC::VRRCRegisterClass);
3458 case 'y': // crrc
3459 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003460 }
3461 }
3462
Chris Lattner331d1bc2006-11-02 01:44:04 +00003463 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003464}
Chris Lattner763317d2006-02-07 00:47:13 +00003465
Chris Lattner331d1bc2006-11-02 01:44:04 +00003466
Chris Lattner48884cd2007-08-25 00:47:38 +00003467/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3468/// vector. If it is invalid, don't add anything to Ops.
3469void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3470 std::vector<SDOperand>&Ops,
3471 SelectionDAG &DAG) {
3472 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003473 switch (Letter) {
3474 default: break;
3475 case 'I':
3476 case 'J':
3477 case 'K':
3478 case 'L':
3479 case 'M':
3480 case 'N':
3481 case 'O':
3482 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003483 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003484 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003485 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003486 switch (Letter) {
3487 default: assert(0 && "Unknown constraint letter!");
3488 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003489 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003490 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003491 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003492 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3493 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003494 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003495 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003496 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003497 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003498 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003499 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003500 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003501 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003502 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003503 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003504 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003505 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003506 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003507 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003508 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003509 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003510 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003511 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003512 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003513 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003514 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003515 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003516 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003517 }
3518 break;
3519 }
3520 }
3521
Chris Lattner48884cd2007-08-25 00:47:38 +00003522 if (Result.Val) {
3523 Ops.push_back(Result);
3524 return;
3525 }
3526
Chris Lattner763317d2006-02-07 00:47:13 +00003527 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003528 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003529}
Evan Chengc4c62572006-03-13 23:20:37 +00003530
Chris Lattnerc9addb72007-03-30 23:15:24 +00003531// isLegalAddressingMode - Return true if the addressing mode represented
3532// by AM is legal for this target, for a load/store of the specified type.
3533bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3534 const Type *Ty) const {
3535 // FIXME: PPC does not allow r+i addressing modes for vectors!
3536
3537 // PPC allows a sign-extended 16-bit immediate field.
3538 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3539 return false;
3540
3541 // No global is ever allowed as a base.
3542 if (AM.BaseGV)
3543 return false;
3544
3545 // PPC only support r+r,
3546 switch (AM.Scale) {
3547 case 0: // "r+i" or just "i", depending on HasBaseReg.
3548 break;
3549 case 1:
3550 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3551 return false;
3552 // Otherwise we have r+r or r+i.
3553 break;
3554 case 2:
3555 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3556 return false;
3557 // Allow 2*r as r+r.
3558 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003559 default:
3560 // No other scales are supported.
3561 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003562 }
3563
3564 return true;
3565}
3566
Evan Chengc4c62572006-03-13 23:20:37 +00003567/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003568/// as the offset of the target addressing mode for load / store of the
3569/// given type.
3570bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003571 // PPC allows a sign-extended 16-bit immediate field.
3572 return (V > -(1 << 16) && V < (1 << 16)-1);
3573}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003574
3575bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003576 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003577}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003578
Chris Lattner3fc027d2007-12-08 06:59:59 +00003579SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
3580 // Depths > 0 not supported yet!
3581 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3582 return SDOperand();
3583
3584 MachineFunction &MF = DAG.getMachineFunction();
3585 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3586 int RAIdx = FuncInfo->getReturnAddrSaveIndex();
3587 if (RAIdx == 0) {
3588 bool isPPC64 = PPCSubTarget.isPPC64();
3589 int Offset =
3590 PPCFrameInfo::getReturnSaveOffset(isPPC64, PPCSubTarget.isMachoABI());
3591
3592 // Set up a frame object for the return address.
3593 RAIdx = MF.getFrameInfo()->CreateFixedObject(isPPC64 ? 8 : 4, Offset);
3594
3595 // Remember it for next time.
3596 FuncInfo->setReturnAddrSaveIndex(RAIdx);
3597
3598 // Make sure the function really does not optimize away the store of the RA
3599 // to the stack.
3600 FuncInfo->setLRStoreRequired();
3601 }
3602
3603 // Just load the return address off the stack.
3604 SDOperand RetAddrFI = DAG.getFrameIndex(RAIdx, getPointerTy());
3605 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
3606}
3607
3608SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003609 // Depths > 0 not supported yet!
3610 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3611 return SDOperand();
3612
3613 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3614 bool isPPC64 = PtrVT == MVT::i64;
3615
3616 MachineFunction &MF = DAG.getMachineFunction();
3617 MachineFrameInfo *MFI = MF.getFrameInfo();
3618 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3619 && MFI->getStackSize();
3620
3621 if (isPPC64)
3622 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00003623 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003624 else
3625 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3626 MVT::i32);
3627}