blob: cf6105db659d2f1f80c5daea6503efc9a94faac3 [file] [log] [blame]
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001//===-- MipsExpandPseudo.cpp - Expand pseudo instructions ---------------===//
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00008//===---------------------------------------------------------------------===//
Akira Hatanaka99a2e982011-04-15 19:52:08 +00009//
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000010// This pass expands pseudo instructions into target instructions after
11// register allocation but before post-RA scheduling.
Akira Hatanaka99a2e982011-04-15 19:52:08 +000012//
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000013//===---------------------------------------------------------------------===//
Akira Hatanaka99a2e982011-04-15 19:52:08 +000014
15#define DEBUG_TYPE "mips-expand-pseudo"
16
17#include "Mips.h"
18#include "MipsTargetMachine.h"
19#include "llvm/CodeGen/MachineFunctionPass.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/Target/TargetInstrInfo.h"
22#include "llvm/ADT/Statistic.h"
23
24using namespace llvm;
25
26namespace {
27 struct MipsExpandPseudo : public MachineFunctionPass {
28
29 TargetMachine &TM;
30 const TargetInstrInfo *TII;
31
32 static char ID;
33 MipsExpandPseudo(TargetMachine &tm)
34 : MachineFunctionPass(ID), TM(tm), TII(tm.getInstrInfo()) { }
35
36 virtual const char *getPassName() const {
37 return "Mips PseudoInstrs Expansion";
38 }
39
40 bool runOnMachineFunction(MachineFunction &F);
41 bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
42
43 private:
44 void ExpandBuildPairF64(MachineBasicBlock&, MachineBasicBlock::iterator);
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000045 void ExpandExtractElementF64(MachineBasicBlock&,
46 MachineBasicBlock::iterator);
Akira Hatanaka99a2e982011-04-15 19:52:08 +000047 };
48 char MipsExpandPseudo::ID = 0;
49} // end of anonymous namespace
50
51bool MipsExpandPseudo::runOnMachineFunction(MachineFunction& F) {
52 bool Changed = false;
53
54 for (MachineFunction::iterator I = F.begin(); I != F.end(); ++I)
55 Changed |= runOnMachineBasicBlock(*I);
56
57 return Changed;
58}
59
60bool MipsExpandPseudo::runOnMachineBasicBlock(MachineBasicBlock& MBB) {
61
62 bool Changed = false;
63 for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end();) {
64 const TargetInstrDesc& Tid = I->getDesc();
65
66 switch(Tid.getOpcode()) {
67 default:
68 ++I;
69 continue;
70 case Mips::BuildPairF64:
71 ExpandBuildPairF64(MBB, I);
72 break;
73 case Mips::ExtractElementF64:
74 ExpandExtractElementF64(MBB, I);
75 break;
76 }
77
78 // delete original instr
79 MBB.erase(I++);
80 Changed = true;
81 }
82
83 return Changed;
84}
85
86void MipsExpandPseudo::ExpandBuildPairF64(MachineBasicBlock& MBB,
87 MachineBasicBlock::iterator I) {
88 unsigned DstReg = I->getOperand(0).getReg();
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000089 unsigned LoReg = I->getOperand(1).getReg();
90 unsigned HiReg = I->getOperand(2).getReg();
Akira Hatanaka99a2e982011-04-15 19:52:08 +000091 const TargetInstrDesc& Mtc1Tdd = TII->get(Mips::MTC1);
92 DebugLoc dl = I->getDebugLoc();
93 const unsigned* SubReg =
94 TM.getRegisterInfo()->getSubRegisters(DstReg);
95
96 // mtc1 Lo, $fp
97 // mtc1 Hi, $fp + 1
98 BuildMI(MBB, I, dl, Mtc1Tdd, *SubReg).addReg(LoReg);
99 BuildMI(MBB, I, dl, Mtc1Tdd, *(SubReg + 1)).addReg(HiReg);
100}
101
102void MipsExpandPseudo::ExpandExtractElementF64(MachineBasicBlock& MBB,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000103 MachineBasicBlock::iterator I) {
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000104 unsigned DstReg = I->getOperand(0).getReg();
105 unsigned SrcReg = I->getOperand(1).getReg();
106 unsigned N = I->getOperand(2).getImm();
107 const TargetInstrDesc& Mfc1Tdd = TII->get(Mips::MFC1);
108 DebugLoc dl = I->getDebugLoc();
109 const unsigned* SubReg = TM.getRegisterInfo()->getSubRegisters(SrcReg);
110
111 BuildMI(MBB, I, dl, Mfc1Tdd, DstReg).addReg(*(SubReg + N));
112}
113
114/// createMipsMipsExpandPseudoPass - Returns a pass that expands pseudo
115/// instrs into real instrs
116FunctionPass *llvm::createMipsExpandPseudoPass(MipsTargetMachine &tm) {
117 return new MipsExpandPseudo(tm);
118}