blob: 68bd0a60c982ecd63e8f68380f7cd6afbb70c489 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Oleseneb9f0402011-02-14 23:15:38 +000023#include "llvm/CodeGen/CalcSpillWeights.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/LiveVariables.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000029#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000032#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000034#include "llvm/Target/TargetInstrInfo.h"
35#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000036#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000037#include "llvm/Support/CommandLine.h"
38#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000039#include "llvm/Support/ErrorHandling.h"
40#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000041#include "llvm/ADT/DepthFirstIterator.h"
42#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000043#include "llvm/ADT/Statistic.h"
44#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000045#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000046#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000047#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000048using namespace llvm;
49
Dan Gohman844731a2008-05-13 00:00:25 +000050// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000051static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000052 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000053
Evan Cheng752195e2009-09-14 21:33:42 +000054STATISTIC(numIntervals , "Number of original intervals");
55STATISTIC(numFolds , "Number of loads/stores folded into instructions");
56STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000057
Devang Patel19974732007-05-03 01:11:54 +000058char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000059INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
60 "Live Interval Analysis", false, false)
61INITIALIZE_PASS_DEPENDENCY(LiveVariables)
62INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
63INITIALIZE_PASS_DEPENDENCY(PHIElimination)
64INITIALIZE_PASS_DEPENDENCY(TwoAddressInstructionPass)
65INITIALIZE_PASS_DEPENDENCY(ProcessImplicitDefs)
66INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
67INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
68INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000069 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000070
Chris Lattnerf7da2c72006-08-24 22:43:55 +000071void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000072 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000073 AU.addRequired<AliasAnalysis>();
74 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000075 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000076 AU.addPreserved<LiveVariables>();
77 AU.addRequired<MachineLoopInfo>();
78 AU.addPreserved<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000079 AU.addPreservedID(MachineDominatorsID);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000080
Owen Anderson95dad832008-10-07 20:22:28 +000081 if (!StrongPHIElim) {
82 AU.addPreservedID(PHIEliminationID);
83 AU.addRequiredID(PHIEliminationID);
84 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000085
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000086 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000087 AU.addPreserved<ProcessImplicitDefs>();
88 AU.addRequired<ProcessImplicitDefs>();
89 AU.addPreserved<SlotIndexes>();
90 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000092}
93
Chris Lattnerf7da2c72006-08-24 22:43:55 +000094void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000095 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000096 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000097 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000098 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000099
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000100 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000101
Benjamin Kramerce9a20b2010-06-26 11:30:59 +0000102 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
103 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +0000104 while (!CloneMIs.empty()) {
105 MachineInstr *MI = CloneMIs.back();
106 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +0000107 mf_->DeleteMachineInstr(MI);
108 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000109}
110
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111/// runOnMachineFunction - Register allocate the whole function
112///
113bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
114 mf_ = &fn;
115 mri_ = &mf_->getRegInfo();
116 tm_ = &fn.getTarget();
117 tri_ = tm_->getRegisterInfo();
118 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000119 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000120 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000121 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000122 allocatableRegs_ = tri_->getAllocatableSet(fn);
123
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000124 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000125
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000126 numIntervals += getNumIntervals();
127
Chris Lattner70ca3582004-09-30 15:59:17 +0000128 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000129 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000130}
131
Chris Lattner70ca3582004-09-30 15:59:17 +0000132/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000133void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000134 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000135 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000136 I->second->print(OS, tri_);
137 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000138 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000139
Evan Cheng752195e2009-09-14 21:33:42 +0000140 printInstrs(OS);
141}
142
143void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000144 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000145 mf_->print(OS, indexes_);
Chris Lattner70ca3582004-09-30 15:59:17 +0000146}
147
Evan Cheng752195e2009-09-14 21:33:42 +0000148void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000149 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000150}
151
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000152bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
153 VirtRegMap &vrm, unsigned reg) {
154 // We don't handle fancy stuff crossing basic block boundaries
155 if (li.ranges.size() != 1)
156 return true;
157 const LiveRange &range = li.ranges.front();
158 SlotIndex idx = range.start.getBaseIndex();
159 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000160
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000161 // Skip deleted instructions
162 MachineInstr *firstMI = getInstructionFromIndex(idx);
163 while (!firstMI && idx != end) {
164 idx = idx.getNextIndex();
165 firstMI = getInstructionFromIndex(idx);
166 }
167 if (!firstMI)
168 return false;
169
170 // Find last instruction in range
171 SlotIndex lastIdx = end.getPrevIndex();
172 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
173 while (!lastMI && lastIdx != idx) {
174 lastIdx = lastIdx.getPrevIndex();
175 lastMI = getInstructionFromIndex(lastIdx);
176 }
177 if (!lastMI)
178 return false;
179
180 // Range cannot cross basic block boundaries or terminators
181 MachineBasicBlock *MBB = firstMI->getParent();
182 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
183 return true;
184
185 MachineBasicBlock::const_iterator E = lastMI;
186 ++E;
187 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
188 const MachineInstr &MI = *I;
189
190 // Allow copies to and from li.reg
Jakob Stoklund Olesen8ea32402010-07-09 20:55:49 +0000191 if (MI.isCopy())
192 if (MI.getOperand(0).getReg() == li.reg ||
193 MI.getOperand(1).getReg() == li.reg)
194 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000195
196 // Check for operands using reg
197 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
198 const MachineOperand& mop = MI.getOperand(i);
199 if (!mop.isReg())
200 continue;
201 unsigned PhysReg = mop.getReg();
202 if (PhysReg == 0 || PhysReg == li.reg)
203 continue;
204 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
205 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000206 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000207 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000208 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000209 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
210 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
212 }
213
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000214 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000215 return false;
216}
217
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000218bool LiveIntervals::conflictsWithAliasRef(LiveInterval &li, unsigned Reg,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000219 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
220 for (LiveInterval::Ranges::const_iterator
221 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000222 for (SlotIndex index = I->start.getBaseIndex(),
223 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
224 index != end;
225 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000226 MachineInstr *MI = getInstructionFromIndex(index);
227 if (!MI)
228 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000229
230 if (JoinedCopies.count(MI))
231 continue;
232 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
233 MachineOperand& MO = MI->getOperand(i);
234 if (!MO.isReg())
235 continue;
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000236 unsigned PhysReg = MO.getReg();
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000237 if (PhysReg == 0 || PhysReg == Reg ||
238 TargetRegisterInfo::isVirtualRegister(PhysReg))
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000239 continue;
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000240 if (tri_->regsOverlap(Reg, PhysReg))
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000241 return true;
242 }
243 }
244 }
245
246 return false;
247}
248
Evan Chengafff40a2010-05-04 20:26:52 +0000249static
Evan Cheng37499432010-05-05 18:27:40 +0000250bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000251 unsigned Reg = MI.getOperand(MOIdx).getReg();
252 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
253 const MachineOperand &MO = MI.getOperand(i);
254 if (!MO.isReg())
255 continue;
256 if (MO.getReg() == Reg && MO.isDef()) {
257 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
258 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000259 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000260 return true;
261 }
262 }
263 return false;
264}
265
Evan Cheng37499432010-05-05 18:27:40 +0000266/// isPartialRedef - Return true if the specified def at the specific index is
267/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000268/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000269bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
270 LiveInterval &interval) {
271 if (!MO.getSubReg() || MO.isEarlyClobber())
272 return false;
273
274 SlotIndex RedefIndex = MIIdx.getDefIndex();
275 const LiveRange *OldLR =
276 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Lang Hames6e2968c2010-09-25 12:04:16 +0000277 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
278 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000279 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
280 }
281 return false;
282}
283
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000284void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000285 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000286 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000287 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000288 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000289 LiveInterval &interval) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000290 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Evan Cheng419852c2008-04-03 16:39:43 +0000291
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000292 // Virtual registers may be defined multiple times (due to phi
293 // elimination and 2-addr elimination). Much of what we do only has to be
294 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000295 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000296 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000297 if (interval.empty()) {
298 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000299 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000300 // Earlyclobbers move back one, so that they overlap the live range
301 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000302 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000303 defIndex = MIIdx.getUseIndex();
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000304
305 // Make sure the first definition is not a partial redefinition. Add an
306 // <imp-def> of the full register.
307 if (MO.getSubReg())
308 mi->addRegisterDefined(interval.reg);
309
Evan Chengc8d044e2008-02-15 18:24:29 +0000310 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000311 if (mi->isCopyLike()) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000312 CopyMI = mi;
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000313 }
314
Lang Hames6e2968c2010-09-25 12:04:16 +0000315 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000316 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000317
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000318 // Loop over all of the blocks that the vreg is defined in. There are
319 // two cases we have to handle here. The most common case is a vreg
320 // whose lifetime is contained within a basic block. In this case there
321 // will be a single kill, in MBB, which comes after the definition.
322 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
323 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000324 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000325 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000326 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000327 else
Lang Hames233a60e2009-11-03 23:52:08 +0000328 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000329
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000330 // If the kill happens after the definition, we have an intra-block
331 // live range.
332 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000333 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000334 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000335 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000336 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000337 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000338 return;
339 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000340 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000341
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000342 // The other case we handle is when a virtual register lives to the end
343 // of the defining block, potentially live across some blocks, then is
344 // live into some number of blocks, but gets killed. Start by adding a
345 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000346 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000347 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 interval.addRange(NewLR);
349
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000350 bool PHIJoin = lv_->isPHIJoin(interval.reg);
351
352 if (PHIJoin) {
353 // A phi join register is killed at the end of the MBB and revived as a new
354 // valno in the killing blocks.
355 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
356 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000357 ValNo->setHasPHIKill(true);
358 } else {
359 // Iterate over all of the blocks that the variable is completely
360 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
361 // live interval.
362 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
363 E = vi.AliveBlocks.end(); I != E; ++I) {
364 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
365 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
366 interval.addRange(LR);
367 DEBUG(dbgs() << " +" << LR);
368 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000369 }
370
371 // Finally, this virtual register is live from the start of any killing
372 // block to the 'use' slot of the killing instruction.
373 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
374 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000375 SlotIndex Start = getMBBStartIdx(Kill->getParent());
376 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
377
378 // Create interval with one of a NEW value number. Note that this value
379 // number isn't actually defined by an instruction, weird huh? :)
380 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000381 assert(getInstructionFromIndex(Start) == 0 &&
382 "PHI def index points at actual instruction.");
383 ValNo = interval.getNextValue(Start, 0, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000384 ValNo->setIsPHIDef(true);
385 }
386 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000387 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000388 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000389 }
390
391 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000392 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000393 // Multiple defs of the same virtual register by the same instruction.
394 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000395 // This is likely due to elimination of REG_SEQUENCE instructions. Return
396 // here since there is nothing to do.
397 return;
398
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000399 // If this is the second time we see a virtual register definition, it
400 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000401 // the result of two address elimination, then the vreg is one of the
402 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000403
404 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000405 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
406 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000407 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
408 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000409 // If this is a two-address definition, then we have already processed
410 // the live range. The only problem is that we didn't realize there
411 // are actually two values in the live interval. Because of this we
412 // need to take the LiveRegion that defines this register and split it
413 // into two values.
Lang Hames233a60e2009-11-03 23:52:08 +0000414 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000415 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000416 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000417
Lang Hames35f291d2009-09-12 03:34:03 +0000418 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000419 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000420 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000421 SlotIndex DefIndex = OldValNo->def.getDefIndex();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000422
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000423 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000424 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000425 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000426
Chris Lattner91725b72006-08-31 05:54:43 +0000427 // The new value number (#1) is defined by the instruction we claimed
428 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000429 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000430
Chris Lattner91725b72006-08-31 05:54:43 +0000431 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000432 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000433 OldValNo->setCopy(0);
434
435 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000436 if (PartReDef && mi->isCopyLike())
Evan Chengad6c5a22010-05-17 01:47:47 +0000437 OldValNo->setCopy(&*mi);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000438
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000439 // Add the new live interval which replaces the range for the input copy.
440 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000441 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000442 interval.addRange(LR);
443
444 // If this redefinition is dead, we need to add a dummy unit live
445 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000446 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000447 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
448 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000449
Bill Wendling8e6179f2009-08-22 20:18:03 +0000450 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000451 dbgs() << " RESULT: ";
452 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000453 });
Evan Cheng37499432010-05-05 18:27:40 +0000454 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000455 // In the case of PHI elimination, each variable definition is only
456 // live until the end of the block. We've already taken care of the
457 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000458
Lang Hames233a60e2009-11-03 23:52:08 +0000459 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000460 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000461 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000462
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000463 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000464 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000465 if (mi->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000466 CopyMI = mi;
Lang Hames6e2968c2010-09-25 12:04:16 +0000467 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000468
Lang Hames74ab5ee2009-12-22 00:11:50 +0000469 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000470 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000471 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000472 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000473 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000474 } else {
475 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000476 }
477 }
478
David Greene8a342292010-01-04 22:49:02 +0000479 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000480}
481
Chris Lattnerf35fef72004-07-23 21:24:19 +0000482void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000483 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000484 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000485 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000486 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000487 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000488 // A physical register cannot be live across basic block, so its
489 // lifetime must end somewhere in its defining basic block.
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000490 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000491
Lang Hames233a60e2009-11-03 23:52:08 +0000492 SlotIndex baseIndex = MIIdx;
493 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000494 // Earlyclobbers move back one.
495 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000496 start = MIIdx.getUseIndex();
497 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000498
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000499 // If it is not used after definition, it is considered dead at
500 // the instruction defining it. Hence its interval is:
501 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000502 // For earlyclobbers, the defSlot was pushed back one; the extra
503 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000504 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000505 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000506 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000507 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000508 }
509
510 // If it is not dead on definition, it must be killed by a
511 // subsequent instruction. Hence its interval is:
512 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000513 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000514 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000515
Dale Johannesenbd635202010-02-10 00:55:42 +0000516 if (mi->isDebugValue())
517 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000518 if (getInstructionFromIndex(baseIndex) == 0)
519 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
520
Evan Cheng6130f662008-03-05 00:59:57 +0000521 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000522 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000523 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000524 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000525 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000526 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000527 if (DefIdx != -1) {
528 if (mi->isRegTiedToUseOperand(DefIdx)) {
529 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000530 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000531 } else {
532 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000533 // Then the register is essentially dead at the instruction that
534 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000535 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000536 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000537 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000538 }
539 goto exit;
540 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000541 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000542
Lang Hames233a60e2009-11-03 23:52:08 +0000543 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000544 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000545
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000546 // The only case we should have a dead physreg here without a killing or
547 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000548 // and never used. Another possible case is the implicit use of the
549 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000550 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000551
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000552exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000553 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000554
Evan Cheng24a3cc42007-04-25 07:30:23 +0000555 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000556 VNInfo *ValNo = interval.getVNInfoAt(start);
557 bool Extend = ValNo != 0;
558 if (!Extend)
559 ValNo = interval.getNextValue(start, CopyMI, VNInfoAllocator);
560 if (Extend && MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000561 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000562 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000563 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000564 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000565}
566
Chris Lattnerf35fef72004-07-23 21:24:19 +0000567void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
568 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000569 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000570 MachineOperand& MO,
571 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000572 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000573 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000574 getOrCreateInterval(MO.getReg()));
575 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000576 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000577 if (MI->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000578 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000579 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000580 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000581 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000582 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000583 // If MI also modifies the sub-register explicitly, avoid processing it
584 // more than once. Do not pass in TRI here so it checks for exact match.
Evan Cheng1015ba72010-05-21 20:53:24 +0000585 if (!MI->definesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000586 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000587 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000588 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000589}
590
Evan Chengb371f452007-02-19 21:49:54 +0000591void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000592 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000593 LiveInterval &interval, bool isAlias) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000594 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, tri_));
Evan Chengb371f452007-02-19 21:49:54 +0000595
596 // Look for kills, if it reaches a def before it's killed, then it shouldn't
597 // be considered a livein.
598 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000599 MachineBasicBlock::iterator E = MBB->end();
600 // Skip over DBG_VALUE at the start of the MBB.
601 if (mi != E && mi->isDebugValue()) {
602 while (++mi != E && mi->isDebugValue())
603 ;
604 if (mi == E)
605 // MBB is empty except for DBG_VALUE's.
606 return;
607 }
608
Lang Hames233a60e2009-11-03 23:52:08 +0000609 SlotIndex baseIndex = MIIdx;
610 SlotIndex start = baseIndex;
611 if (getInstructionFromIndex(baseIndex) == 0)
612 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
613
614 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000615 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000616
Dale Johannesenbd635202010-02-10 00:55:42 +0000617 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000618 if (mi->killsRegister(interval.reg, tri_)) {
619 DEBUG(dbgs() << " killed");
620 end = baseIndex.getDefIndex();
621 SeenDefUse = true;
622 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000623 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000624 // Another instruction redefines the register before it is ever read.
625 // Then the register is essentially dead at the instruction that defines
626 // it. Hence its interval is:
627 // [defSlot(def), defSlot(def)+1)
628 DEBUG(dbgs() << " dead");
629 end = start.getStoreIndex();
630 SeenDefUse = true;
631 break;
632 }
633
Evan Cheng4507f082010-03-16 21:51:27 +0000634 while (++mi != E && mi->isDebugValue())
635 // Skip over DBG_VALUE.
636 ;
637 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000638 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000639 }
640
Evan Cheng75611fb2007-06-27 01:16:36 +0000641 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000642 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000643 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000644 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000645 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000646 } else {
David Greene8a342292010-01-04 22:49:02 +0000647 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000648 end = baseIndex;
649 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000650 }
651
Lang Hames6e2968c2010-09-25 12:04:16 +0000652 SlotIndex defIdx = getMBBStartIdx(MBB);
653 assert(getInstructionFromIndex(defIdx) == 0 &&
654 "PHI def index points at actual instruction.");
Lang Hames10382fb2009-06-19 02:17:53 +0000655 VNInfo *vni =
Lang Hames6e2968c2010-09-25 12:04:16 +0000656 interval.getNextValue(defIdx, 0, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000657 vni->setIsPHIDef(true);
658 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000659
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000660 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000661 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000662}
663
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000664/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000665/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000666/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000667/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000668void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000669 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000670 << "********** Function: "
671 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000672
673 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000674 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
675 MBBI != E; ++MBBI) {
676 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000677 if (MBB->empty())
678 continue;
679
Owen Anderson134eb732008-09-21 20:43:24 +0000680 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000681 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000682 DEBUG(dbgs() << "BB#" << MBB->getNumber()
683 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000684
Dan Gohmancb406c22007-10-03 19:26:29 +0000685 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000686 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000687 LE = MBB->livein_end(); LI != LE; ++LI) {
688 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
689 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000690 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000691 if (!hasInterval(*AS))
692 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
693 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000694 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000695
Owen Anderson99500ae2008-09-15 22:00:38 +0000696 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000697 if (getInstructionFromIndex(MIIndex) == 0)
698 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000699
Dale Johannesen1caedd02010-01-22 22:38:21 +0000700 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
701 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000702 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000703 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000704 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000705
Evan Cheng438f7bc2006-11-10 08:43:01 +0000706 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000707 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
708 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000709 if (!MO.isReg() || !MO.getReg())
710 continue;
711
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000712 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000713 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000714 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000715 else if (MO.isUndef())
716 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000717 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000718
Lang Hames233a60e2009-11-03 23:52:08 +0000719 // Move to the next instr slot.
720 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000721 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000722 }
Evan Chengd129d732009-07-17 19:43:40 +0000723
724 // Create empty intervals for registers defined by implicit_def's (except
725 // for those implicit_def that define values which are liveout of their
726 // blocks.
727 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
728 unsigned UndefReg = UndefUses[i];
729 (void)getOrCreateInterval(UndefReg);
730 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000731}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000732
Owen Anderson03857b22008-08-13 21:49:13 +0000733LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000734 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000735 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000736}
Evan Chengf2fbca62007-11-12 06:35:08 +0000737
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000738/// dupInterval - Duplicate a live interval. The caller is responsible for
739/// managing the allocated memory.
740LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
741 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000742 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000743 return NewLI;
744}
745
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000746/// shrinkToUses - After removing some uses of a register, shrink its live
747/// range to just the remaining uses. This method does not compute reaching
748/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000749bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000750 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000751 DEBUG(dbgs() << "Shrink: " << *li << '\n');
752 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
753 && "Can't only shrink physical registers");
754 // Find all the values used, including PHI kills.
755 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
756
757 // Visit all instructions reading li->reg.
758 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li->reg);
759 MachineInstr *UseMI = I.skipInstruction();) {
760 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
761 continue;
762 SlotIndex Idx = getInstructionIndex(UseMI).getUseIndex();
763 VNInfo *VNI = li->getVNInfoAt(Idx);
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000764 if (!VNI) {
765 // This shouldn't happen: readsVirtualRegister returns true, but there is
766 // no live value. It is likely caused by a target getting <undef> flags
767 // wrong.
768 DEBUG(dbgs() << Idx << '\t' << *UseMI
769 << "Warning: Instr claims to read non-existent value in "
770 << *li << '\n');
771 continue;
772 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000773 if (VNI->def == Idx) {
774 // Special case: An early-clobber tied operand reads and writes the
775 // register one slot early.
776 Idx = Idx.getPrevSlot();
777 VNI = li->getVNInfoAt(Idx);
778 assert(VNI && "Early-clobber tied value not available");
779 }
780 WorkList.push_back(std::make_pair(Idx, VNI));
781 }
782
783 // Create a new live interval with only minimal live segments per def.
784 LiveInterval NewLI(li->reg, 0);
785 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
786 I != E; ++I) {
787 VNInfo *VNI = *I;
788 if (VNI->isUnused())
789 continue;
790 NewLI.addRange(LiveRange(VNI->def, VNI->def.getNextSlot(), VNI));
Jakob Stoklund Olesena9d5c272011-03-07 18:56:16 +0000791
792 // A use tied to an early-clobber def ends at the load slot and isn't caught
793 // above. Catch it here instead. This probably only ever happens for inline
794 // assembly.
795 if (VNI->def.isUse())
796 if (VNInfo *UVNI = li->getVNInfoAt(VNI->def.getLoadIndex()))
797 WorkList.push_back(std::make_pair(VNI->def.getLoadIndex(), UVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000798 }
799
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000800 // Keep track of the PHIs that are in use.
801 SmallPtrSet<VNInfo*, 8> UsedPHIs;
802
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000803 // Extend intervals to reach all uses in WorkList.
804 while (!WorkList.empty()) {
805 SlotIndex Idx = WorkList.back().first;
806 VNInfo *VNI = WorkList.back().second;
807 WorkList.pop_back();
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000808 const MachineBasicBlock *MBB = getMBBFromIndex(Idx);
809 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000810
811 // Extend the live range for VNI to be live at Idx.
812 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000813 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000814 assert(ExtVNI == VNI && "Unexpected existing value number");
815 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000816 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000817 continue;
818 // The PHI is live, make sure the predecessors are live-out.
819 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
820 PE = MBB->pred_end(); PI != PE; ++PI) {
821 SlotIndex Stop = getMBBEndIdx(*PI).getPrevSlot();
822 VNInfo *PVNI = li->getVNInfoAt(Stop);
823 // A predecessor is not required to have a live-out value for a PHI.
824 if (PVNI) {
825 assert(PVNI->hasPHIKill() && "Missing hasPHIKill flag");
826 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000827 }
828 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000829 continue;
830 }
831
832 // VNI is live-in to MBB.
833 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
834 NewLI.addRange(LiveRange(BlockStart, Idx.getNextSlot(), VNI));
835
836 // Make sure VNI is live-out from the predecessors.
837 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
838 PE = MBB->pred_end(); PI != PE; ++PI) {
839 SlotIndex Stop = getMBBEndIdx(*PI).getPrevSlot();
840 assert(li->getVNInfoAt(Stop) == VNI && "Wrong value out of predecessor");
841 WorkList.push_back(std::make_pair(Stop, VNI));
842 }
843 }
844
845 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000846 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000847 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
848 I != E; ++I) {
849 VNInfo *VNI = *I;
850 if (VNI->isUnused())
851 continue;
852 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
853 assert(LII != NewLI.end() && "Missing live range for PHI");
854 if (LII->end != VNI->def.getNextSlot())
855 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000856 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000857 // This is a dead PHI. Remove it.
858 VNI->setIsUnused(true);
859 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000860 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
861 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000862 } else {
863 // This is a dead def. Make sure the instruction knows.
864 MachineInstr *MI = getInstructionFromIndex(VNI->def);
865 assert(MI && "No instruction defining live value");
866 MI->addRegisterDead(li->reg, tri_);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000867 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000868 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000869 dead->push_back(MI);
870 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000871 }
872 }
873
874 // Move the trimmed ranges back.
875 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000876 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000877 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000878}
879
880
Evan Chengf2fbca62007-11-12 06:35:08 +0000881//===----------------------------------------------------------------------===//
882// Register allocator hooks.
883//
884
Jakob Stoklund Olesencb640472011-02-04 19:33:11 +0000885MachineBasicBlock::iterator
886LiveIntervals::getLastSplitPoint(const LiveInterval &li,
Jakob Stoklund Olesenf0ac26c2011-02-09 22:50:26 +0000887 MachineBasicBlock *mbb) const {
Jakob Stoklund Olesencb640472011-02-04 19:33:11 +0000888 const MachineBasicBlock *lpad = mbb->getLandingPadSuccessor();
889
890 // If li is not live into a landing pad, we can insert spill code before the
891 // first terminator.
892 if (!lpad || !isLiveInToMBB(li, lpad))
893 return mbb->getFirstTerminator();
894
895 // When there is a landing pad, spill code must go before the call instruction
896 // that can throw.
897 MachineBasicBlock::iterator I = mbb->end(), B = mbb->begin();
898 while (I != B) {
899 --I;
900 if (I->getDesc().isCall())
901 return I;
902 }
Jakob Stoklund Olesen45e53972011-02-04 23:11:13 +0000903 // The block contains no calls that can throw, so use the first terminator.
Jakob Stoklund Olesencb640472011-02-04 19:33:11 +0000904 return mbb->getFirstTerminator();
905}
906
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000907void LiveIntervals::addKillFlags() {
908 for (iterator I = begin(), E = end(); I != E; ++I) {
909 unsigned Reg = I->first;
910 if (TargetRegisterInfo::isPhysicalRegister(Reg))
911 continue;
912 if (mri_->reg_nodbg_empty(Reg))
913 continue;
914 LiveInterval *LI = I->second;
915
916 // Every instruction that kills Reg corresponds to a live range end point.
917 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
918 ++RI) {
919 // A LOAD index indicates an MBB edge.
920 if (RI->end.isLoad())
921 continue;
922 MachineInstr *MI = getInstructionFromIndex(RI->end);
923 if (!MI)
924 continue;
925 MI->addRegisterKilled(Reg, NULL);
926 }
927 }
928}
929
Evan Chengd70dbb52008-02-22 09:24:50 +0000930/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
931/// allow one) virtual register operand, then its uses are implicitly using
932/// the register. Returns the virtual register.
933unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
934 MachineInstr *MI) const {
935 unsigned RegOp = 0;
936 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
937 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000938 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000939 continue;
940 unsigned Reg = MO.getReg();
941 if (Reg == 0 || Reg == li.reg)
942 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000943
Chris Lattner1873d0c2009-06-27 04:06:41 +0000944 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
945 !allocatableRegs_[Reg])
946 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000947 // FIXME: For now, only remat MI with at most one register operand.
948 assert(!RegOp &&
949 "Can't rematerialize instruction with multiple register operand!");
950 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000951#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000952 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000953#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000954 }
955 return RegOp;
956}
957
958/// isValNoAvailableAt - Return true if the val# of the specified interval
959/// which reaches the given instruction also reaches the specified use index.
960bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000961 SlotIndex UseIdx) const {
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000962 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
963 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengd70dbb52008-02-22 09:24:50 +0000964}
965
Evan Chengf2fbca62007-11-12 06:35:08 +0000966/// isReMaterializable - Returns true if the definition MI of the specified
967/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000968bool
969LiveIntervals::isReMaterializable(const LiveInterval &li,
970 const VNInfo *ValNo, MachineInstr *MI,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +0000971 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000972 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000973 if (DisableReMat)
974 return false;
975
Dan Gohmana70dca12009-10-09 23:27:56 +0000976 if (!tii_->isTriviallyReMaterializable(MI, aa_))
977 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000978
Dan Gohmana70dca12009-10-09 23:27:56 +0000979 // Target-specific code can mark an instruction as being rematerializable
980 // if it has one virtual reg use, though it had better be something like
981 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000982 unsigned ImpUse = getReMatImplicitUse(li, MI);
983 if (ImpUse) {
984 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000985 for (MachineRegisterInfo::use_nodbg_iterator
986 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
987 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000988 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000989 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000990 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman6d69ba82008-07-25 00:02:30 +0000991 continue;
992 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
993 return false;
994 }
Evan Chengdc377862008-09-30 15:44:16 +0000995
996 // If a register operand of the re-materialized instruction is going to
997 // be spilled next, then it's not legal to re-materialize this instruction.
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +0000998 if (SpillIs)
999 for (unsigned i = 0, e = SpillIs->size(); i != e; ++i)
1000 if (ImpUse == (*SpillIs)[i]->reg)
1001 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001002 }
1003 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001004}
1005
Evan Cheng06587492008-10-24 02:05:00 +00001006/// isReMaterializable - Returns true if the definition MI of the specified
1007/// val# of the specified interval is re-materializable.
1008bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1009 const VNInfo *ValNo, MachineInstr *MI) {
Evan Cheng06587492008-10-24 02:05:00 +00001010 bool Dummy2;
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001011 return isReMaterializable(li, ValNo, MI, 0, Dummy2);
Evan Cheng06587492008-10-24 02:05:00 +00001012}
1013
Evan Cheng5ef3a042007-12-06 00:01:56 +00001014/// isReMaterializable - Returns true if every definition of MI of every
1015/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001016bool
1017LiveIntervals::isReMaterializable(const LiveInterval &li,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001018 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001019 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001020 isLoad = false;
1021 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1022 i != e; ++i) {
1023 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001024 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001025 continue; // Dead val#.
1026 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001027 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames6e2968c2010-09-25 12:04:16 +00001028 if (!ReMatDefMI)
1029 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001030 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001031 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001032 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001033 return false;
1034 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001035 }
1036 return true;
1037}
1038
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001039/// FilterFoldedOps - Filter out two-address use operands. Return
1040/// true if it finds any issue with the operands that ought to prevent
1041/// folding.
1042static bool FilterFoldedOps(MachineInstr *MI,
1043 SmallVector<unsigned, 2> &Ops,
1044 unsigned &MRInfo,
1045 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001046 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001047 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1048 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001049 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001050 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001051 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001052 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001053 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001054 MRInfo |= (unsigned)VirtRegMap::isMod;
1055 else {
1056 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001057 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001058 MRInfo = VirtRegMap::isModRef;
1059 continue;
1060 }
1061 MRInfo |= (unsigned)VirtRegMap::isRef;
1062 }
1063 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001064 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001065 return false;
1066}
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001067
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001068
1069/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1070/// slot / to reg or any rematerialized load into ith operand of specified
1071/// MI. If it is successul, MI is updated with the newly created MI and
1072/// returns true.
1073bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1074 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +00001075 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001076 SmallVector<unsigned, 2> &Ops,
1077 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001078 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +00001079 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001080 RemoveMachineInstrFromMaps(MI);
1081 vrm.RemoveMachineInstrFromMaps(MI);
1082 MI->eraseFromParent();
1083 ++numFolds;
1084 return true;
1085 }
1086
1087 // Filter the list of operand indexes that are to be folded. Abort if
1088 // any operand will prevent folding.
1089 unsigned MRInfo = 0;
1090 SmallVector<unsigned, 2> FoldOps;
1091 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1092 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001093
Evan Cheng427f4c12008-03-31 23:19:51 +00001094 // The only time it's safe to fold into a two address instruction is when
1095 // it's folding reload and spill from / into a spill stack slot.
1096 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001097 return false;
1098
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +00001099 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(MI, FoldOps, Slot)
1100 : tii_->foldMemoryOperand(MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001101 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001102 // Remember this instruction uses the spill slot.
1103 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1104
Evan Chengf2fbca62007-11-12 06:35:08 +00001105 // Attempt to fold the memory reference into the instruction. If
1106 // we can do this, we don't need to insert spill code.
Evan Cheng84802932008-01-10 08:24:38 +00001107 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001108 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001109 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001110 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001111 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +00001112 ReplaceMachineInstrInMaps(MI, fmi);
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +00001113 MI->eraseFromParent();
1114 MI = fmi;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001115 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001116 return true;
1117 }
1118 return false;
1119}
1120
Evan Cheng018f9b02007-12-05 03:22:34 +00001121/// canFoldMemoryOperand - Returns true if the specified load / store
1122/// folding is possible.
1123bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001124 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001125 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001126 // Filter the list of operand indexes that are to be folded. Abort if
1127 // any operand will prevent folding.
1128 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001129 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001130 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1131 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001132
Evan Cheng3c75ba82008-04-01 21:37:32 +00001133 // It's only legal to remat for a use, not a def.
1134 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001135 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001136
Evan Chengd70dbb52008-02-22 09:24:50 +00001137 return tii_->canFoldMemoryOperand(MI, FoldOps);
1138}
1139
Evan Cheng81a03822007-11-17 00:40:40 +00001140bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +00001141 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
1142
1143 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
1144
1145 if (mbb == 0)
1146 return false;
1147
1148 for (++itr; itr != li.ranges.end(); ++itr) {
1149 MachineBasicBlock *mbb2 =
1150 indexes_->getMBBCoveringRange(itr->start, itr->end);
1151
1152 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001153 return false;
1154 }
Lang Hames233a60e2009-11-03 23:52:08 +00001155
Evan Cheng81a03822007-11-17 00:40:40 +00001156 return true;
1157}
1158
Evan Chengd70dbb52008-02-22 09:24:50 +00001159/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1160/// interval on to-be re-materialized operands of MI) with new register.
1161void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1162 MachineInstr *MI, unsigned NewVReg,
1163 VirtRegMap &vrm) {
1164 // There is an implicit use. That means one of the other operand is
1165 // being remat'ed and the remat'ed instruction has li.reg as an
1166 // use operand. Make sure we rewrite that as well.
1167 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1168 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001169 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001170 continue;
1171 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001172 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Chengd70dbb52008-02-22 09:24:50 +00001173 continue;
1174 if (!vrm.isReMaterialized(Reg))
1175 continue;
1176 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001177 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1178 if (UseMO)
1179 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001180 }
1181}
1182
Evan Chengf2fbca62007-11-12 06:35:08 +00001183/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1184/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001185bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001186rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001187 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001188 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001189 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001190 unsigned Slot, int LdSlot,
1191 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001192 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001193 const TargetRegisterClass* rc,
1194 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001195 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001196 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001197 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001198 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001199 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001200 RestartInstruction:
1201 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1202 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001203 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001204 continue;
1205 unsigned Reg = mop.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001206 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001207 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001208 if (Reg != li.reg)
1209 continue;
1210
1211 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001212 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001213 int FoldSlot = Slot;
1214 if (DefIsReMat) {
1215 // If this is the rematerializable definition MI itself and
1216 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001217 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001218 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001219 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001220 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001221 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001222 MI->eraseFromParent();
1223 break;
1224 }
1225
1226 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001227 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001228 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001229 if (isLoad) {
1230 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1231 FoldSS = isLoadSS;
1232 FoldSlot = LdSlot;
1233 }
1234 }
1235
Evan Chengf2fbca62007-11-12 06:35:08 +00001236 // Scan all of the operands of this instruction rewriting operands
1237 // to use NewVReg instead of li.reg as appropriate. We do this for
1238 // two reasons:
1239 //
1240 // 1. If the instr reads the same spilled vreg multiple times, we
1241 // want to reuse the NewVReg.
1242 // 2. If the instr is a two-addr instruction, we are required to
1243 // keep the src/dst regs pinned.
1244 //
1245 // Keep track of whether we replace a use and/or def so that we can
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001246 // create the spill interval with the appropriate range.
Evan Chengaee4af62007-12-02 08:30:39 +00001247 SmallVector<unsigned, 2> Ops;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001248 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops);
Evan Chengf2fbca62007-11-12 06:35:08 +00001249
David Greene26b86a02008-10-27 17:38:59 +00001250 // Create a new virtual register for the spill interval.
1251 // Create the new register now so we can map the fold instruction
1252 // to the new register so when it is unfolded we get the correct
1253 // answer.
1254 bool CreatedNewVReg = false;
1255 if (NewVReg == 0) {
1256 NewVReg = mri_->createVirtualRegister(rc);
1257 vrm.grow();
1258 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001259
1260 // The new virtual register should get the same allocation hints as the
1261 // old one.
1262 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1263 if (Hint.first || Hint.second)
1264 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001265 }
1266
Evan Cheng9c3c2212008-06-06 07:54:39 +00001267 if (!TryFold)
1268 CanFold = false;
1269 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001270 // Do not fold load / store here if we are splitting. We'll find an
1271 // optimal point to insert a load / store later.
1272 if (!TrySplit) {
1273 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001274 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001275 // Folding the load/store can completely change the instruction in
1276 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001277
1278 if (FoldSS) {
1279 // We need to give the new vreg the same stack slot as the
1280 // spilled interval.
1281 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1282 }
1283
Evan Cheng018f9b02007-12-05 03:22:34 +00001284 HasUse = false;
1285 HasDef = false;
1286 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001287 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001288 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001289 goto RestartInstruction;
1290 }
1291 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001292 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001293 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001294 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001295 }
Evan Chengcddbb832007-11-30 21:23:43 +00001296
Evan Chengcddbb832007-11-30 21:23:43 +00001297 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001298 if (mop.isImplicit())
1299 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001300
1301 // Reuse NewVReg for other reads.
Jakob Stoklund Olesen7c2e4a82010-11-16 00:40:59 +00001302 bool HasEarlyClobber = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001303 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1304 MachineOperand &mopj = MI->getOperand(Ops[j]);
1305 mopj.setReg(NewVReg);
1306 if (mopj.isImplicit())
1307 rewriteImplicitOps(li, MI, NewVReg, vrm);
Jakob Stoklund Olesen7c2e4a82010-11-16 00:40:59 +00001308 if (mopj.isEarlyClobber())
1309 HasEarlyClobber = true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001310 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001311
Evan Cheng81a03822007-11-17 00:40:40 +00001312 if (CreatedNewVReg) {
1313 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001314 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001315 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001316 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001317 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001318 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001319 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001320 }
1321 if (!CanDelete || (HasUse && HasDef)) {
1322 // If this is a two-addr instruction then its use operands are
1323 // rematerializable but its def is not. It should be assigned a
1324 // stack slot.
1325 vrm.assignVirt2StackSlot(NewVReg, Slot);
1326 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001327 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001328 vrm.assignVirt2StackSlot(NewVReg, Slot);
1329 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001330 } else if (HasUse && HasDef &&
1331 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1332 // If this interval hasn't been assigned a stack slot (because earlier
1333 // def is a deleted remat def), do it now.
1334 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1335 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001336 }
1337
Evan Cheng313d4b82008-02-23 00:33:04 +00001338 // Re-matting an instruction with virtual register use. Add the
1339 // register as an implicit use on the use MI.
1340 if (DefIsReMat && ImpUse)
1341 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1342
Evan Cheng5b69eba2009-04-21 22:46:52 +00001343 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001344 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001345 if (CreatedNewVReg) {
1346 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001347 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001348 if (TrySplit)
1349 vrm.setIsSplitFromReg(NewVReg, li.reg);
1350 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001351
1352 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001353 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001354 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
Lang Hames6e2968c2010-09-25 12:04:16 +00001355 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001356 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001357 nI.addRange(LR);
1358 } else {
1359 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001360 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001361 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1362 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001363 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001364 nI.addRange(LR);
1365 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001366 }
1367 if (HasDef) {
Jakob Stoklund Olesen7c2e4a82010-11-16 00:40:59 +00001368 // An early clobber starts at the use slot, except for an early clobber
1369 // tied to a use operand (yes, that is a thing).
1370 LiveRange LR(HasEarlyClobber && !HasUse ?
1371 index.getUseIndex() : index.getDefIndex(),
1372 index.getStoreIndex(),
Lang Hames6e2968c2010-09-25 12:04:16 +00001373 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001374 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001375 nI.addRange(LR);
1376 }
Evan Cheng81a03822007-11-17 00:40:40 +00001377
Bill Wendling8e6179f2009-08-22 20:18:03 +00001378 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001379 dbgs() << "\t\t\t\tAdded new interval: ";
1380 nI.print(dbgs(), tri_);
1381 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001382 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001383 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001384 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001385}
Evan Cheng81a03822007-11-17 00:40:40 +00001386bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001387 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001388 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001389 SlotIndex Idx) const {
Jakob Stoklund Olesen15a57142010-06-25 22:53:05 +00001390 return li.killedInRange(Idx.getNextSlot(), getMBBEndIdx(MBB));
Evan Cheng81a03822007-11-17 00:40:40 +00001391}
1392
Evan Cheng063284c2008-02-21 00:34:19 +00001393/// RewriteInfo - Keep track of machine instrs that will be rewritten
1394/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001395namespace {
1396 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001397 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001398 MachineInstr *MI;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001399 RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {}
Dan Gohman844731a2008-05-13 00:00:25 +00001400 };
Evan Cheng063284c2008-02-21 00:34:19 +00001401
Dan Gohman844731a2008-05-13 00:00:25 +00001402 struct RewriteInfoCompare {
1403 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1404 return LHS.Index < RHS.Index;
1405 }
1406 };
1407}
Evan Cheng063284c2008-02-21 00:34:19 +00001408
Evan Chengf2fbca62007-11-12 06:35:08 +00001409void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001410rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001411 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001412 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001413 unsigned Slot, int LdSlot,
1414 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001415 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001416 const TargetRegisterClass* rc,
1417 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001418 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001419 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001420 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001421 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001422 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1423 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001424 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001425 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001426 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001427 SlotIndex start = I->start.getBaseIndex();
1428 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001429
Evan Cheng063284c2008-02-21 00:34:19 +00001430 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001431 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001432 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001433 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1434 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001435 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001436 MachineOperand &O = ri.getOperand();
1437 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001438 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001439 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001440 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001441 uint64_t Offset = MI->getOperand(1).getImm();
1442 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1443 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001444 int FI = isLoadSS ? LdSlot : (int)Slot;
1445 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001446 Offset, MDPtr, DL)) {
1447 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1448 ReplaceMachineInstrInMaps(MI, NewDV);
1449 MachineBasicBlock *MBB = MI->getParent();
1450 MBB->insert(MBB->erase(MI), NewDV);
1451 continue;
1452 }
Evan Cheng962021b2010-04-26 07:38:55 +00001453 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001454
1455 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1456 RemoveMachineInstrFromMaps(MI);
1457 vrm.RemoveMachineInstrFromMaps(MI);
1458 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001459 continue;
1460 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001461 assert(!(O.isImplicit() && O.isUse()) &&
1462 "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001463 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001464 if (index < start || index >= end)
1465 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001466
1467 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001468 // Must be defined by an implicit def. It should not be spilled. Note,
1469 // this is for correctness reason. e.g.
1470 // 8 %reg1024<def> = IMPLICIT_DEF
1471 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1472 // The live range [12, 14) are not part of the r1024 live interval since
1473 // it's defined by an implicit def. It will not conflicts with live
1474 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001475 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001476 // the INSERT_SUBREG and both target registers that would overlap.
1477 continue;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001478 RewriteMIs.push_back(RewriteInfo(index, MI));
Evan Cheng063284c2008-02-21 00:34:19 +00001479 }
1480 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1481
Evan Cheng313d4b82008-02-23 00:33:04 +00001482 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001483 // Now rewrite the defs and uses.
1484 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1485 RewriteInfo &rwi = RewriteMIs[i];
1486 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001487 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001488 MachineInstr *MI = rwi.MI;
1489 // If MI def and/or use the same register multiple times, then there
1490 // are multiple entries.
1491 while (i != e && RewriteMIs[i].MI == MI) {
1492 assert(RewriteMIs[i].Index == index);
Evan Cheng063284c2008-02-21 00:34:19 +00001493 ++i;
1494 }
Evan Cheng81a03822007-11-17 00:40:40 +00001495 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001496
Evan Cheng0a891ed2008-05-23 23:00:04 +00001497 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001498 // Re-matting an instruction with virtual register use. Prevent interval
1499 // from being spilled.
1500 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001501 }
1502
Evan Cheng063284c2008-02-21 00:34:19 +00001503 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001504 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001505 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001506 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001507 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001508 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001509 // One common case:
1510 // x = use
1511 // ...
1512 // ...
1513 // def = ...
1514 // = use
1515 // It's better to start a new interval to avoid artifically
1516 // extend the new interval.
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001517 if (MI->readsWritesVirtualRegister(li.reg) ==
1518 std::make_pair(false,true)) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001519 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001520 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001521 }
1522 }
Evan Chengcada2452007-11-28 01:28:46 +00001523 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001524
1525 bool IsNew = ThisVReg == 0;
1526 if (IsNew) {
1527 // This ends the previous live interval. If all of its def / use
1528 // can be folded, give it a low spill weight.
1529 if (NewVReg && TrySplit && AllCanFold) {
1530 LiveInterval &nI = getOrCreateInterval(NewVReg);
1531 nI.weight /= 10.0F;
1532 }
1533 AllCanFold = true;
1534 }
1535 NewVReg = ThisVReg;
1536
Evan Cheng81a03822007-11-17 00:40:40 +00001537 bool HasDef = false;
1538 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001539 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001540 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1541 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1542 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001543 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001544 if (!HasDef && !HasUse)
1545 continue;
1546
Evan Cheng018f9b02007-12-05 03:22:34 +00001547 AllCanFold &= CanFold;
1548
Evan Cheng81a03822007-11-17 00:40:40 +00001549 // Update weight of spill interval.
1550 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001551 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001552 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001553 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001554 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001555 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001556
1557 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001558 if (HasDef) {
1559 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001560 bool HasKill = false;
1561 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001562 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001563 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001564 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001565 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001566 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001567 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001568 }
Owen Anderson28998312008-08-13 22:28:50 +00001569 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001570 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001571 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001572 if (SII == SpillIdxes.end()) {
1573 std::vector<SRInfo> S;
1574 S.push_back(SRInfo(index, NewVReg, true));
1575 SpillIdxes.insert(std::make_pair(MBBId, S));
1576 } else if (SII->second.back().vreg != NewVReg) {
1577 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001578 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001579 // If there is an earlier def and this is a two-address
1580 // instruction, then it's not possible to fold the store (which
1581 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001582 SRInfo &Info = SII->second.back();
1583 Info.index = index;
1584 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001585 }
1586 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001587 } else if (SII != SpillIdxes.end() &&
1588 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001589 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001590 // There is an earlier def that's not killed (must be two-address).
1591 // The spill is no longer needed.
1592 SII->second.pop_back();
1593 if (SII->second.empty()) {
1594 SpillIdxes.erase(MBBId);
1595 SpillMBBs.reset(MBBId);
1596 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001597 }
1598 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001599 }
1600
1601 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001602 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001603 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001604 if (SII != SpillIdxes.end() &&
1605 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001606 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001607 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001608 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001609 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001610 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001611 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001612 // If we are splitting live intervals, only fold if it's the first
1613 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001614 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001615 else if (IsNew) {
1616 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001617 if (RII == RestoreIdxes.end()) {
1618 std::vector<SRInfo> Infos;
1619 Infos.push_back(SRInfo(index, NewVReg, true));
1620 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1621 } else {
1622 RII->second.push_back(SRInfo(index, NewVReg, true));
1623 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001624 RestoreMBBs.set(MBBId);
1625 }
1626 }
1627
1628 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001629 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001630 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001631 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001632
1633 if (NewVReg && TrySplit && AllCanFold) {
1634 // If all of its def / use can be folded, give it a low spill weight.
1635 LiveInterval &nI = getOrCreateInterval(NewVReg);
1636 nI.weight /= 10.0F;
1637 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001638}
1639
Lang Hames233a60e2009-11-03 23:52:08 +00001640bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001641 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001642 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001643 if (!RestoreMBBs[Id])
1644 return false;
1645 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1646 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1647 if (Restores[i].index == index &&
1648 Restores[i].vreg == vr &&
1649 Restores[i].canFold)
1650 return true;
1651 return false;
1652}
1653
Lang Hames233a60e2009-11-03 23:52:08 +00001654void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001655 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001656 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001657 if (!RestoreMBBs[Id])
1658 return;
1659 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1660 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1661 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001662 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001663}
Evan Cheng81a03822007-11-17 00:40:40 +00001664
Evan Cheng4cce6b42008-04-11 17:53:36 +00001665/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1666/// spilled and create empty intervals for their uses.
1667void
1668LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1669 const TargetRegisterClass* rc,
1670 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001671 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1672 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001673 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001674 MachineInstr *MI = &*ri;
1675 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001676 if (MI->isDebugValue()) {
1677 // Remove debug info for now.
1678 O.setReg(0U);
1679 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1680 continue;
1681 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001682 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001683 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001684 "Register def was not rewritten?");
1685 RemoveMachineInstrFromMaps(MI);
1686 vrm.RemoveMachineInstrFromMaps(MI);
1687 MI->eraseFromParent();
1688 } else {
1689 // This must be an use of an implicit_def so it's not part of the live
1690 // interval. Create a new empty live interval for it.
1691 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1692 unsigned NewVReg = mri_->createVirtualRegister(rc);
1693 vrm.grow();
1694 vrm.setIsImplicitlyDefined(NewVReg);
1695 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1696 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1697 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001698 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001699 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001700 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001701 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001702 }
1703 }
Evan Cheng419852c2008-04-03 16:39:43 +00001704 }
1705}
1706
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001707float
1708LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1709 // Limit the loop depth ridiculousness.
1710 if (loopDepth > 200)
1711 loopDepth = 200;
1712
1713 // The loop depth is used to roughly estimate the number of times the
1714 // instruction is executed. Something like 10^d is simple, but will quickly
1715 // overflow a float. This expression behaves like 10^d for small d, but is
1716 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1717 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +00001718 // By the way, powf() might be unavailable here. For consistency,
1719 // We may take pow(double,double).
1720 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001721
1722 return (isDef + isUse) * lc;
1723}
1724
Jakob Stoklund Oleseneb9f0402011-02-14 23:15:38 +00001725static void normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001726 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
Jakob Stoklund Oleseneb9f0402011-02-14 23:15:38 +00001727 NewLIs[i]->weight =
1728 normalizeSpillWeight(NewLIs[i]->weight, NewLIs[i]->getSize());
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001729}
1730
Evan Chengf2fbca62007-11-12 06:35:08 +00001731std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001732addIntervalsForSpills(const LiveInterval &li,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001733 const SmallVectorImpl<LiveInterval*> *SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001734 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001735 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001736
Bill Wendling8e6179f2009-08-22 20:18:03 +00001737 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001738 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1739 li.print(dbgs(), tri_);
1740 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001741 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001742
Evan Cheng72eeb942008-12-05 17:00:16 +00001743 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001744 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001745 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001746 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001747 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1748 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001749 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001750 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001751
1752 unsigned NumValNums = li.getNumValNums();
1753 SmallVector<MachineInstr*, 4> ReMatDefs;
1754 ReMatDefs.resize(NumValNums, NULL);
1755 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1756 ReMatOrigDefs.resize(NumValNums, NULL);
1757 SmallVector<int, 4> ReMatIds;
1758 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1759 BitVector ReMatDelete(NumValNums);
1760 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1761
Evan Cheng81a03822007-11-17 00:40:40 +00001762 // Spilling a split live interval. It cannot be split any further. Also,
1763 // it's also guaranteed to be a single val# / range interval.
1764 if (vrm.getPreSplitReg(li.reg)) {
1765 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001766 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001767 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1768 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001769 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1770 assert(KillMI && "Last use disappeared?");
1771 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1772 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001773 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001774 }
Evan Chengadf85902007-12-05 09:51:10 +00001775 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001776 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1777 Slot = vrm.getStackSlot(li.reg);
1778 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1779 MachineInstr *ReMatDefMI = DefIsReMat ?
1780 vrm.getReMaterializedMI(li.reg) : NULL;
1781 int LdSlot = 0;
1782 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1783 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001784 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001785 bool IsFirstRange = true;
1786 for (LiveInterval::Ranges::const_iterator
1787 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1788 // If this is a split live interval with multiple ranges, it means there
1789 // are two-address instructions that re-defined the value. Only the
1790 // first def can be rematerialized!
1791 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001792 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001793 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1794 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001795 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001796 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001797 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001798 } else {
1799 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1800 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001801 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001802 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001803 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001804 }
1805 IsFirstRange = false;
1806 }
Evan Cheng419852c2008-04-03 16:39:43 +00001807
Evan Cheng4cce6b42008-04-11 17:53:36 +00001808 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001809 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001810 return NewLIs;
1811 }
1812
Evan Cheng752195e2009-09-14 21:33:42 +00001813 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001814 if (TrySplit)
1815 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001816 bool NeedStackSlot = false;
1817 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1818 i != e; ++i) {
1819 const VNInfo *VNI = *i;
1820 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001821 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001822 continue; // Dead val#.
1823 // Is the def for the val# rematerializable?
Lang Hames6e2968c2010-09-25 12:04:16 +00001824 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001825 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001826 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001827 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001828 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001829 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001830 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001831 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001832 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001833
1834 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001835 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001836 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001837 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001838 CanDelete = false;
1839 // Need a stack slot if there is any live range where uses cannot be
1840 // rematerialized.
1841 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001842 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001843 if (CanDelete)
1844 ReMatDelete.set(VN);
1845 } else {
1846 // Need a stack slot if there is any live range where uses cannot be
1847 // rematerialized.
1848 NeedStackSlot = true;
1849 }
1850 }
1851
1852 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001853 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1854 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1855 Slot = vrm.assignVirt2StackSlot(li.reg);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001856
Owen Andersonb98bbb72009-03-26 18:53:38 +00001857 // This case only occurs when the prealloc splitter has already assigned
1858 // a stack slot to this vreg.
1859 else
1860 Slot = vrm.getStackSlot(li.reg);
1861 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001862
1863 // Create new intervals and rewrite defs and uses.
1864 for (LiveInterval::Ranges::const_iterator
1865 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001866 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1867 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1868 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001869 bool CanDelete = ReMatDelete[I->valno->id];
1870 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001871 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001872 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001873 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001874 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001875 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001876 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001877 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001878 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001879 }
1880
Evan Cheng0cbb1162007-11-29 01:06:25 +00001881 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001882 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001883 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001884 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001885 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001886 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001887
Evan Chengb50bb8c2007-12-05 08:16:32 +00001888 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001889 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001890 if (NeedStackSlot) {
1891 int Id = SpillMBBs.find_first();
1892 while (Id != -1) {
1893 std::vector<SRInfo> &spills = SpillIdxes[Id];
1894 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001895 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001896 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001897 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001898 bool isReMat = vrm.isReMaterialized(VReg);
1899 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001900 bool CanFold = false;
1901 bool FoundUse = false;
1902 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001903 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001904 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001905 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1906 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001907 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001908 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001909
1910 Ops.push_back(j);
1911 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001912 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001913 if (isReMat ||
Evan Chengaee4af62007-12-02 08:30:39 +00001914 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1915 RestoreMBBs, RestoreIdxes))) {
1916 // MI has two-address uses of the same register. If the use
1917 // isn't the first and only use in the BB, then we can't fold
1918 // it. FIXME: Move this to rewriteInstructionsForSpills.
1919 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001920 break;
1921 }
Evan Chengaee4af62007-12-02 08:30:39 +00001922 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001923 }
1924 }
1925 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001926 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001927 if (CanFold && !Ops.empty()) {
1928 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001929 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001930 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001931 // Also folded uses, do not issue a load.
1932 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001933 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001934 }
Lang Hames233a60e2009-11-03 23:52:08 +00001935 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001936 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001937 }
1938
Evan Cheng7e073ba2008-04-09 20:57:25 +00001939 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001940 if (!Folded) {
1941 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001942 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001943 if (!MI->registerDefIsDead(nI.reg))
1944 // No need to spill a dead def.
1945 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001946 if (isKill)
1947 AddedKill.insert(&nI);
1948 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001949 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001950 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001951 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001952 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001953
Evan Cheng1953d0c2007-11-29 10:12:14 +00001954 int Id = RestoreMBBs.find_first();
1955 while (Id != -1) {
1956 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1957 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001958 SlotIndex index = restores[i].index;
1959 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001960 continue;
1961 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001962 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001963 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001964 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001965 bool CanFold = false;
1966 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001967 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001968 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001969 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1970 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001971 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001972 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001973
Evan Cheng0cbb1162007-11-29 01:06:25 +00001974 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001975 // If this restore were to be folded, it would have been folded
1976 // already.
1977 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001978 break;
1979 }
Evan Chengaee4af62007-12-02 08:30:39 +00001980 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001981 }
1982 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001983
1984 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001985 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001986 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001987 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001988 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1989 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001990 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1991 int LdSlot = 0;
1992 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1993 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001994 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001995 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1996 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001997 if (!Folded) {
1998 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1999 if (ImpUse) {
2000 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00002001 // register as an implicit use on the use MI and mark the register
2002 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00002003 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00002004 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00002005 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2006 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002007 }
Evan Chengaee4af62007-12-02 08:30:39 +00002008 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002009 }
2010 // If folding is not possible / failed, then tell the spiller to issue a
2011 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002012 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00002013 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00002014 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002015 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002016 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002017 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002018 }
2019
Evan Chengb50bb8c2007-12-05 08:16:32 +00002020 // Finalize intervals: add kills, finalize spill weights, and filter out
2021 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002022 std::vector<LiveInterval*> RetNewLIs;
2023 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2024 LiveInterval *LI = NewLIs[i];
2025 if (!LI->empty()) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002026 if (!AddedKill.count(LI)) {
2027 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00002028 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00002029 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002030 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002031 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002032 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002033 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002034 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002035 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002036 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002037 RetNewLIs.push_back(LI);
2038 }
2039 }
Evan Cheng81a03822007-11-17 00:40:40 +00002040
Evan Cheng4cce6b42008-04-11 17:53:36 +00002041 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00002042 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002043 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002044}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002045
2046/// hasAllocatableSuperReg - Return true if the specified physical register has
2047/// any super register that's allocatable.
2048bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2049 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2050 if (allocatableRegs_[*AS] && hasInterval(*AS))
2051 return true;
2052 return false;
2053}
2054
2055/// getRepresentativeReg - Find the largest super register of the specified
2056/// physical register.
2057unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00002058 // Find the largest super-register that is allocatable.
Evan Cheng676dd7c2008-03-11 07:19:34 +00002059 unsigned BestReg = Reg;
2060 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2061 unsigned SuperReg = *AS;
2062 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2063 BestReg = SuperReg;
2064 break;
2065 }
2066 }
2067 return BestReg;
2068}
2069
2070/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2071/// specified interval that conflicts with the specified physical register.
2072unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2073 unsigned PhysReg) const {
2074 unsigned NumConflicts = 0;
2075 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2076 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2077 E = mri_->reg_end(); I != E; ++I) {
2078 MachineOperand &O = I.getOperand();
2079 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002080 if (MI->isDebugValue())
2081 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00002082 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002083 if (pli.liveAt(Index))
2084 ++NumConflicts;
2085 }
2086 return NumConflicts;
2087}
2088
2089/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002090/// around all defs and uses of the specified interval. Return true if it
2091/// was able to cut its interval.
2092bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002093 unsigned PhysReg, VirtRegMap &vrm) {
2094 unsigned SpillReg = getRepresentativeReg(PhysReg);
2095
Jakob Stoklund Olesenf4840c02010-11-16 19:55:14 +00002096 DEBUG(dbgs() << "spillPhysRegAroundRegDefsUses " << tri_->getName(PhysReg)
2097 << " represented by " << tri_->getName(SpillReg) << '\n');
2098
Evan Cheng676dd7c2008-03-11 07:19:34 +00002099 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2100 // If there are registers which alias PhysReg, but which are not a
2101 // sub-register of the chosen representative super register. Assert
2102 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002103 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002104 tri_->isSuperRegister(*AS, SpillReg));
2105
Evan Cheng2824a652009-03-23 18:24:37 +00002106 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002107 SmallVector<unsigned, 4> PRegs;
2108 if (hasInterval(SpillReg))
2109 PRegs.push_back(SpillReg);
Jakob Stoklund Olesenf4840c02010-11-16 19:55:14 +00002110 for (const unsigned *SR = tri_->getSubRegisters(SpillReg); *SR; ++SR)
2111 if (hasInterval(*SR))
2112 PRegs.push_back(*SR);
2113
2114 DEBUG({
2115 dbgs() << "Trying to spill:";
2116 for (unsigned i = 0, e = PRegs.size(); i != e; ++i)
2117 dbgs() << ' ' << tri_->getName(PRegs[i]);
2118 dbgs() << '\n';
2119 });
Evan Cheng0222a8c2009-10-20 01:31:09 +00002120
Evan Cheng676dd7c2008-03-11 07:19:34 +00002121 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2122 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2123 E = mri_->reg_end(); I != E; ++I) {
2124 MachineOperand &O = I.getOperand();
2125 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00002126 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00002127 continue;
2128 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002129 SlotIndex Index = getInstructionIndex(MI);
Jakob Stoklund Olesenf4840c02010-11-16 19:55:14 +00002130 bool LiveReg = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002131 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2132 unsigned PReg = PRegs[i];
2133 LiveInterval &pli = getInterval(PReg);
2134 if (!pli.liveAt(Index))
2135 continue;
Jakob Stoklund Olesenf4840c02010-11-16 19:55:14 +00002136 LiveReg = true;
Lang Hames233a60e2009-11-03 23:52:08 +00002137 SlotIndex StartIdx = Index.getLoadIndex();
2138 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Jakob Stoklund Olesenf4840c02010-11-16 19:55:14 +00002139 if (!pli.isInOneLiveRange(StartIdx, EndIdx)) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002140 std::string msg;
2141 raw_string_ostream Msg(msg);
2142 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002143 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002144 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002145 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002146 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002147 }
Chris Lattner75361b62010-04-07 22:58:41 +00002148 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002149 }
Jakob Stoklund Olesenf4840c02010-11-16 19:55:14 +00002150 pli.removeRange(StartIdx, EndIdx);
2151 LiveReg = true;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002152 }
Jakob Stoklund Olesenf4840c02010-11-16 19:55:14 +00002153 if (!LiveReg)
2154 continue;
2155 DEBUG(dbgs() << "Emergency spill around " << Index << '\t' << *MI);
2156 vrm.addEmergencySpill(SpillReg, MI);
2157 Cut = true;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002158 }
Evan Cheng2824a652009-03-23 18:24:37 +00002159 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002160}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002161
2162LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002163 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002164 LiveInterval& Interval = getOrCreateInterval(reg);
2165 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002166 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames6e2968c2010-09-25 12:04:16 +00002167 startInst, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002168 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00002169 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002170 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002171 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002172 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00002173
Owen Andersonc4dc1322008-06-05 17:15:43 +00002174 return LR;
2175}
David Greeneb5257662009-08-03 21:55:09 +00002176