blob: 399c224ec40d29565c50178bc52fcd30553773a6 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
Eli Friedman796492d2009-07-19 01:11:32 +000016#include "llvm/CodeGen/CallingConvLower.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Eli Friedman796492d2009-07-19 01:11:32 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000024#include "llvm/Target/TargetLoweringObjectFile.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025#include "llvm/Constants.h"
26#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000027#include "llvm/Module.h"
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000028#include "llvm/Intrinsics.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029#include "llvm/Support/CommandLine.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000030#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/raw_ostream.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000032using namespace llvm;
33
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000034/// AddLiveIn - This helper function adds the specified physical register to the
35/// MachineFunction as a live in value. It also creates a corresponding virtual
36/// register for it.
37static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
38 TargetRegisterClass *RC) {
39 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000040 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
41 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000042 return VReg;
43}
44
Chris Lattnerf0144122009-07-28 03:13:23 +000045AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM)
Andrew Lenharth7f285c82009-08-05 18:13:04 +000046 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047 // Set up the TargetLowering object.
Dan Gohmana119de82009-06-14 23:30:43 +000048 //I am having problems with shr n i8 1
Owen Anderson825b72b2009-08-11 20:47:22 +000049 setShiftAmountType(MVT::i64);
Duncan Sands03228082008-11-23 15:47:28 +000050 setBooleanContents(ZeroOrOneBooleanContent);
Daniel Dunbara279bc32009-09-20 02:20:51 +000051
Owen Anderson825b72b2009-08-11 20:47:22 +000052 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
53 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
54 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000055
56 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +000057 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000058
Owen Anderson825b72b2009-08-11 20:47:22 +000059 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
60 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000061
Owen Anderson825b72b2009-08-11 20:47:22 +000062 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
63 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000064
Owen Anderson825b72b2009-08-11 20:47:22 +000065 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
66 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
67 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000068
Owen Anderson825b72b2009-08-11 20:47:22 +000069 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman18d643a2009-07-17 05:23:03 +000070
Owen Anderson825b72b2009-08-11 20:47:22 +000071 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
72 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
73 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000074 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000075
Owen Anderson825b72b2009-08-11 20:47:22 +000076 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Andrew Lenharth7794bd32006-06-27 23:19:14 +000077
Owen Anderson825b72b2009-08-11 20:47:22 +000078 setOperationAction(ISD::FREM, MVT::f32, Expand);
79 setOperationAction(ISD::FREM, MVT::f64, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000080
Owen Anderson825b72b2009-08-11 20:47:22 +000081 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
82 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
83 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
84 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000085
Andrew Lenharth120ab482005-09-29 22:54:56 +000086 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
88 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
89 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000090 }
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
92 setOperationAction(ISD::ROTL , MVT::i64, Expand);
93 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setOperationAction(ISD::SREM , MVT::i64, Custom);
96 setOperationAction(ISD::UREM , MVT::i64, Custom);
97 setOperationAction(ISD::SDIV , MVT::i64, Custom);
98 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000099
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setOperationAction(ISD::ADDC , MVT::i64, Expand);
101 setOperationAction(ISD::ADDE , MVT::i64, Expand);
102 setOperationAction(ISD::SUBC , MVT::i64, Expand);
103 setOperationAction(ISD::SUBE , MVT::i64, Expand);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000104
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
106 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000107
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
109 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
110 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000111
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000112 // We don't support sin/cos/sqrt/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 setOperationAction(ISD::FSIN , MVT::f64, Expand);
114 setOperationAction(ISD::FCOS , MVT::f64, Expand);
115 setOperationAction(ISD::FSIN , MVT::f32, Expand);
116 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
119 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000120
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::FPOW , MVT::f32, Expand);
122 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000123
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
Andrew Lenharth3553d862007-01-24 21:09:16 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000129
130 // Not implemented yet.
Daniel Dunbara279bc32009-09-20 02:20:51 +0000131 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
133 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000134
Bill Wendling056292f2008-09-16 21:48:12 +0000135 // We want to legalize GlobalAddress and ConstantPool and
136 // ExternalSymbols nodes into the appropriate instructions to
137 // materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
139 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
140 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
141 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000142
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::VASTART, MVT::Other, Custom);
144 setOperationAction(ISD::VAEND, MVT::Other, Expand);
145 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
146 setOperationAction(ISD::VAARG, MVT::Other, Custom);
147 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000148
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
150 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000151
Andrew Lenharth739027e2006-01-16 21:22:38 +0000152 setStackPointerRegisterToSaveRestore(Alpha::R30);
153
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000154 setJumpBufSize(272);
155 setJumpBufAlignment(16);
156
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000157 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000158}
159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160MVT::SimpleValueType AlphaTargetLowering::getSetCCResultType(EVT VT) const {
161 return MVT::i64;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000162}
163
Andrew Lenharth84a06052006-01-16 19:53:25 +0000164const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
165 switch (Opcode) {
166 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000167 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
168 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
169 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
170 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
171 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
172 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000173 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000174 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000175 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000176 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000177 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
178 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000179 }
180}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000181
Bill Wendlingb4202b82009-07-01 18:50:55 +0000182/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000183unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
184 return 4;
185}
186
Dan Gohman475871a2008-07-27 21:46:04 +0000187static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000188 EVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000189 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000190 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000191 // FIXME there isn't really any debug info here
192 DebugLoc dl = Op.getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000193
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
195 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
196 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000197 return Lo;
198}
199
Chris Lattnere21492b2006-08-11 17:19:54 +0000200//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
201//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000202
203//For now, just use variable size stack frame format
204
205//In a standard call, the first six items are passed in registers $16
206//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
207//of argument-to-register correspondence.) The remaining items are
208//collected in a memory argument list that is a naturally aligned
209//array of quadwords. In a standard call, this list, if present, must
210//be passed at 0(SP).
211//7 ... n 0(SP) ... (n-7)*8(SP)
212
213// //#define FP $15
214// //#define RA $26
215// //#define PV $27
216// //#define GP $29
217// //#define SP $30
218
Eli Friedman796492d2009-07-19 01:11:32 +0000219#include "AlphaGenCallingConv.inc"
220
Dan Gohman98ca4f22009-08-05 01:29:28 +0000221SDValue
222AlphaTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000223 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000224 bool isTailCall,
225 const SmallVectorImpl<ISD::OutputArg> &Outs,
226 const SmallVectorImpl<ISD::InputArg> &Ins,
227 DebugLoc dl, SelectionDAG &DAG,
228 SmallVectorImpl<SDValue> &InVals) {
Eli Friedman796492d2009-07-19 01:11:32 +0000229
230 // Analyze operands of the call, assigning locations to each operand.
231 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000232 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
233 ArgLocs, *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000234
Dan Gohman98ca4f22009-08-05 01:29:28 +0000235 CCInfo.AnalyzeCallOperands(Outs, CC_Alpha);
Eli Friedman796492d2009-07-19 01:11:32 +0000236
237 // Get a count of how many bytes are to be pushed on the stack.
238 unsigned NumBytes = CCInfo.getNextStackOffset();
239
240 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes,
241 getPointerTy(), true));
242
243 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
244 SmallVector<SDValue, 12> MemOpChains;
245 SDValue StackPtr;
246
247 // Walk the register/memloc assignments, inserting copies/loads.
248 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
249 CCValAssign &VA = ArgLocs[i];
250
Dan Gohman98ca4f22009-08-05 01:29:28 +0000251 SDValue Arg = Outs[i].Val;
Eli Friedman796492d2009-07-19 01:11:32 +0000252
253 // Promote the value if needed.
254 switch (VA.getLocInfo()) {
255 default: assert(0 && "Unknown loc info!");
256 case CCValAssign::Full: break;
257 case CCValAssign::SExt:
258 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
259 break;
260 case CCValAssign::ZExt:
261 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
262 break;
263 case CCValAssign::AExt:
264 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
265 break;
266 }
267
268 // Arguments that can be passed on register must be kept at RegsToPass
269 // vector
270 if (VA.isRegLoc()) {
271 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
272 } else {
273 assert(VA.isMemLoc());
274
275 if (StackPtr.getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 StackPtr = DAG.getCopyFromReg(Chain, dl, Alpha::R30, MVT::i64);
Eli Friedman796492d2009-07-19 01:11:32 +0000277
278 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
279 StackPtr,
280 DAG.getIntPtrConstant(VA.getLocMemOffset()));
281
282 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
283 PseudoSourceValue::getStack(), 0));
284 }
285 }
286
287 // Transform all store nodes into one single node because all store nodes are
288 // independent of each other.
289 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Eli Friedman796492d2009-07-19 01:11:32 +0000291 &MemOpChains[0], MemOpChains.size());
292
293 // Build a sequence of copy-to-reg nodes chained together with token chain and
294 // flag operands which copy the outgoing args into registers. The InFlag in
295 // necessary since all emited instructions must be stuck together.
296 SDValue InFlag;
297 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
298 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
299 RegsToPass[i].second, InFlag);
300 InFlag = Chain.getValue(1);
301 }
302
303 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Eli Friedman796492d2009-07-19 01:11:32 +0000305 SmallVector<SDValue, 8> Ops;
306 Ops.push_back(Chain);
307 Ops.push_back(Callee);
308
309 // Add argument registers to the end of the list so that they are
310 // known live into the call.
311 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
312 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
313 RegsToPass[i].second.getValueType()));
314
315 if (InFlag.getNode())
316 Ops.push_back(InFlag);
317
318 Chain = DAG.getNode(AlphaISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
319 InFlag = Chain.getValue(1);
320
321 // Create the CALLSEQ_END node.
322 Chain = DAG.getCALLSEQ_END(Chain,
323 DAG.getConstant(NumBytes, getPointerTy(), true),
324 DAG.getConstant(0, getPointerTy(), true),
325 InFlag);
326 InFlag = Chain.getValue(1);
327
328 // Handle result values, copying them out of physregs into vregs that we
329 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000330 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
331 Ins, dl, DAG, InVals);
Eli Friedman796492d2009-07-19 01:11:32 +0000332}
333
Dan Gohman98ca4f22009-08-05 01:29:28 +0000334/// LowerCallResult - Lower the result values of a call into the
335/// appropriate copies out of appropriate physical registers.
336///
337SDValue
Eli Friedman796492d2009-07-19 01:11:32 +0000338AlphaTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000339 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000340 const SmallVectorImpl<ISD::InputArg> &Ins,
341 DebugLoc dl, SelectionDAG &DAG,
342 SmallVectorImpl<SDValue> &InVals) {
Eli Friedman796492d2009-07-19 01:11:32 +0000343
344 // Assign locations to each value returned by this call.
345 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000346 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
Owen Andersone922c022009-07-22 00:24:57 +0000347 *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000348
Dan Gohman98ca4f22009-08-05 01:29:28 +0000349 CCInfo.AnalyzeCallResult(Ins, RetCC_Alpha);
Eli Friedman796492d2009-07-19 01:11:32 +0000350
351 // Copy all of the result registers out of their specified physreg.
352 for (unsigned i = 0; i != RVLocs.size(); ++i) {
353 CCValAssign &VA = RVLocs[i];
354
355 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
356 VA.getLocVT(), InFlag).getValue(1);
357 SDValue RetValue = Chain.getValue(0);
358 InFlag = Chain.getValue(2);
359
360 // If this is an 8/16/32-bit value, it is really passed promoted to 64
361 // bits. Insert an assert[sz]ext to capture this, then truncate to the
362 // right size.
363 if (VA.getLocInfo() == CCValAssign::SExt)
364 RetValue = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), RetValue,
365 DAG.getValueType(VA.getValVT()));
366 else if (VA.getLocInfo() == CCValAssign::ZExt)
367 RetValue = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), RetValue,
368 DAG.getValueType(VA.getValVT()));
369
370 if (VA.getLocInfo() != CCValAssign::Full)
371 RetValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), RetValue);
372
Dan Gohman98ca4f22009-08-05 01:29:28 +0000373 InVals.push_back(RetValue);
Eli Friedman796492d2009-07-19 01:11:32 +0000374 }
375
Dan Gohman98ca4f22009-08-05 01:29:28 +0000376 return Chain;
Eli Friedman796492d2009-07-19 01:11:32 +0000377}
378
Dan Gohman98ca4f22009-08-05 01:29:28 +0000379SDValue
380AlphaTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000381 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000382 const SmallVectorImpl<ISD::InputArg>
383 &Ins,
384 DebugLoc dl, SelectionDAG &DAG,
385 SmallVectorImpl<SDValue> &InVals) {
386
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000387 MachineFunction &MF = DAG.getMachineFunction();
388 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000389
Andrew Lenharthf71df332005-09-04 06:12:19 +0000390 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000391 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000392 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000393 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Daniel Dunbara279bc32009-09-20 02:20:51 +0000394
Dan Gohman98ca4f22009-08-05 01:29:28 +0000395 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000396 SDValue argt;
Owen Andersone50ed302009-08-10 22:56:29 +0000397 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman475871a2008-07-27 21:46:04 +0000398 SDValue ArgVal;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000399
400 if (ArgNo < 6) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 switch (ObjectVT.getSimpleVT().SimpleTy) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000402 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000403 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 case MVT::f64:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000405 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000406 &Alpha::F8RCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000407 ArgVal = DAG.getCopyFromReg(Chain, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000408 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 case MVT::f32:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000410 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000411 &Alpha::F4RCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000412 ArgVal = DAG.getCopyFromReg(Chain, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000413 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 case MVT::i64:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000415 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000416 &Alpha::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 ArgVal = DAG.getCopyFromReg(Chain, dl, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000418 break;
419 }
420 } else { //more args
421 // Create the frame index object for this incoming parameter...
David Greene3f2bf852009-11-12 20:49:22 +0000422 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6), true, false);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000423
424 // Create the SelectionDAG nodes corresponding to a load
425 //from this parameter
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000427 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000428 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000429 InVals.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000430 }
431
432 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000433 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000434 VarArgsOffset = Ins.size() * 8;
Dan Gohman475871a2008-07-27 21:46:04 +0000435 std::vector<SDValue> LS;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000436 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000437 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000438 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 SDValue argt = DAG.getCopyFromReg(Chain, dl, args_int[i], MVT::i64);
David Greene3f2bf852009-11-12 20:49:22 +0000440 int FI = MFI->CreateFixedObject(8, -8 * (6 - i), true, false);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000441 if (i == 0) VarArgsBase = FI;
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000443 LS.push_back(DAG.getStore(Chain, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000444
Dan Gohman6f0d0242008-02-10 18:45:23 +0000445 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000446 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 argt = DAG.getCopyFromReg(Chain, dl, args_float[i], MVT::f64);
David Greene3f2bf852009-11-12 20:49:22 +0000448 FI = MFI->CreateFixedObject(8, - 8 * (12 - i), true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000450 LS.push_back(DAG.getStore(Chain, dl, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000451 }
452
453 //Set up a token factor with all the stack traffic
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000455 }
456
Dan Gohman98ca4f22009-08-05 01:29:28 +0000457 return Chain;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000458}
459
Dan Gohman98ca4f22009-08-05 01:29:28 +0000460SDValue
461AlphaTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000462 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000463 const SmallVectorImpl<ISD::OutputArg> &Outs,
464 DebugLoc dl, SelectionDAG &DAG) {
465
466 SDValue Copy = DAG.getCopyToReg(Chain, dl, Alpha::R26,
467 DAG.getNode(AlphaISD::GlobalRetAddr,
468 DebugLoc::getUnknownLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 MVT::i64),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000470 SDValue());
471 switch (Outs.size()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000472 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000473 llvm_unreachable("Do not know how to return this many arguments!");
Dan Gohman98ca4f22009-08-05 01:29:28 +0000474 case 0:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000475 break;
Dan Gohman475871a2008-07-27 21:46:04 +0000476 //return SDValue(); // ret void is legal
Dan Gohman98ca4f22009-08-05 01:29:28 +0000477 case 1: {
Owen Andersone50ed302009-08-10 22:56:29 +0000478 EVT ArgVT = Outs[0].Val.getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000479 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000480 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000481 ArgReg = Alpha::R0;
482 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000483 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000484 ArgReg = Alpha::F0;
485 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000486 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000487 Outs[0].Val, Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000488 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
489 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000490 break;
491 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000492 case 2: {
Owen Andersone50ed302009-08-10 22:56:29 +0000493 EVT ArgVT = Outs[0].Val.getValueType();
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000494 unsigned ArgReg1, ArgReg2;
495 if (ArgVT.isInteger()) {
496 ArgReg1 = Alpha::R0;
497 ArgReg2 = Alpha::R1;
498 } else {
499 assert(ArgVT.isFloatingPoint());
500 ArgReg1 = Alpha::F0;
501 ArgReg2 = Alpha::F1;
502 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000503 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000504 Outs[0].Val, Copy.getValue(1));
Daniel Dunbara279bc32009-09-20 02:20:51 +0000505 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000506 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
507 == DAG.getMachineFunction().getRegInfo().liveout_end())
508 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000509 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000510 Outs[1].Val, Copy.getValue(1));
Daniel Dunbara279bc32009-09-20 02:20:51 +0000511 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000512 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
513 == DAG.getMachineFunction().getRegInfo().liveout_end())
514 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
515 break;
516 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000517 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000518 return DAG.getNode(AlphaISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000520}
521
Dan Gohman475871a2008-07-27 21:46:04 +0000522void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
523 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000524 Chain = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000525 SDValue VAListP = N->getOperand(1);
Duncan Sands126d9072008-07-04 11:47:58 +0000526 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesenf5d97892009-02-04 01:48:28 +0000527 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000528
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
530 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
531 DAG.getConstant(8, MVT::i64));
532 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
533 Tmp, NULL, 0, MVT::i32);
534 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sands126d9072008-07-04 11:47:58 +0000535 if (N->getValueType(0).isFloatingPoint())
536 {
537 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
539 DAG.getConstant(8*6, MVT::i64));
540 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
541 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
542 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sands126d9072008-07-04 11:47:58 +0000543 }
544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
546 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000547 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 MVT::i32);
Duncan Sands126d9072008-07-04 11:47:58 +0000549}
550
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000551/// LowerOperation - Provide custom lowering hooks for some operations.
552///
Dan Gohman475871a2008-07-27 21:46:04 +0000553SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000554 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000555 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000556 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000557 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
558
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000559 case ISD::INTRINSIC_WO_CHAIN: {
560 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
561 switch (IntNo) {
562 default: break; // Don't custom lower most intrinsics.
563 case Intrinsic::alpha_umulh:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000564 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
Dale Johannesende064702009-02-06 21:50:26 +0000565 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000566 }
567 }
568
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000569 case ISD::SRL_PARTS: {
570 SDValue ShOpLo = Op.getOperand(0);
571 SDValue ShOpHi = Op.getOperand(1);
572 SDValue ShAmt = Op.getOperand(2);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000573 SDValue bm = DAG.getNode(ISD::SUB, dl, MVT::i64,
574 DAG.getConstant(64, MVT::i64), ShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 SDValue BMCC = DAG.getSetCC(dl, MVT::i64, bm,
576 DAG.getConstant(0, MVT::i64), ISD::SETLE);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000577 // if 64 - shAmt <= 0
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 SDValue Hi_Neg = DAG.getConstant(0, MVT::i64);
579 SDValue ShAmt_Neg = DAG.getNode(ISD::SUB, dl, MVT::i64,
Daniel Dunbara279bc32009-09-20 02:20:51 +0000580 DAG.getConstant(0, MVT::i64), bm);
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 SDValue Lo_Neg = DAG.getNode(ISD::SRL, dl, MVT::i64, ShOpHi, ShAmt_Neg);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000582 // else
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 SDValue carries = DAG.getNode(ISD::SHL, dl, MVT::i64, ShOpHi, bm);
584 SDValue Hi_Pos = DAG.getNode(ISD::SRL, dl, MVT::i64, ShOpHi, ShAmt);
585 SDValue Lo_Pos = DAG.getNode(ISD::SRL, dl, MVT::i64, ShOpLo, ShAmt);
586 Lo_Pos = DAG.getNode(ISD::OR, dl, MVT::i64, Lo_Pos, carries);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000587 // Merge
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 SDValue Hi = DAG.getNode(ISD::SELECT, dl, MVT::i64, BMCC, Hi_Neg, Hi_Pos);
589 SDValue Lo = DAG.getNode(ISD::SELECT, dl, MVT::i64, BMCC, Lo_Neg, Lo_Pos);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000590 SDValue Ops[2] = { Lo, Hi };
591 return DAG.getMergeValues(Ops, 2, dl);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000592 }
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000593 // case ISD::SRA_PARTS:
594
595 // case ISD::SHL_PARTS:
596
597
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000598 case ISD::SINT_TO_FP: {
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000600 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman475871a2008-07-27 21:46:04 +0000601 SDValue LD;
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 bool isDouble = Op.getValueType() == MVT::f64;
603 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +0000604 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 isDouble?MVT::f64:MVT::f32, LD);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000606 return FP;
607 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000608 case ISD::FP_TO_SINT: {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000610 SDValue src = Op.getOperand(0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000611
612 if (!isDouble) //Promote
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000618 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000619 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000620 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000621 Constant *C = CP->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000623 // FIXME there isn't really any debug info here
Daniel Dunbara279bc32009-09-20 02:20:51 +0000624
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
626 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
627 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000628 return Lo;
629 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000630 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +0000631 llvm_unreachable("TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000632 case ISD::GlobalAddress: {
633 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
634 GlobalValue *GV = GSDN->getGlobal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesende064702009-02-06 21:50:26 +0000636 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000637
Reid Spencer5cbf9852007-01-30 20:08:39 +0000638 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000639 if (GV->hasLocalLinkage()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
641 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
642 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000643 return Lo;
644 } else
Daniel Dunbara279bc32009-09-20 02:20:51 +0000645 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000647 }
Bill Wendling056292f2008-09-16 21:48:12 +0000648 case ISD::ExternalSymbol: {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000649 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendling056292f2008-09-16 21:48:12 +0000650 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 ->getSymbol(), MVT::i64),
652 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000653 }
Bill Wendling056292f2008-09-16 21:48:12 +0000654
Andrew Lenharth53d89702005-12-25 01:34:27 +0000655 case ISD::UREM:
656 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000657 //Expand only on constant case
658 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Owen Andersone50ed302009-08-10 22:56:29 +0000659 EVT VT = Op.getNode()->getValueType(0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000660 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
661 BuildUDIV(Op.getNode(), DAG, NULL) :
662 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesende064702009-02-06 21:50:26 +0000663 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
664 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000665 return Tmp1;
666 }
667 //fall through
668 case ISD::SDIV:
669 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000670 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000671 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Daniel Dunbara279bc32009-09-20 02:20:51 +0000672 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
Gabor Greifba36cb52008-08-28 21:40:38 +0000673 : BuildUDIV(Op.getNode(), DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000674 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000675 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000676 case ISD::UREM: opstr = "__remqu"; break;
677 case ISD::SREM: opstr = "__remq"; break;
678 case ISD::UDIV: opstr = "__divqu"; break;
679 case ISD::SDIV: opstr = "__divq"; break;
680 }
Dan Gohman475871a2008-07-27 21:46:04 +0000681 SDValue Tmp1 = Op.getOperand(0),
Andrew Lenharth53d89702005-12-25 01:34:27 +0000682 Tmp2 = Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
684 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000685 }
686 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000687
Nate Begemanacc398c2006-01-25 18:21:52 +0000688 case ISD::VAARG: {
Dan Gohman475871a2008-07-27 21:46:04 +0000689 SDValue Chain, DataPtr;
Gabor Greifba36cb52008-08-28 21:40:38 +0000690 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Andrew Lenharth66e49582006-01-23 21:51:33 +0000691
Dan Gohman475871a2008-07-27 21:46:04 +0000692 SDValue Result;
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 if (Op.getValueType() == MVT::i32)
694 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
695 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000696 else
Dale Johannesen39355f92009-02-04 02:34:38 +0000697 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000698 return Result;
699 }
700 case ISD::VACOPY: {
Dan Gohman475871a2008-07-27 21:46:04 +0000701 SDValue Chain = Op.getOperand(0);
702 SDValue DestP = Op.getOperand(1);
703 SDValue SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000704 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
705 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000706
Dale Johannesen39355f92009-02-04 02:34:38 +0000707 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
708 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000709 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 DAG.getConstant(8, MVT::i64));
Daniel Dunbara279bc32009-09-20 02:20:51 +0000711 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 NP, NULL,0, MVT::i32);
713 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
714 DAG.getConstant(8, MVT::i64));
715 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000716 }
717 case ISD::VASTART: {
Dan Gohman475871a2008-07-27 21:46:04 +0000718 SDValue Chain = Op.getOperand(0);
719 SDValue VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000720 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000721
Nate Begemanacc398c2006-01-25 18:21:52 +0000722 // vastart stores the address of the VarArgsBase and VarArgsOffset
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen39355f92009-02-04 02:34:38 +0000724 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
726 DAG.getConstant(8, MVT::i64));
727 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
728 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000729 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000730 case ISD::RETURNADDR:
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000731 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc::getUnknownLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 MVT::i64);
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000733 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000734 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000735 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000736
Dan Gohman475871a2008-07-27 21:46:04 +0000737 return SDValue();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000738}
Nate Begeman0aed7842006-01-28 03:14:31 +0000739
Duncan Sands1607f052008-12-01 11:39:25 +0000740void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
741 SmallVectorImpl<SDValue>&Results,
742 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000743 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 assert(N->getValueType(0) == MVT::i32 &&
Duncan Sands126d9072008-07-04 11:47:58 +0000745 N->getOpcode() == ISD::VAARG &&
Nate Begeman0aed7842006-01-28 03:14:31 +0000746 "Unknown node to custom promote!");
Duncan Sands126d9072008-07-04 11:47:58 +0000747
Dan Gohman475871a2008-07-27 21:46:04 +0000748 SDValue Chain, DataPtr;
Duncan Sands126d9072008-07-04 11:47:58 +0000749 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000750 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands1607f052008-12-01 11:39:25 +0000751 Results.push_back(Res);
752 Results.push_back(SDValue(Res.getNode(), 1));
Nate Begeman0aed7842006-01-28 03:14:31 +0000753}
Andrew Lenharth17255992006-06-21 13:37:27 +0000754
755
756//Inline Asm
757
758/// getConstraintType - Given a constraint letter, return the type of
759/// constraint it is for this target.
Daniel Dunbara279bc32009-09-20 02:20:51 +0000760AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000761AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
762 if (Constraint.size() == 1) {
763 switch (Constraint[0]) {
764 default: break;
765 case 'f':
766 case 'r':
767 return C_RegisterClass;
768 }
769 }
770 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000771}
772
773std::vector<unsigned> AlphaTargetLowering::
774getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000775 EVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000776 if (Constraint.size() == 1) {
777 switch (Constraint[0]) {
778 default: break; // Unknown constriant letter
Daniel Dunbara279bc32009-09-20 02:20:51 +0000779 case 'f':
Andrew Lenharth17255992006-06-21 13:37:27 +0000780 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000781 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
Daniel Dunbara279bc32009-09-20 02:20:51 +0000782 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
783 Alpha::F9 , Alpha::F10, Alpha::F11,
784 Alpha::F12, Alpha::F13, Alpha::F14,
785 Alpha::F15, Alpha::F16, Alpha::F17,
786 Alpha::F18, Alpha::F19, Alpha::F20,
787 Alpha::F21, Alpha::F22, Alpha::F23,
788 Alpha::F24, Alpha::F25, Alpha::F26,
789 Alpha::F27, Alpha::F28, Alpha::F29,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000790 Alpha::F30, Alpha::F31, 0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000791 case 'r':
792 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
793 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
794 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
795 Alpha::R9 , Alpha::R10, Alpha::R11,
796 Alpha::R12, Alpha::R13, Alpha::R14,
797 Alpha::R15, Alpha::R16, Alpha::R17,
798 Alpha::R18, Alpha::R19, Alpha::R20,
799 Alpha::R21, Alpha::R22, Alpha::R23,
800 Alpha::R24, Alpha::R25, Alpha::R26,
801 Alpha::R27, Alpha::R28, Alpha::R29,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000802 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000803 }
804 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000805
Andrew Lenharth17255992006-06-21 13:37:27 +0000806 return std::vector<unsigned>();
807}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000808//===----------------------------------------------------------------------===//
809// Other Lowering Code
810//===----------------------------------------------------------------------===//
811
812MachineBasicBlock *
813AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000814 MachineBasicBlock *BB,
815 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000816 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
817 assert((MI->getOpcode() == Alpha::CAS32 ||
818 MI->getOpcode() == Alpha::CAS64 ||
819 MI->getOpcode() == Alpha::LAS32 ||
820 MI->getOpcode() == Alpha::LAS64 ||
821 MI->getOpcode() == Alpha::SWAP32 ||
822 MI->getOpcode() == Alpha::SWAP64) &&
823 "Unexpected instr type to insert");
824
Daniel Dunbara279bc32009-09-20 02:20:51 +0000825 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000826 MI->getOpcode() == Alpha::LAS32 ||
827 MI->getOpcode() == Alpha::SWAP32;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000828
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000829 //Load locked store conditional for atomic ops take on the same form
830 //start:
831 //ll
832 //do stuff (maybe branch to exit)
833 //sc
834 //test sc and maybe branck to start
835 //exit:
836 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen01b36e62009-02-13 02:30:42 +0000837 DebugLoc dl = MI->getDebugLoc();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000838 MachineFunction::iterator It = BB;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000839 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000840
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000841 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000842 MachineFunction *F = BB->getParent();
843 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
844 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000845
Evan Chengce319102009-09-19 09:51:03 +0000846 // Inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +0000847 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +0000848 E = BB->succ_end(); I != E; ++I)
849 EM->insert(std::make_pair(*I, sinkMBB));
850
Dan Gohman0011dc42008-06-21 20:21:19 +0000851 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000852
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000853 F->insert(It, llscMBB);
854 F->insert(It, sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000855
Dale Johannesen01b36e62009-02-13 02:30:42 +0000856 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000857
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000858 unsigned reg_res = MI->getOperand(0).getReg(),
859 reg_ptr = MI->getOperand(1).getReg(),
860 reg_v2 = MI->getOperand(2).getReg(),
861 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
862
Daniel Dunbara279bc32009-09-20 02:20:51 +0000863 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000864 reg_res).addImm(0).addReg(reg_ptr);
865 switch (MI->getOpcode()) {
866 case Alpha::CAS32:
867 case Alpha::CAS64: {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000868 unsigned reg_cmp
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000869 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000870 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000871 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000872 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000873 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000874 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000875 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
876 break;
877 }
878 case Alpha::LAS32:
879 case Alpha::LAS64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000880 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000881 .addReg(reg_res).addReg(reg_v2);
882 break;
883 }
884 case Alpha::SWAP32:
885 case Alpha::SWAP64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000886 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000887 .addReg(reg_v2).addReg(reg_v2);
888 break;
889 }
890 }
Dale Johannesen01b36e62009-02-13 02:30:42 +0000891 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000892 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000893 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000894 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000895 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000896
897 thisMBB->addSuccessor(llscMBB);
898 llscMBB->addSuccessor(llscMBB);
899 llscMBB->addSuccessor(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000900 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000901
902 return sinkMBB;
903}
Dan Gohman6520e202008-10-18 02:06:02 +0000904
905bool
906AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
907 // The Alpha target isn't yet aware of offsets.
908 return false;
909}
Evan Chengeb2f9692009-10-27 19:56:55 +0000910
Evan Chenga1eaa3c2009-10-28 01:43:28 +0000911bool AlphaTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
912 if (VT != MVT::f32 && VT != MVT::f64)
913 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +0000914 // +0.0 F31
915 // +0.0f F31
916 // -0.0 -F31
917 // -0.0f -F31
918 return Imm.isZero() || Imm.isNegZero();
919}