blob: 4bc5c50211e4fa6cd62ec2f3e0f8a76f6e111a2d [file] [log] [blame]
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001//===-- PowerPCTargetMachine.cpp - Define TargetMachine for PowerPC -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
Misha Brukman5dfe3a92004-06-21 16:55:25 +000013#include "PowerPC.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000014#include "PowerPCTargetMachine.h"
Nate Begemanca068e82004-08-14 22:16:36 +000015#include "PowerPCFrameInfo.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000016#include "PPC32TargetMachine.h"
17#include "PPC64TargetMachine.h"
18#include "PPC32JITInfo.h"
19#include "PPC64JITInfo.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000020#include "llvm/Module.h"
21#include "llvm/PassManager.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000022#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/Passes.h"
Chris Lattner68905bb2004-07-11 04:17:58 +000025#include "llvm/Target/TargetOptions.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000026#include "llvm/Target/TargetMachineRegistry.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000027#include "llvm/Transforms/Scalar.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000029#include <iostream>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000030using namespace llvm;
31
Misha Brukman1d3527e2004-08-11 23:47:08 +000032namespace llvm {
33 cl::opt<bool> AIX("aix",
34 cl::desc("Generate AIX/xcoff instead of Darwin/MachO"),
35 cl::Hidden);
Chris Lattner0c749062005-03-02 06:19:22 +000036
37 cl::opt<bool> EnablePPCLSR("enable-lsr-for-ppc",
38 cl::desc("Enable LSR for PPC (beta option!)"),
39 cl::Hidden);
Misha Brukman1d3527e2004-08-11 23:47:08 +000040}
41
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000042namespace {
Misha Brukman66aa3e02004-08-17 05:06:47 +000043 const std::string PPC32ID = "PowerPC/32bit";
44 const std::string PPC64ID = "PowerPC/64bit";
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000045
46 // Register the targets
47 RegisterTarget<PPC32TargetMachine>
Chris Lattnercbb98122004-10-10 16:26:13 +000048 X("ppc32", " PowerPC 32-bit");
Chris Lattnerf9088882004-08-20 18:09:18 +000049
50#if 0
Misha Brukman983e92d2004-08-19 21:36:14 +000051 RegisterTarget<PPC64TargetMachine>
52 Y("ppc64", " PowerPC 64-bit (unimplemented)");
Chris Lattnerf9088882004-08-20 18:09:18 +000053#endif
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000054}
55
Misha Brukman01458812004-08-11 00:11:25 +000056PowerPCTargetMachine::PowerPCTargetMachine(const std::string &name,
57 IntrinsicLowering *IL,
58 const TargetData &TD,
Chris Lattnere4fce6f2004-11-23 05:56:40 +000059 const PowerPCFrameInfo &TFI)
60 : TargetMachine(name, IL, TD), FrameInfo(TFI)
Misha Brukman1d3527e2004-08-11 23:47:08 +000061{}
Chris Lattnerd36c9702004-07-11 02:48:49 +000062
Chris Lattnere4fce6f2004-11-23 05:56:40 +000063unsigned PPC32TargetMachine::getJITMatchQuality() {
Misha Brukman01eca8d2004-07-12 23:36:12 +000064#if defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)
65 return 10;
66#else
67 return 0;
68#endif
69}
Misha Brukman01eca8d2004-07-12 23:36:12 +000070
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000071/// addPassesToEmitAssembly - Add passes to the specified pass manager
72/// to implement a static compiler for this target.
73///
74bool PowerPCTargetMachine::addPassesToEmitAssembly(PassManager &PM,
75 std::ostream &Out) {
76 bool LP64 = (0 != dynamic_cast<PPC64TargetMachine *>(this));
Chris Lattner0c749062005-03-02 06:19:22 +000077
78 if (EnablePPCLSR)
79 PM.add(createLoopStrengthReducePass());
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000080
81 // FIXME: Implement efficient support for garbage collection intrinsics.
82 PM.add(createLowerGCPass());
83
84 // FIXME: Implement the invoke/unwind instructions!
85 PM.add(createLowerInvokePass());
86
87 // FIXME: Implement the switch instruction in the instruction selector!
88 PM.add(createLowerSwitchPass());
89
90 PM.add(createLowerConstantExpressionsPass());
91
92 // Make sure that no unreachable blocks are instruction selected.
93 PM.add(createUnreachableBlockEliminationPass());
94
95 if (LP64)
Misha Brukman1d3527e2004-08-11 23:47:08 +000096 PM.add(createPPC64ISelSimple(*this));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000097 else
98 PM.add(createPPC32ISelSimple(*this));
99
100 if (PrintMachineCode)
101 PM.add(createMachineFunctionPrinterPass(&std::cerr));
102
103 PM.add(createRegisterAllocator());
104
105 if (PrintMachineCode)
106 PM.add(createMachineFunctionPrinterPass(&std::cerr));
107
Nate Begemanca068e82004-08-14 22:16:36 +0000108 PM.add(createPrologEpilogCodeInserter());
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000109
Nate Begemanca068e82004-08-14 22:16:36 +0000110 // Must run branch selection immediately preceding the asm printer
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000111 PM.add(createPPCBranchSelectionPass());
112
113 if (AIX)
Nate Begemaned428532004-09-04 05:00:00 +0000114 PM.add(createAIXAsmPrinter(Out, *this));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000115 else
Nate Begemaned428532004-09-04 05:00:00 +0000116 PM.add(createDarwinAsmPrinter(Out, *this));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000117
118 PM.add(createMachineCodeDeleter());
119 return false;
120}
121
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000122void PowerPCJITInfo::addPassesToJITCompile(FunctionPassManager &PM) {
Chris Lattner0c749062005-03-02 06:19:22 +0000123 if (EnablePPCLSR)
124 PM.add(createLoopStrengthReducePass());
125
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000126 // FIXME: Implement efficient support for garbage collection intrinsics.
127 PM.add(createLowerGCPass());
128
129 // FIXME: Implement the invoke/unwind instructions!
130 PM.add(createLowerInvokePass());
131
132 // FIXME: Implement the switch instruction in the instruction selector!
133 PM.add(createLowerSwitchPass());
134
135 PM.add(createLowerConstantExpressionsPass());
136
137 // Make sure that no unreachable blocks are instruction selected.
138 PM.add(createUnreachableBlockEliminationPass());
139
140 PM.add(createPPC32ISelSimple(TM));
141 PM.add(createRegisterAllocator());
142 PM.add(createPrologEpilogCodeInserter());
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000143
144 // Must run branch selection immediately preceding the asm printer
145 PM.add(createPPCBranchSelectionPass());
146
147 if (PrintMachineCode)
148 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Misha Brukman01458812004-08-11 00:11:25 +0000149}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000150
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000151/// PowerPCTargetMachine ctor - Create an ILP32 architecture model
152///
Misha Brukman66aa3e02004-08-17 05:06:47 +0000153PPC32TargetMachine::PPC32TargetMachine(const Module &M, IntrinsicLowering *IL)
154 : PowerPCTargetMachine(PPC32ID, IL,
Chris Lattner9d0087e2004-11-28 21:16:45 +0000155 TargetData(PPC32ID,false,4,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000156 PowerPCFrameInfo(*this, false)), JITInfo(*this) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000157
158/// PPC64TargetMachine ctor - Create a LP64 architecture model
159///
160PPC64TargetMachine::PPC64TargetMachine(const Module &M, IntrinsicLowering *IL)
Misha Brukman66aa3e02004-08-17 05:06:47 +0000161 : PowerPCTargetMachine(PPC64ID, IL,
Chris Lattner9d0087e2004-11-28 21:16:45 +0000162 TargetData(PPC64ID,false,8,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000163 PowerPCFrameInfo(*this, true)) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000164
165unsigned PPC32TargetMachine::getModuleMatchQuality(const Module &M) {
Chris Lattner3ea78c42004-12-12 17:40:28 +0000166 // We strongly match "powerpc-*".
167 std::string TT = M.getTargetTriple();
168 if (TT.size() >= 8 && std::string(TT.begin(), TT.begin()+8) == "powerpc-")
169 return 20;
170
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000171 if (M.getEndianness() == Module::BigEndian &&
172 M.getPointerSize() == Module::Pointer32)
Chris Lattner3ea78c42004-12-12 17:40:28 +0000173 return 10; // Weak match
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000174 else if (M.getEndianness() != Module::AnyEndianness ||
175 M.getPointerSize() != Module::AnyPointerSize)
176 return 0; // Match for some other target
177
178 return getJITMatchQuality()/2;
179}
180
181unsigned PPC64TargetMachine::getModuleMatchQuality(const Module &M) {
182 if (M.getEndianness() == Module::BigEndian &&
183 M.getPointerSize() == Module::Pointer64)
184 return 10; // Direct match
185 else if (M.getEndianness() != Module::AnyEndianness ||
186 M.getPointerSize() != Module::AnyPointerSize)
187 return 0; // Match for some other target
188
189 return getJITMatchQuality()/2;
190}