blob: 1cb07f1e6b78257aa887463d46defa9bdd761526 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaISelPattern.cpp - A pattern matching inst selector for Alpha --===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000015#include "AlphaRegisterInfo.h"
16#include "llvm/Constants.h" // FIXME: REMOVE
17#include "llvm/Function.h"
Andrew Lenharthb69f3422005-06-22 17:19:45 +000018#include "llvm/Module.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetData.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/MathExtras.h"
29#include "llvm/ADT/Statistic.h"
Andrew Lenharth032f2352005-02-22 21:59:48 +000030#include "llvm/Support/Debug.h"
Andrew Lenharth95762122005-03-31 21:24:06 +000031#include "llvm/Support/CommandLine.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000032#include <set>
Andrew Lenharth684f2292005-01-30 00:35:27 +000033#include <algorithm>
Andrew Lenharth304d0f32005-01-22 23:41:55 +000034using namespace llvm;
35
Andrew Lenharth95762122005-03-31 21:24:06 +000036namespace llvm {
Misha Brukman4633f1c2005-04-21 23:13:11 +000037 cl::opt<bool> EnableAlphaIDIV("enable-alpha-intfpdiv",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000038 cl::desc("Use the FP div instruction for integer div when possible"),
Andrew Lenharth95762122005-03-31 21:24:06 +000039 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000040 cl::opt<bool> EnableAlphaFTOI("enable-alpha-FTOI",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000041 cl::desc("Enable use of ftoi* and itof* instructions (ev6 and higher)"),
Andrew Lenharth95762122005-03-31 21:24:06 +000042 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000043 cl::opt<bool> EnableAlphaCT("enable-alpha-CT",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000044 cl::desc("Enable use of the ctpop, ctlz, and cttz instructions"),
Andrew Lenharth59009192005-05-04 19:12:09 +000045 cl::Hidden);
Misha Brukman4633f1c2005-04-21 23:13:11 +000046 cl::opt<bool> EnableAlphaCount("enable-alpha-count",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000047 cl::desc("Print estimates on live ins and outs"),
48 cl::Hidden);
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +000049 cl::opt<bool> EnableAlphaLSMark("enable-alpha-lsmark",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000050 cl::desc("Emit symbols to correlate Mem ops to LLVM Values"),
51 cl::Hidden);
Andrew Lenharth95762122005-03-31 21:24:06 +000052}
53
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +000054namespace {
55 // Alpha Specific DAG Nodes
56 namespace AlphaISD {
57 enum NodeType {
58 // Start the numbering where the builtin ops leave off.
59 FIRST_NUMBER = ISD::BUILTIN_OP_END,
60
61 //Convert an int bit pattern in an FP reg to a Double or Float
62 //Has a dest type and a source
63 CVTQ,
64 //Move an Ireg to a FPreg
65 ITOF,
66 //Move a FPreg to an Ireg
67 FTOI,
68 };
69 }
70}
71
Andrew Lenharth304d0f32005-01-22 23:41:55 +000072//===----------------------------------------------------------------------===//
73// AlphaTargetLowering - Alpha Implementation of the TargetLowering interface
74namespace {
75 class AlphaTargetLowering : public TargetLowering {
Andrew Lenharth558bc882005-06-18 18:34:52 +000076 int VarArgsOffset; // What is the offset to the first vaarg
77 int VarArgsBase; // What is the base FrameIndex
Andrew Lenharth304d0f32005-01-22 23:41:55 +000078 unsigned GP; //GOT vreg
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +000079 unsigned RA; //Return Address
Andrew Lenharth304d0f32005-01-22 23:41:55 +000080 public:
81 AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
82 // Set up the TargetLowering object.
Andrew Lenharth3d65d312005-01-27 03:49:45 +000083 //I am having problems with shr n ubyte 1
Andrew Lenharth879ef222005-02-02 17:00:21 +000084 setShiftAmountType(MVT::i64);
85 setSetCCResultType(MVT::i64);
Andrew Lenharthd3355e22005-04-07 20:11:32 +000086 setSetCCResultContents(ZeroOrOneSetCCResult);
Misha Brukman4633f1c2005-04-21 23:13:11 +000087
Andrew Lenharth304d0f32005-01-22 23:41:55 +000088 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
89 addRegisterClass(MVT::f64, Alpha::FPRCRegisterClass);
Andrew Lenharth3d65d312005-01-27 03:49:45 +000090 addRegisterClass(MVT::f32, Alpha::FPRCRegisterClass);
Misha Brukman4633f1c2005-04-21 23:13:11 +000091
Chris Lattnerda4d4692005-04-09 03:22:37 +000092 setOperationAction(ISD::BRCONDTWOWAY, MVT::Other, Expand);
Andrew Lenharth2f8fb772005-01-25 00:35:34 +000093
Andrew Lenharthec151362005-06-26 22:23:06 +000094 setOperationAction(ISD::EXTLOAD, MVT::i1, Promote);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000095 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
Andrew Lenharth6968bff2005-06-27 23:24:11 +000096
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000097 setOperationAction(ISD::ZEXTLOAD, MVT::i1, Expand);
98 setOperationAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Andrew Lenharth304d0f32005-01-22 23:41:55 +000099
Andrew Lenharthec151362005-06-26 22:23:06 +0000100 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
101 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
102 setOperationAction(ISD::SEXTLOAD, MVT::i16, Expand);
103
104 setOperationAction(ISD::SREM, MVT::f32, Expand);
105 setOperationAction(ISD::SREM, MVT::f64, Expand);
106
107 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000108
Andrew Lenharth59009192005-05-04 19:12:09 +0000109 if (!EnableAlphaCT) {
110 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
111 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Andrew Lenharthb5884d32005-05-04 19:25:37 +0000112 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Andrew Lenharth59009192005-05-04 19:12:09 +0000113 }
Andrew Lenharth691ef2b2005-05-03 17:19:30 +0000114
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000115 //If this didn't legalize into a div....
116 // setOperationAction(ISD::SREM , MVT::i64, Expand);
117 // setOperationAction(ISD::UREM , MVT::i64, Expand);
118
119 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
120 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
121 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
Andrew Lenharth9818c052005-02-05 13:19:12 +0000122
Chris Lattner17234b72005-04-30 04:26:06 +0000123 // We don't support sin/cos/sqrt
124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
127 setOperationAction(ISD::FSIN , MVT::f32, Expand);
128 setOperationAction(ISD::FCOS , MVT::f32, Expand);
129 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
130
Andrew Lenharth33819132005-03-04 20:09:23 +0000131 //Doesn't work yet
Chris Lattner17234b72005-04-30 04:26:06 +0000132 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Andrew Lenharth572af902005-02-14 05:41:43 +0000133
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000134 //Try a couple things with a custom expander
135 //setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
136
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000137 computeRegisterProperties();
Misha Brukman4633f1c2005-04-21 23:13:11 +0000138
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000139 addLegalFPImmediate(+0.0); //F31
140 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000141 }
142
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000143 /// LowerOperation - Provide custom lowering hooks for some operations.
144 ///
145 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
146
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000147 /// LowerArguments - This hook must be implemented to indicate how we should
148 /// lower the arguments for the specified function, into the specified DAG.
149 virtual std::vector<SDOperand>
150 LowerArguments(Function &F, SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000151
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000152 /// LowerCallTo - This hook lowers an abstract call to a function into an
153 /// actual call.
154 virtual std::pair<SDOperand, SDOperand>
Chris Lattnerc57f6822005-05-12 19:56:45 +0000155 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
Chris Lattneradf6a962005-05-13 18:50:42 +0000156 bool isTailCall, SDOperand Callee, ArgListTy &Args,
157 SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000158
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000159 virtual std::pair<SDOperand, SDOperand>
Andrew Lenharth558bc882005-06-18 18:34:52 +0000160 LowerVAStart(SDOperand Chain, SelectionDAG &DAG, SDOperand Dest);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000161
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000162 virtual std::pair<SDOperand,SDOperand>
Andrew Lenharth558bc882005-06-18 18:34:52 +0000163 LowerVAArgNext(SDOperand Chain, SDOperand VAList,
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000164 const Type *ArgTy, SelectionDAG &DAG);
165
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000166 std::pair<SDOperand,SDOperand>
167 LowerVACopy(SDOperand Chain, SDOperand Src, SDOperand Dest,
168 SelectionDAG &DAG);
169
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000170 virtual std::pair<SDOperand, SDOperand>
171 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
172 SelectionDAG &DAG);
173
174 void restoreGP(MachineBasicBlock* BB)
175 {
176 BuildMI(BB, Alpha::BIS, 2, Alpha::R29).addReg(GP).addReg(GP);
177 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000178 void restoreRA(MachineBasicBlock* BB)
179 {
180 BuildMI(BB, Alpha::BIS, 2, Alpha::R26).addReg(RA).addReg(RA);
181 }
Andrew Lenharth3b918072005-06-27 15:36:48 +0000182 unsigned getRA()
183 {
184 return RA;
185 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000186
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000187 };
188}
189
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000190/// LowerOperation - Provide custom lowering hooks for some operations.
191///
192SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
193 MachineFunction &MF = DAG.getMachineFunction();
194 switch (Op.getOpcode()) {
195 default: assert(0 && "Should not custom lower this!");
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000196#if 0
197 case ISD::SINT_TO_FP:
198 {
199 assert (Op.getOperand(0).getValueType() == MVT::i64
200 && "only quads can be loaded from");
201 SDOperand SRC;
202 if (EnableAlphaFTOI)
203 {
204 std::vector<MVT::ValueType> RTs;
205 RTs.push_back(Op.getValueType());
206 std::vector<SDOperand> Ops;
207 Ops.push_back(Op.getOperand(0));
208 SRC = DAG.getNode(AlphaISD::ITOF, RTs, Ops);
209 } else {
210 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
211 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000212 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other,
213 DAG.getEntryNode(), Op.getOperand(0),
214 StackSlot, DAG.getSrcValue(NULL));
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000215 SRC = DAG.getLoad(Op.getValueType(), Store.getValue(0), StackSlot,
216 DAG.getSrcValue(NULL));
217 }
218 std::vector<MVT::ValueType> RTs;
219 RTs.push_back(Op.getValueType());
220 std::vector<SDOperand> Ops;
221 Ops.push_back(SRC);
222 return DAG.getNode(AlphaISD::CVTQ, RTs, Ops);
223 }
224#endif
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000225 }
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000226 return SDOperand();
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000227}
228
229
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000230/// AddLiveIn - This helper function adds the specified physical register to the
231/// MachineFunction as a live in value. It also creates a corresponding virtual
232/// register for it.
233static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
234 TargetRegisterClass *RC) {
235 assert(RC->contains(PReg) && "Not the correct regclass!");
236 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
237 MF.addLiveIn(PReg, VReg);
238 return VReg;
239}
240
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000241//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/AA-PY8AC-TET1_html/callCH3.html#BLOCK21
242
243//For now, just use variable size stack frame format
244
245//In a standard call, the first six items are passed in registers $16
246//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
247//of argument-to-register correspondence.) The remaining items are
248//collected in a memory argument list that is a naturally aligned
249//array of quadwords. In a standard call, this list, if present, must
250//be passed at 0(SP).
Misha Brukman7847fca2005-04-22 17:54:37 +0000251//7 ... n 0(SP) ... (n-7)*8(SP)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000252
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000253// //#define FP $15
254// //#define RA $26
255// //#define PV $27
256// //#define GP $29
257// //#define SP $30
Misha Brukman4633f1c2005-04-21 23:13:11 +0000258
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000259std::vector<SDOperand>
Misha Brukman4633f1c2005-04-21 23:13:11 +0000260AlphaTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000261{
262 std::vector<SDOperand> ArgValues;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000263
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000264 MachineFunction &MF = DAG.getMachineFunction();
Andrew Lenharth05380342005-02-07 05:07:00 +0000265 MachineFrameInfo*MFI = MF.getFrameInfo();
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000266
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000267 MachineBasicBlock& BB = MF.front();
268
Misha Brukman4633f1c2005-04-21 23:13:11 +0000269 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000270 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +0000271 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000272 Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000273 int count = 0;
Andrew Lenharth2c9e38c2005-02-06 21:07:31 +0000274
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000275 GP = AddLiveIn(MF, Alpha::R29, getRegClassFor(MVT::i64));
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000276 RA = AddLiveIn(MF, Alpha::R26, getRegClassFor(MVT::i64));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000277
Chris Lattnere4d5c442005-03-15 04:54:21 +0000278 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000279 {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000280 SDOperand argt;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000281 if (count < 6) {
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000282 unsigned Vreg;
283 MVT::ValueType VT = getValueType(I->getType());
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000284 switch (VT) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000285 default:
286 std::cerr << "Unknown Type " << VT << "\n";
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000287 abort();
288 case MVT::f64:
289 case MVT::f32:
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000290 args_float[count] = AddLiveIn(MF,args_float[count], getRegClassFor(VT));
291 argt = DAG.getCopyFromReg(args_float[count], VT, DAG.getRoot());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000292 break;
293 case MVT::i1:
294 case MVT::i8:
295 case MVT::i16:
296 case MVT::i32:
297 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000298 args_int[count] = AddLiveIn(MF, args_int[count],
299 getRegClassFor(MVT::i64));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000300 argt = DAG.getCopyFromReg(args_int[count], VT, DAG.getRoot());
Andrew Lenharth14f30c92005-05-31 18:37:16 +0000301 if (VT != MVT::i64)
302 argt = DAG.getNode(ISD::TRUNCATE, VT, argt);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000303 break;
Andrew Lenharth40831c52005-01-28 06:57:18 +0000304 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000305 DAG.setRoot(argt.getValue(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000306 } else { //more args
307 // Create the frame index object for this incoming parameter...
308 int FI = MFI->CreateFixedObject(8, 8 * (count - 6));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000309
310 // Create the SelectionDAG nodes corresponding to a load
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000311 //from this parameter
312 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000313 argt = DAG.getLoad(getValueType(I->getType()),
314 DAG.getEntryNode(), FIN, DAG.getSrcValue(NULL));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000315 }
Andrew Lenharth032f2352005-02-22 21:59:48 +0000316 ++count;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000317 ArgValues.push_back(argt);
318 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000319
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000320 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000321 if (F.isVarArg()) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000322 VarArgsOffset = count * 8;
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000323 std::vector<SDOperand> LS;
324 for (int i = 0; i < 6; ++i) {
325 if (args_int[i] < 1024)
326 args_int[i] = AddLiveIn(MF,args_int[i], getRegClassFor(MVT::i64));
327 SDOperand argt = DAG.getCopyFromReg(args_int[i], MVT::i64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000328 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
Andrew Lenharth558bc882005-06-18 18:34:52 +0000329 if (i == 0) VarArgsBase = FI;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000330 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000331 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
332 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000333
334 if (args_float[i] < 1024)
335 args_float[i] = AddLiveIn(MF,args_float[i], getRegClassFor(MVT::f64));
336 argt = DAG.getCopyFromReg(args_float[i], MVT::f64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000337 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
338 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000339 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
340 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000341 }
342
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000343 //Set up a token factor with all the stack traffic
344 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, LS));
345 }
Andrew Lenharthe1c5a002005-04-12 17:35:16 +0000346
347 // Finally, inform the code generator which regs we return values in.
348 switch (getValueType(F.getReturnType())) {
349 default: assert(0 && "Unknown type!");
350 case MVT::isVoid: break;
351 case MVT::i1:
352 case MVT::i8:
353 case MVT::i16:
354 case MVT::i32:
355 case MVT::i64:
356 MF.addLiveOut(Alpha::R0);
357 break;
358 case MVT::f32:
359 case MVT::f64:
360 MF.addLiveOut(Alpha::F0);
361 break;
362 }
363
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000364 //return the arguments
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000365 return ArgValues;
366}
367
368std::pair<SDOperand, SDOperand>
369AlphaTargetLowering::LowerCallTo(SDOperand Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000370 const Type *RetTy, bool isVarArg,
Chris Lattneradf6a962005-05-13 18:50:42 +0000371 unsigned CallingConv, bool isTailCall,
Misha Brukman7847fca2005-04-22 17:54:37 +0000372 SDOperand Callee, ArgListTy &Args,
373 SelectionDAG &DAG) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000374 int NumBytes = 0;
Andrew Lenharth684f2292005-01-30 00:35:27 +0000375 if (Args.size() > 6)
376 NumBytes = (Args.size() - 6) * 8;
377
Chris Lattner16cd04d2005-05-12 23:24:06 +0000378 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000379 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000380 std::vector<SDOperand> args_to_use;
381 for (unsigned i = 0, e = Args.size(); i != e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000382 {
383 switch (getValueType(Args[i].second)) {
384 default: assert(0 && "Unexpected ValueType for argument!");
385 case MVT::i1:
386 case MVT::i8:
387 case MVT::i16:
388 case MVT::i32:
389 // Promote the integer to 64 bits. If the input type is signed use a
390 // sign extend, otherwise use a zero extend.
391 if (Args[i].second->isSigned())
392 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first);
393 else
394 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first);
395 break;
396 case MVT::i64:
397 case MVT::f64:
398 case MVT::f32:
399 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000400 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000401 args_to_use.push_back(Args[i].first);
402 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000403
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000404 std::vector<MVT::ValueType> RetVals;
405 MVT::ValueType RetTyVT = getValueType(RetTy);
406 if (RetTyVT != MVT::isVoid)
407 RetVals.push_back(RetTyVT);
408 RetVals.push_back(MVT::Other);
409
Misha Brukman4633f1c2005-04-21 23:13:11 +0000410 SDOperand TheCall = SDOperand(DAG.getCall(RetVals,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000411 Chain, Callee, args_to_use), 0);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000412 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattner16cd04d2005-05-12 23:24:06 +0000413 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000414 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000415 return std::make_pair(TheCall, Chain);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000416}
417
418std::pair<SDOperand, SDOperand>
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000419AlphaTargetLowering::LowerVAStart(SDOperand Chain, SelectionDAG &DAG,
420 SDOperand Dest) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000421 // vastart just stores the address of the VarArgsBase and VarArgsOffset
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000422 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000423 SDOperand S1 = DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, Dest,
424 DAG.getSrcValue(NULL));
425 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, Dest,
426 DAG.getConstant(8, MVT::i64));
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000427 SDOperand S2 = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, S1,
Andrew Lenharth558bc882005-06-18 18:34:52 +0000428 DAG.getConstant(VarArgsOffset, MVT::i64), SA2,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000429 DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenharth558bc882005-06-18 18:34:52 +0000430 return std::make_pair(S2, S2);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000431}
432
433std::pair<SDOperand,SDOperand> AlphaTargetLowering::
Andrew Lenharth558bc882005-06-18 18:34:52 +0000434LowerVAArgNext(SDOperand Chain, SDOperand VAList,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000435 const Type *ArgTy, SelectionDAG &DAG) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000436 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAList, DAG.getSrcValue(NULL));
437 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAList,
438 DAG.getConstant(8, MVT::i64));
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000439 SDOperand Offset = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
440 Tmp, DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenharth558bc882005-06-18 18:34:52 +0000441 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000442 if (ArgTy->isFloatingPoint())
443 {
444 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
445 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
446 DAG.getConstant(8*6, MVT::i64));
447 SDOperand CC = DAG.getSetCC(ISD::SETLT, MVT::i64,
448 Offset, DAG.getConstant(8*6, MVT::i64));
449 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
450 }
451
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000452 SDOperand Result;
453 if (ArgTy == Type::IntTy)
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000454 Result = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000455 DAG.getSrcValue(NULL), MVT::i32);
456 else if (ArgTy == Type::UIntTy)
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000457 Result = DAG.getNode(ISD::ZEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000458 DAG.getSrcValue(NULL), MVT::i32);
459 else
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000460 Result = DAG.getLoad(getValueType(ArgTy), Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000461 DAG.getSrcValue(NULL));
462
Andrew Lenharth558bc882005-06-18 18:34:52 +0000463 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
464 DAG.getConstant(8, MVT::i64));
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000465 SDOperand Update = DAG.getNode(ISD::TRUNCSTORE, MVT::Other,
466 Result.getValue(1), NewOffset,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000467 Tmp, DAG.getSrcValue(NULL), MVT::i32);
468 Result = DAG.getNode(ISD::TRUNCATE, getValueType(ArgTy), Result);
469
Andrew Lenharth558bc882005-06-18 18:34:52 +0000470 return std::make_pair(Result, Update);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000471}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000472
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000473std::pair<SDOperand,SDOperand> AlphaTargetLowering::
474LowerVACopy(SDOperand Chain, SDOperand Src, SDOperand Dest,
475 SelectionDAG &DAG) {
476 //Default to returning the input list
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000477 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, Src,
478 DAG.getSrcValue(NULL));
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000479 SDOperand Result = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
480 Val, Dest, DAG.getSrcValue(NULL));
481 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, Src,
482 DAG.getConstant(8, MVT::i64));
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000483 Val = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Result, NP, DAG.getSrcValue(NULL),
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000484 MVT::i32);
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000485 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, Dest,
486 DAG.getConstant(8, MVT::i64));
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000487 Result = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Val.getValue(1),
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000488 Val, NPD, DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000489 return std::make_pair(Result, Result);
490}
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000491
492std::pair<SDOperand, SDOperand> AlphaTargetLowering::
493LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
494 SelectionDAG &DAG) {
495 abort();
496}
497
498
499
500
501
502namespace {
503
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000504//===--------------------------------------------------------------------===//
505/// ISel - Alpha specific code to select Alpha machine instructions for
506/// SelectionDAG operations.
507//===--------------------------------------------------------------------===//
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000508class AlphaISel : public SelectionDAGISel {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000509
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000510 /// AlphaLowering - This object fully describes how to lower LLVM code to an
511 /// Alpha-specific SelectionDAG.
512 AlphaTargetLowering AlphaLowering;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000513
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000514 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
515 // for sdiv and udiv until it is put into the future
516 // dag combiner.
517
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000518 /// ExprMap - As shared expressions are codegen'd, we keep track of which
519 /// vreg the value is produced in, so we only emit one copy of each compiled
520 /// tree.
521 static const unsigned notIn = (unsigned)(-1);
522 std::map<SDOperand, unsigned> ExprMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000523
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000524 //CCInvMap sometimes (SetNE) we have the inverse CC code for free
525 std::map<SDOperand, unsigned> CCInvMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000526
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000527 int count_ins;
528 int count_outs;
529 bool has_sym;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000530 int max_depth;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000531
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000532public:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000533 AlphaISel(TargetMachine &TM) : SelectionDAGISel(AlphaLowering),
534 AlphaLowering(TM)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000535 {}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000536
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000537 /// InstructionSelectBasicBlock - This callback is invoked by
538 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
539 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
Andrew Lenharth032f2352005-02-22 21:59:48 +0000540 DEBUG(BB->dump());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000541 count_ins = 0;
542 count_outs = 0;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000543 max_depth = 0;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000544 has_sym = false;
545
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000546 // Codegen the basic block.
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000547 ISelDAG = &DAG;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000548 max_depth = DAG.getRoot().getNodeDepth();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000549 Select(DAG.getRoot());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000550
551 if(has_sym)
552 ++count_ins;
553 if(EnableAlphaCount)
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000554 std::cerr << "COUNT: "
555 << BB->getParent()->getFunction ()->getName() << " "
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000556 << BB->getNumber() << " "
557 << max_depth << " "
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000558 << count_ins << " "
559 << count_outs << "\n";
Misha Brukman4633f1c2005-04-21 23:13:11 +0000560
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000561 // Clear state used for selection.
562 ExprMap.clear();
563 CCInvMap.clear();
564 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000565
566 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000567
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000568 unsigned SelectExpr(SDOperand N);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000569 void Select(SDOperand N);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000570
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000571 void SelectAddr(SDOperand N, unsigned& Reg, long& offset);
572 void SelectBranchCC(SDOperand N);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000573 void MoveFP2Int(unsigned src, unsigned dst, bool isDouble);
574 void MoveInt2FP(unsigned src, unsigned dst, bool isDouble);
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000575 //returns whether the sense of the comparison was inverted
576 bool SelectFPSetCC(SDOperand N, unsigned dst);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000577
578 // dag -> dag expanders for integer divide by constant
579 SDOperand BuildSDIVSequence(SDOperand N);
580 SDOperand BuildUDIVSequence(SDOperand N);
581
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000582};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000583}
584
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000585void AlphaISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000586 // If this function has live-in values, emit the copies from pregs to vregs at
587 // the top of the function, before anything else.
588 MachineBasicBlock *BB = MF.begin();
589 if (MF.livein_begin() != MF.livein_end()) {
590 SSARegMap *RegMap = MF.getSSARegMap();
591 for (MachineFunction::livein_iterator LI = MF.livein_begin(),
592 E = MF.livein_end(); LI != E; ++LI) {
593 const TargetRegisterClass *RC = RegMap->getRegClass(LI->second);
594 if (RC == Alpha::GPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000595 BuildMI(BB, Alpha::BIS, 2, LI->second).addReg(LI->first)
596 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000597 } else if (RC == Alpha::FPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000598 BuildMI(BB, Alpha::CPYS, 2, LI->second).addReg(LI->first)
599 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000600 } else {
601 assert(0 && "Unknown regclass!");
602 }
603 }
604 }
605}
606
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000607//Find the offset of the arg in it's parent's function
608static int getValueOffset(const Value* v)
609{
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000610 static int uniqneg = -1;
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000611 if (v == NULL)
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000612 return uniqneg--;
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000613
614 const Instruction* itarget = dyn_cast<Instruction>(v);
615 const BasicBlock* btarget = itarget->getParent();
616 const Function* ftarget = btarget->getParent();
617
618 //offset due to earlier BBs
619 int i = 0;
620 for(Function::const_iterator ii = ftarget->begin(); &*ii != btarget; ++ii)
621 i += ii->size();
622
623 for(BasicBlock::const_iterator ii = btarget->begin(); &*ii != itarget; ++ii)
624 ++i;
625
626 return i;
627}
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000628//Find the offset of the function in it's module
629static int getFunctionOffset(const Function* fun)
630{
631 const Module* M = fun->getParent();
632
633 //offset due to earlier BBs
634 int i = 0;
635 for(Module::const_iterator ii = M->begin(); &*ii != fun; ++ii)
636 ++i;
637
638 return i;
639}
640
641static int getUID()
642{
643 static int id = 0;
644 return ++id;
645}
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000646
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000647//Factorize a number using the list of constants
648static bool factorize(int v[], int res[], int size, uint64_t c)
649{
650 bool cont = true;
651 while (c != 1 && cont)
652 {
653 cont = false;
654 for(int i = 0; i < size; ++i)
655 {
656 if (c % v[i] == 0)
657 {
658 c /= v[i];
659 ++res[i];
660 cont=true;
661 }
662 }
663 }
664 return c == 1;
665}
666
667
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000668//Shamelessly adapted from PPC32
Misha Brukman4633f1c2005-04-21 23:13:11 +0000669// Structure used to return the necessary information to codegen an SDIV as
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000670// a multiply.
671struct ms {
672 int64_t m; // magic number
673 int64_t s; // shift amount
674};
675
676struct mu {
677 uint64_t m; // magic number
678 int64_t a; // add indicator
679 int64_t s; // shift amount
680};
681
682/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukman4633f1c2005-04-21 23:13:11 +0000683/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000684/// or -1.
685static struct ms magic(int64_t d) {
686 int64_t p;
687 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
688 const uint64_t two63 = 9223372036854775808ULL; // 2^63
689 struct ms mag;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000690
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000691 ad = abs(d);
692 t = two63 + ((uint64_t)d >> 63);
693 anc = t - 1 - t%ad; // absolute value of nc
Andrew Lenharth320174f2005-04-07 17:19:16 +0000694 p = 63; // initialize p
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000695 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
696 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
697 q2 = two63/ad; // initialize q2 = 2p/abs(d)
698 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
699 do {
700 p = p + 1;
701 q1 = 2*q1; // update q1 = 2p/abs(nc)
702 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
703 if (r1 >= anc) { // must be unsigned comparison
704 q1 = q1 + 1;
705 r1 = r1 - anc;
706 }
707 q2 = 2*q2; // update q2 = 2p/abs(d)
708 r2 = 2*r2; // update r2 = rem(2p/abs(d))
709 if (r2 >= ad) { // must be unsigned comparison
710 q2 = q2 + 1;
711 r2 = r2 - ad;
712 }
713 delta = ad - r2;
714 } while (q1 < delta || (q1 == delta && r1 == 0));
715
716 mag.m = q2 + 1;
717 if (d < 0) mag.m = -mag.m; // resulting magic number
718 mag.s = p - 64; // resulting shift
719 return mag;
720}
721
722/// magicu - calculate the magic numbers required to codegen an integer udiv as
723/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
724static struct mu magicu(uint64_t d)
725{
726 int64_t p;
727 uint64_t nc, delta, q1, r1, q2, r2;
728 struct mu magu;
729 magu.a = 0; // initialize "add" indicator
730 nc = - 1 - (-d)%d;
Andrew Lenharth320174f2005-04-07 17:19:16 +0000731 p = 63; // initialize p
732 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
733 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
734 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
735 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000736 do {
737 p = p + 1;
738 if (r1 >= nc - r1 ) {
739 q1 = 2*q1 + 1; // update q1
740 r1 = 2*r1 - nc; // update r1
741 }
742 else {
743 q1 = 2*q1; // update q1
744 r1 = 2*r1; // update r1
745 }
746 if (r2 + 1 >= d - r2) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000747 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000748 q2 = 2*q2 + 1; // update q2
749 r2 = 2*r2 + 1 - d; // update r2
750 }
751 else {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000752 if (q2 >= 0x8000000000000000ull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000753 q2 = 2*q2; // update q2
754 r2 = 2*r2 + 1; // update r2
755 }
756 delta = d - 1 - r2;
757 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
758 magu.m = q2 + 1; // resulting magic number
Andrew Lenharth320174f2005-04-07 17:19:16 +0000759 magu.s = p - 64; // resulting shift
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000760 return magu;
761}
762
763/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
764/// return a DAG expression to select that will generate the same value by
765/// multiplying by a magic number. See:
766/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000767SDOperand AlphaISel::BuildSDIVSequence(SDOperand N) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000768 int64_t d = (int64_t)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000769 ms magics = magic(d);
770 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000771 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000772 ISelDAG->getConstant(magics.m, MVT::i64));
773 // If d > 0 and m < 0, add the numerator
774 if (d > 0 && magics.m < 0)
775 Q = ISelDAG->getNode(ISD::ADD, MVT::i64, Q, N.getOperand(0));
776 // If d < 0 and m > 0, subtract the numerator.
777 if (d < 0 && magics.m > 0)
778 Q = ISelDAG->getNode(ISD::SUB, MVT::i64, Q, N.getOperand(0));
779 // Shift right algebraic if shift value is nonzero
780 if (magics.s > 0)
Misha Brukman4633f1c2005-04-21 23:13:11 +0000781 Q = ISelDAG->getNode(ISD::SRA, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000782 ISelDAG->getConstant(magics.s, MVT::i64));
783 // Extract the sign bit and add it to the quotient
Misha Brukman4633f1c2005-04-21 23:13:11 +0000784 SDOperand T =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000785 ISelDAG->getNode(ISD::SRL, MVT::i64, Q, ISelDAG->getConstant(63, MVT::i64));
786 return ISelDAG->getNode(ISD::ADD, MVT::i64, Q, T);
787}
788
789/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
790/// return a DAG expression to select that will generate the same value by
791/// multiplying by a magic number. See:
792/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000793SDOperand AlphaISel::BuildUDIVSequence(SDOperand N) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000794 unsigned d =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000795 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
796 mu magics = magicu(d);
797 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000798 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000799 ISelDAG->getConstant(magics.m, MVT::i64));
800 if (magics.a == 0) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000801 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000802 ISelDAG->getConstant(magics.s, MVT::i64));
803 } else {
804 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i64, N.getOperand(0), Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000805 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000806 ISelDAG->getConstant(1, MVT::i64));
807 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i64, NPQ, Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000808 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000809 ISelDAG->getConstant(magics.s-1, MVT::i64));
810 }
811 return Q;
812}
813
Andrew Lenhartha565c272005-04-06 22:03:13 +0000814//From PPC32
815/// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
816/// returns zero when the input is not exactly a power of two.
817static unsigned ExactLog2(uint64_t Val) {
818 if (Val == 0 || (Val & (Val-1))) return 0;
819 unsigned Count = 0;
820 while (Val != 1) {
821 Val >>= 1;
822 ++Count;
823 }
824 return Count;
825}
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000826
827
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000828//These describe LDAx
Andrew Lenharthc0513832005-03-29 19:24:04 +0000829static const int IMM_LOW = -32768;
830static const int IMM_HIGH = 32767;
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000831static const int IMM_MULT = 65536;
832
833static long getUpper16(long l)
834{
835 long y = l / IMM_MULT;
836 if (l % IMM_MULT > IMM_HIGH)
837 ++y;
838 return y;
839}
840
841static long getLower16(long l)
842{
843 long h = getUpper16(l);
844 return l - h * IMM_MULT;
845}
846
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000847static unsigned GetRelVersion(unsigned opcode)
848{
849 switch (opcode) {
850 default: assert(0 && "unknown load or store"); return 0;
851 case Alpha::LDQ: return Alpha::LDQr;
852 case Alpha::LDS: return Alpha::LDSr;
853 case Alpha::LDT: return Alpha::LDTr;
854 case Alpha::LDL: return Alpha::LDLr;
855 case Alpha::LDBU: return Alpha::LDBUr;
856 case Alpha::LDWU: return Alpha::LDWUr;
Andrew Lenharthfce587e2005-06-29 00:39:17 +0000857 case Alpha::STB: return Alpha::STBr;
858 case Alpha::STW: return Alpha::STWr;
859 case Alpha::STL: return Alpha::STLr;
860 case Alpha::STQ: return Alpha::STQr;
861 case Alpha::STS: return Alpha::STSr;
862 case Alpha::STT: return Alpha::STTr;
863
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000864 }
865}
Andrew Lenharth65838902005-02-06 16:22:15 +0000866
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000867void AlphaISel::MoveFP2Int(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000868{
869 unsigned Opc;
870 if (EnableAlphaFTOI) {
871 Opc = isDouble ? Alpha::FTOIT : Alpha::FTOIS;
872 BuildMI(BB, Opc, 1, dst).addReg(src);
873 } else {
874 //The hard way:
875 // Spill the integer to memory and reload it from there.
876 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
877 MachineFunction *F = BB->getParent();
878 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
879
880 Opc = isDouble ? Alpha::STT : Alpha::STS;
881 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
882 Opc = isDouble ? Alpha::LDQ : Alpha::LDL;
883 BuildMI(BB, Alpha::LDQ, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
884 }
885}
886
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000887void AlphaISel::MoveInt2FP(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000888{
889 unsigned Opc;
890 if (EnableAlphaFTOI) {
891 Opc = isDouble?Alpha::ITOFT:Alpha::ITOFS;
892 BuildMI(BB, Opc, 1, dst).addReg(src);
893 } else {
894 //The hard way:
895 // Spill the integer to memory and reload it from there.
896 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
897 MachineFunction *F = BB->getParent();
898 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
899
900 Opc = isDouble ? Alpha::STQ : Alpha::STL;
901 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
902 Opc = isDouble ? Alpha::LDT : Alpha::LDS;
903 BuildMI(BB, Opc, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
904 }
905}
906
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000907bool AlphaISel::SelectFPSetCC(SDOperand N, unsigned dst)
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000908{
909 SDNode *Node = N.Val;
910 unsigned Opc, Tmp1, Tmp2, Tmp3;
911 SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node);
912
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000913 bool rev = false;
914 bool inv = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000915
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000916 switch (SetCC->getCondition()) {
917 default: Node->dump(); assert(0 && "Unknown FP comparison!");
918 case ISD::SETEQ: Opc = Alpha::CMPTEQ; break;
919 case ISD::SETLT: Opc = Alpha::CMPTLT; break;
920 case ISD::SETLE: Opc = Alpha::CMPTLE; break;
921 case ISD::SETGT: Opc = Alpha::CMPTLT; rev = true; break;
922 case ISD::SETGE: Opc = Alpha::CMPTLE; rev = true; break;
923 case ISD::SETNE: Opc = Alpha::CMPTEQ; inv = true; break;
924 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000925
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000926 ConstantFPSDNode *CN;
927 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
928 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
929 Tmp1 = Alpha::F31;
930 else
931 Tmp1 = SelectExpr(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000932
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000933 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
934 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
935 Tmp2 = Alpha::F31;
936 else
Chris Lattner9c9183a2005-04-30 04:44:07 +0000937 Tmp2 = SelectExpr(N.getOperand(1));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000938
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000939 //Can only compare doubles, and dag won't promote for me
940 if (SetCC->getOperand(0).getValueType() == MVT::f32)
941 {
942 //assert(0 && "Setcc On float?\n");
943 std::cerr << "Setcc on float!\n";
944 Tmp3 = MakeReg(MVT::f64);
945 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp1);
946 Tmp1 = Tmp3;
947 }
948 if (SetCC->getOperand(1).getValueType() == MVT::f32)
949 {
950 //assert (0 && "Setcc On float?\n");
951 std::cerr << "Setcc on float!\n";
952 Tmp3 = MakeReg(MVT::f64);
953 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp2);
954 Tmp2 = Tmp3;
955 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000956
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000957 if (rev) std::swap(Tmp1, Tmp2);
958 //do the comparison
959 BuildMI(BB, Opc, 2, dst).addReg(Tmp1).addReg(Tmp2);
960 return inv;
961}
962
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000963//Check to see if the load is a constant offset from a base register
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000964void AlphaISel::SelectAddr(SDOperand N, unsigned& Reg, long& offset)
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000965{
966 unsigned opcode = N.getOpcode();
Andrew Lenharth694c2982005-06-26 23:01:11 +0000967 if (opcode == ISD::ADD && N.getOperand(1).getOpcode() == ISD::Constant &&
968 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 32767)
969 { //Normal imm add
970 Reg = SelectExpr(N.getOperand(0));
971 offset = cast<ConstantSDNode>(N.getOperand(1))->getValue();
972 return;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000973 }
974 Reg = SelectExpr(N);
975 offset = 0;
976 return;
977}
978
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000979void AlphaISel::SelectBranchCC(SDOperand N)
Andrew Lenharth445171a2005-02-08 00:40:03 +0000980{
981 assert(N.getOpcode() == ISD::BRCOND && "Not a BranchCC???");
Misha Brukman4633f1c2005-04-21 23:13:11 +0000982 MachineBasicBlock *Dest =
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000983 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
984 unsigned Opc = Alpha::WTF;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000985
Andrew Lenharth445171a2005-02-08 00:40:03 +0000986 Select(N.getOperand(0)); //chain
987 SDOperand CC = N.getOperand(1);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000988
Andrew Lenharth445171a2005-02-08 00:40:03 +0000989 if (CC.getOpcode() == ISD::SETCC)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000990 {
991 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
992 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
993 //Dropping the CC is only useful if we are comparing to 0
Andrew Lenharth09552bf2005-06-08 18:02:21 +0000994 bool RightZero = SetCC->getOperand(1).getOpcode() == ISD::Constant &&
995 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000996 bool isNE = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000997
Andrew Lenharth63b720a2005-04-03 20:35:21 +0000998 //Fix up CC
999 ISD::CondCode cCode= SetCC->getCondition();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001000
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001001 if(cCode == ISD::SETNE)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001002 isNE = true;
Andrew Lenharth445171a2005-02-08 00:40:03 +00001003
Andrew Lenharth694c2982005-06-26 23:01:11 +00001004 if (RightZero) {
Andrew Lenharth09552bf2005-06-08 18:02:21 +00001005 switch (cCode) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001006 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
1007 case ISD::SETEQ: Opc = Alpha::BEQ; break;
1008 case ISD::SETLT: Opc = Alpha::BLT; break;
1009 case ISD::SETLE: Opc = Alpha::BLE; break;
1010 case ISD::SETGT: Opc = Alpha::BGT; break;
1011 case ISD::SETGE: Opc = Alpha::BGE; break;
1012 case ISD::SETULT: assert(0 && "x (unsigned) < 0 is never true"); break;
1013 case ISD::SETUGT: Opc = Alpha::BNE; break;
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001014 //Technically you could have this CC
1015 case ISD::SETULE: Opc = Alpha::BEQ; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001016 case ISD::SETUGE: assert(0 && "x (unsgined >= 0 is always true"); break;
1017 case ISD::SETNE: Opc = Alpha::BNE; break;
1018 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001019 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001020 BuildMI(BB, Opc, 2).addReg(Tmp1).addMBB(Dest);
1021 return;
1022 } else {
1023 unsigned Tmp1 = SelectExpr(CC);
1024 if (isNE)
1025 BuildMI(BB, Alpha::BEQ, 2).addReg(CCInvMap[CC]).addMBB(Dest);
1026 else
1027 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001028 return;
1029 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001030 } else { //FP
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001031 //Any comparison between 2 values should be codegened as an folded
1032 //branch, as moving CC to the integer register is very expensive
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001033 //for a cmp b: c = a - b;
1034 //a = b: c = 0
1035 //a < b: c < 0
1036 //a > b: c > 0
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001037
1038 bool invTest = false;
1039 unsigned Tmp3;
1040
1041 ConstantFPSDNode *CN;
1042 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1043 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1044 Tmp3 = SelectExpr(SetCC->getOperand(0));
1045 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1046 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1047 {
1048 Tmp3 = SelectExpr(SetCC->getOperand(1));
1049 invTest = true;
1050 }
1051 else
1052 {
1053 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1054 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1055 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1056 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1057 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1058 .addReg(Tmp1).addReg(Tmp2);
1059 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001060
1061 switch (SetCC->getCondition()) {
1062 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001063 case ISD::SETEQ: Opc = invTest ? Alpha::FBNE : Alpha::FBEQ; break;
1064 case ISD::SETLT: Opc = invTest ? Alpha::FBGT : Alpha::FBLT; break;
1065 case ISD::SETLE: Opc = invTest ? Alpha::FBGE : Alpha::FBLE; break;
1066 case ISD::SETGT: Opc = invTest ? Alpha::FBLT : Alpha::FBGT; break;
1067 case ISD::SETGE: Opc = invTest ? Alpha::FBLE : Alpha::FBGE; break;
1068 case ISD::SETNE: Opc = invTest ? Alpha::FBEQ : Alpha::FBNE; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001069 }
1070 BuildMI(BB, Opc, 2).addReg(Tmp3).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001071 return;
1072 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001073 abort(); //Should never be reached
1074 } else {
1075 //Giveup and do the stupid thing
1076 unsigned Tmp1 = SelectExpr(CC);
1077 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
1078 return;
1079 }
Andrew Lenharth445171a2005-02-08 00:40:03 +00001080 abort(); //Should never be reached
1081}
1082
Andrew Lenharthb69f3422005-06-22 17:19:45 +00001083unsigned AlphaISel::SelectExpr(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001084 unsigned Result;
Andrew Lenharth2966e842005-04-07 18:15:28 +00001085 unsigned Tmp1, Tmp2 = 0, Tmp3;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001086 unsigned Opc = 0;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001087 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001088
1089 SDNode *Node = N.Val;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001090 MVT::ValueType DestType = N.getValueType();
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001091 bool isFP = DestType == MVT::f64 || DestType == MVT::f32;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001092
1093 unsigned &Reg = ExprMap[N];
1094 if (Reg) return Reg;
1095
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001096 if (N.getOpcode() != ISD::CALL && N.getOpcode() != ISD::TAILCALL)
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001097 Reg = Result = (N.getValueType() != MVT::Other) ?
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001098 MakeReg(N.getValueType()) : notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001099 else {
1100 // If this is a call instruction, make sure to prepare ALL of the result
1101 // values as well as the chain.
1102 if (Node->getNumValues() == 1)
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001103 Reg = Result = notIn; // Void call, just a chain.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001104 else {
1105 Result = MakeReg(Node->getValueType(0));
1106 ExprMap[N.getValue(0)] = Result;
1107 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
1108 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001109 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001110 }
1111 }
1112
Andrew Lenharth40831c52005-01-28 06:57:18 +00001113 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001114 default:
1115 Node->dump();
1116 assert(0 && "Node not handled!\n");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001117
Andrew Lenharth691ef2b2005-05-03 17:19:30 +00001118 case ISD::CTPOP:
1119 case ISD::CTTZ:
1120 case ISD::CTLZ:
1121 Opc = opcode == ISD::CTPOP ? Alpha::CTPOP :
1122 (opcode == ISD::CTTZ ? Alpha::CTTZ : Alpha::CTLZ);
1123 Tmp1 = SelectExpr(N.getOperand(0));
1124 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1125 return Result;
1126
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001127 case ISD::MULHU:
1128 Tmp1 = SelectExpr(N.getOperand(0));
1129 Tmp2 = SelectExpr(N.getOperand(1));
1130 BuildMI(BB, Alpha::UMULH, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth706be912005-04-07 13:55:53 +00001131 return Result;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001132 case ISD::MULHS:
1133 {
1134 //MULHU - Ra<63>*Rb - Rb<63>*Ra
1135 Tmp1 = SelectExpr(N.getOperand(0));
1136 Tmp2 = SelectExpr(N.getOperand(1));
1137 Tmp3 = MakeReg(MVT::i64);
1138 BuildMI(BB, Alpha::UMULH, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
1139 unsigned V1 = MakeReg(MVT::i64);
1140 unsigned V2 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001141 BuildMI(BB, Alpha::CMOVGE, 3, V1).addReg(Tmp2).addReg(Alpha::R31)
1142 .addReg(Tmp1);
1143 BuildMI(BB, Alpha::CMOVGE, 3, V2).addReg(Tmp1).addReg(Alpha::R31)
1144 .addReg(Tmp2);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001145 unsigned IRes = MakeReg(MVT::i64);
1146 BuildMI(BB, Alpha::SUBQ, 2, IRes).addReg(Tmp3).addReg(V1);
1147 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(IRes).addReg(V2);
1148 return Result;
1149 }
Andrew Lenharth7332f3e2005-04-02 19:11:07 +00001150 case ISD::UNDEF: {
1151 BuildMI(BB, Alpha::IDEF, 0, Result);
1152 return Result;
1153 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001154
Andrew Lenharth032f2352005-02-22 21:59:48 +00001155 case ISD::DYNAMIC_STACKALLOC:
1156 // Generate both result values.
Andrew Lenharth3a7118d2005-02-23 17:33:42 +00001157 if (Result != notIn)
1158 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth032f2352005-02-22 21:59:48 +00001159 else
1160 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1161
1162 // FIXME: We are currently ignoring the requested alignment for handling
1163 // greater than the stack alignment. This will need to be revisited at some
1164 // point. Align = N.getOperand(2);
1165
1166 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1167 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1168 std::cerr << "Cannot allocate stack object with greater alignment than"
1169 << " the stack alignment yet!";
1170 abort();
1171 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001172
Andrew Lenharth032f2352005-02-22 21:59:48 +00001173 Select(N.getOperand(0));
1174 if (ConstantSDNode* CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
1175 {
1176 if (CN->getValue() < 32000)
1177 {
1178 BuildMI(BB, Alpha::LDA, 2, Alpha::R30)
1179 .addImm(-CN->getValue()).addReg(Alpha::R30);
1180 } else {
1181 Tmp1 = SelectExpr(N.getOperand(1));
1182 // Subtract size from stack pointer, thereby allocating some space.
1183 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1184 }
1185 } else {
1186 Tmp1 = SelectExpr(N.getOperand(1));
1187 // Subtract size from stack pointer, thereby allocating some space.
1188 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1189 }
1190
1191 // Put a pointer to the space into the result register, by copying the stack
1192 // pointer.
Andrew Lenharth7bc47022005-02-22 23:29:25 +00001193 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R30).addReg(Alpha::R30);
Andrew Lenharth032f2352005-02-22 21:59:48 +00001194 return Result;
1195
Andrew Lenharth02c318e2005-06-27 21:02:56 +00001196 case ISD::ConstantPool:
1197 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
1198 AlphaLowering.restoreGP(BB);
1199 Tmp2 = MakeReg(MVT::i64);
1200 BuildMI(BB, Alpha::LDAHr, 2, Tmp2).addConstantPoolIndex(Tmp1)
1201 .addReg(Alpha::R29);
1202 BuildMI(BB, Alpha::LDAr, 2, Result).addConstantPoolIndex(Tmp1)
1203 .addReg(Tmp2);
1204 return Result;
Andrew Lenharth2c594352005-01-29 15:42:07 +00001205
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001206 case ISD::FrameIndex:
Andrew Lenharth032f2352005-02-22 21:59:48 +00001207 BuildMI(BB, Alpha::LDA, 2, Result)
1208 .addFrameIndex(cast<FrameIndexSDNode>(N)->getIndex())
1209 .addReg(Alpha::F31);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001210 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001211
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001212 case ISD::EXTLOAD:
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001213 case ISD::ZEXTLOAD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001214 case ISD::SEXTLOAD:
Misha Brukman4633f1c2005-04-21 23:13:11 +00001215 case ISD::LOAD:
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001216 {
1217 // Make sure we generate both values.
1218 if (Result != notIn)
1219 ExprMap[N.getValue(1)] = notIn; // Generate the token
1220 else
1221 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001222
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001223 SDOperand Chain = N.getOperand(0);
1224 SDOperand Address = N.getOperand(1);
1225 Select(Chain);
1226
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001227 bool fpext = true;
1228
Andrew Lenharth03824012005-02-07 05:55:55 +00001229 if (opcode == ISD::LOAD)
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001230 switch (Node->getValueType(0)) {
1231 default: Node->dump(); assert(0 && "Bad load!");
1232 case MVT::i64: Opc = Alpha::LDQ; break;
1233 case MVT::f64: Opc = Alpha::LDT; break;
1234 case MVT::f32: Opc = Alpha::LDS; break;
1235 }
Andrew Lenharth03824012005-02-07 05:55:55 +00001236 else
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001237 switch (cast<MVTSDNode>(Node)->getExtraValueType()) {
1238 default: Node->dump(); assert(0 && "Bad sign extend!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001239 case MVT::i32: Opc = Alpha::LDL;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001240 assert(opcode != ISD::ZEXTLOAD && "Not sext"); break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001241 case MVT::i16: Opc = Alpha::LDWU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001242 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001243 case MVT::i1: //FIXME: Treat i1 as i8 since there are problems otherwise
Misha Brukman4633f1c2005-04-21 23:13:11 +00001244 case MVT::i8: Opc = Alpha::LDBU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001245 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001246 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001247
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001248 int i = 0, j = 0;
1249 if (EnableAlphaLSMark) {
1250 i = getValueOffset(dyn_cast<SrcValueSDNode>(N.getOperand(2))
1251 ->getValue());
1252 j = getFunctionOffset(BB->getParent()->getFunction());
Andrew Lenharthb69f3422005-06-22 17:19:45 +00001253 }
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001254 if (GlobalAddressSDNode *GASD =
1255 dyn_cast<GlobalAddressSDNode>(Address)) {
1256 if (GASD->getGlobal()->isExternal()) {
1257 Tmp1 = SelectExpr(Address);
1258 if (EnableAlphaLSMark)
1259 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
1260 BuildMI(BB, Opc, 2, Result).addImm(0).addReg(Tmp1);
1261 } else {
1262 Tmp1 = MakeReg(MVT::i64);
1263 AlphaLowering.restoreGP(BB);
1264 BuildMI(BB, Alpha::LDAHr, 2, Tmp1)
1265 .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29);
1266 if (EnableAlphaLSMark)
1267 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
1268 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1269 .addGlobalAddress(GASD->getGlobal()).addReg(Tmp1);
1270 }
1271 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001272 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001273 has_sym = true;
Andrew Lenharthfe895e32005-06-27 17:15:36 +00001274 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001275 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CP->getIndex())
1276 .addReg(Alpha::R29);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001277 if (EnableAlphaLSMark)
1278 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
1279 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1280 .addConstantPoolIndex(CP->getIndex()).addReg(Tmp1);
1281 } else if(Address.getOpcode() == ISD::FrameIndex) {
1282 if (EnableAlphaLSMark)
1283 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00001284 BuildMI(BB, Opc, 2, Result)
1285 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
1286 .addReg(Alpha::F31);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001287 } else {
1288 long offset;
1289 SelectAddr(Address, Tmp1, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001290 if (EnableAlphaLSMark)
1291 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001292 BuildMI(BB, Opc, 2, Result).addImm(offset).addReg(Tmp1);
1293 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001294 return Result;
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001295 }
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001296
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001297 case ISD::GlobalAddress:
1298 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001299 has_sym = true;
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001300
1301 if (EnableAlphaLSMark)
1302 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(0).addImm(0).addImm(getUID());
1303
1304 BuildMI(BB, Alpha::LDQl, 2, Result)
Andrew Lenharthc95d9842005-06-27 21:11:40 +00001305 .addGlobalAddress(cast<GlobalAddressSDNode>(N)->getGlobal())
1306 .addReg(Alpha::R29);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001307 return Result;
1308
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001309 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001310 case ISD::CALL:
1311 {
1312 Select(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001313
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001314 // The chain for this call is now lowered.
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001315 ExprMap.insert(std::make_pair(N.getValue(Node->getNumValues()-1), notIn));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001316
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001317 //grab the arguments
1318 std::vector<unsigned> argvregs;
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001319 //assert(Node->getNumOperands() < 8 && "Only 6 args supported");
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001320 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001321 argvregs.push_back(SelectExpr(N.getOperand(i)));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001322
Andrew Lenharth684f2292005-01-30 00:35:27 +00001323 //in reg args
1324 for(int i = 0, e = std::min(6, (int)argvregs.size()); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001325 {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001326 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001327 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +00001328 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001329 Alpha::F19, Alpha::F20, Alpha::F21};
1330 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001331 default:
1332 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001333 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001334 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001335 N.getOperand(i+2).getValueType() << "\n";
1336 assert(0 && "Unknown value type for call");
1337 case MVT::i1:
1338 case MVT::i8:
1339 case MVT::i16:
1340 case MVT::i32:
1341 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001342 BuildMI(BB, Alpha::BIS, 2, args_int[i]).addReg(argvregs[i])
1343 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001344 break;
1345 case MVT::f32:
1346 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001347 BuildMI(BB, Alpha::CPYS, 2, args_float[i]).addReg(argvregs[i])
1348 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001349 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001350 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001351 }
Andrew Lenharth684f2292005-01-30 00:35:27 +00001352 //in mem args
1353 for (int i = 6, e = argvregs.size(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001354 {
1355 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001356 default:
1357 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001358 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001359 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001360 N.getOperand(i+2).getValueType() << "\n";
1361 assert(0 && "Unknown value type for call");
1362 case MVT::i1:
1363 case MVT::i8:
1364 case MVT::i16:
1365 case MVT::i32:
1366 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001367 BuildMI(BB, Alpha::STQ, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1368 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001369 break;
1370 case MVT::f32:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001371 BuildMI(BB, Alpha::STS, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1372 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001373 break;
1374 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001375 BuildMI(BB, Alpha::STT, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1376 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001377 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001378 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001379 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001380 //build the right kind of call
1381 if (GlobalAddressSDNode *GASD =
Misha Brukman4633f1c2005-04-21 23:13:11 +00001382 dyn_cast<GlobalAddressSDNode>(N.getOperand(1)))
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001383 {
Andrew Lenharthc24b5372005-04-13 17:17:28 +00001384 if (GASD->getGlobal()->isExternal()) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001385 //use safe calling convention
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001386 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001387 has_sym = true;
Andrew Lenharthc24b5372005-04-13 17:17:28 +00001388 BuildMI(BB, Alpha::CALL, 1).addGlobalAddress(GASD->getGlobal());
1389 } else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001390 //use PC relative branch call
Andrew Lenharth1e0d9bd2005-04-14 17:34:20 +00001391 AlphaLowering.restoreGP(BB);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001392 BuildMI(BB, Alpha::BSR, 1, Alpha::R26)
1393 .addGlobalAddress(GASD->getGlobal(),true);
Andrew Lenharthc24b5372005-04-13 17:17:28 +00001394 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001395 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001396 else if (ExternalSymbolSDNode *ESSDN =
Misha Brukman4633f1c2005-04-21 23:13:11 +00001397 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1)))
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001398 {
1399 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001400 has_sym = true;
Andrew Lenharthba05ad62005-03-30 18:22:52 +00001401 BuildMI(BB, Alpha::CALL, 1).addExternalSymbol(ESSDN->getSymbol(), true);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001402 } else {
1403 //no need to restore GP as we are doing an indirect call
1404 Tmp1 = SelectExpr(N.getOperand(1));
1405 BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp1).addReg(Tmp1);
1406 BuildMI(BB, Alpha::JSR, 2, Alpha::R26).addReg(Alpha::R27).addImm(0);
1407 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001408
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001409 //push the result into a virtual register
Misha Brukman4633f1c2005-04-21 23:13:11 +00001410
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001411 switch (Node->getValueType(0)) {
1412 default: Node->dump(); assert(0 && "Unknown value type for call result!");
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001413 case MVT::Other: return notIn;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001414 case MVT::i1:
1415 case MVT::i8:
1416 case MVT::i16:
1417 case MVT::i32:
1418 case MVT::i64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001419 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R0).addReg(Alpha::R0);
1420 break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001421 case MVT::f32:
1422 case MVT::f64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001423 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F0).addReg(Alpha::F0);
1424 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001425 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001426 return Result+N.ResNo;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001427 }
1428
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001429 case ISD::SIGN_EXTEND_INREG:
1430 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001431 //do SDIV opt for all levels of ints if not dividing by a constant
1432 if (EnableAlphaIDIV && N.getOperand(0).getOpcode() == ISD::SDIV
1433 && N.getOperand(0).getOperand(1).getOpcode() != ISD::Constant)
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001434 {
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001435 unsigned Tmp4 = MakeReg(MVT::f64);
1436 unsigned Tmp5 = MakeReg(MVT::f64);
1437 unsigned Tmp6 = MakeReg(MVT::f64);
1438 unsigned Tmp7 = MakeReg(MVT::f64);
1439 unsigned Tmp8 = MakeReg(MVT::f64);
1440 unsigned Tmp9 = MakeReg(MVT::f64);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001441
1442 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1443 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1444 MoveInt2FP(Tmp1, Tmp4, true);
1445 MoveInt2FP(Tmp2, Tmp5, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001446 BuildMI(BB, Alpha::CVTQT, 1, Tmp6).addReg(Tmp4);
1447 BuildMI(BB, Alpha::CVTQT, 1, Tmp7).addReg(Tmp5);
1448 BuildMI(BB, Alpha::DIVT, 2, Tmp8).addReg(Tmp6).addReg(Tmp7);
1449 BuildMI(BB, Alpha::CVTTQ, 1, Tmp9).addReg(Tmp8);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001450 MoveFP2Int(Tmp9, Result, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001451 return Result;
1452 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001453
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001454 //Alpha has instructions for a bunch of signed 32 bit stuff
1455 if( dyn_cast<MVTSDNode>(Node)->getExtraValueType() == MVT::i32)
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001456 {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001457 switch (N.getOperand(0).getOpcode()) {
1458 case ISD::ADD:
1459 case ISD::SUB:
1460 case ISD::MUL:
1461 {
1462 bool isAdd = N.getOperand(0).getOpcode() == ISD::ADD;
1463 bool isMul = N.getOperand(0).getOpcode() == ISD::MUL;
1464 //FIXME: first check for Scaled Adds and Subs!
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001465 ConstantSDNode* CSD = NULL;
1466 if(!isMul && N.getOperand(0).getOperand(0).getOpcode() == ISD::SHL &&
1467 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(0).getOperand(1))) &&
1468 (CSD->getValue() == 2 || CSD->getValue() == 3))
1469 {
1470 bool use4 = CSD->getValue() == 2;
1471 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
1472 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1473 BuildMI(BB, isAdd?(use4?Alpha::S4ADDL:Alpha::S8ADDL):(use4?Alpha::S4SUBL:Alpha::S8SUBL),
1474 2,Result).addReg(Tmp1).addReg(Tmp2);
1475 }
1476 else if(isAdd && N.getOperand(0).getOperand(1).getOpcode() == ISD::SHL &&
1477 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1).getOperand(1))) &&
1478 (CSD->getValue() == 2 || CSD->getValue() == 3))
1479 {
1480 bool use4 = CSD->getValue() == 2;
1481 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
1482 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1483 BuildMI(BB, use4?Alpha::S4ADDL:Alpha::S8ADDL, 2,Result).addReg(Tmp1).addReg(Tmp2);
1484 }
1485 else if(N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001486 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue() <= 255)
1487 { //Normal imm add/sub
1488 Opc = isAdd ? Alpha::ADDLi : (isMul ? Alpha::MULLi : Alpha::SUBLi);
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001489 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001490 Tmp2 = cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue();
1491 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001492 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001493 else
1494 { //Normal add/sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001495 Opc = isAdd ? Alpha::ADDL : (isMul ? Alpha::MULL : Alpha::SUBL);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001496 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001497 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001498 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1499 }
1500 return Result;
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001501 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001502 default: break; //Fall Though;
1503 }
1504 } //Every thing else fall though too, including unhandled opcodes above
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001505 Tmp1 = SelectExpr(N.getOperand(0));
1506 MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node);
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001507 //std::cerr << "SrcT: " << MVN->getExtraValueType() << "\n";
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001508 switch(MVN->getExtraValueType())
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001509 {
1510 default:
1511 Node->dump();
1512 assert(0 && "Sign Extend InReg not there yet");
1513 break;
1514 case MVT::i32:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001515 {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001516 BuildMI(BB, Alpha::ADDLi, 2, Result).addReg(Tmp1).addImm(0);
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001517 break;
1518 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001519 case MVT::i16:
1520 BuildMI(BB, Alpha::SEXTW, 1, Result).addReg(Tmp1);
1521 break;
1522 case MVT::i8:
1523 BuildMI(BB, Alpha::SEXTB, 1, Result).addReg(Tmp1);
1524 break;
Andrew Lenharthebce5042005-02-12 19:35:12 +00001525 case MVT::i1:
1526 Tmp2 = MakeReg(MVT::i64);
1527 BuildMI(BB, Alpha::ANDi, 2, Tmp2).addReg(Tmp1).addImm(1);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001528 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp2);
Andrew Lenharthebce5042005-02-12 19:35:12 +00001529 break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001530 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001531 return Result;
1532 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001533
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001534 case ISD::SETCC:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001535 {
1536 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
1537 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
Andrew Lenharth694c2982005-06-26 23:01:11 +00001538 bool isConst = false;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001539 int dir;
Misha Brukman7847fca2005-04-22 17:54:37 +00001540
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001541 //Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001542 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001543 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth694c2982005-06-26 23:01:11 +00001544 isConst = true;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001545
1546 switch (SetCC->getCondition()) {
1547 default: Node->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharth694c2982005-06-26 23:01:11 +00001548 case ISD::SETEQ:
1549 Opc = isConst ? Alpha::CMPEQi : Alpha::CMPEQ; dir=1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001550 case ISD::SETLT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001551 Opc = isConst ? Alpha::CMPLTi : Alpha::CMPLT; dir = 1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001552 case ISD::SETLE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001553 Opc = isConst ? Alpha::CMPLEi : Alpha::CMPLE; dir = 1; break;
1554 case ISD::SETGT: Opc = Alpha::CMPLT; dir = 2; break;
1555 case ISD::SETGE: Opc = Alpha::CMPLE; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001556 case ISD::SETULT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001557 Opc = isConst ? Alpha::CMPULTi : Alpha::CMPULT; dir = 1; break;
1558 case ISD::SETUGT: Opc = Alpha::CMPULT; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001559 case ISD::SETULE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001560 Opc = isConst ? Alpha::CMPULEi : Alpha::CMPULE; dir = 1; break;
1561 case ISD::SETUGE: Opc = Alpha::CMPULE; dir = 2; break;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001562 case ISD::SETNE: {//Handle this one special
1563 //std::cerr << "Alpha does not have a setne.\n";
1564 //abort();
1565 Tmp1 = SelectExpr(N.getOperand(0));
1566 Tmp2 = SelectExpr(N.getOperand(1));
1567 Tmp3 = MakeReg(MVT::i64);
1568 BuildMI(BB, Alpha::CMPEQ, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001569 //Remeber we have the Inv for this CC
1570 CCInvMap[N] = Tmp3;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001571 //and invert
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001572 BuildMI(BB, Alpha::CMPEQ, 2, Result).addReg(Alpha::R31).addReg(Tmp3);
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001573 return Result;
1574 }
1575 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001576 if (dir == 1) {
1577 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001578 if (isConst) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001579 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1580 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1581 } else {
1582 Tmp2 = SelectExpr(N.getOperand(1));
1583 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1584 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001585 } else { //if (dir == 2) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001586 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001587 Tmp2 = SelectExpr(N.getOperand(0));
1588 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001589 }
1590 } else {
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001591 //do the comparison
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001592 Tmp1 = MakeReg(MVT::f64);
1593 bool inv = SelectFPSetCC(N, Tmp1);
1594
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001595 //now arrange for Result (int) to have a 1 or 0
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001596 Tmp2 = MakeReg(MVT::i64);
1597 BuildMI(BB, Alpha::ADDQi, 2, Tmp2).addReg(Alpha::R31).addImm(1);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001598 Opc = inv?Alpha::CMOVNEi_FP:Alpha::CMOVEQi_FP;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001599 BuildMI(BB, Opc, 3, Result).addReg(Tmp2).addImm(0).addReg(Tmp1);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001600 }
Andrew Lenharth9818c052005-02-05 13:19:12 +00001601 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001602 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001603 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001604
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001605 case ISD::CopyFromReg:
1606 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001607 ++count_ins;
1608
Andrew Lenharth40831c52005-01-28 06:57:18 +00001609 // Make sure we generate both values.
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001610 if (Result != notIn)
Misha Brukman7847fca2005-04-22 17:54:37 +00001611 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth40831c52005-01-28 06:57:18 +00001612 else
Misha Brukman7847fca2005-04-22 17:54:37 +00001613 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001614
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001615 SDOperand Chain = N.getOperand(0);
1616
1617 Select(Chain);
1618 unsigned r = dyn_cast<RegSDNode>(Node)->getReg();
1619 //std::cerr << "CopyFromReg " << Result << " = " << r << "\n";
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001620 if (isFP)
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001621 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(r).addReg(r);
1622 else
1623 BuildMI(BB, Alpha::BIS, 2, Result).addReg(r).addReg(r);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001624 return Result;
1625 }
1626
Misha Brukman4633f1c2005-04-21 23:13:11 +00001627 //Most of the plain arithmetic and logic share the same form, and the same
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001628 //constant immediate test
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001629 case ISD::XOR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001630 //Match Not
1631 if (N.getOperand(1).getOpcode() == ISD::Constant &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001632 cast<ConstantSDNode>(N.getOperand(1))->getSignExtended() == -1)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001633 {
Misha Brukman7847fca2005-04-22 17:54:37 +00001634 Tmp1 = SelectExpr(N.getOperand(0));
1635 BuildMI(BB, Alpha::ORNOT, 2, Result).addReg(Alpha::R31).addReg(Tmp1);
1636 return Result;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001637 }
1638 //Fall through
1639 case ISD::AND:
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001640 //handle zap
1641 if (opcode == ISD::AND && N.getOperand(1).getOpcode() == ISD::Constant)
1642 {
1643 uint64_t k = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1644 unsigned int build = 0;
1645 for(int i = 0; i < 8; ++i)
1646 {
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001647 if ((k & 0x00FF) == 0x00FF)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001648 build |= 1 << i;
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001649 else if ((k & 0x00FF) != 0)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001650 { build = 0; break; }
1651 k >>= 8;
1652 }
1653 if (build)
1654 {
1655 Tmp1 = SelectExpr(N.getOperand(0));
1656 BuildMI(BB, Alpha::ZAPNOTi, 2, Result).addReg(Tmp1).addImm(build);
1657 return Result;
1658 }
1659 }
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001660 case ISD::OR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001661 //Check operand(0) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001662 if (N.getOperand(0).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001663 N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001664 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getSignExtended()
1665 == -1) {
1666 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001667 case ISD::AND: Opc = Alpha::BIC; break;
1668 case ISD::OR: Opc = Alpha::ORNOT; break;
1669 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001670 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001671 Tmp1 = SelectExpr(N.getOperand(1));
1672 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1673 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1674 return Result;
1675 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001676 //Check operand(1) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001677 if (N.getOperand(1).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001678 N.getOperand(1).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001679 cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getSignExtended()
1680 == -1) {
1681 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001682 case ISD::AND: Opc = Alpha::BIC; break;
1683 case ISD::OR: Opc = Alpha::ORNOT; break;
1684 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001685 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001686 Tmp1 = SelectExpr(N.getOperand(0));
1687 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1688 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1689 return Result;
1690 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001691 //Fall through
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001692 case ISD::SHL:
1693 case ISD::SRL:
Andrew Lenharth2c594352005-01-29 15:42:07 +00001694 case ISD::SRA:
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001695 case ISD::MUL:
Andrew Lenharth40831c52005-01-28 06:57:18 +00001696 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth40831c52005-01-28 06:57:18 +00001697 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001698 {
1699 switch(opcode) {
1700 case ISD::AND: Opc = Alpha::ANDi; break;
1701 case ISD::OR: Opc = Alpha::BISi; break;
1702 case ISD::XOR: Opc = Alpha::XORi; break;
1703 case ISD::SHL: Opc = Alpha::SLi; break;
1704 case ISD::SRL: Opc = Alpha::SRLi; break;
1705 case ISD::SRA: Opc = Alpha::SRAi; break;
1706 case ISD::MUL: Opc = Alpha::MULQi; break;
1707 };
1708 Tmp1 = SelectExpr(N.getOperand(0));
1709 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1710 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1711 } else {
1712 switch(opcode) {
1713 case ISD::AND: Opc = Alpha::AND; break;
1714 case ISD::OR: Opc = Alpha::BIS; break;
1715 case ISD::XOR: Opc = Alpha::XOR; break;
1716 case ISD::SHL: Opc = Alpha::SL; break;
1717 case ISD::SRL: Opc = Alpha::SRL; break;
1718 case ISD::SRA: Opc = Alpha::SRA; break;
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001719 case ISD::MUL:
1720 Opc = isFP ? (DestType == MVT::f64 ? Alpha::MULT : Alpha::MULS)
1721 : Alpha::MULQ;
1722 break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001723 };
1724 Tmp1 = SelectExpr(N.getOperand(0));
1725 Tmp2 = SelectExpr(N.getOperand(1));
1726 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1727 }
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001728 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001729
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001730 case ISD::ADD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001731 case ISD::SUB:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001732 if (isFP) {
1733 ConstantFPSDNode *CN;
1734 if (opcode == ISD::ADD)
1735 Opc = DestType == MVT::f64 ? Alpha::ADDT : Alpha::ADDS;
1736 else
1737 Opc = DestType == MVT::f64 ? Alpha::SUBT : Alpha::SUBS;
1738 if (opcode == ISD::SUB
1739 && (CN = dyn_cast<ConstantFPSDNode>(N.getOperand(0)))
1740 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1741 {
1742 Tmp2 = SelectExpr(N.getOperand(1));
1743 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp2).addReg(Tmp2);
1744 } else {
1745 Tmp1 = SelectExpr(N.getOperand(0));
1746 Tmp2 = SelectExpr(N.getOperand(1));
1747 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1748 }
1749 return Result;
1750 } else {
Andrew Lenharth40831c52005-01-28 06:57:18 +00001751 bool isAdd = opcode == ISD::ADD;
1752
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001753 //first check for Scaled Adds and Subs!
1754 //Valid for add and sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001755 ConstantSDNode* CSD = NULL;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001756 if(N.getOperand(0).getOpcode() == ISD::SHL &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001757 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) &&
1758 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001759 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001760 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001761 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001762 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) && CSD->getValue() <= 255)
1763 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1764 2, Result).addReg(Tmp2).addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001765 else {
1766 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001767 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1768 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001769 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001770 }
1771 //Position prevents subs
Andrew Lenharth273a1f92005-04-07 14:18:13 +00001772 else if(N.getOperand(1).getOpcode() == ISD::SHL && isAdd &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001773 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) &&
1774 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001775 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001776 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001777 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001778 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(0))) && CSD->getValue() <= 255)
1779 BuildMI(BB, use4?Alpha::S4ADDQi:Alpha::S8ADDQi, 2, Result).addReg(Tmp2)
1780 .addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001781 else {
1782 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001783 BuildMI(BB, use4?Alpha::S4ADDQ:Alpha::S8ADDQ, 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001784 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001785 }
1786 //small addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001787 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1788 CSD->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001789 { //Normal imm add/sub
1790 Opc = isAdd ? Alpha::ADDQi : Alpha::SUBQi;
1791 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001792 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CSD->getValue());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001793 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001794 //larger addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001795 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1796 CSD->getSignExtended() <= 32767 &&
1797 CSD->getSignExtended() >= -32767)
Andrew Lenharth74d00d82005-03-02 17:23:03 +00001798 { //LDA
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001799 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001800 Tmp2 = (long)CSD->getSignExtended();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001801 if (!isAdd)
1802 Tmp2 = -Tmp2;
1803 BuildMI(BB, Alpha::LDA, 2, Result).addImm(Tmp2).addReg(Tmp1);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001804 }
1805 //give up and do the operation
1806 else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001807 //Normal add/sub
1808 Opc = isAdd ? Alpha::ADDQ : Alpha::SUBQ;
1809 Tmp1 = SelectExpr(N.getOperand(0));
1810 Tmp2 = SelectExpr(N.getOperand(1));
1811 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1812 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001813 return Result;
1814 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001815
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001816 case ISD::SDIV:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001817 if (isFP) {
1818 Tmp1 = SelectExpr(N.getOperand(0));
1819 Tmp2 = SelectExpr(N.getOperand(1));
1820 BuildMI(BB, DestType == MVT::f64 ? Alpha::DIVT : Alpha::DIVS, 2, Result)
1821 .addReg(Tmp1).addReg(Tmp2);
1822 } else {
Andrew Lenhartha565c272005-04-06 22:03:13 +00001823 ConstantSDNode* CSD;
1824 //check if we can convert into a shift!
1825 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
1826 (int64_t)CSD->getSignExtended() != 0 &&
1827 ExactLog2(abs((int64_t)CSD->getSignExtended())) != 0)
1828 {
1829 unsigned k = ExactLog2(abs(CSD->getSignExtended()));
1830 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenhartha565c272005-04-06 22:03:13 +00001831 if (k == 1)
1832 Tmp2 = Tmp1;
1833 else
1834 {
1835 Tmp2 = MakeReg(MVT::i64);
1836 BuildMI(BB, Alpha::SRAi, 2, Tmp2).addReg(Tmp1).addImm(k - 1);
1837 }
1838 Tmp3 = MakeReg(MVT::i64);
1839 BuildMI(BB, Alpha::SRLi, 2, Tmp3).addReg(Tmp2).addImm(64-k);
1840 unsigned Tmp4 = MakeReg(MVT::i64);
1841 BuildMI(BB, Alpha::ADDQ, 2, Tmp4).addReg(Tmp3).addReg(Tmp1);
1842 if ((int64_t)CSD->getSignExtended() > 0)
1843 BuildMI(BB, Alpha::SRAi, 2, Result).addReg(Tmp4).addImm(k);
1844 else
1845 {
1846 unsigned Tmp5 = MakeReg(MVT::i64);
1847 BuildMI(BB, Alpha::SRAi, 2, Tmp5).addReg(Tmp4).addImm(k);
1848 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp5);
1849 }
1850 return Result;
1851 }
1852 }
1853 //Else fall through
1854
1855 case ISD::UDIV:
1856 {
1857 ConstantSDNode* CSD;
1858 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
1859 ((int64_t)CSD->getSignExtended() >= 2 ||
1860 (int64_t)CSD->getSignExtended() <= -2))
1861 {
1862 // If this is a divide by constant, we can emit code using some magic
1863 // constants to implement it as a multiply instead.
1864 ExprMap.erase(N);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001865 if (opcode == ISD::SDIV)
Andrew Lenhartha565c272005-04-06 22:03:13 +00001866 return SelectExpr(BuildSDIVSequence(N));
1867 else
1868 return SelectExpr(BuildUDIVSequence(N));
1869 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001870 }
1871 //else fall though
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001872 case ISD::UREM:
Andrew Lenharth02981182005-01-26 01:24:38 +00001873 case ISD::SREM:
Misha Brukman4633f1c2005-04-21 23:13:11 +00001874 //FIXME: alpha really doesn't support any of these operations,
Andrew Lenharth40831c52005-01-28 06:57:18 +00001875 // the ops are expanded into special library calls with
1876 // special calling conventions
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001877 //Restore GP because it is a call after all...
Andrew Lenharth40831c52005-01-28 06:57:18 +00001878 switch(opcode) {
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001879 case ISD::UREM: Opc = Alpha::REMQU; break;
1880 case ISD::SREM: Opc = Alpha::REMQ; break;
1881 case ISD::UDIV: Opc = Alpha::DIVQU; break;
1882 case ISD::SDIV: Opc = Alpha::DIVQ; break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001883 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001884 Tmp1 = SelectExpr(N.getOperand(0));
1885 Tmp2 = SelectExpr(N.getOperand(1));
Andrew Lenharth33819132005-03-04 20:09:23 +00001886 //set up regs explicitly (helps Reg alloc)
1887 BuildMI(BB, Alpha::BIS, 2, Alpha::R24).addReg(Tmp1).addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001888 BuildMI(BB, Alpha::BIS, 2, Alpha::R25).addReg(Tmp2).addReg(Tmp2);
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001889 AlphaLowering.restoreGP(BB);
Andrew Lenharth33819132005-03-04 20:09:23 +00001890 BuildMI(BB, Opc, 2).addReg(Alpha::R24).addReg(Alpha::R25);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001891 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R27).addReg(Alpha::R27);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001892 return Result;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001893
Andrew Lenharthe76797c2005-02-01 20:40:27 +00001894 case ISD::FP_TO_UINT:
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001895 case ISD::FP_TO_SINT:
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001896 {
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001897 assert (DestType == MVT::i64 && "only quads can be loaded to");
1898 MVT::ValueType SrcType = N.getOperand(0).getValueType();
Andrew Lenharth03824012005-02-07 05:55:55 +00001899 assert (SrcType == MVT::f32 || SrcType == MVT::f64);
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001900 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001901 if (SrcType == MVT::f32)
Misha Brukman7847fca2005-04-22 17:54:37 +00001902 {
1903 Tmp2 = MakeReg(MVT::f64);
1904 BuildMI(BB, Alpha::CVTST, 1, Tmp2).addReg(Tmp1);
1905 Tmp1 = Tmp2;
1906 }
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001907 Tmp2 = MakeReg(MVT::f64);
1908 BuildMI(BB, Alpha::CVTTQ, 1, Tmp2).addReg(Tmp1);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001909 MoveFP2Int(Tmp2, Result, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001910
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001911 return Result;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001912 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001913
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001914 case ISD::SELECT:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001915 if (isFP) {
1916 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1917 unsigned TV = SelectExpr(N.getOperand(1)); //Use if TRUE
1918 unsigned FV = SelectExpr(N.getOperand(2)); //Use if FALSE
1919
1920 SDOperand CC = N.getOperand(0);
1921 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
1922
1923 if (CC.getOpcode() == ISD::SETCC &&
1924 !MVT::isInteger(SetCC->getOperand(0).getValueType()))
1925 { //FP Setcc -> Select yay!
1926
1927
1928 //for a cmp b: c = a - b;
1929 //a = b: c = 0
1930 //a < b: c < 0
1931 //a > b: c > 0
1932
1933 bool invTest = false;
1934 unsigned Tmp3;
1935
1936 ConstantFPSDNode *CN;
1937 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1938 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1939 Tmp3 = SelectExpr(SetCC->getOperand(0));
1940 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1941 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1942 {
1943 Tmp3 = SelectExpr(SetCC->getOperand(1));
1944 invTest = true;
1945 }
1946 else
1947 {
1948 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1949 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1950 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1951 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1952 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1953 .addReg(Tmp1).addReg(Tmp2);
1954 }
1955
1956 switch (SetCC->getCondition()) {
1957 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
1958 case ISD::SETEQ: Opc = invTest ? Alpha::FCMOVNE : Alpha::FCMOVEQ; break;
1959 case ISD::SETLT: Opc = invTest ? Alpha::FCMOVGT : Alpha::FCMOVLT; break;
1960 case ISD::SETLE: Opc = invTest ? Alpha::FCMOVGE : Alpha::FCMOVLE; break;
1961 case ISD::SETGT: Opc = invTest ? Alpha::FCMOVLT : Alpha::FCMOVGT; break;
1962 case ISD::SETGE: Opc = invTest ? Alpha::FCMOVLE : Alpha::FCMOVGE; break;
1963 case ISD::SETNE: Opc = invTest ? Alpha::FCMOVEQ : Alpha::FCMOVNE; break;
1964 }
1965 BuildMI(BB, Opc, 3, Result).addReg(FV).addReg(TV).addReg(Tmp3);
1966 return Result;
1967 }
1968 else
1969 {
1970 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1971 BuildMI(BB, Alpha::FCMOVEQ_INT, 3, Result).addReg(TV).addReg(FV)
1972 .addReg(Tmp1);
1973// // Spill the cond to memory and reload it from there.
1974// unsigned Tmp4 = MakeReg(MVT::f64);
1975// MoveIntFP(Tmp1, Tmp4, true);
1976// //now ideally, we don't have to do anything to the flag...
1977// // Get the condition into the zero flag.
1978// BuildMI(BB, Alpha::FCMOVEQ, 3, Result).addReg(TV).addReg(FV).addReg(Tmp4);
1979 return Result;
1980 }
1981 } else {
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001982 //FIXME: look at parent to decide if intCC can be folded, or if setCC(FP)
1983 //and can save stack use
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001984 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001985 //Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
1986 //Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001987 // Get the condition into the zero flag.
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001988 //BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001989
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001990 SDOperand CC = N.getOperand(0);
1991 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
1992
Misha Brukman4633f1c2005-04-21 23:13:11 +00001993 if (CC.getOpcode() == ISD::SETCC &&
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001994 !MVT::isInteger(SetCC->getOperand(0).getValueType()))
1995 { //FP Setcc -> Int Select
Misha Brukman7847fca2005-04-22 17:54:37 +00001996 Tmp1 = MakeReg(MVT::f64);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001997 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
1998 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Misha Brukman7847fca2005-04-22 17:54:37 +00001999 bool inv = SelectFPSetCC(CC, Tmp1);
2000 BuildMI(BB, inv?Alpha::CMOVNE_FP:Alpha::CMOVEQ_FP, 2, Result)
2001 .addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
2002 return Result;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002003 }
2004 if (CC.getOpcode() == ISD::SETCC) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002005 //Int SetCC -> Select
2006 //Dropping the CC is only useful if we are comparing to 0
2007 if((SetCC->getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth694c2982005-06-26 23:01:11 +00002008 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0))
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002009 {
2010 //figure out a few things
Andrew Lenharth694c2982005-06-26 23:01:11 +00002011 bool useImm = N.getOperand(2).getOpcode() == ISD::Constant &&
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002012 cast<ConstantSDNode>(N.getOperand(2))->getValue() <= 255;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002013
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002014 //Fix up CC
2015 ISD::CondCode cCode= SetCC->getCondition();
Andrew Lenharth694c2982005-06-26 23:01:11 +00002016 if (useImm) //Invert sense to get Imm field right
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002017 cCode = ISD::getSetCCInverse(cCode, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002018
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002019 //Choose the CMOV
2020 switch (cCode) {
2021 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002022 case ISD::SETEQ: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2023 case ISD::SETLT: Opc = useImm?Alpha::CMOVLTi:Alpha::CMOVLT; break;
2024 case ISD::SETLE: Opc = useImm?Alpha::CMOVLEi:Alpha::CMOVLE; break;
2025 case ISD::SETGT: Opc = useImm?Alpha::CMOVGTi:Alpha::CMOVGT; break;
2026 case ISD::SETGE: Opc = useImm?Alpha::CMOVGEi:Alpha::CMOVGE; break;
2027 case ISD::SETULT: assert(0 && "unsigned < 0 is never true"); break;
2028 case ISD::SETUGT: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
2029 //Technically you could have this CC
2030 case ISD::SETULE: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2031 case ISD::SETUGE: assert(0 && "unsgined >= 0 is always true"); break;
2032 case ISD::SETNE: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002033 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00002034 Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002035
Andrew Lenharth694c2982005-06-26 23:01:11 +00002036 if (useImm) {
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002037 Tmp3 = SelectExpr(N.getOperand(1)); //Use if FALSE
2038 BuildMI(BB, Opc, 2, Result).addReg(Tmp3)
Misha Brukman7847fca2005-04-22 17:54:37 +00002039 .addImm(cast<ConstantSDNode>(N.getOperand(2))->getValue())
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002040 .addReg(Tmp1);
2041 } else {
2042 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2043 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
2044 BuildMI(BB, Opc, 2, Result).addReg(Tmp3).addReg(Tmp2).addReg(Tmp1);
2045 }
2046 return Result;
2047 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002048 //Otherwise, fall though
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002049 }
2050 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002051 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2052 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002053 BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3)
2054 .addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002055
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002056 return Result;
2057 }
2058
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002059 case ISD::Constant:
2060 {
Andrew Lenharthc0513832005-03-29 19:24:04 +00002061 int64_t val = (int64_t)cast<ConstantSDNode>(N)->getValue();
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002062 if (val <= IMM_HIGH && val >= IMM_LOW) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002063 BuildMI(BB, Alpha::LDA, 2, Result).addImm(val).addReg(Alpha::R31);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002064 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002065 else if (val <= (int64_t)IMM_HIGH +(int64_t)IMM_HIGH* (int64_t)IMM_MULT &&
2066 val >= (int64_t)IMM_LOW + (int64_t)IMM_LOW * (int64_t)IMM_MULT) {
2067 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002068 BuildMI(BB, Alpha::LDAH, 2, Tmp1).addImm(getUpper16(val))
2069 .addReg(Alpha::R31);
Misha Brukman7847fca2005-04-22 17:54:37 +00002070 BuildMI(BB, Alpha::LDA, 2, Result).addImm(getLower16(val)).addReg(Tmp1);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002071 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002072 else {
2073 MachineConstantPool *CP = BB->getParent()->getConstantPool();
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002074 ConstantUInt *C =
2075 ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , val);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002076 unsigned CPI = CP->getConstantPoolIndex(C);
2077 AlphaLowering.restoreGP(BB);
Andrew Lenharthfe895e32005-06-27 17:15:36 +00002078 has_sym = true;
2079 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002080 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CPI)
2081 .addReg(Alpha::R29);
2082 BuildMI(BB, Alpha::LDQr, 2, Result).addConstantPoolIndex(CPI)
2083 .addReg(Tmp1);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002084 }
2085 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002086 }
Andrew Lenharthf4da9452005-06-29 12:49:51 +00002087 case ISD::FNEG:
2088 if(ISD::FABS == N.getOperand(0).getOpcode())
2089 {
2090 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2091 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
2092 } else {
2093 Tmp1 = SelectExpr(N.getOperand(0));
2094 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp1).addReg(Tmp1);
2095 }
2096 return Result;
2097
2098 case ISD::FABS:
2099 Tmp1 = SelectExpr(N.getOperand(0));
2100 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
2101 return Result;
2102
2103 case ISD::FP_ROUND:
2104 assert (DestType == MVT::f32 &&
2105 N.getOperand(0).getValueType() == MVT::f64 &&
2106 "only f64 to f32 conversion supported here");
2107 Tmp1 = SelectExpr(N.getOperand(0));
2108 BuildMI(BB, Alpha::CVTTS, 1, Result).addReg(Tmp1);
2109 return Result;
2110
2111 case ISD::FP_EXTEND:
2112 assert (DestType == MVT::f64 &&
2113 N.getOperand(0).getValueType() == MVT::f32 &&
2114 "only f32 to f64 conversion supported here");
2115 Tmp1 = SelectExpr(N.getOperand(0));
2116 BuildMI(BB, Alpha::CVTST, 1, Result).addReg(Tmp1);
2117 return Result;
2118
2119 case ISD::ConstantFP:
2120 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) {
2121 if (CN->isExactlyValue(+0.0)) {
2122 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31)
2123 .addReg(Alpha::F31);
2124 } else if ( CN->isExactlyValue(-0.0)) {
2125 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31)
2126 .addReg(Alpha::F31);
2127 } else {
2128 abort();
2129 }
2130 }
2131 return Result;
2132
2133 case ISD::SINT_TO_FP:
2134 {
2135 assert (N.getOperand(0).getValueType() == MVT::i64
2136 && "only quads can be loaded from");
2137 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
2138 Tmp2 = MakeReg(MVT::f64);
2139 MoveInt2FP(Tmp1, Tmp2, true);
2140 Opc = DestType == MVT::f64 ? Alpha::CVTQT : Alpha::CVTQS;
2141 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
2142 return Result;
2143 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002144 }
2145
2146 return 0;
2147}
2148
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002149void AlphaISel::Select(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002150 unsigned Tmp1, Tmp2, Opc;
Andrew Lenharth760270d2005-02-07 23:02:23 +00002151 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002152
Nate Begeman85fdeb22005-03-24 04:39:54 +00002153 if (!ExprMap.insert(std::make_pair(N, notIn)).second)
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002154 return; // Already selected.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002155
2156 SDNode *Node = N.Val;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002157
Andrew Lenharth760270d2005-02-07 23:02:23 +00002158 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002159
2160 default:
2161 Node->dump(); std::cerr << "\n";
2162 assert(0 && "Node not handled yet!");
2163
2164 case ISD::BRCOND: {
Andrew Lenharth445171a2005-02-08 00:40:03 +00002165 SelectBranchCC(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002166 return;
2167 }
2168
2169 case ISD::BR: {
2170 MachineBasicBlock *Dest =
2171 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
2172
2173 Select(N.getOperand(0));
2174 BuildMI(BB, Alpha::BR, 1, Alpha::R31).addMBB(Dest);
2175 return;
2176 }
2177
2178 case ISD::ImplicitDef:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002179 ++count_ins;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002180 Select(N.getOperand(0));
2181 BuildMI(BB, Alpha::IDEF, 0, cast<RegSDNode>(N)->getReg());
2182 return;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002183
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002184 case ISD::EntryToken: return; // Noop
2185
2186 case ISD::TokenFactor:
2187 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
2188 Select(Node->getOperand(i));
Misha Brukman4633f1c2005-04-21 23:13:11 +00002189
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002190 //N.Val->dump(); std::cerr << "\n";
2191 //assert(0 && "Node not handled yet!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00002192
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002193 return;
2194
2195 case ISD::CopyToReg:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002196 ++count_outs;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002197 Select(N.getOperand(0));
2198 Tmp1 = SelectExpr(N.getOperand(1));
2199 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002200
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002201 if (Tmp1 != Tmp2) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002202 if (N.getOperand(1).getValueType() == MVT::f64 ||
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002203 N.getOperand(1).getValueType() == MVT::f32)
Andrew Lenharth29219162005-02-07 06:31:44 +00002204 BuildMI(BB, Alpha::CPYS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2205 else
2206 BuildMI(BB, Alpha::BIS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002207 }
2208 return;
2209
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002210 case ISD::RET:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002211 ++count_outs;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002212 switch (N.getNumOperands()) {
2213 default:
2214 std::cerr << N.getNumOperands() << "\n";
2215 for (unsigned i = 0; i < N.getNumOperands(); ++i)
2216 std::cerr << N.getOperand(i).getValueType() << "\n";
2217 Node->dump();
2218 assert(0 && "Unknown return instruction!");
2219 case 2:
2220 Select(N.getOperand(0));
2221 Tmp1 = SelectExpr(N.getOperand(1));
2222 switch (N.getOperand(1).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002223 default: Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002224 assert(0 && "All other types should have been promoted!!");
2225 case MVT::f64:
2226 case MVT::f32:
2227 BuildMI(BB, Alpha::CPYS, 2, Alpha::F0).addReg(Tmp1).addReg(Tmp1);
2228 break;
2229 case MVT::i32:
2230 case MVT::i64:
2231 BuildMI(BB, Alpha::BIS, 2, Alpha::R0).addReg(Tmp1).addReg(Tmp1);
2232 break;
2233 }
2234 break;
2235 case 1:
2236 Select(N.getOperand(0));
2237 break;
2238 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002239 // Just emit a 'ret' instruction
Andrew Lenharth6968bff2005-06-27 23:24:11 +00002240 AlphaLowering.restoreRA(BB);
2241 BuildMI(BB, Alpha::RET, 1, Alpha::R31).addReg(Alpha::R26);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002242 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002243
Misha Brukman4633f1c2005-04-21 23:13:11 +00002244 case ISD::TRUNCSTORE:
2245 case ISD::STORE:
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002246 {
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00002247 SDOperand Chain = N.getOperand(0);
2248 SDOperand Value = N.getOperand(1);
2249 SDOperand Address = N.getOperand(2);
2250 Select(Chain);
2251
2252 Tmp1 = SelectExpr(Value); //value
Andrew Lenharth760270d2005-02-07 23:02:23 +00002253
2254 if (opcode == ISD::STORE) {
2255 switch(Value.getValueType()) {
2256 default: assert(0 && "unknown Type in store");
2257 case MVT::i64: Opc = Alpha::STQ; break;
2258 case MVT::f64: Opc = Alpha::STT; break;
2259 case MVT::f32: Opc = Alpha::STS; break;
2260 }
2261 } else { //ISD::TRUNCSTORE
2262 switch(cast<MVTSDNode>(Node)->getExtraValueType()) {
2263 default: assert(0 && "unknown Type in store");
2264 case MVT::i1: //FIXME: DAG does not promote this load
2265 case MVT::i8: Opc = Alpha::STB; break;
2266 case MVT::i16: Opc = Alpha::STW; break;
2267 case MVT::i32: Opc = Alpha::STL; break;
2268 }
Andrew Lenharth65838902005-02-06 16:22:15 +00002269 }
Andrew Lenharth760270d2005-02-07 23:02:23 +00002270
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002271 int i = 0, j = 0;
2272 if (EnableAlphaLSMark) {
2273 i =
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002274 getValueOffset(dyn_cast<SrcValueSDNode>(N.getOperand(3))->getValue());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002275 j = getFunctionOffset(BB->getParent()->getFunction());
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002276 }
2277
Andrew Lenharthfce587e2005-06-29 00:39:17 +00002278 if (GlobalAddressSDNode *GASD =
2279 dyn_cast<GlobalAddressSDNode>(Address)) {
2280 if (GASD->getGlobal()->isExternal()) {
2281 Tmp2 = SelectExpr(Address);
2282 if (EnableAlphaLSMark)
2283 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
2284 BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(0).addReg(Tmp2);
2285 } else {
2286 Tmp2 = MakeReg(MVT::i64);
2287 AlphaLowering.restoreGP(BB);
2288 BuildMI(BB, Alpha::LDAHr, 2, Tmp2)
2289 .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29);
2290 if (EnableAlphaLSMark)
2291 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
2292 BuildMI(BB, GetRelVersion(Opc), 3).addReg(Tmp1)
2293 .addGlobalAddress(GASD->getGlobal()).addReg(Tmp2);
2294 }
2295 } else if(Address.getOpcode() == ISD::FrameIndex) {
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002296 if (EnableAlphaLSMark)
2297 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00002298 BuildMI(BB, Opc, 3).addReg(Tmp1)
2299 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
2300 .addReg(Alpha::F31);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002301 } else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002302 long offset;
2303 SelectAddr(Address, Tmp2, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002304 if (EnableAlphaLSMark)
2305 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002306 BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(offset).addReg(Tmp2);
2307 }
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002308 return;
2309 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002310
2311 case ISD::EXTLOAD:
2312 case ISD::SEXTLOAD:
2313 case ISD::ZEXTLOAD:
2314 case ISD::LOAD:
2315 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00002316 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002317 case ISD::CALL:
Andrew Lenharth032f2352005-02-22 21:59:48 +00002318 case ISD::DYNAMIC_STACKALLOC:
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002319 ExprMap.erase(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002320 SelectExpr(N);
2321 return;
2322
Chris Lattner16cd04d2005-05-12 23:24:06 +00002323 case ISD::CALLSEQ_START:
2324 case ISD::CALLSEQ_END:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002325 Select(N.getOperand(0));
2326 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002327
Chris Lattner16cd04d2005-05-12 23:24:06 +00002328 Opc = N.getOpcode() == ISD::CALLSEQ_START ? Alpha::ADJUSTSTACKDOWN :
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002329 Alpha::ADJUSTSTACKUP;
2330 BuildMI(BB, Opc, 1).addImm(Tmp1);
2331 return;
Andrew Lenharth95762122005-03-31 21:24:06 +00002332
2333 case ISD::PCMARKER:
2334 Select(N.getOperand(0)); //Chain
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002335 BuildMI(BB, Alpha::PCLABEL, 2)
2336 .addImm( cast<ConstantSDNode>(N.getOperand(1))->getValue());
Andrew Lenharth95762122005-03-31 21:24:06 +00002337 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002338 }
2339 assert(0 && "Should not be reached!");
2340}
2341
2342
2343/// createAlphaPatternInstructionSelector - This pass converts an LLVM function
2344/// into a machine code representation using pattern matching and a machine
2345/// description file.
2346///
2347FunctionPass *llvm::createAlphaPatternInstructionSelector(TargetMachine &TM) {
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002348 return new AlphaISel(TM);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002349}
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00002350