blob: 53ee32601f2dfa294592859fc4b1757f718cd0fa [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCFrameLowering.h - Define frame lowering for PowerPC --*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Nate Begemanca068e82004-08-14 22:16:36 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Nate Begemanca068e82004-08-14 22:16:36 +00008//===----------------------------------------------------------------------===//
9//
10//
Nate Begeman21e463b2005-10-16 05:39:50 +000011//===----------------------------------------------------------------------===//
Nate Begemanca068e82004-08-14 22:16:36 +000012
13#ifndef POWERPC_FRAMEINFO_H
14#define POWERPC_FRAMEINFO_H
15
Chris Lattner26689592005-10-14 23:51:18 +000016#include "PPC.h"
Tilmann Schellerffd02002009-07-03 06:45:56 +000017#include "PPCSubtarget.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000018#include "llvm/ADT/STLExtras.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000019#include "llvm/Target/TargetFrameLowering.h"
Nate Begemanca068e82004-08-14 22:16:36 +000020#include "llvm/Target/TargetMachine.h"
Nate Begemanca068e82004-08-14 22:16:36 +000021
22namespace llvm {
Anton Korobeynikov33464912010-11-15 00:06:54 +000023 class PPCSubtarget;
Nate Begemanca068e82004-08-14 22:16:36 +000024
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000025class PPCFrameLowering: public TargetFrameLowering {
Anton Korobeynikov33464912010-11-15 00:06:54 +000026 const PPCSubtarget &Subtarget;
Misha Brukmanb5f662f2005-04-21 23:30:14 +000027
Nate Begemanca068e82004-08-14 22:16:36 +000028public:
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000029 PPCFrameLowering(const PPCSubtarget &sti)
Hal Finkel9a79b322013-01-30 23:43:27 +000030 : TargetFrameLowering(TargetFrameLowering::StackGrowsDown,
31 (sti.hasQPX() || sti.isBGQ()) ? 32 : 16, 0),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000032 Subtarget(sti) {
Nate Begemanca068e82004-08-14 22:16:36 +000033 }
34
Hal Finkel0cfb42a2013-03-15 05:06:04 +000035 unsigned determineFrameLayout(MachineFunction &MF,
36 bool UpdateMF = true,
37 bool UseEstimate = false) const;
Anton Korobeynikov33464912010-11-15 00:06:54 +000038
39 /// emitProlog/emitEpilog - These methods insert prolog and epilog code into
40 /// the function.
41 void emitPrologue(MachineFunction &MF) const;
42 void emitEpilogue(MachineFunction &MF, MachineBasicBlock &MBB) const;
43
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000044 bool hasFP(const MachineFunction &MF) const;
Anton Korobeynikovc8bd78c2010-12-18 19:53:14 +000045 bool needsFP(const MachineFunction &MF) const;
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000046
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +000047 void processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
48 RegScavenger *RS = NULL) const;
Hal Finkel3080d232013-03-14 20:33:40 +000049 void processFunctionBeforeFrameFinalized(MachineFunction &MF,
50 RegScavenger *RS = NULL) const;
Hal Finkel0cfb42a2013-03-15 05:06:04 +000051 void addScavengingSpillSlot(MachineFunction &MF, RegScavenger *RS) const;
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +000052
Roman Divacky9d760ae2012-09-12 14:47:47 +000053 bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
54 MachineBasicBlock::iterator MI,
55 const std::vector<CalleeSavedInfo> &CSI,
56 const TargetRegisterInfo *TRI) const;
57
Eli Bendersky700ed802013-02-21 20:05:00 +000058 void eliminateCallFramePseudoInstr(MachineFunction &MF,
59 MachineBasicBlock &MBB,
60 MachineBasicBlock::iterator I) const;
61
Roman Divacky9d760ae2012-09-12 14:47:47 +000062 bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
63 MachineBasicBlock::iterator MI,
64 const std::vector<CalleeSavedInfo> &CSI,
65 const TargetRegisterInfo *TRI) const;
66
Anton Korobeynikov33464912010-11-15 00:06:54 +000067 /// targetHandlesStackFrameRounding - Returns true if the target is
68 /// responsible for rounding up the stack frame (probably at emitPrologue
69 /// time).
70 bool targetHandlesStackFrameRounding() const { return true; }
71
Jim Laskey51fe9d92006-12-06 17:42:06 +000072 /// getReturnSaveOffset - Return the previous frame offset to save the
73 /// return address.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000074 static unsigned getReturnSaveOffset(bool isPPC64, bool isDarwinABI) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000075 if (isDarwinABI)
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000076 return isPPC64 ? 16 : 8;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000077 // SVR4 ABI:
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000078 return isPPC64 ? 16 : 4;
Nate Begemanca068e82004-08-14 22:16:36 +000079 }
Jim Laskey51fe9d92006-12-06 17:42:06 +000080
Jim Laskey2f616bf2006-11-16 22:43:37 +000081 /// getFramePointerSaveOffset - Return the previous frame offset to save the
82 /// frame pointer.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000083 static unsigned getFramePointerSaveOffset(bool isPPC64, bool isDarwinABI) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000084 // For the Darwin ABI:
Dale Johannesenf7801b42009-11-24 22:59:02 +000085 // We cannot use the TOC save slot (offset +20) in the PowerPC linkage area
86 // for saving the frame pointer (if needed.) While the published ABI has
87 // not used this slot since at least MacOSX 10.2, there is older code
88 // around that does use it, and that needs to continue to work.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000089 if (isDarwinABI)
Dale Johannesenf7801b42009-11-24 22:59:02 +000090 return isPPC64 ? -8U : -4U;
Anton Korobeynikov78b4fee2010-11-15 00:06:05 +000091
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000092 // SVR4 ABI: First slot in the general register save area.
Tilmann Schellercfcb7992009-12-18 13:00:34 +000093 return isPPC64 ? -8U : -4U;
Jim Laskey2f616bf2006-11-16 22:43:37 +000094 }
Anton Korobeynikov78b4fee2010-11-15 00:06:05 +000095
Jim Laskey2f616bf2006-11-16 22:43:37 +000096 /// getLinkageSize - Return the size of the PowerPC ABI linkage area.
97 ///
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000098 static unsigned getLinkageSize(bool isPPC64, bool isDarwinABI) {
99 if (isDarwinABI || isPPC64)
100 return 6 * (isPPC64 ? 8 : 4);
Anton Korobeynikov78b4fee2010-11-15 00:06:05 +0000101
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000102 // SVR4 ABI:
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000103 return 8;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000104 }
105
106 /// getMinCallArgumentsSize - Return the size of the minium PowerPC ABI
107 /// argument area.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000108 static unsigned getMinCallArgumentsSize(bool isPPC64, bool isDarwinABI) {
109 // For the Darwin ABI / 64-bit SVR4 ABI:
Chris Lattner9f0bc652007-02-25 05:34:32 +0000110 // The prolog code of the callee may store up to 8 GPR argument registers to
111 // the stack, allowing va_start to index over them in memory if its varargs.
112 // Because we cannot tell if this is needed on the caller side, we have to
113 // conservatively assume that it is needed. As such, make sure we have at
114 // least enough stack space for the caller to store the 8 GPRs.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000115 if (isDarwinABI || isPPC64)
116 return 8 * (isPPC64 ? 8 : 4);
Anton Korobeynikov78b4fee2010-11-15 00:06:05 +0000117
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000118 // 32-bit SVR4 ABI:
Chris Lattner9f0bc652007-02-25 05:34:32 +0000119 // There is no default stack allocated for the 8 first GPR arguments.
120 return 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000121 }
122
123 /// getMinCallFrameSize - Return the minimum size a call frame can be using
124 /// the PowerPC ABI.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000125 static unsigned getMinCallFrameSize(bool isPPC64, bool isDarwinABI) {
Jim Laskey2f616bf2006-11-16 22:43:37 +0000126 // The call frame needs to be at least big enough for linkage and 8 args.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000127 return getLinkageSize(isPPC64, isDarwinABI) +
128 getMinCallArgumentsSize(isPPC64, isDarwinABI);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000129 }
Tilmann Schellerffd02002009-07-03 06:45:56 +0000130
131 // With the SVR4 ABI, callee-saved registers have fixed offsets on the stack.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000132 const SpillSlot *
Tilmann Schellerffd02002009-07-03 06:45:56 +0000133 getCalleeSavedSpillSlots(unsigned &NumEntries) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000134 if (Subtarget.isDarwinABI()) {
Dale Johannesenf7801b42009-11-24 22:59:02 +0000135 NumEntries = 1;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000136 if (Subtarget.isPPC64()) {
Dale Johannesen0106a0a2009-11-25 00:58:21 +0000137 static const SpillSlot darwin64Offsets = {PPC::X31, -8};
138 return &darwin64Offsets;
Dale Johannesenf7801b42009-11-24 22:59:02 +0000139 } else {
Dale Johannesen0106a0a2009-11-25 00:58:21 +0000140 static const SpillSlot darwinOffsets = {PPC::R31, -4};
141 return &darwinOffsets;
Dale Johannesenf7801b42009-11-24 22:59:02 +0000142 }
143 }
144
Tilmann Schellerffd02002009-07-03 06:45:56 +0000145 // Early exit if not using the SVR4 ABI.
Anton Korobeynikov33464912010-11-15 00:06:54 +0000146 if (!Subtarget.isSVR4ABI()) {
Tilmann Schellerffd02002009-07-03 06:45:56 +0000147 NumEntries = 0;
148 return 0;
149 }
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000150
Hal Finkel6bc99602013-03-14 18:38:31 +0000151 // Note that the offsets here overlap, but this is fixed up in
152 // processFunctionBeforeFrameFinalized.
153
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000154 static const SpillSlot Offsets[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +0000155 // Floating-point register save area offsets.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000156 {PPC::F31, -8},
157 {PPC::F30, -16},
158 {PPC::F29, -24},
159 {PPC::F28, -32},
160 {PPC::F27, -40},
161 {PPC::F26, -48},
162 {PPC::F25, -56},
163 {PPC::F24, -64},
164 {PPC::F23, -72},
165 {PPC::F22, -80},
166 {PPC::F21, -88},
167 {PPC::F20, -96},
168 {PPC::F19, -104},
169 {PPC::F18, -112},
170 {PPC::F17, -120},
171 {PPC::F16, -128},
172 {PPC::F15, -136},
173 {PPC::F14, -144},
174
Tilmann Schellerffd02002009-07-03 06:45:56 +0000175 // General register save area offsets.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000176 {PPC::R31, -4},
177 {PPC::R30, -8},
178 {PPC::R29, -12},
179 {PPC::R28, -16},
180 {PPC::R27, -20},
181 {PPC::R26, -24},
182 {PPC::R25, -28},
183 {PPC::R24, -32},
184 {PPC::R23, -36},
185 {PPC::R22, -40},
186 {PPC::R21, -44},
187 {PPC::R20, -48},
188 {PPC::R19, -52},
189 {PPC::R18, -56},
190 {PPC::R17, -60},
191 {PPC::R16, -64},
192 {PPC::R15, -68},
193 {PPC::R14, -72},
Tilmann Schellerffd02002009-07-03 06:45:56 +0000194
Roman Divacky9d760ae2012-09-12 14:47:47 +0000195 // CR save area offset. We map each of the nonvolatile CR fields
196 // to the slot for CR2, which is the first of the nonvolatile CR
197 // fields to be assigned, so that we only allocate one save slot.
198 // See PPCRegisterInfo::hasReservedSpillSlot() for more information.
199 {PPC::CR2, -4},
Tilmann Schellerffd02002009-07-03 06:45:56 +0000200
201 // VRSAVE save area offset.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000202 {PPC::VRSAVE, -4},
203
Tilmann Schellerffd02002009-07-03 06:45:56 +0000204 // Vector register save area
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000205 {PPC::V31, -16},
206 {PPC::V30, -32},
207 {PPC::V29, -48},
208 {PPC::V28, -64},
209 {PPC::V27, -80},
210 {PPC::V26, -96},
211 {PPC::V25, -112},
212 {PPC::V24, -128},
213 {PPC::V23, -144},
214 {PPC::V22, -160},
215 {PPC::V21, -176},
216 {PPC::V20, -192}
Tilmann Schellerffd02002009-07-03 06:45:56 +0000217 };
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000218
219 static const SpillSlot Offsets64[] = {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000220 // Floating-point register save area offsets.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000221 {PPC::F31, -8},
222 {PPC::F30, -16},
223 {PPC::F29, -24},
224 {PPC::F28, -32},
225 {PPC::F27, -40},
226 {PPC::F26, -48},
227 {PPC::F25, -56},
228 {PPC::F24, -64},
229 {PPC::F23, -72},
230 {PPC::F22, -80},
231 {PPC::F21, -88},
232 {PPC::F20, -96},
233 {PPC::F19, -104},
234 {PPC::F18, -112},
235 {PPC::F17, -120},
236 {PPC::F16, -128},
237 {PPC::F15, -136},
238 {PPC::F14, -144},
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000239
240 // General register save area offsets.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000241 {PPC::X31, -8},
242 {PPC::X30, -16},
243 {PPC::X29, -24},
244 {PPC::X28, -32},
245 {PPC::X27, -40},
246 {PPC::X26, -48},
247 {PPC::X25, -56},
248 {PPC::X24, -64},
249 {PPC::X23, -72},
250 {PPC::X22, -80},
251 {PPC::X21, -88},
252 {PPC::X20, -96},
253 {PPC::X19, -104},
254 {PPC::X18, -112},
255 {PPC::X17, -120},
256 {PPC::X16, -128},
257 {PPC::X15, -136},
258 {PPC::X14, -144},
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000259
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000260 // VRSAVE save area offset.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000261 {PPC::VRSAVE, -4},
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000262
263 // Vector register save area
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000264 {PPC::V31, -16},
265 {PPC::V30, -32},
266 {PPC::V29, -48},
267 {PPC::V28, -64},
268 {PPC::V27, -80},
269 {PPC::V26, -96},
270 {PPC::V25, -112},
271 {PPC::V24, -128},
272 {PPC::V23, -144},
273 {PPC::V22, -160},
274 {PPC::V21, -176},
275 {PPC::V20, -192}
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000276 };
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000277
Anton Korobeynikov33464912010-11-15 00:06:54 +0000278 if (Subtarget.isPPC64()) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000279 NumEntries = array_lengthof(Offsets64);
280
281 return Offsets64;
282 } else {
283 NumEntries = array_lengthof(Offsets);
284
285 return Offsets;
286 }
Tilmann Schellerffd02002009-07-03 06:45:56 +0000287 }
Nate Begemanca068e82004-08-14 22:16:36 +0000288};
289
290} // End llvm namespace
291
292#endif