blob: 43248dd7bec3bdb2b8757a1de5c3c90e9a96712e [file] [log] [blame]
Scott Michel8efdca42007-12-04 22:23:35 +00001//
Scott Michel0d5eae02009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel8efdca42007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel8efdca42007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michelbc5fbc12008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Scott Michel06eabde2008-12-27 04:51:36 +000018#include "llvm/ADT/APInt.h"
Scott Michel8efdca42007-12-04 22:23:35 +000019#include "llvm/ADT/VectorExtras.h"
pingbak2f387e82009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
Scott Michel8efdca42007-12-04 22:23:35 +000021#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel8efdca42007-12-04 22:23:35 +000026#include "llvm/CodeGen/SelectionDAG.h"
Scott Michel8efdca42007-12-04 22:23:35 +000027#include "llvm/Constants.h"
28#include "llvm/Function.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/MathExtras.h"
32#include "llvm/Target/TargetOptions.h"
33
34#include <map>
35
36using namespace llvm;
37
38// Used in getTargetNodeName() below
39namespace {
40 std::map<unsigned, const char *> node_names;
41
Duncan Sands92c43912008-06-06 12:08:01 +000042 //! MVT mapping to useful data for Cell SPU
Scott Michel8efdca42007-12-04 22:23:35 +000043 struct valtype_map_s {
Scott Michel56a125e2008-11-22 23:50:42 +000044 const MVT valtype;
45 const int prefslot_byte;
Scott Michel8efdca42007-12-04 22:23:35 +000046 };
Scott Michel4ec722e2008-07-16 17:17:29 +000047
Scott Michel8efdca42007-12-04 22:23:35 +000048 const valtype_map_s valtype_map[] = {
49 { MVT::i1, 3 },
50 { MVT::i8, 3 },
51 { MVT::i16, 2 },
52 { MVT::i32, 0 },
53 { MVT::f32, 0 },
54 { MVT::i64, 0 },
55 { MVT::f64, 0 },
56 { MVT::i128, 0 }
57 };
58
59 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
60
Duncan Sands92c43912008-06-06 12:08:01 +000061 const valtype_map_s *getValueTypeMapEntry(MVT VT) {
Scott Michel8efdca42007-12-04 22:23:35 +000062 const valtype_map_s *retval = 0;
63
64 for (size_t i = 0; i < n_valtype_map; ++i) {
65 if (valtype_map[i].valtype == VT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +000066 retval = valtype_map + i;
67 break;
Scott Michel8efdca42007-12-04 22:23:35 +000068 }
69 }
70
71#ifndef NDEBUG
72 if (retval == 0) {
73 cerr << "getValueTypeMapEntry returns NULL for "
Duncan Sands92c43912008-06-06 12:08:01 +000074 << VT.getMVTString()
Scott Michel5a6f17b2008-01-30 02:55:46 +000075 << "\n";
Scott Michel8efdca42007-12-04 22:23:35 +000076 abort();
77 }
78#endif
79
80 return retval;
81 }
Scott Michel750b93f2009-01-15 04:41:47 +000082
pingbak2f387e82009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
92 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
93 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
101 MVT ArgVT = Op.getOperand(i).getValueType();
102 const Type *ArgTy = ArgVT.getTypeForMVT();
103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
113 const Type *RetTy = Op.getNode()->getValueType(0).getTypeForMVT();
114 std::pair<SDValue, SDValue> CallInfo =
115 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Dale Johannesenca6237b2009-01-30 23:10:59 +0000116 CallingConv::C, false, Callee, Args, DAG,
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000117 Op.getDebugLoc());
pingbak2f387e82009-01-26 03:31:40 +0000118
119 return CallInfo.first;
120 }
Scott Michel8efdca42007-12-04 22:23:35 +0000121}
122
123SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
124 : TargetLowering(TM),
125 SPUTM(TM)
126{
127 // Fold away setcc operations if possible.
128 setPow2DivIsCheap();
129
130 // Use _setjmp/_longjmp instead of setjmp/longjmp.
131 setUseUnderscoreSetJmp(true);
132 setUseUnderscoreLongJmp(true);
Scott Michel4ec722e2008-07-16 17:17:29 +0000133
Scott Michel8c67fa42009-01-21 04:58:48 +0000134 // Set RTLIB libcall names as used by SPU:
135 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
136
Scott Michel8efdca42007-12-04 22:23:35 +0000137 // Set up the SPU's register classes:
Scott Michel438be252007-12-17 22:32:34 +0000138 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
139 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
140 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
141 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
142 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
143 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
Scott Michel8efdca42007-12-04 22:23:35 +0000144 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel4ec722e2008-07-16 17:17:29 +0000145
Scott Michel8efdca42007-12-04 22:23:35 +0000146 // SPU has no sign or zero extended loads for i1, i8, i16:
Evan Cheng08c171a2008-10-14 21:26:46 +0000147 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
148 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000150
Scott Michel06eabde2008-12-27 04:51:36 +0000151 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
152 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelec8c82e2008-12-02 19:53:53 +0000153
Scott Michel8efdca42007-12-04 22:23:35 +0000154 // SPU constant load actions are custom lowered:
Nate Begeman78125042008-02-14 18:43:04 +0000155 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000156 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
157
158 // SPU's loads and stores have to be custom lowered:
Scott Michel2ef773a2009-01-06 03:36:14 +0000159 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel8efdca42007-12-04 22:23:35 +0000160 ++sctype) {
Duncan Sands92c43912008-06-06 12:08:01 +0000161 MVT VT = (MVT::SimpleValueType)sctype;
162
Scott Michel06eabde2008-12-27 04:51:36 +0000163 setOperationAction(ISD::LOAD, VT, Custom);
164 setOperationAction(ISD::STORE, VT, Custom);
165 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
166 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
167 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
168
169 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
170 MVT StoreVT = (MVT::SimpleValueType) stype;
171 setTruncStoreAction(VT, StoreVT, Expand);
172 }
Scott Michel8efdca42007-12-04 22:23:35 +0000173 }
174
Scott Michel06eabde2008-12-27 04:51:36 +0000175 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
176 ++sctype) {
177 MVT VT = (MVT::SimpleValueType) sctype;
178
179 setOperationAction(ISD::LOAD, VT, Custom);
180 setOperationAction(ISD::STORE, VT, Custom);
181
182 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
183 MVT StoreVT = (MVT::SimpleValueType) stype;
184 setTruncStoreAction(VT, StoreVT, Expand);
185 }
186 }
187
Scott Michel8efdca42007-12-04 22:23:35 +0000188 // Expand the jumptable branches
189 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
190 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel56a125e2008-11-22 23:50:42 +0000191
192 // Custom lower SELECT_CC for most cases, but expand by default
Scott Michel4ec722e2008-07-16 17:17:29 +0000193 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Scott Michel56a125e2008-11-22 23:50:42 +0000194 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
195 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
196 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
197 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000198
199 // SPU has no intrinsics for these particular operations:
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000200 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
201
Scott Michel06eabde2008-12-27 04:51:36 +0000202 // SPU has no SREM/UREM instructions
Scott Michel8efdca42007-12-04 22:23:35 +0000203 setOperationAction(ISD::SREM, MVT::i32, Expand);
204 setOperationAction(ISD::UREM, MVT::i32, Expand);
205 setOperationAction(ISD::SREM, MVT::i64, Expand);
206 setOperationAction(ISD::UREM, MVT::i64, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000207
Scott Michel8efdca42007-12-04 22:23:35 +0000208 // We don't support sin/cos/sqrt/fmod
209 setOperationAction(ISD::FSIN , MVT::f64, Expand);
210 setOperationAction(ISD::FCOS , MVT::f64, Expand);
211 setOperationAction(ISD::FREM , MVT::f64, Expand);
212 setOperationAction(ISD::FSIN , MVT::f32, Expand);
213 setOperationAction(ISD::FCOS , MVT::f32, Expand);
214 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000215
pingbak2f387e82009-01-26 03:31:40 +0000216 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
217 // for f32!)
Scott Michel8efdca42007-12-04 22:23:35 +0000218 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
219 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000220
Scott Michel8efdca42007-12-04 22:23:35 +0000221 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
222 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
223
224 // SPU can do rotate right and left, so legalize it... but customize for i8
225 // because instructions don't exist.
Bill Wendling965299c2008-08-31 02:59:23 +0000226
227 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
228 // .td files.
229 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
230 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
231 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
232
Scott Michel8efdca42007-12-04 22:23:35 +0000233 setOperationAction(ISD::ROTL, MVT::i32, Legal);
234 setOperationAction(ISD::ROTL, MVT::i16, Legal);
235 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Michelabb8ca12008-11-20 16:36:33 +0000236
Scott Michel8efdca42007-12-04 22:23:35 +0000237 // SPU has no native version of shift left/right for i8
238 setOperationAction(ISD::SHL, MVT::i8, Custom);
239 setOperationAction(ISD::SRL, MVT::i8, Custom);
240 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel33d73eb2008-11-21 02:56:16 +0000241
Scott Michel4d07fb72008-12-30 23:28:25 +0000242 // Make these operations legal and handle them during instruction selection:
243 setOperationAction(ISD::SHL, MVT::i64, Legal);
244 setOperationAction(ISD::SRL, MVT::i64, Legal);
245 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000246
Scott Michel4ec722e2008-07-16 17:17:29 +0000247 // Custom lower i8, i32 and i64 multiplications
248 setOperationAction(ISD::MUL, MVT::i8, Custom);
Scott Michelae5cbf52008-12-29 03:23:36 +0000249 setOperationAction(ISD::MUL, MVT::i32, Legal);
Scott Michel750b93f2009-01-15 04:41:47 +0000250 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel33d73eb2008-11-21 02:56:16 +0000251
Scott Michel67224b22008-06-02 22:18:03 +0000252 // Need to custom handle (some) common i8, i64 math ops
Scott Michel4d07fb72008-12-30 23:28:25 +0000253 setOperationAction(ISD::ADD, MVT::i8, Custom);
Scott Michel750b93f2009-01-15 04:41:47 +0000254 setOperationAction(ISD::ADD, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000255 setOperationAction(ISD::SUB, MVT::i8, Custom);
Scott Michel750b93f2009-01-15 04:41:47 +0000256 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000257
Scott Michel8efdca42007-12-04 22:23:35 +0000258 // SPU does not have BSWAP. It does have i32 support CTLZ.
259 // CTPOP has to be custom lowered.
260 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
261 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
262
263 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
264 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
265 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
266 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
267
268 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
269 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
270
271 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000272
Scott Michel67224b22008-06-02 22:18:03 +0000273 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel978b96f2008-03-10 23:49:09 +0000274 // select ought to work:
Scott Michel53ab7792008-03-10 16:58:52 +0000275 setOperationAction(ISD::SELECT, MVT::i8, Legal);
Scott Michel6baba072008-03-05 23:02:02 +0000276 setOperationAction(ISD::SELECT, MVT::i16, Legal);
277 setOperationAction(ISD::SELECT, MVT::i32, Legal);
Scott Michel06eabde2008-12-27 04:51:36 +0000278 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000279
Scott Michel53ab7792008-03-10 16:58:52 +0000280 setOperationAction(ISD::SETCC, MVT::i8, Legal);
281 setOperationAction(ISD::SETCC, MVT::i16, Legal);
Scott Michelae5cbf52008-12-29 03:23:36 +0000282 setOperationAction(ISD::SETCC, MVT::i32, Legal);
283 setOperationAction(ISD::SETCC, MVT::i64, Legal);
Scott Michel8c67fa42009-01-21 04:58:48 +0000284 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michel6baba072008-03-05 23:02:02 +0000285
Scott Michel06eabde2008-12-27 04:51:36 +0000286 // Custom lower i128 -> i64 truncates
Scott Michelec8c82e2008-12-02 19:53:53 +0000287 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
288
pingbak2f387e82009-01-26 03:31:40 +0000289 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
290 // to expand to a libcall, hence the custom lowering:
291 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
292 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000293
294 // FDIV on SPU requires custom lowering
pingbak2f387e82009-01-26 03:31:40 +0000295 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel8efdca42007-12-04 22:23:35 +0000296
Scott Michelc899a122009-01-26 22:33:37 +0000297 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
pingbak2f387e82009-01-26 03:31:40 +0000298 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000299 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
pingbak2f387e82009-01-26 03:31:40 +0000300 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
301 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000302 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
pingbak2f387e82009-01-26 03:31:40 +0000303 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000304 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
305 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
306
Scott Michel754d8662007-12-20 00:44:13 +0000307 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
308 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
309 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
310 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000311
312 // We cannot sextinreg(i1). Expand to shifts.
313 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000314
Scott Michel8efdca42007-12-04 22:23:35 +0000315 // Support label based line numbers.
Dan Gohman472d12c2008-06-30 20:59:49 +0000316 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000317 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000318
319 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel8efdca42007-12-04 22:23:35 +0000320 // appropriate instructions to materialize the address.
Scott Michel33d73eb2008-11-21 02:56:16 +0000321 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michelf9f42e62008-01-29 02:16:57 +0000322 ++sctype) {
Duncan Sands92c43912008-06-06 12:08:01 +0000323 MVT VT = (MVT::SimpleValueType)sctype;
324
Scott Michelae5cbf52008-12-29 03:23:36 +0000325 setOperationAction(ISD::GlobalAddress, VT, Custom);
326 setOperationAction(ISD::ConstantPool, VT, Custom);
327 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michelf9f42e62008-01-29 02:16:57 +0000328 }
Scott Michel8efdca42007-12-04 22:23:35 +0000329
330 // RET must be custom lowered, to meet ABI requirements
331 setOperationAction(ISD::RET, MVT::Other, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000332
Scott Michel8efdca42007-12-04 22:23:35 +0000333 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
334 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000335
Scott Michel8efdca42007-12-04 22:23:35 +0000336 // Use the default implementation.
337 setOperationAction(ISD::VAARG , MVT::Other, Expand);
338 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
339 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000340 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000341 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
342 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
343 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
344
345 // Cell SPU has instructions for converting between i64 and fp.
346 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
347 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000348
Scott Michel8efdca42007-12-04 22:23:35 +0000349 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
350 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
351
352 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
353 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
354
355 // First set operation action for all vector types to expand. Then we
356 // will selectively turn on ones that can be effectively codegen'd.
357 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
358 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
359 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
360 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
361 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
362 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
363
Scott Michel70741542009-01-06 23:10:38 +0000364 // "Odd size" vector classes that we're willing to support:
365 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
366
Duncan Sands92c43912008-06-06 12:08:01 +0000367 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
368 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
369 MVT VT = (MVT::SimpleValueType)i;
Scott Michel8efdca42007-12-04 22:23:35 +0000370
Duncan Sands92c43912008-06-06 12:08:01 +0000371 // add/sub are legal for all supported vector VT's.
pingbak2f387e82009-01-26 03:31:40 +0000372 setOperationAction(ISD::ADD, VT, Legal);
373 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000374 // mul has to be custom lowered.
pingbak2f387e82009-01-26 03:31:40 +0000375 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000376
pingbak2f387e82009-01-26 03:31:40 +0000377 setOperationAction(ISD::AND, VT, Legal);
378 setOperationAction(ISD::OR, VT, Legal);
379 setOperationAction(ISD::XOR, VT, Legal);
380 setOperationAction(ISD::LOAD, VT, Legal);
381 setOperationAction(ISD::SELECT, VT, Legal);
382 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000383
Scott Michel8efdca42007-12-04 22:23:35 +0000384 // These operations need to be expanded:
pingbak2f387e82009-01-26 03:31:40 +0000385 setOperationAction(ISD::SDIV, VT, Expand);
386 setOperationAction(ISD::SREM, VT, Expand);
387 setOperationAction(ISD::UDIV, VT, Expand);
388 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000389
390 // Custom lower build_vector, constant pool spills, insert and
391 // extract vector elements:
Duncan Sands92c43912008-06-06 12:08:01 +0000392 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
393 setOperationAction(ISD::ConstantPool, VT, Custom);
394 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
395 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
396 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
397 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000398 }
399
Scott Michel8efdca42007-12-04 22:23:35 +0000400 setOperationAction(ISD::AND, MVT::v16i8, Custom);
401 setOperationAction(ISD::OR, MVT::v16i8, Custom);
402 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
403 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000404
Scott Michel4d07fb72008-12-30 23:28:25 +0000405 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michelae5cbf52008-12-29 03:23:36 +0000406
Scott Michel8efdca42007-12-04 22:23:35 +0000407 setShiftAmountType(MVT::i32);
Scott Michel06eabde2008-12-27 04:51:36 +0000408 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel4ec722e2008-07-16 17:17:29 +0000409
Scott Michel8efdca42007-12-04 22:23:35 +0000410 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel4ec722e2008-07-16 17:17:29 +0000411
Scott Michel8efdca42007-12-04 22:23:35 +0000412 // We have target-specific dag combine patterns for the following nodes:
Scott Michelf9f42e62008-01-29 02:16:57 +0000413 setTargetDAGCombine(ISD::ADD);
Scott Michel97872d32008-02-23 18:41:37 +0000414 setTargetDAGCombine(ISD::ZERO_EXTEND);
415 setTargetDAGCombine(ISD::SIGN_EXTEND);
416 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel4ec722e2008-07-16 17:17:29 +0000417
Scott Michel8efdca42007-12-04 22:23:35 +0000418 computeRegisterProperties();
Scott Michel56a125e2008-11-22 23:50:42 +0000419
Scott Michel2c261072008-12-09 03:37:19 +0000420 // Set pre-RA register scheduler default to BURR, which produces slightly
421 // better code than the default (could also be TDRR, but TargetLowering.h
422 // needs a mod to support that model):
423 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel8efdca42007-12-04 22:23:35 +0000424}
425
426const char *
427SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
428{
429 if (node_names.empty()) {
430 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
431 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
432 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
433 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Micheldbac4cf2008-01-11 02:53:15 +0000434 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michelf9f42e62008-01-29 02:16:57 +0000435 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel8efdca42007-12-04 22:23:35 +0000436 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
437 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
438 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel56a125e2008-11-22 23:50:42 +0000439 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000440 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michelae5cbf52008-12-29 03:23:36 +0000441 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michelc630c412008-11-24 17:11:17 +0000442 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michel97872d32008-02-23 18:41:37 +0000443 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
444 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel8efdca42007-12-04 22:23:35 +0000445 node_names[(unsigned) SPUISD::VEC_SHL] = "SPUISD::VEC_SHL";
446 node_names[(unsigned) SPUISD::VEC_SRL] = "SPUISD::VEC_SRL";
447 node_names[(unsigned) SPUISD::VEC_SRA] = "SPUISD::VEC_SRA";
448 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
449 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Michel8c67fa42009-01-21 04:58:48 +0000450 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
451 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
452 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel67224b22008-06-02 22:18:03 +0000453 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000454 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel750b93f2009-01-15 04:41:47 +0000455 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
456 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
457 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel8efdca42007-12-04 22:23:35 +0000458 }
459
460 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
461
462 return ((i != node_names.end()) ? i->second : 0);
463}
464
Scott Michel06eabde2008-12-27 04:51:36 +0000465//===----------------------------------------------------------------------===//
466// Return the Cell SPU's SETCC result type
467//===----------------------------------------------------------------------===//
468
Duncan Sands4a361272009-01-01 15:52:00 +0000469MVT SPUTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel06eabde2008-12-27 04:51:36 +0000470 // i16 and i32 are valid SETCC result types
471 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ? VT : MVT::i32);
Scott Michel53ab7792008-03-10 16:58:52 +0000472}
473
Scott Michel8efdca42007-12-04 22:23:35 +0000474//===----------------------------------------------------------------------===//
475// Calling convention code:
476//===----------------------------------------------------------------------===//
477
478#include "SPUGenCallingConv.inc"
479
480//===----------------------------------------------------------------------===//
481// LowerOperation implementation
482//===----------------------------------------------------------------------===//
483
484/// Custom lower loads for CellSPU
485/*!
486 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
487 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel6ccefab2008-12-04 03:02:42 +0000488
489 For extending loads, we also want to ensure that the following sequence is
490 emitted, e.g. for MVT::f32 extending load to MVT::f64:
491
492\verbatim
Scott Michelae5cbf52008-12-29 03:23:36 +0000493%1 v16i8,ch = load
Scott Michel6ccefab2008-12-04 03:02:42 +0000494%2 v16i8,ch = rotate %1
Scott Michelae5cbf52008-12-29 03:23:36 +0000495%3 v4f8, ch = bitconvert %2
Scott Michel6ccefab2008-12-04 03:02:42 +0000496%4 f32 = vec2perfslot %3
497%5 f64 = fp_extend %4
498\endverbatim
499*/
Dan Gohman8181bd12008-07-27 21:46:04 +0000500static SDValue
501LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000502 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000503 SDValue the_chain = LN->getChain();
Scott Michel06eabde2008-12-27 04:51:36 +0000504 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel6ccefab2008-12-04 03:02:42 +0000505 MVT InVT = LN->getMemoryVT();
506 MVT OutVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000507 ISD::LoadExtType ExtType = LN->getExtensionType();
508 unsigned alignment = LN->getAlignment();
Scott Michel06eabde2008-12-27 04:51:36 +0000509 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesenea996922009-02-04 20:06:27 +0000510 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000511
Scott Michel8efdca42007-12-04 22:23:35 +0000512 switch (LN->getAddressingMode()) {
513 case ISD::UNINDEXED: {
Scott Michel06eabde2008-12-27 04:51:36 +0000514 SDValue result;
515 SDValue basePtr = LN->getBasePtr();
516 SDValue rotate;
Scott Michel8efdca42007-12-04 22:23:35 +0000517
Scott Michel06eabde2008-12-27 04:51:36 +0000518 if (alignment == 16) {
519 ConstantSDNode *CN;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000520
Scott Michel06eabde2008-12-27 04:51:36 +0000521 // Special cases for a known aligned load to simplify the base pointer
522 // and the rotation amount:
523 if (basePtr.getOpcode() == ISD::ADD
524 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
525 // Known offset into basePtr
526 int64_t offset = CN->getSExtValue();
527 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000528
Scott Michel06eabde2008-12-27 04:51:36 +0000529 if (rotamt < 0)
530 rotamt += 16;
531
532 rotate = DAG.getConstant(rotamt, MVT::i16);
533
534 // Simplify the base pointer for this case:
535 basePtr = basePtr.getOperand(0);
536 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000537 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000538 basePtr,
539 DAG.getConstant((offset & ~0xf), PtrVT));
540 }
541 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
542 || (basePtr.getOpcode() == SPUISD::IndirectAddr
543 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
544 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
545 // Plain aligned a-form address: rotate into preferred slot
546 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
547 int64_t rotamt = -vtm->prefslot_byte;
548 if (rotamt < 0)
549 rotamt += 16;
550 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000551 } else {
Scott Michel06eabde2008-12-27 04:51:36 +0000552 // Offset the rotate amount by the basePtr and the preferred slot
553 // byte offset
554 int64_t rotamt = -vtm->prefslot_byte;
555 if (rotamt < 0)
556 rotamt += 16;
Dale Johannesenea996922009-02-04 20:06:27 +0000557 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000558 basePtr,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000559 DAG.getConstant(rotamt, PtrVT));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000560 }
Scott Michel06eabde2008-12-27 04:51:36 +0000561 } else {
562 // Unaligned load: must be more pessimistic about addressing modes:
563 if (basePtr.getOpcode() == ISD::ADD) {
564 MachineFunction &MF = DAG.getMachineFunction();
565 MachineRegisterInfo &RegInfo = MF.getRegInfo();
566 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
567 SDValue Flag;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000568
Scott Michel06eabde2008-12-27 04:51:36 +0000569 SDValue Op0 = basePtr.getOperand(0);
570 SDValue Op1 = basePtr.getOperand(1);
571
572 if (isa<ConstantSDNode>(Op1)) {
573 // Convert the (add <ptr>, <const>) to an indirect address contained
574 // in a register. Note that this is done because we need to avoid
575 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000576 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000577 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
578 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000579 } else {
580 // Convert the (add <arg1>, <arg2>) to an indirect address, which
581 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000582 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000583 }
584 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000585 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000586 basePtr,
587 DAG.getConstant(0, PtrVT));
588 }
589
590 // Offset the rotate amount by the basePtr and the preferred slot
591 // byte offset
Dale Johannesenea996922009-02-04 20:06:27 +0000592 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000593 basePtr,
594 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +0000595 }
Scott Micheldbac4cf2008-01-11 02:53:15 +0000596
Scott Michel06eabde2008-12-27 04:51:36 +0000597 // Re-emit as a v16i8 vector load
Dale Johannesenea996922009-02-04 20:06:27 +0000598 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000599 LN->getSrcValue(), LN->getSrcValueOffset(),
600 LN->isVolatile(), 16);
601
602 // Update the chain
603 the_chain = result.getValue(1);
604
605 // Rotate into the preferred slot:
Dale Johannesenea996922009-02-04 20:06:27 +0000606 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michel06eabde2008-12-27 04:51:36 +0000607 result.getValue(0), rotate);
608
Scott Michel6ccefab2008-12-04 03:02:42 +0000609 // Convert the loaded v16i8 vector to the appropriate vector type
610 // specified by the operand:
611 MVT vecVT = MVT::getVectorVT(InVT, (128 / InVT.getSizeInBits()));
Dale Johannesenea996922009-02-04 20:06:27 +0000612 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
613 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel4ec722e2008-07-16 17:17:29 +0000614
Scott Michel6ccefab2008-12-04 03:02:42 +0000615 // Handle extending loads by extending the scalar result:
616 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000617 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000618 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000619 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000620 } else if (ExtType == ISD::EXTLOAD) {
621 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000622
Scott Michel6ccefab2008-12-04 03:02:42 +0000623 if (OutVT.isFloatingPoint())
pingbakb8913342009-01-26 03:37:41 +0000624 NewOpc = ISD::FP_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000625
Dale Johannesenea996922009-02-04 20:06:27 +0000626 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000627 }
628
Scott Michel6ccefab2008-12-04 03:02:42 +0000629 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +0000630 SDValue retops[2] = {
Scott Michel394e26d2008-01-17 20:38:41 +0000631 result,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000632 the_chain
Scott Michel394e26d2008-01-17 20:38:41 +0000633 };
Scott Micheldbac4cf2008-01-11 02:53:15 +0000634
Dale Johannesenea996922009-02-04 20:06:27 +0000635 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel394e26d2008-01-17 20:38:41 +0000636 retops, sizeof(retops) / sizeof(retops[0]));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000637 return result;
Scott Michel8efdca42007-12-04 22:23:35 +0000638 }
639 case ISD::PRE_INC:
640 case ISD::PRE_DEC:
641 case ISD::POST_INC:
642 case ISD::POST_DEC:
643 case ISD::LAST_INDEXED_MODE:
644 cerr << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
645 "UNINDEXED\n";
646 cerr << (unsigned) LN->getAddressingMode() << "\n";
647 abort();
648 /*NOTREACHED*/
649 }
650
Dan Gohman8181bd12008-07-27 21:46:04 +0000651 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000652}
653
654/// Custom lower stores for CellSPU
655/*!
656 All CellSPU stores are aligned to 16-byte boundaries, so for elements
657 within a 16-byte block, we have to generate a shuffle to insert the
658 requested element into its place, then store the resulting block.
659 */
Dan Gohman8181bd12008-07-27 21:46:04 +0000660static SDValue
661LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000662 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000663 SDValue Value = SN->getValue();
Duncan Sands92c43912008-06-06 12:08:01 +0000664 MVT VT = Value.getValueType();
665 MVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
666 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesenea996922009-02-04 20:06:27 +0000667 DebugLoc dl = Op.getDebugLoc();
Scott Micheldbac4cf2008-01-11 02:53:15 +0000668 unsigned alignment = SN->getAlignment();
Scott Michel8efdca42007-12-04 22:23:35 +0000669
670 switch (SN->getAddressingMode()) {
671 case ISD::UNINDEXED: {
Scott Michel33d73eb2008-11-21 02:56:16 +0000672 // The vector type we really want to load from the 16-byte chunk.
Scott Michele1006032008-11-19 17:45:08 +0000673 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits())),
674 stVecVT = MVT::getVectorVT(StVT, (128 / StVT.getSizeInBits()));
Scott Michel8efdca42007-12-04 22:23:35 +0000675
Scott Michel06eabde2008-12-27 04:51:36 +0000676 SDValue alignLoadVec;
677 SDValue basePtr = SN->getBasePtr();
678 SDValue the_chain = SN->getChain();
679 SDValue insertEltOffs;
Scott Michel8efdca42007-12-04 22:23:35 +0000680
Scott Michel06eabde2008-12-27 04:51:36 +0000681 if (alignment == 16) {
682 ConstantSDNode *CN;
683
684 // Special cases for a known aligned load to simplify the base pointer
685 // and insertion byte:
686 if (basePtr.getOpcode() == ISD::ADD
687 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
688 // Known offset into basePtr
689 int64_t offset = CN->getSExtValue();
690
691 // Simplify the base pointer for this case:
692 basePtr = basePtr.getOperand(0);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000693 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000694 basePtr,
695 DAG.getConstant((offset & 0xf), PtrVT));
696
697 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000698 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000699 basePtr,
700 DAG.getConstant((offset & ~0xf), PtrVT));
701 }
702 } else {
703 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesen175fdef2009-02-06 21:50:26 +0000704 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000705 basePtr,
706 DAG.getConstant(0, PtrVT));
707 }
708 } else {
709 // Unaligned load: must be more pessimistic about addressing modes:
710 if (basePtr.getOpcode() == ISD::ADD) {
711 MachineFunction &MF = DAG.getMachineFunction();
712 MachineRegisterInfo &RegInfo = MF.getRegInfo();
713 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
714 SDValue Flag;
715
716 SDValue Op0 = basePtr.getOperand(0);
717 SDValue Op1 = basePtr.getOperand(1);
718
719 if (isa<ConstantSDNode>(Op1)) {
720 // Convert the (add <ptr>, <const>) to an indirect address contained
721 // in a register. Note that this is done because we need to avoid
722 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000723 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000724 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
725 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000726 } else {
727 // Convert the (add <arg1>, <arg2>) to an indirect address, which
728 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000729 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000730 }
731 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000732 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000733 basePtr,
734 DAG.getConstant(0, PtrVT));
735 }
736
737 // Insertion point is solely determined by basePtr's contents
Dale Johannesenea996922009-02-04 20:06:27 +0000738 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000739 basePtr,
740 DAG.getConstant(0, PtrVT));
741 }
742
743 // Re-emit as a v16i8 vector load
Dale Johannesenea996922009-02-04 20:06:27 +0000744 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000745 SN->getSrcValue(), SN->getSrcValueOffset(),
746 SN->isVolatile(), 16);
747
748 // Update the chain
749 the_chain = alignLoadVec.getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +0000750
Scott Micheldbac4cf2008-01-11 02:53:15 +0000751 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman8181bd12008-07-27 21:46:04 +0000752 SDValue theValue = SN->getValue();
753 SDValue result;
Scott Michel8efdca42007-12-04 22:23:35 +0000754
755 if (StVT != VT
Scott Michel5a6f17b2008-01-30 02:55:46 +0000756 && (theValue.getOpcode() == ISD::AssertZext
757 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel8efdca42007-12-04 22:23:35 +0000758 // Drill down and get the value for zero- and sign-extended
759 // quantities
Scott Michel4ec722e2008-07-16 17:17:29 +0000760 theValue = theValue.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +0000761 }
762
Scott Micheldbac4cf2008-01-11 02:53:15 +0000763 // If the base pointer is already a D-form address, then just create
764 // a new D-form address with a slot offset and the orignal base pointer.
765 // Otherwise generate a D-form address with the slot offset relative
766 // to the stack pointer, which is always aligned.
Scott Michel06eabde2008-12-27 04:51:36 +0000767#if !defined(NDEBUG)
768 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
769 cerr << "CellSPU LowerSTORE: basePtr = ";
770 basePtr.getNode()->dump(&DAG);
771 cerr << "\n";
772 }
773#endif
Scott Micheldbac4cf2008-01-11 02:53:15 +0000774
Scott Michelf65c8f02008-11-19 15:24:16 +0000775 SDValue insertEltOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000776 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michele1006032008-11-19 17:45:08 +0000777 SDValue vectorizeOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000778 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michelf65c8f02008-11-19 15:24:16 +0000779
Dale Johannesenea996922009-02-04 20:06:27 +0000780 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
pingbakb8913342009-01-26 03:37:41 +0000781 vectorizeOp, alignLoadVec,
Scott Michel34712c32009-03-16 18:47:25 +0000782 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenea996922009-02-04 20:06:27 +0000783 MVT::v4i32, insertEltOp));
Scott Michel8efdca42007-12-04 22:23:35 +0000784
Dale Johannesenea996922009-02-04 20:06:27 +0000785 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel8efdca42007-12-04 22:23:35 +0000786 LN->getSrcValue(), LN->getSrcValueOffset(),
787 LN->isVolatile(), LN->getAlignment());
788
Scott Michel8c2746e2008-12-04 17:16:59 +0000789#if 0 && !defined(NDEBUG)
Scott Michelf65c8f02008-11-19 15:24:16 +0000790 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
791 const SDValue &currentRoot = DAG.getRoot();
792
793 DAG.setRoot(result);
794 cerr << "------- CellSPU:LowerStore result:\n";
795 DAG.dump();
796 cerr << "-------\n";
797 DAG.setRoot(currentRoot);
798 }
799#endif
Scott Michelec8c82e2008-12-02 19:53:53 +0000800
Scott Michel8efdca42007-12-04 22:23:35 +0000801 return result;
802 /*UNREACHED*/
803 }
804 case ISD::PRE_INC:
805 case ISD::PRE_DEC:
806 case ISD::POST_INC:
807 case ISD::POST_DEC:
808 case ISD::LAST_INDEXED_MODE:
809 cerr << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
810 "UNINDEXED\n";
811 cerr << (unsigned) SN->getAddressingMode() << "\n";
812 abort();
813 /*NOTREACHED*/
814 }
815
Dan Gohman8181bd12008-07-27 21:46:04 +0000816 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000817}
818
Scott Michel750b93f2009-01-15 04:41:47 +0000819//! Generate the address of a constant pool entry.
820SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +0000821LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands92c43912008-06-06 12:08:01 +0000822 MVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000823 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
824 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000825 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
826 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000827 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000828 // FIXME there is no actual debug info here
829 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000830
831 if (TM.getRelocationModel() == Reloc::Static) {
832 if (!ST->usingLargeMem()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000833 // Just return the SDValue with the constant pool address in it.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000834 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +0000835 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000836 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
837 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
838 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel8efdca42007-12-04 22:23:35 +0000839 }
840 }
841
842 assert(0 &&
Gabor Greife9f7f582008-08-31 15:37:04 +0000843 "LowerConstantPool: Relocation model other than static"
844 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000845 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000846}
847
Scott Michel750b93f2009-01-15 04:41:47 +0000848//! Alternate entry point for generating the address of a constant pool entry
849SDValue
850SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
851 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
852}
853
Dan Gohman8181bd12008-07-27 21:46:04 +0000854static SDValue
855LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands92c43912008-06-06 12:08:01 +0000856 MVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000857 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000858 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
859 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel8efdca42007-12-04 22:23:35 +0000860 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000861 // FIXME there is no actual debug info here
862 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000863
864 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel97872d32008-02-23 18:41:37 +0000865 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000866 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michel97872d32008-02-23 18:41:37 +0000867 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000868 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
869 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
870 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel97872d32008-02-23 18:41:37 +0000871 }
Scott Michel8efdca42007-12-04 22:23:35 +0000872 }
873
874 assert(0 &&
875 "LowerJumpTable: Relocation model other than static not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000876 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000877}
878
Dan Gohman8181bd12008-07-27 21:46:04 +0000879static SDValue
880LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands92c43912008-06-06 12:08:01 +0000881 MVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000882 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
883 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000884 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel8efdca42007-12-04 22:23:35 +0000885 const TargetMachine &TM = DAG.getTarget();
Dan Gohman8181bd12008-07-27 21:46:04 +0000886 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000887 // FIXME there is no actual debug info here
888 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +0000889
Scott Michel8efdca42007-12-04 22:23:35 +0000890 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michelf9f42e62008-01-29 02:16:57 +0000891 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000892 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michelf9f42e62008-01-29 02:16:57 +0000893 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000894 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
895 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
896 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michelf9f42e62008-01-29 02:16:57 +0000897 }
Scott Michel8efdca42007-12-04 22:23:35 +0000898 } else {
899 cerr << "LowerGlobalAddress: Relocation model other than static not "
Scott Michel5a6f17b2008-01-30 02:55:46 +0000900 << "supported.\n";
Scott Michel8efdca42007-12-04 22:23:35 +0000901 abort();
902 /*NOTREACHED*/
903 }
904
Dan Gohman8181bd12008-07-27 21:46:04 +0000905 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000906}
907
Nate Begeman78125042008-02-14 18:43:04 +0000908//! Custom lower double precision floating point constants
Dan Gohman8181bd12008-07-27 21:46:04 +0000909static SDValue
910LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +0000911 MVT VT = Op.getValueType();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000912 // FIXME there is no actual debug info here
913 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000914
Nate Begeman78125042008-02-14 18:43:04 +0000915 if (VT == MVT::f64) {
Scott Michel0718cd82008-12-01 17:56:02 +0000916 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
917
918 assert((FP != 0) &&
919 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michelae5cbf52008-12-29 03:23:36 +0000920
Scott Michel11e88bb2007-12-19 20:15:47 +0000921 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Scott Michel0718cd82008-12-01 17:56:02 +0000922 SDValue T = DAG.getConstant(dbits, MVT::i64);
Evan Cheng907a2d22009-02-25 22:49:59 +0000923 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000924 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000925 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel8efdca42007-12-04 22:23:35 +0000926 }
927
Dan Gohman8181bd12008-07-27 21:46:04 +0000928 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000929}
930
Dan Gohman8181bd12008-07-27 21:46:04 +0000931static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +0000932LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG, int &VarArgsFrameIndex)
Scott Michel8efdca42007-12-04 22:23:35 +0000933{
934 MachineFunction &MF = DAG.getMachineFunction();
935 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +0000936 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michela313fb02008-10-30 01:51:48 +0000937 SmallVector<SDValue, 48> ArgValues;
Dan Gohman8181bd12008-07-27 21:46:04 +0000938 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000939 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesenea996922009-02-04 20:06:27 +0000940 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000941
942 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
943 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel4ec722e2008-07-16 17:17:29 +0000944
Scott Michel8efdca42007-12-04 22:23:35 +0000945 unsigned ArgOffset = SPUFrameInfo::minStackSize();
946 unsigned ArgRegIdx = 0;
947 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel4ec722e2008-07-16 17:17:29 +0000948
Duncan Sands92c43912008-06-06 12:08:01 +0000949 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +0000950
Scott Michel8efdca42007-12-04 22:23:35 +0000951 // Add DAG nodes to load the arguments or copy them out of registers.
Gabor Greife9f7f582008-08-31 15:37:04 +0000952 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
953 ArgNo != e; ++ArgNo) {
Duncan Sands92c43912008-06-06 12:08:01 +0000954 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
955 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Michela313fb02008-10-30 01:51:48 +0000956 SDValue ArgVal;
Scott Michel8efdca42007-12-04 22:23:35 +0000957
Scott Michela313fb02008-10-30 01:51:48 +0000958 if (ArgRegIdx < NumArgRegs) {
959 const TargetRegisterClass *ArgRegClass;
Scott Michel4ec722e2008-07-16 17:17:29 +0000960
Scott Michela313fb02008-10-30 01:51:48 +0000961 switch (ObjectVT.getSimpleVT()) {
962 default: {
Scott Michel33d73eb2008-11-21 02:56:16 +0000963 cerr << "LowerFORMAL_ARGUMENTS Unhandled argument type: "
964 << ObjectVT.getMVTString()
965 << "\n";
966 abort();
Scott Michela313fb02008-10-30 01:51:48 +0000967 }
968 case MVT::i8:
Scott Michel33d73eb2008-11-21 02:56:16 +0000969 ArgRegClass = &SPU::R8CRegClass;
970 break;
Scott Michela313fb02008-10-30 01:51:48 +0000971 case MVT::i16:
Scott Michel33d73eb2008-11-21 02:56:16 +0000972 ArgRegClass = &SPU::R16CRegClass;
973 break;
Scott Michela313fb02008-10-30 01:51:48 +0000974 case MVT::i32:
Scott Michel33d73eb2008-11-21 02:56:16 +0000975 ArgRegClass = &SPU::R32CRegClass;
976 break;
Scott Michela313fb02008-10-30 01:51:48 +0000977 case MVT::i64:
Scott Michel33d73eb2008-11-21 02:56:16 +0000978 ArgRegClass = &SPU::R64CRegClass;
979 break;
Scott Michel2ef773a2009-01-06 03:36:14 +0000980 case MVT::i128:
981 ArgRegClass = &SPU::GPRCRegClass;
982 break;
Scott Michela313fb02008-10-30 01:51:48 +0000983 case MVT::f32:
Scott Michel33d73eb2008-11-21 02:56:16 +0000984 ArgRegClass = &SPU::R32FPRegClass;
985 break;
Scott Michela313fb02008-10-30 01:51:48 +0000986 case MVT::f64:
Scott Michel33d73eb2008-11-21 02:56:16 +0000987 ArgRegClass = &SPU::R64FPRegClass;
988 break;
Scott Michela313fb02008-10-30 01:51:48 +0000989 case MVT::v2f64:
990 case MVT::v4f32:
991 case MVT::v2i64:
992 case MVT::v4i32:
993 case MVT::v8i16:
994 case MVT::v16i8:
Scott Michel33d73eb2008-11-21 02:56:16 +0000995 ArgRegClass = &SPU::VECREGRegClass;
996 break;
Scott Michela313fb02008-10-30 01:51:48 +0000997 }
998
999 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1000 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dale Johannesenea996922009-02-04 20:06:27 +00001001 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Scott Michela313fb02008-10-30 01:51:48 +00001002 ++ArgRegIdx;
1003 } else {
1004 // We need to load the argument to a virtual register if we determined
1005 // above that we ran out of physical registers of the appropriate type
1006 // or we're forced to do vararg
Chris Lattner60069452008-02-13 07:35:30 +00001007 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman8181bd12008-07-27 21:46:04 +00001008 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesenea996922009-02-04 20:06:27 +00001009 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Scott Michel8efdca42007-12-04 22:23:35 +00001010 ArgOffset += StackSlotSize;
1011 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001012
Scott Michel8efdca42007-12-04 22:23:35 +00001013 ArgValues.push_back(ArgVal);
Scott Michela313fb02008-10-30 01:51:48 +00001014 // Update the chain
1015 Root = ArgVal.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001016 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001017
Scott Michela313fb02008-10-30 01:51:48 +00001018 // vararg handling:
Scott Michel8efdca42007-12-04 22:23:35 +00001019 if (isVarArg) {
Scott Michela313fb02008-10-30 01:51:48 +00001020 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1021 // We will spill (79-3)+1 registers to the stack
1022 SmallVector<SDValue, 79-3+1> MemOps;
1023
1024 // Create the frame slot
1025
Scott Michel8efdca42007-12-04 22:23:35 +00001026 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Scott Michela313fb02008-10-30 01:51:48 +00001027 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset);
1028 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1029 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dale Johannesenea996922009-02-04 20:06:27 +00001030 SDValue Store = DAG.getStore(Root, dl, ArgVal, FIN, NULL, 0);
Scott Michela313fb02008-10-30 01:51:48 +00001031 Root = Store.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001032 MemOps.push_back(Store);
Scott Michela313fb02008-10-30 01:51:48 +00001033
1034 // Increment address by stack slot size for the next stored argument
1035 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001036 }
1037 if (!MemOps.empty())
Scott Michel34712c32009-03-16 18:47:25 +00001038 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesenea996922009-02-04 20:06:27 +00001039 &MemOps[0], MemOps.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001040 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001041
Scott Michel8efdca42007-12-04 22:23:35 +00001042 ArgValues.push_back(Root);
Scott Michel4ec722e2008-07-16 17:17:29 +00001043
Scott Michel8efdca42007-12-04 22:23:35 +00001044 // Return the new list of results.
Dale Johannesenea996922009-02-04 20:06:27 +00001045 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +00001046 &ArgValues[0], ArgValues.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001047}
1048
1049/// isLSAAddress - Return the immediate to use if the specified
1050/// value is representable as a LSA address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001051static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel5974f432008-11-11 03:06:06 +00001052 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel8efdca42007-12-04 22:23:35 +00001053 if (!C) return 0;
Scott Michel4ec722e2008-07-16 17:17:29 +00001054
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001055 int Addr = C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001056 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1057 (Addr << 14 >> 14) != Addr)
1058 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel4ec722e2008-07-16 17:17:29 +00001059
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001060 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel8efdca42007-12-04 22:23:35 +00001061}
1062
Scott Michel70741542009-01-06 23:10:38 +00001063static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +00001064LowerCALL(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001065 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1066 SDValue Chain = TheCall->getChain();
Dan Gohman705e3f72008-09-13 01:54:27 +00001067 SDValue Callee = TheCall->getCallee();
1068 unsigned NumOps = TheCall->getNumArgs();
Scott Michel8efdca42007-12-04 22:23:35 +00001069 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1070 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1071 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Dale Johannesenea996922009-02-04 20:06:27 +00001072 DebugLoc dl = TheCall->getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00001073
1074 // Handy pointer type
Duncan Sands92c43912008-06-06 12:08:01 +00001075 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001076
Scott Michel8efdca42007-12-04 22:23:35 +00001077 // Accumulate how many bytes are to be pushed on the stack, including the
1078 // linkage area, and parameter passing area. According to the SPU ABI,
1079 // we minimally need space for [LR] and [SP]
1080 unsigned NumStackBytes = SPUFrameInfo::minStackSize();
Scott Michel4ec722e2008-07-16 17:17:29 +00001081
Scott Michel8efdca42007-12-04 22:23:35 +00001082 // Set up a copy of the stack pointer for use loading and storing any
1083 // arguments that may not fit in the registers available for argument
1084 // passing.
Dan Gohman8181bd12008-07-27 21:46:04 +00001085 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel4ec722e2008-07-16 17:17:29 +00001086
Scott Michel8efdca42007-12-04 22:23:35 +00001087 // Figure out which arguments are going to go in registers, and which in
1088 // memory.
1089 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1090 unsigned ArgRegIdx = 0;
1091
1092 // Keep track of registers passing arguments
Dan Gohman8181bd12008-07-27 21:46:04 +00001093 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel8efdca42007-12-04 22:23:35 +00001094 // And the arguments passed on the stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001095 SmallVector<SDValue, 8> MemOpChains;
Scott Michel8efdca42007-12-04 22:23:35 +00001096
1097 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001098 SDValue Arg = TheCall->getArg(i);
Scott Michel4ec722e2008-07-16 17:17:29 +00001099
Scott Michel8efdca42007-12-04 22:23:35 +00001100 // PtrOff will be used to store the current argument to the stack if a
1101 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001102 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesenea996922009-02-04 20:06:27 +00001103 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel8efdca42007-12-04 22:23:35 +00001104
Duncan Sands92c43912008-06-06 12:08:01 +00001105 switch (Arg.getValueType().getSimpleVT()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001106 default: assert(0 && "Unexpected ValueType for argument!");
Scott Michel2ef773a2009-01-06 03:36:14 +00001107 case MVT::i8:
1108 case MVT::i16:
Scott Michel8efdca42007-12-04 22:23:35 +00001109 case MVT::i32:
1110 case MVT::i64:
1111 case MVT::i128:
1112 if (ArgRegIdx != NumArgRegs) {
1113 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1114 } else {
Dale Johannesenea996922009-02-04 20:06:27 +00001115 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001116 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001117 }
1118 break;
1119 case MVT::f32:
1120 case MVT::f64:
1121 if (ArgRegIdx != NumArgRegs) {
1122 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1123 } else {
Dale Johannesenea996922009-02-04 20:06:27 +00001124 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001125 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001126 }
1127 break;
Scott Michele2641a12008-12-04 21:01:44 +00001128 case MVT::v2i64:
1129 case MVT::v2f64:
Scott Michel8efdca42007-12-04 22:23:35 +00001130 case MVT::v4f32:
1131 case MVT::v4i32:
1132 case MVT::v8i16:
1133 case MVT::v16i8:
1134 if (ArgRegIdx != NumArgRegs) {
1135 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1136 } else {
Dale Johannesenea996922009-02-04 20:06:27 +00001137 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001138 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001139 }
1140 break;
1141 }
1142 }
1143
1144 // Update number of stack bytes actually used, insert a call sequence start
1145 NumStackBytes = (ArgOffset - SPUFrameInfo::minStackSize());
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1147 true));
Scott Michel8efdca42007-12-04 22:23:35 +00001148
1149 if (!MemOpChains.empty()) {
1150 // Adjust the stack pointer for the stack arguments.
Dale Johannesenea996922009-02-04 20:06:27 +00001151 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel8efdca42007-12-04 22:23:35 +00001152 &MemOpChains[0], MemOpChains.size());
1153 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001154
Scott Michel8efdca42007-12-04 22:23:35 +00001155 // Build a sequence of copy-to-reg nodes chained together with token chain
1156 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00001157 SDValue InFlag;
Scott Michel8efdca42007-12-04 22:23:35 +00001158 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel34712c32009-03-16 18:47:25 +00001159 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenea996922009-02-04 20:06:27 +00001160 RegsToPass[i].second, InFlag);
Scott Michel8efdca42007-12-04 22:23:35 +00001161 InFlag = Chain.getValue(1);
1162 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001163
Dan Gohman8181bd12008-07-27 21:46:04 +00001164 SmallVector<SDValue, 8> Ops;
Scott Michel8efdca42007-12-04 22:23:35 +00001165 unsigned CallOpc = SPUISD::CALL;
Scott Michel4ec722e2008-07-16 17:17:29 +00001166
Bill Wendlingfef06052008-09-16 21:48:12 +00001167 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1168 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1169 // node so that legalize doesn't hack it.
Scott Michel5974f432008-11-11 03:06:06 +00001170 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001171 GlobalValue *GV = G->getGlobal();
Duncan Sands92c43912008-06-06 12:08:01 +00001172 MVT CalleeVT = Callee.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001173 SDValue Zero = DAG.getConstant(0, PtrVT);
1174 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel8efdca42007-12-04 22:23:35 +00001175
Scott Micheldbac4cf2008-01-11 02:53:15 +00001176 if (!ST->usingLargeMem()) {
1177 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1178 // style calls, otherwise, external symbols are BRASL calls. This assumes
1179 // that declared/defined symbols are in the same compilation unit and can
1180 // be reached through PC-relative jumps.
1181 //
1182 // NOTE:
1183 // This may be an unsafe assumption for JIT and really large compilation
1184 // units.
1185 if (GV->isDeclaration()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001186 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001187 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001188 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001189 }
Scott Michel8efdca42007-12-04 22:23:35 +00001190 } else {
Scott Micheldbac4cf2008-01-11 02:53:15 +00001191 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1192 // address pairs:
Dale Johannesen175fdef2009-02-06 21:50:26 +00001193 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +00001194 }
Scott Michelae5cbf52008-12-29 03:23:36 +00001195 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1196 MVT CalleeVT = Callee.getValueType();
1197 SDValue Zero = DAG.getConstant(0, PtrVT);
1198 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1199 Callee.getValueType());
1200
1201 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001202 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001203 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001204 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001205 }
1206 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001207 // If this is an absolute destination address that appears to be a legal
1208 // local store address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001209 Callee = SDValue(Dest, 0);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001210 }
Scott Michel8efdca42007-12-04 22:23:35 +00001211
1212 Ops.push_back(Chain);
1213 Ops.push_back(Callee);
Scott Michel4ec722e2008-07-16 17:17:29 +00001214
Scott Michel8efdca42007-12-04 22:23:35 +00001215 // Add argument registers to the end of the list so that they are known live
1216 // into the call.
1217 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel4ec722e2008-07-16 17:17:29 +00001218 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel8efdca42007-12-04 22:23:35 +00001219 RegsToPass[i].second.getValueType()));
Scott Michel4ec722e2008-07-16 17:17:29 +00001220
Gabor Greif1c80d112008-08-28 21:40:38 +00001221 if (InFlag.getNode())
Scott Michel8efdca42007-12-04 22:23:35 +00001222 Ops.push_back(InFlag);
Duncan Sands698842f2008-07-02 17:40:58 +00001223 // Returns a chain and a flag for retval copy to use.
Dale Johannesenea996922009-02-04 20:06:27 +00001224 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands698842f2008-07-02 17:40:58 +00001225 &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001226 InFlag = Chain.getValue(1);
1227
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001228 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1229 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman705e3f72008-09-13 01:54:27 +00001230 if (TheCall->getValueType(0) != MVT::Other)
Evan Cheng07322bb2008-02-05 22:44:06 +00001231 InFlag = Chain.getValue(1);
1232
Dan Gohman8181bd12008-07-27 21:46:04 +00001233 SDValue ResultVals[3];
Scott Michel8efdca42007-12-04 22:23:35 +00001234 unsigned NumResults = 0;
Scott Michel4ec722e2008-07-16 17:17:29 +00001235
Scott Michel8efdca42007-12-04 22:23:35 +00001236 // If the call has results, copy the values out of the ret val registers.
Dan Gohman705e3f72008-09-13 01:54:27 +00001237 switch (TheCall->getValueType(0).getSimpleVT()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001238 default: assert(0 && "Unexpected ret value!");
1239 case MVT::Other: break;
1240 case MVT::i32:
Dan Gohman705e3f72008-09-13 01:54:27 +00001241 if (TheCall->getValueType(1) == MVT::i32) {
Scott Michel34712c32009-03-16 18:47:25 +00001242 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Dale Johannesenea996922009-02-04 20:06:27 +00001243 MVT::i32, InFlag).getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +00001244 ResultVals[0] = Chain.getValue(0);
Dale Johannesenea996922009-02-04 20:06:27 +00001245 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel8efdca42007-12-04 22:23:35 +00001246 Chain.getValue(2)).getValue(1);
1247 ResultVals[1] = Chain.getValue(0);
1248 NumResults = 2;
Scott Michel8efdca42007-12-04 22:23:35 +00001249 } else {
Scott Michel34712c32009-03-16 18:47:25 +00001250 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesenea996922009-02-04 20:06:27 +00001251 InFlag).getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +00001252 ResultVals[0] = Chain.getValue(0);
1253 NumResults = 1;
1254 }
Scott Michel8efdca42007-12-04 22:23:35 +00001255 break;
1256 case MVT::i64:
Scott Michel34712c32009-03-16 18:47:25 +00001257 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesenea996922009-02-04 20:06:27 +00001258 InFlag).getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +00001259 ResultVals[0] = Chain.getValue(0);
1260 NumResults = 1;
Scott Michel8efdca42007-12-04 22:23:35 +00001261 break;
Scott Michel2ef773a2009-01-06 03:36:14 +00001262 case MVT::i128:
Scott Michel34712c32009-03-16 18:47:25 +00001263 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesenea996922009-02-04 20:06:27 +00001264 InFlag).getValue(1);
Scott Michel2ef773a2009-01-06 03:36:14 +00001265 ResultVals[0] = Chain.getValue(0);
1266 NumResults = 1;
1267 break;
Scott Michel8efdca42007-12-04 22:23:35 +00001268 case MVT::f32:
1269 case MVT::f64:
Dale Johannesenea996922009-02-04 20:06:27 +00001270 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, TheCall->getValueType(0),
Scott Michel8efdca42007-12-04 22:23:35 +00001271 InFlag).getValue(1);
1272 ResultVals[0] = Chain.getValue(0);
1273 NumResults = 1;
Scott Michel8efdca42007-12-04 22:23:35 +00001274 break;
1275 case MVT::v2f64:
Scott Michele2641a12008-12-04 21:01:44 +00001276 case MVT::v2i64:
Scott Michel8efdca42007-12-04 22:23:35 +00001277 case MVT::v4f32:
1278 case MVT::v4i32:
1279 case MVT::v8i16:
1280 case MVT::v16i8:
Dale Johannesenea996922009-02-04 20:06:27 +00001281 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, TheCall->getValueType(0),
Scott Michel8efdca42007-12-04 22:23:35 +00001282 InFlag).getValue(1);
1283 ResultVals[0] = Chain.getValue(0);
1284 NumResults = 1;
Scott Michel8efdca42007-12-04 22:23:35 +00001285 break;
1286 }
Duncan Sands698842f2008-07-02 17:40:58 +00001287
Scott Michel8efdca42007-12-04 22:23:35 +00001288 // If the function returns void, just return the chain.
1289 if (NumResults == 0)
1290 return Chain;
Scott Michel4ec722e2008-07-16 17:17:29 +00001291
Scott Michel8efdca42007-12-04 22:23:35 +00001292 // Otherwise, merge everything together with a MERGE_VALUES node.
1293 ResultVals[NumResults++] = Chain;
Dale Johannesenea996922009-02-04 20:06:27 +00001294 SDValue Res = DAG.getMergeValues(ResultVals, NumResults, dl);
Gabor Greif46bf5472008-08-26 22:36:50 +00001295 return Res.getValue(Op.getResNo());
Scott Michel8efdca42007-12-04 22:23:35 +00001296}
1297
Dan Gohman8181bd12008-07-27 21:46:04 +00001298static SDValue
1299LowerRET(SDValue Op, SelectionDAG &DAG, TargetMachine &TM) {
Scott Michel8efdca42007-12-04 22:23:35 +00001300 SmallVector<CCValAssign, 16> RVLocs;
1301 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
1302 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001303 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00001304 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00001305 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_SPU);
Scott Michel4ec722e2008-07-16 17:17:29 +00001306
Scott Michel8efdca42007-12-04 22:23:35 +00001307 // If this is the first return lowered for this function, add the regs to the
1308 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00001309 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001310 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00001311 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel8efdca42007-12-04 22:23:35 +00001312 }
1313
Dan Gohman8181bd12008-07-27 21:46:04 +00001314 SDValue Chain = Op.getOperand(0);
1315 SDValue Flag;
Scott Michel4ec722e2008-07-16 17:17:29 +00001316
Scott Michel8efdca42007-12-04 22:23:35 +00001317 // Copy the result values into the output registers.
1318 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1319 CCValAssign &VA = RVLocs[i];
1320 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001321 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1322 Op.getOperand(i*2+1), Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001323 Flag = Chain.getValue(1);
1324 }
1325
Gabor Greif1c80d112008-08-28 21:40:38 +00001326 if (Flag.getNode())
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001327 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001328 else
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001329 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel8efdca42007-12-04 22:23:35 +00001330}
1331
1332
1333//===----------------------------------------------------------------------===//
1334// Vector related lowering:
1335//===----------------------------------------------------------------------===//
1336
1337static ConstantSDNode *
1338getVecImm(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001339 SDValue OpVal(0, 0);
Scott Michel4ec722e2008-07-16 17:17:29 +00001340
Scott Michel8efdca42007-12-04 22:23:35 +00001341 // Check to see if this buildvec has a single non-undef value in its elements.
1342 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1343 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +00001344 if (OpVal.getNode() == 0)
Scott Michel8efdca42007-12-04 22:23:35 +00001345 OpVal = N->getOperand(i);
1346 else if (OpVal != N->getOperand(i))
1347 return 0;
1348 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001349
Gabor Greif1c80d112008-08-28 21:40:38 +00001350 if (OpVal.getNode() != 0) {
Scott Michel5974f432008-11-11 03:06:06 +00001351 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001352 return CN;
1353 }
1354 }
1355
Scott Michel0d5eae02009-03-17 01:15:45 +00001356 return 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001357}
1358
1359/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1360/// and the value fits into an unsigned 18-bit constant, and if so, return the
1361/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001362SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00001363 MVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001364 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001365 uint64_t Value = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001366 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001367 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001368 uint32_t upper = uint32_t(UValue >> 32);
1369 uint32_t lower = uint32_t(UValue);
1370 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001371 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001372 Value = Value >> 32;
1373 }
Scott Michel8efdca42007-12-04 22:23:35 +00001374 if (Value <= 0x3ffff)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001375 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001376 }
1377
Dan Gohman8181bd12008-07-27 21:46:04 +00001378 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001379}
1380
1381/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1382/// and the value fits into a signed 16-bit constant, and if so, return the
1383/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001384SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00001385 MVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001386 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001387 int64_t Value = CN->getSExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001388 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001389 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001390 uint32_t upper = uint32_t(UValue >> 32);
1391 uint32_t lower = uint32_t(UValue);
1392 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001393 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001394 Value = Value >> 32;
1395 }
Scott Michel6baba072008-03-05 23:02:02 +00001396 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001397 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001398 }
1399 }
1400
Dan Gohman8181bd12008-07-27 21:46:04 +00001401 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001402}
1403
1404/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1405/// and the value fits into a signed 10-bit constant, and if so, return the
1406/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001407SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00001408 MVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001409 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001410 int64_t Value = CN->getSExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001411 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001412 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001413 uint32_t upper = uint32_t(UValue >> 32);
1414 uint32_t lower = uint32_t(UValue);
1415 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001416 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001417 Value = Value >> 32;
1418 }
Scott Michel6baba072008-03-05 23:02:02 +00001419 if (isS10Constant(Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001420 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001421 }
1422
Dan Gohman8181bd12008-07-27 21:46:04 +00001423 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001424}
1425
1426/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1427/// and the value fits into a signed 8-bit constant, and if so, return the
1428/// constant.
1429///
1430/// @note: The incoming vector is v16i8 because that's the only way we can load
1431/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1432/// same value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001433SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00001434 MVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001435 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001436 int Value = (int) CN->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001437 if (ValueType == MVT::i16
Scott Michel5a6f17b2008-01-30 02:55:46 +00001438 && Value <= 0xffff /* truncated from uint64_t */
1439 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001440 return DAG.getTargetConstant(Value & 0xff, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001441 else if (ValueType == MVT::i8
Scott Michel5a6f17b2008-01-30 02:55:46 +00001442 && (Value & 0xff) == Value)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001443 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001444 }
1445
Dan Gohman8181bd12008-07-27 21:46:04 +00001446 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001447}
1448
1449/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1450/// and the value fits into a signed 16-bit constant, and if so, return the
1451/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001452SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00001453 MVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001454 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001455 uint64_t Value = CN->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001456 if ((ValueType == MVT::i32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001457 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
1458 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001459 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001460 }
1461
Dan Gohman8181bd12008-07-27 21:46:04 +00001462 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001463}
1464
1465/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001466SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001467 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001468 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00001469 }
1470
Dan Gohman8181bd12008-07-27 21:46:04 +00001471 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001472}
1473
1474/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001475SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001476 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001477 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel8efdca42007-12-04 22:23:35 +00001478 }
1479
Dan Gohman8181bd12008-07-27 21:46:04 +00001480 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001481}
1482
Scott Michel8c67fa42009-01-21 04:58:48 +00001483//! Lower a BUILD_VECTOR instruction creatively:
1484SDValue
pingbak2f387e82009-01-26 03:31:40 +00001485LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001486 MVT VT = Op.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00001487 MVT EltVT = VT.getVectorElementType();
Dale Johannesen913ba762009-02-06 01:31:28 +00001488 DebugLoc dl = Op.getDebugLoc();
Scott Michel0d5eae02009-03-17 01:15:45 +00001489 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1490 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1491 unsigned minSplatBits = EltVT.getSizeInBits();
1492
1493 if (minSplatBits < 16)
1494 minSplatBits = 16;
1495
1496 APInt APSplatBits, APSplatUndef;
1497 unsigned SplatBitSize;
1498 bool HasAnyUndefs;
1499
1500 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1501 HasAnyUndefs, minSplatBits)
1502 || minSplatBits < SplatBitSize)
1503 return SDValue(); // Wasn't a constant vector or splat exceeded min
1504
1505 uint64_t SplatBits = APSplatBits.getZExtValue();
1506 unsigned SplatSize = SplatBitSize / 8;
Scott Michel4ec722e2008-07-16 17:17:29 +00001507
Duncan Sands92c43912008-06-06 12:08:01 +00001508 switch (VT.getSimpleVT()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001509 default:
Scott Michel8c67fa42009-01-21 04:58:48 +00001510 cerr << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
1511 << VT.getMVTString()
1512 << "\n";
1513 abort();
1514 /*NOTREACHED*/
Scott Michel8efdca42007-12-04 22:23:35 +00001515 case MVT::v4f32: {
pingbak2f387e82009-01-26 03:31:40 +00001516 uint32_t Value32 = uint32_t(SplatBits);
Scott Michel8efdca42007-12-04 22:23:35 +00001517 assert(SplatSize == 4
Scott Michel5a6f17b2008-01-30 02:55:46 +00001518 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel8efdca42007-12-04 22:23:35 +00001519 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman8181bd12008-07-27 21:46:04 +00001520 SDValue T = DAG.getConstant(Value32, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001521 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
Scott Michel0d5eae02009-03-17 01:15:45 +00001522 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T, T, T, T));
Scott Michel8efdca42007-12-04 22:23:35 +00001523 break;
1524 }
1525 case MVT::v2f64: {
pingbak2f387e82009-01-26 03:31:40 +00001526 uint64_t f64val = uint64_t(SplatBits);
Scott Michel8efdca42007-12-04 22:23:35 +00001527 assert(SplatSize == 8
Scott Michelc630c412008-11-24 17:11:17 +00001528 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel8efdca42007-12-04 22:23:35 +00001529 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman8181bd12008-07-27 21:46:04 +00001530 SDValue T = DAG.getConstant(f64val, MVT::i64);
Dale Johannesen913ba762009-02-06 01:31:28 +00001531 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
Evan Cheng907a2d22009-02-25 22:49:59 +00001532 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel8efdca42007-12-04 22:23:35 +00001533 break;
1534 }
1535 case MVT::v16i8: {
1536 // 8-bit constants have to be expanded to 16-bits
Scott Michel0d5eae02009-03-17 01:15:45 +00001537 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1538 SmallVector<SDValue, 8> Ops;
1539
1540 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesen913ba762009-02-06 01:31:28 +00001541 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Scott Michel0d5eae02009-03-17 01:15:45 +00001542 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00001543 }
1544 case MVT::v8i16: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001545 unsigned short Value16 = SplatBits;
1546 SDValue T = DAG.getConstant(Value16, EltVT);
1547 SmallVector<SDValue, 8> Ops;
1548
1549 Ops.assign(8, T);
1550 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001551 }
1552 case MVT::v4i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001553 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001554 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel8efdca42007-12-04 22:23:35 +00001555 }
Scott Michel70741542009-01-06 23:10:38 +00001556 case MVT::v2i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001557 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001558 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel70741542009-01-06 23:10:38 +00001559 }
Scott Michel8efdca42007-12-04 22:23:35 +00001560 case MVT::v2i64: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001561 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel8efdca42007-12-04 22:23:35 +00001562 }
1563 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001564
Dan Gohman8181bd12008-07-27 21:46:04 +00001565 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001566}
1567
Scott Michel0d5eae02009-03-17 01:15:45 +00001568/*!
1569 */
pingbak2f387e82009-01-26 03:31:40 +00001570SDValue
Scott Michel0d5eae02009-03-17 01:15:45 +00001571SPU::LowerV2I64Splat(MVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
1572 DebugLoc dl) {
pingbak2f387e82009-01-26 03:31:40 +00001573 uint32_t upper = uint32_t(SplatVal >> 32);
1574 uint32_t lower = uint32_t(SplatVal);
1575
1576 if (upper == lower) {
1577 // Magic constant that can be matched by IL, ILA, et. al.
1578 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001579 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Cheng907a2d22009-02-25 22:49:59 +00001580 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1581 Val, Val, Val, Val));
pingbak2f387e82009-01-26 03:31:40 +00001582 } else {
pingbak2f387e82009-01-26 03:31:40 +00001583 bool upper_special, lower_special;
1584
1585 // NOTE: This code creates common-case shuffle masks that can be easily
1586 // detected as common expressions. It is not attempting to create highly
1587 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1588
1589 // Detect if the upper or lower half is a special shuffle mask pattern:
1590 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1591 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1592
Scott Michel0d5eae02009-03-17 01:15:45 +00001593 // Both upper and lower are special, lower to a constant pool load:
1594 if (lower_special && upper_special) {
1595 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1596 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
1597 SplatValCN, SplatValCN);
1598 }
1599
1600 SDValue LO32;
1601 SDValue HI32;
1602 SmallVector<SDValue, 16> ShufBytes;
1603 SDValue Result;
1604
pingbak2f387e82009-01-26 03:31:40 +00001605 // Create lower vector if not a special pattern
1606 if (!lower_special) {
1607 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001608 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Cheng907a2d22009-02-25 22:49:59 +00001609 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1610 LO32C, LO32C, LO32C, LO32C));
pingbak2f387e82009-01-26 03:31:40 +00001611 }
1612
1613 // Create upper vector if not a special pattern
1614 if (!upper_special) {
1615 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001616 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Cheng907a2d22009-02-25 22:49:59 +00001617 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1618 HI32C, HI32C, HI32C, HI32C));
pingbak2f387e82009-01-26 03:31:40 +00001619 }
1620
1621 // If either upper or lower are special, then the two input operands are
1622 // the same (basically, one of them is a "don't care")
1623 if (lower_special)
1624 LO32 = HI32;
1625 if (upper_special)
1626 HI32 = LO32;
pingbak2f387e82009-01-26 03:31:40 +00001627
1628 for (int i = 0; i < 4; ++i) {
1629 uint64_t val = 0;
1630 for (int j = 0; j < 4; ++j) {
1631 SDValue V;
1632 bool process_upper, process_lower;
1633 val <<= 8;
1634 process_upper = (upper_special && (i & 1) == 0);
1635 process_lower = (lower_special && (i & 1) == 1);
1636
1637 if (process_upper || process_lower) {
1638 if ((process_upper && upper == 0)
1639 || (process_lower && lower == 0))
1640 val |= 0x80;
1641 else if ((process_upper && upper == 0xffffffff)
1642 || (process_lower && lower == 0xffffffff))
1643 val |= 0xc0;
1644 else if ((process_upper && upper == 0x80000000)
1645 || (process_lower && lower == 0x80000000))
1646 val |= (j == 0 ? 0xe0 : 0x80);
1647 } else
1648 val |= i * 4 + j + ((i & 1) * 16);
1649 }
1650
1651 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
1652 }
1653
Dale Johannesen913ba762009-02-06 01:31:28 +00001654 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001655 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1656 &ShufBytes[0], ShufBytes.size()));
pingbak2f387e82009-01-26 03:31:40 +00001657 }
1658}
1659
Scott Michel8efdca42007-12-04 22:23:35 +00001660/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1661/// which the Cell can operate. The code inspects V3 to ascertain whether the
1662/// permutation vector, V3, is monotonically increasing with one "exception"
1663/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel56a125e2008-11-22 23:50:42 +00001664/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel8efdca42007-12-04 22:23:35 +00001665/// In either case, the net result is going to eventually invoke SHUFB to
1666/// permute/shuffle the bytes from V1 and V2.
1667/// \note
Scott Michel56a125e2008-11-22 23:50:42 +00001668/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel8efdca42007-12-04 22:23:35 +00001669/// control word for byte/halfword/word insertion. This takes care of a single
1670/// element move from V2 into V1.
1671/// \note
1672/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman8181bd12008-07-27 21:46:04 +00001673static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
1674 SDValue V1 = Op.getOperand(0);
1675 SDValue V2 = Op.getOperand(1);
1676 SDValue PermMask = Op.getOperand(2);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001677 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +00001678
Scott Michel8efdca42007-12-04 22:23:35 +00001679 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel4ec722e2008-07-16 17:17:29 +00001680
Scott Michel8efdca42007-12-04 22:23:35 +00001681 // If we have a single element being moved from V1 to V2, this can be handled
1682 // using the C*[DX] compute mask instructions, but the vector elements have
1683 // to be monotonically increasing with one exception element.
Scott Michele2641a12008-12-04 21:01:44 +00001684 MVT VecVT = V1.getValueType();
1685 MVT EltVT = VecVT.getVectorElementType();
Scott Michel8efdca42007-12-04 22:23:35 +00001686 unsigned EltsFromV2 = 0;
1687 unsigned V2Elt = 0;
1688 unsigned V2EltIdx0 = 0;
1689 unsigned CurrElt = 0;
Scott Michele2641a12008-12-04 21:01:44 +00001690 unsigned MaxElts = VecVT.getVectorNumElements();
1691 unsigned PrevElt = 0;
1692 unsigned V0Elt = 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001693 bool monotonic = true;
Scott Michele2641a12008-12-04 21:01:44 +00001694 bool rotate = true;
1695
1696 if (EltVT == MVT::i8) {
Scott Michel8efdca42007-12-04 22:23:35 +00001697 V2EltIdx0 = 16;
Scott Michele2641a12008-12-04 21:01:44 +00001698 } else if (EltVT == MVT::i16) {
Scott Michel8efdca42007-12-04 22:23:35 +00001699 V2EltIdx0 = 8;
Scott Michele2641a12008-12-04 21:01:44 +00001700 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel8efdca42007-12-04 22:23:35 +00001701 V2EltIdx0 = 4;
Scott Michele2641a12008-12-04 21:01:44 +00001702 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
1703 V2EltIdx0 = 2;
1704 } else
Scott Michel8efdca42007-12-04 22:23:35 +00001705 assert(0 && "Unhandled vector type in LowerVECTOR_SHUFFLE");
1706
Scott Michele2641a12008-12-04 21:01:44 +00001707 for (unsigned i = 0; i != PermMask.getNumOperands(); ++i) {
1708 if (PermMask.getOperand(i).getOpcode() != ISD::UNDEF) {
1709 unsigned SrcElt = cast<ConstantSDNode > (PermMask.getOperand(i))->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001710
Scott Michele2641a12008-12-04 21:01:44 +00001711 if (monotonic) {
1712 if (SrcElt >= V2EltIdx0) {
1713 if (1 >= (++EltsFromV2)) {
1714 V2Elt = (V2EltIdx0 - SrcElt) << 2;
1715 }
1716 } else if (CurrElt != SrcElt) {
1717 monotonic = false;
1718 }
1719
1720 ++CurrElt;
1721 }
1722
1723 if (rotate) {
1724 if (PrevElt > 0 && SrcElt < MaxElts) {
1725 if ((PrevElt == SrcElt - 1)
1726 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
1727 PrevElt = SrcElt;
1728 if (SrcElt == 0)
1729 V0Elt = i;
1730 } else {
1731 rotate = false;
1732 }
1733 } else if (PrevElt == 0) {
1734 // First time through, need to keep track of previous element
1735 PrevElt = SrcElt;
1736 } else {
1737 // This isn't a rotation, takes elements from vector 2
1738 rotate = false;
1739 }
1740 }
Scott Michel8efdca42007-12-04 22:23:35 +00001741 }
Scott Michel8efdca42007-12-04 22:23:35 +00001742 }
1743
1744 if (EltsFromV2 == 1 && monotonic) {
1745 // Compute mask and shuffle
1746 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00001747 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1748 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Duncan Sands92c43912008-06-06 12:08:01 +00001749 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel8efdca42007-12-04 22:23:35 +00001750 // Initialize temporary register to 0
Dan Gohman8181bd12008-07-27 21:46:04 +00001751 SDValue InitTempReg =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001752 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel56a125e2008-11-22 23:50:42 +00001753 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman8181bd12008-07-27 21:46:04 +00001754 SDValue ShufMaskOp =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001755 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
Scott Michel5a6f17b2008-01-30 02:55:46 +00001756 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001757 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +00001758 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel34712c32009-03-16 18:47:25 +00001759 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001760 ShufMaskOp);
Scott Michele2641a12008-12-04 21:01:44 +00001761 } else if (rotate) {
1762 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michelae5cbf52008-12-29 03:23:36 +00001763
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001764 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Scott Michele2641a12008-12-04 21:01:44 +00001765 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel8efdca42007-12-04 22:23:35 +00001766 } else {
Gabor Greife9f7f582008-08-31 15:37:04 +00001767 // Convert the SHUFFLE_VECTOR mask's input element units to the
1768 // actual bytes.
Duncan Sands92c43912008-06-06 12:08:01 +00001769 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel4ec722e2008-07-16 17:17:29 +00001770
Dan Gohman8181bd12008-07-27 21:46:04 +00001771 SmallVector<SDValue, 16> ResultMask;
Scott Michel8efdca42007-12-04 22:23:35 +00001772 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
1773 unsigned SrcElt;
1774 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
Scott Michel5a6f17b2008-01-30 02:55:46 +00001775 SrcElt = 0;
Scott Michel4ec722e2008-07-16 17:17:29 +00001776 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001777 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Scott Michel4ec722e2008-07-16 17:17:29 +00001778
Scott Michel97872d32008-02-23 18:41:37 +00001779 for (unsigned j = 0; j < BytesPerElement; ++j) {
Scott Michel5a6f17b2008-01-30 02:55:46 +00001780 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1781 MVT::i8));
Scott Michel8efdca42007-12-04 22:23:35 +00001782 }
1783 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001784
Evan Cheng907a2d22009-02-25 22:49:59 +00001785 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
1786 &ResultMask[0], ResultMask.size());
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001787 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel8efdca42007-12-04 22:23:35 +00001788 }
1789}
1790
Dan Gohman8181bd12008-07-27 21:46:04 +00001791static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1792 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesen913ba762009-02-06 01:31:28 +00001793 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00001794
Gabor Greif1c80d112008-08-28 21:40:38 +00001795 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel8efdca42007-12-04 22:23:35 +00001796 // For a constant, build the appropriate constant vector, which will
1797 // eventually simplify to a vector register load.
1798
Gabor Greif1c80d112008-08-28 21:40:38 +00001799 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman8181bd12008-07-27 21:46:04 +00001800 SmallVector<SDValue, 16> ConstVecValues;
Duncan Sands92c43912008-06-06 12:08:01 +00001801 MVT VT;
Scott Michel8efdca42007-12-04 22:23:35 +00001802 size_t n_copies;
1803
1804 // Create a constant vector:
Duncan Sands92c43912008-06-06 12:08:01 +00001805 switch (Op.getValueType().getSimpleVT()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001806 default: assert(0 && "Unexpected constant value type in "
Scott Michel5a6f17b2008-01-30 02:55:46 +00001807 "LowerSCALAR_TO_VECTOR");
Scott Michel8efdca42007-12-04 22:23:35 +00001808 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1809 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1810 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1811 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1812 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1813 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
1814 }
1815
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001816 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel8efdca42007-12-04 22:23:35 +00001817 for (size_t j = 0; j < n_copies; ++j)
1818 ConstVecValues.push_back(CValue);
1819
Evan Cheng907a2d22009-02-25 22:49:59 +00001820 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1821 &ConstVecValues[0], ConstVecValues.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001822 } else {
1823 // Otherwise, copy the value from one register to another:
Duncan Sands92c43912008-06-06 12:08:01 +00001824 switch (Op0.getValueType().getSimpleVT()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001825 default: assert(0 && "Unexpected value type in LowerSCALAR_TO_VECTOR");
1826 case MVT::i8:
1827 case MVT::i16:
1828 case MVT::i32:
1829 case MVT::i64:
1830 case MVT::f32:
1831 case MVT::f64:
Dale Johannesen913ba762009-02-06 01:31:28 +00001832 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel8efdca42007-12-04 22:23:35 +00001833 }
1834 }
1835
Dan Gohman8181bd12008-07-27 21:46:04 +00001836 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001837}
1838
Dan Gohman8181bd12008-07-27 21:46:04 +00001839static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001840 MVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001841 SDValue N = Op.getOperand(0);
1842 SDValue Elt = Op.getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +00001843 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00001844 SDValue retval;
Scott Michel8efdca42007-12-04 22:23:35 +00001845
Scott Michel56a125e2008-11-22 23:50:42 +00001846 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1847 // Constant argument:
1848 int EltNo = (int) C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001849
Scott Michel56a125e2008-11-22 23:50:42 +00001850 // sanity checks:
1851 if (VT == MVT::i8 && EltNo >= 16)
1852 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
1853 else if (VT == MVT::i16 && EltNo >= 8)
1854 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
1855 else if (VT == MVT::i32 && EltNo >= 4)
1856 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
1857 else if (VT == MVT::i64 && EltNo >= 2)
1858 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel8efdca42007-12-04 22:23:35 +00001859
Scott Michel56a125e2008-11-22 23:50:42 +00001860 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
1861 // i32 and i64: Element 0 is the preferred slot
Dale Johannesen913ba762009-02-06 01:31:28 +00001862 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel56a125e2008-11-22 23:50:42 +00001863 }
Scott Michel8efdca42007-12-04 22:23:35 +00001864
Scott Michel56a125e2008-11-22 23:50:42 +00001865 // Need to generate shuffle mask and extract:
1866 int prefslot_begin = -1, prefslot_end = -1;
1867 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1868
1869 switch (VT.getSimpleVT()) {
1870 default:
1871 assert(false && "Invalid value type!");
1872 case MVT::i8: {
1873 prefslot_begin = prefslot_end = 3;
1874 break;
1875 }
1876 case MVT::i16: {
1877 prefslot_begin = 2; prefslot_end = 3;
1878 break;
1879 }
1880 case MVT::i32:
1881 case MVT::f32: {
1882 prefslot_begin = 0; prefslot_end = 3;
1883 break;
1884 }
1885 case MVT::i64:
1886 case MVT::f64: {
1887 prefslot_begin = 0; prefslot_end = 7;
1888 break;
1889 }
1890 }
1891
1892 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1893 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1894
1895 unsigned int ShufBytes[16];
1896 for (int i = 0; i < 16; ++i) {
1897 // zero fill uppper part of preferred slot, don't care about the
1898 // other slots:
1899 unsigned int mask_val;
1900 if (i <= prefslot_end) {
1901 mask_val =
1902 ((i < prefslot_begin)
1903 ? 0x80
1904 : elt_byte + (i - prefslot_begin));
1905
1906 ShufBytes[i] = mask_val;
1907 } else
1908 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1909 }
1910
1911 SDValue ShufMask[4];
1912 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michele2641a12008-12-04 21:01:44 +00001913 unsigned bidx = i * 4;
Scott Michel56a125e2008-11-22 23:50:42 +00001914 unsigned int bits = ((ShufBytes[bidx] << 24) |
1915 (ShufBytes[bidx+1] << 16) |
1916 (ShufBytes[bidx+2] << 8) |
1917 ShufBytes[bidx+3]);
1918 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
1919 }
1920
Scott Michel0d5eae02009-03-17 01:15:45 +00001921 SDValue ShufMaskVec =
1922 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1923 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel56a125e2008-11-22 23:50:42 +00001924
Dale Johannesen913ba762009-02-06 01:31:28 +00001925 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1926 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel56a125e2008-11-22 23:50:42 +00001927 N, N, ShufMaskVec));
1928 } else {
1929 // Variable index: Rotate the requested element into slot 0, then replicate
1930 // slot 0 across the vector
1931 MVT VecVT = N.getValueType();
1932 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
1933 cerr << "LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit vector type!\n";
1934 abort();
1935 }
1936
1937 // Make life easier by making sure the index is zero-extended to i32
1938 if (Elt.getValueType() != MVT::i32)
Dale Johannesen913ba762009-02-06 01:31:28 +00001939 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel56a125e2008-11-22 23:50:42 +00001940
1941 // Scale the index to a bit/byte shift quantity
1942 APInt scaleFactor =
Scott Michelc630c412008-11-24 17:11:17 +00001943 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
1944 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel56a125e2008-11-22 23:50:42 +00001945 SDValue vecShift;
Scott Michel56a125e2008-11-22 23:50:42 +00001946
Scott Michelc630c412008-11-24 17:11:17 +00001947 if (scaleShift > 0) {
1948 // Scale the shift factor:
Dale Johannesen913ba762009-02-06 01:31:28 +00001949 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
Scott Michel0718cd82008-12-01 17:56:02 +00001950 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel56a125e2008-11-22 23:50:42 +00001951 }
1952
Dale Johannesen913ba762009-02-06 01:31:28 +00001953 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michelc630c412008-11-24 17:11:17 +00001954
1955 // Replicate the bytes starting at byte 0 across the entire vector (for
1956 // consistency with the notion of a unified register set)
Scott Michel56a125e2008-11-22 23:50:42 +00001957 SDValue replicate;
1958
1959 switch (VT.getSimpleVT()) {
1960 default:
1961 cerr << "LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector type\n";
1962 abort();
1963 /*NOTREACHED*/
1964 case MVT::i8: {
Scott Michelc630c412008-11-24 17:11:17 +00001965 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
Scott Michel0d5eae02009-03-17 01:15:45 +00001966 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1967 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00001968 break;
1969 }
1970 case MVT::i16: {
Scott Michelc630c412008-11-24 17:11:17 +00001971 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
Scott Michel0d5eae02009-03-17 01:15:45 +00001972 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1973 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00001974 break;
1975 }
1976 case MVT::i32:
1977 case MVT::f32: {
1978 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
Scott Michel0d5eae02009-03-17 01:15:45 +00001979 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1980 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00001981 break;
1982 }
1983 case MVT::i64:
1984 case MVT::f64: {
1985 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
1986 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
Scott Michel0d5eae02009-03-17 01:15:45 +00001987 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001988 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel56a125e2008-11-22 23:50:42 +00001989 break;
1990 }
1991 }
1992
Dale Johannesen913ba762009-02-06 01:31:28 +00001993 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1994 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel0718cd82008-12-01 17:56:02 +00001995 vecShift, vecShift, replicate));
Scott Michel8efdca42007-12-04 22:23:35 +00001996 }
1997
Scott Michel56a125e2008-11-22 23:50:42 +00001998 return retval;
Scott Michel8efdca42007-12-04 22:23:35 +00001999}
2000
Dan Gohman8181bd12008-07-27 21:46:04 +00002001static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2002 SDValue VecOp = Op.getOperand(0);
2003 SDValue ValOp = Op.getOperand(1);
2004 SDValue IdxOp = Op.getOperand(2);
Dale Johannesen913ba762009-02-06 01:31:28 +00002005 DebugLoc dl = Op.getDebugLoc();
Duncan Sands92c43912008-06-06 12:08:01 +00002006 MVT VT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +00002007
2008 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2009 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2010
Duncan Sands92c43912008-06-06 12:08:01 +00002011 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel0718cd82008-12-01 17:56:02 +00002012 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesen913ba762009-02-06 01:31:28 +00002013 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002014 DAG.getRegister(SPU::R1, PtrVT),
2015 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesen913ba762009-02-06 01:31:28 +00002016 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel8efdca42007-12-04 22:23:35 +00002017
Dan Gohman8181bd12008-07-27 21:46:04 +00002018 SDValue result =
Dale Johannesen913ba762009-02-06 01:31:28 +00002019 DAG.getNode(SPUISD::SHUFB, dl, VT,
2020 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michelae5cbf52008-12-29 03:23:36 +00002021 VecOp,
Dale Johannesen913ba762009-02-06 01:31:28 +00002022 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel8efdca42007-12-04 22:23:35 +00002023
2024 return result;
2025}
2026
Scott Michel06eabde2008-12-27 04:51:36 +00002027static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2028 const TargetLowering &TLI)
Scott Michel97872d32008-02-23 18:41:37 +00002029{
Dan Gohman8181bd12008-07-27 21:46:04 +00002030 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesen913ba762009-02-06 01:31:28 +00002031 DebugLoc dl = Op.getDebugLoc();
Scott Michel06eabde2008-12-27 04:51:36 +00002032 MVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel8efdca42007-12-04 22:23:35 +00002033
2034 assert(Op.getValueType() == MVT::i8);
2035 switch (Opc) {
2036 default:
2037 assert(0 && "Unhandled i8 math operator");
2038 /*NOTREACHED*/
2039 break;
Scott Michel4d07fb72008-12-30 23:28:25 +00002040 case ISD::ADD: {
2041 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2042 // the result:
2043 SDValue N1 = Op.getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +00002044 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2045 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2046 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2047 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4d07fb72008-12-30 23:28:25 +00002048
2049 }
2050
Scott Michel8efdca42007-12-04 22:23:35 +00002051 case ISD::SUB: {
2052 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2053 // the result:
Dan Gohman8181bd12008-07-27 21:46:04 +00002054 SDValue N1 = Op.getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +00002055 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2056 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2057 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2058 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4ec722e2008-07-16 17:17:29 +00002059 }
Scott Michel8efdca42007-12-04 22:23:35 +00002060 case ISD::ROTR:
2061 case ISD::ROTL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002062 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002063 MVT N1VT = N1.getValueType();
2064
2065 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2066 if (!N1VT.bitsEq(ShiftVT)) {
2067 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2068 ? ISD::ZERO_EXTEND
2069 : ISD::TRUNCATE;
2070 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2071 }
2072
2073 // Replicate lower 8-bits into upper 8:
Dan Gohman8181bd12008-07-27 21:46:04 +00002074 SDValue ExpandArg =
Dale Johannesen913ba762009-02-06 01:31:28 +00002075 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2076 DAG.getNode(ISD::SHL, dl, MVT::i16,
Duncan Sands7aef60d2008-10-30 19:24:28 +00002077 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel0d5eae02009-03-17 01:15:45 +00002078
2079 // Truncate back down to i8
Dale Johannesen913ba762009-02-06 01:31:28 +00002080 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2081 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002082 }
2083 case ISD::SRL:
2084 case ISD::SHL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002085 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002086 MVT N1VT = N1.getValueType();
2087
2088 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2089 if (!N1VT.bitsEq(ShiftVT)) {
2090 unsigned N1Opc = ISD::ZERO_EXTEND;
2091
2092 if (N1.getValueType().bitsGT(ShiftVT))
2093 N1Opc = ISD::TRUNCATE;
2094
2095 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2096 }
2097
Dale Johannesen913ba762009-02-06 01:31:28 +00002098 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2099 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002100 }
2101 case ISD::SRA: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002102 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002103 MVT N1VT = N1.getValueType();
2104
2105 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2106 if (!N1VT.bitsEq(ShiftVT)) {
2107 unsigned N1Opc = ISD::SIGN_EXTEND;
2108
2109 if (N1VT.bitsGT(ShiftVT))
2110 N1Opc = ISD::TRUNCATE;
2111 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2112 }
2113
Dale Johannesen913ba762009-02-06 01:31:28 +00002114 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2115 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002116 }
2117 case ISD::MUL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002118 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002119
2120 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2121 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
Dale Johannesen913ba762009-02-06 01:31:28 +00002122 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2123 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002124 break;
2125 }
2126 }
2127
Dan Gohman8181bd12008-07-27 21:46:04 +00002128 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002129}
2130
2131//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman8181bd12008-07-27 21:46:04 +00002132static SDValue
2133LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2134 SDValue ConstVec;
2135 SDValue Arg;
Duncan Sands92c43912008-06-06 12:08:01 +00002136 MVT VT = Op.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00002137 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002138
2139 ConstVec = Op.getOperand(0);
2140 Arg = Op.getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002141 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2142 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel8efdca42007-12-04 22:23:35 +00002143 ConstVec = ConstVec.getOperand(0);
2144 } else {
2145 ConstVec = Op.getOperand(1);
2146 Arg = Op.getOperand(0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002147 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +00002148 ConstVec = ConstVec.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002149 }
2150 }
2151 }
2152
Gabor Greif1c80d112008-08-28 21:40:38 +00002153 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel0d5eae02009-03-17 01:15:45 +00002154 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2155 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel8efdca42007-12-04 22:23:35 +00002156
Scott Michel0d5eae02009-03-17 01:15:45 +00002157 APInt APSplatBits, APSplatUndef;
2158 unsigned SplatBitSize;
2159 bool HasAnyUndefs;
2160 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2161
2162 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2163 HasAnyUndefs, minSplatBits)
2164 && minSplatBits <= SplatBitSize) {
2165 uint64_t SplatBits = APSplatBits.getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00002166 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002167
Scott Michel0d5eae02009-03-17 01:15:45 +00002168 SmallVector<SDValue, 16> tcVec;
2169 tcVec.assign(16, tc);
Dale Johannesen913ba762009-02-06 01:31:28 +00002170 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel0d5eae02009-03-17 01:15:45 +00002171 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00002172 }
2173 }
Scott Michelc899a122009-01-26 22:33:37 +00002174
Nate Begeman7569e762008-07-29 19:07:27 +00002175 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2176 // lowered. Return the operation, rather than a null SDValue.
2177 return Op;
Scott Michel8efdca42007-12-04 22:23:35 +00002178}
2179
Scott Michel8efdca42007-12-04 22:23:35 +00002180//! Custom lowering for CTPOP (count population)
2181/*!
2182 Custom lowering code that counts the number ones in the input
2183 operand. SPU has such an instruction, but it counts the number of
2184 ones per byte, which then have to be accumulated.
2185*/
Dan Gohman8181bd12008-07-27 21:46:04 +00002186static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002187 MVT VT = Op.getValueType();
2188 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002189 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002190
Duncan Sands92c43912008-06-06 12:08:01 +00002191 switch (VT.getSimpleVT()) {
2192 default:
2193 assert(false && "Invalid value type!");
Scott Michel8efdca42007-12-04 22:23:35 +00002194 case MVT::i8: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002195 SDValue N = Op.getOperand(0);
2196 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002197
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002198 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2199 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002200
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002201 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel8efdca42007-12-04 22:23:35 +00002202 }
2203
2204 case MVT::i16: {
2205 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002206 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002207
Chris Lattner1b989192007-12-31 04:13:23 +00002208 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002209
Dan Gohman8181bd12008-07-27 21:46:04 +00002210 SDValue N = Op.getOperand(0);
2211 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2212 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
Duncan Sands7aef60d2008-10-30 19:24:28 +00002213 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002214
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002215 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2216 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002217
2218 // CNTB_result becomes the chain to which all of the virtual registers
2219 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002220 SDValue CNTB_result =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002221 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002222
Dan Gohman8181bd12008-07-27 21:46:04 +00002223 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002224 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002225
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002226 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel8efdca42007-12-04 22:23:35 +00002227
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002228 return DAG.getNode(ISD::AND, dl, MVT::i16,
2229 DAG.getNode(ISD::ADD, dl, MVT::i16,
2230 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel5a6f17b2008-01-30 02:55:46 +00002231 Tmp1, Shift1),
2232 Tmp1),
2233 Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002234 }
2235
2236 case MVT::i32: {
2237 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002238 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002239
Chris Lattner1b989192007-12-31 04:13:23 +00002240 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2241 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002242
Dan Gohman8181bd12008-07-27 21:46:04 +00002243 SDValue N = Op.getOperand(0);
2244 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2245 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2246 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2247 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002248
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002249 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2250 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002251
2252 // CNTB_result becomes the chain to which all of the virtual registers
2253 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002254 SDValue CNTB_result =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002255 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002256
Dan Gohman8181bd12008-07-27 21:46:04 +00002257 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002258 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002259
Dan Gohman8181bd12008-07-27 21:46:04 +00002260 SDValue Comp1 =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002261 DAG.getNode(ISD::SRL, dl, MVT::i32,
Scott Michel34712c32009-03-16 18:47:25 +00002262 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002263 Shift1);
Scott Michel8efdca42007-12-04 22:23:35 +00002264
Dan Gohman8181bd12008-07-27 21:46:04 +00002265 SDValue Sum1 =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002266 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2267 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002268
Dan Gohman8181bd12008-07-27 21:46:04 +00002269 SDValue Sum1_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002270 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel8efdca42007-12-04 22:23:35 +00002271
Dan Gohman8181bd12008-07-27 21:46:04 +00002272 SDValue Comp2 =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002273 DAG.getNode(ISD::SRL, dl, MVT::i32,
2274 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel5a6f17b2008-01-30 02:55:46 +00002275 Shift2);
Dan Gohman8181bd12008-07-27 21:46:04 +00002276 SDValue Sum2 =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002277 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2278 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002279
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002280 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002281 }
2282
2283 case MVT::i64:
2284 break;
2285 }
2286
Dan Gohman8181bd12008-07-27 21:46:04 +00002287 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002288}
2289
pingbak2f387e82009-01-26 03:31:40 +00002290//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Michel8c67fa42009-01-21 04:58:48 +00002291/*!
pingbak2f387e82009-01-26 03:31:40 +00002292 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2293 All conversions to i64 are expanded to a libcall.
Scott Michel8c67fa42009-01-21 04:58:48 +00002294 */
pingbak2f387e82009-01-26 03:31:40 +00002295static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2296 SPUTargetLowering &TLI) {
Scott Michel8c67fa42009-01-21 04:58:48 +00002297 MVT OpVT = Op.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002298 SDValue Op0 = Op.getOperand(0);
pingbak2f387e82009-01-26 03:31:40 +00002299 MVT Op0VT = Op0.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002300
pingbak2f387e82009-01-26 03:31:40 +00002301 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2302 || OpVT == MVT::i64) {
2303 // Convert f32 / f64 to i32 / i64 via libcall.
2304 RTLIB::Libcall LC =
2305 (Op.getOpcode() == ISD::FP_TO_SINT)
2306 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2307 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2308 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2309 SDValue Dummy;
2310 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2311 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002312
Scott Michel0d5eae02009-03-17 01:15:45 +00002313 return SDValue();
pingbak2f387e82009-01-26 03:31:40 +00002314}
Scott Michel8c67fa42009-01-21 04:58:48 +00002315
pingbak2f387e82009-01-26 03:31:40 +00002316//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2317/*!
2318 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2319 All conversions from i64 are expanded to a libcall.
2320 */
2321static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2322 SPUTargetLowering &TLI) {
2323 MVT OpVT = Op.getValueType();
2324 SDValue Op0 = Op.getOperand(0);
2325 MVT Op0VT = Op0.getValueType();
2326
2327 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2328 || Op0VT == MVT::i64) {
2329 // Convert i32, i64 to f64 via libcall:
2330 RTLIB::Libcall LC =
2331 (Op.getOpcode() == ISD::SINT_TO_FP)
2332 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2333 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2334 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2335 SDValue Dummy;
2336 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2337 }
2338
Scott Michel0d5eae02009-03-17 01:15:45 +00002339 return SDValue();
Scott Michel8c67fa42009-01-21 04:58:48 +00002340}
2341
2342//! Lower ISD::SETCC
2343/*!
2344 This handles MVT::f64 (double floating point) condition lowering
2345 */
Scott Michel8c67fa42009-01-21 04:58:48 +00002346static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2347 const TargetLowering &TLI) {
pingbak2f387e82009-01-26 03:31:40 +00002348 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002349 DebugLoc dl = Op.getDebugLoc();
pingbak2f387e82009-01-26 03:31:40 +00002350 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2351
Scott Michel8c67fa42009-01-21 04:58:48 +00002352 SDValue lhs = Op.getOperand(0);
2353 SDValue rhs = Op.getOperand(1);
Scott Michel8c67fa42009-01-21 04:58:48 +00002354 MVT lhsVT = lhs.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002355 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
2356
pingbak2f387e82009-01-26 03:31:40 +00002357 MVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
2358 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
2359 MVT IntVT(MVT::i64);
2360
2361 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2362 // selected to a NOP:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002363 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
pingbak2f387e82009-01-26 03:31:40 +00002364 SDValue lhsHi32 =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002365 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2366 DAG.getNode(ISD::SRL, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002367 i64lhs, DAG.getConstant(32, MVT::i32)));
2368 SDValue lhsHi32abs =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002369 DAG.getNode(ISD::AND, dl, MVT::i32,
pingbak2f387e82009-01-26 03:31:40 +00002370 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
2371 SDValue lhsLo32 =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002372 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002373
2374 // SETO and SETUO only use the lhs operand:
2375 if (CC->get() == ISD::SETO) {
2376 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2377 // SETUO
2378 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00002379 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2380 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002381 lhs, DAG.getConstantFP(0.0, lhsVT),
2382 ISD::SETUO),
2383 DAG.getConstant(ccResultAllOnes, ccResultVT));
2384 } else if (CC->get() == ISD::SETUO) {
2385 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesen85fc0932009-02-04 01:48:28 +00002386 return DAG.getNode(ISD::AND, dl, ccResultVT,
2387 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002388 lhsHi32abs,
2389 DAG.getConstant(0x7ff00000, MVT::i32),
2390 ISD::SETGE),
Dale Johannesen85fc0932009-02-04 01:48:28 +00002391 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002392 lhsLo32,
2393 DAG.getConstant(0, MVT::i32),
2394 ISD::SETGT));
2395 }
2396
Dale Johannesen24dd9a52009-02-07 00:55:49 +00002397 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
pingbak2f387e82009-01-26 03:31:40 +00002398 SDValue rhsHi32 =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002399 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2400 DAG.getNode(ISD::SRL, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002401 i64rhs, DAG.getConstant(32, MVT::i32)));
2402
2403 // If a value is negative, subtract from the sign magnitude constant:
2404 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2405
2406 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002407 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002408 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002409 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002410 SDValue lhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002411 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002412 lhsSelectMask, lhsSignMag2TC, i64lhs);
2413
Dale Johannesen85fc0932009-02-04 01:48:28 +00002414 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002415 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002416 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
pingbak2f387e82009-01-26 03:31:40 +00002417 SDValue rhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002418 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002419 rhsSelectMask, rhsSignMag2TC, i64rhs);
2420
2421 unsigned compareOp;
2422
Scott Michel8c67fa42009-01-21 04:58:48 +00002423 switch (CC->get()) {
2424 case ISD::SETOEQ:
Scott Michel8c67fa42009-01-21 04:58:48 +00002425 case ISD::SETUEQ:
pingbak2f387e82009-01-26 03:31:40 +00002426 compareOp = ISD::SETEQ; break;
2427 case ISD::SETOGT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002428 case ISD::SETUGT:
pingbak2f387e82009-01-26 03:31:40 +00002429 compareOp = ISD::SETGT; break;
2430 case ISD::SETOGE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002431 case ISD::SETUGE:
pingbak2f387e82009-01-26 03:31:40 +00002432 compareOp = ISD::SETGE; break;
2433 case ISD::SETOLT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002434 case ISD::SETULT:
pingbak2f387e82009-01-26 03:31:40 +00002435 compareOp = ISD::SETLT; break;
2436 case ISD::SETOLE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002437 case ISD::SETULE:
pingbak2f387e82009-01-26 03:31:40 +00002438 compareOp = ISD::SETLE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002439 case ISD::SETUNE:
pingbak2f387e82009-01-26 03:31:40 +00002440 case ISD::SETONE:
2441 compareOp = ISD::SETNE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002442 default:
2443 cerr << "CellSPU ISel Select: unimplemented f64 condition\n";
2444 abort();
2445 break;
2446 }
2447
pingbak2f387e82009-01-26 03:31:40 +00002448 SDValue result =
Scott Michel34712c32009-03-16 18:47:25 +00002449 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002450 (ISD::CondCode) compareOp);
pingbak2f387e82009-01-26 03:31:40 +00002451
2452 if ((CC->get() & 0x8) == 0) {
2453 // Ordered comparison:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002454 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002455 lhs, DAG.getConstantFP(0.0, MVT::f64),
2456 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002457 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002458 rhs, DAG.getConstantFP(0.0, MVT::f64),
2459 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002460 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
pingbak2f387e82009-01-26 03:31:40 +00002461
Dale Johannesen85fc0932009-02-04 01:48:28 +00002462 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
pingbak2f387e82009-01-26 03:31:40 +00002463 }
2464
2465 return result;
Scott Michel8c67fa42009-01-21 04:58:48 +00002466}
2467
Scott Michel56a125e2008-11-22 23:50:42 +00002468//! Lower ISD::SELECT_CC
2469/*!
2470 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2471 SELB instruction.
2472
2473 \note Need to revisit this in the future: if the code path through the true
2474 and false value computations is longer than the latency of a branch (6
2475 cycles), then it would be more advantageous to branch and insert a new basic
2476 block and branch on the condition. However, this code does not make that
2477 assumption, given the simplisitc uses so far.
2478 */
2479
Scott Michel06eabde2008-12-27 04:51:36 +00002480static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2481 const TargetLowering &TLI) {
Scott Michel56a125e2008-11-22 23:50:42 +00002482 MVT VT = Op.getValueType();
2483 SDValue lhs = Op.getOperand(0);
2484 SDValue rhs = Op.getOperand(1);
2485 SDValue trueval = Op.getOperand(2);
2486 SDValue falseval = Op.getOperand(3);
2487 SDValue condition = Op.getOperand(4);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002488 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00002489
Scott Michel06eabde2008-12-27 04:51:36 +00002490 // NOTE: SELB's arguments: $rA, $rB, $mask
2491 //
2492 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2493 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2494 // condition was true and 0s where the condition was false. Hence, the
2495 // arguments to SELB get reversed.
2496
Scott Michel56a125e2008-11-22 23:50:42 +00002497 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2498 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2499 // with another "cannot select select_cc" assert:
2500
Dale Johannesen175fdef2009-02-06 21:50:26 +00002501 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands4a361272009-01-01 15:52:00 +00002502 TLI.getSetCCResultType(Op.getValueType()),
Scott Michel06eabde2008-12-27 04:51:36 +00002503 lhs, rhs, condition);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002504 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel56a125e2008-11-22 23:50:42 +00002505}
2506
Scott Michelec8c82e2008-12-02 19:53:53 +00002507//! Custom lower ISD::TRUNCATE
2508static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2509{
Scott Michel34712c32009-03-16 18:47:25 +00002510 // Type to truncate to
Scott Michelec8c82e2008-12-02 19:53:53 +00002511 MVT VT = Op.getValueType();
2512 MVT::SimpleValueType simpleVT = VT.getSimpleVT();
2513 MVT VecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesen175fdef2009-02-06 21:50:26 +00002514 DebugLoc dl = Op.getDebugLoc();
Scott Michelec8c82e2008-12-02 19:53:53 +00002515
Scott Michel34712c32009-03-16 18:47:25 +00002516 // Type to truncate from
Scott Michelec8c82e2008-12-02 19:53:53 +00002517 SDValue Op0 = Op.getOperand(0);
2518 MVT Op0VT = Op0.getValueType();
Scott Michelec8c82e2008-12-02 19:53:53 +00002519
Scott Michel06eabde2008-12-27 04:51:36 +00002520 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michelc5a29fe2009-01-03 00:27:53 +00002521 // Create shuffle mask, least significant doubleword of quadword
Scott Michel06eabde2008-12-27 04:51:36 +00002522 unsigned maskHigh = 0x08090a0b;
2523 unsigned maskLow = 0x0c0d0e0f;
2524 // Use a shuffle to perform the truncation
Evan Cheng907a2d22009-02-25 22:49:59 +00002525 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2526 DAG.getConstant(maskHigh, MVT::i32),
2527 DAG.getConstant(maskLow, MVT::i32),
2528 DAG.getConstant(maskHigh, MVT::i32),
2529 DAG.getConstant(maskLow, MVT::i32));
Scott Michel06eabde2008-12-27 04:51:36 +00002530
Scott Michel34712c32009-03-16 18:47:25 +00002531 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2532 Op0, Op0, shufMask);
Scott Michel06eabde2008-12-27 04:51:36 +00002533
Scott Michel34712c32009-03-16 18:47:25 +00002534 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelec8c82e2008-12-02 19:53:53 +00002535 }
2536
Scott Michel06eabde2008-12-27 04:51:36 +00002537 return SDValue(); // Leave the truncate unmolested
Scott Michelec8c82e2008-12-02 19:53:53 +00002538}
2539
Scott Michel56a125e2008-11-22 23:50:42 +00002540//! Custom (target-specific) lowering entry point
2541/*!
2542 This is where LLVM's DAG selection process calls to do target-specific
2543 lowering of nodes.
2544 */
Dan Gohman8181bd12008-07-27 21:46:04 +00002545SDValue
2546SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel8efdca42007-12-04 22:23:35 +00002547{
Scott Michel97872d32008-02-23 18:41:37 +00002548 unsigned Opc = (unsigned) Op.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00002549 MVT VT = Op.getValueType();
Scott Michel97872d32008-02-23 18:41:37 +00002550
2551 switch (Opc) {
Scott Michel8efdca42007-12-04 22:23:35 +00002552 default: {
2553 cerr << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
Scott Michel97872d32008-02-23 18:41:37 +00002554 cerr << "Op.getOpcode() = " << Opc << "\n";
Gabor Greif1c80d112008-08-28 21:40:38 +00002555 cerr << "*Op.getNode():\n";
2556 Op.getNode()->dump();
Scott Michel8efdca42007-12-04 22:23:35 +00002557 abort();
2558 }
2559 case ISD::LOAD:
Scott Michelec8c82e2008-12-02 19:53:53 +00002560 case ISD::EXTLOAD:
Scott Michel8efdca42007-12-04 22:23:35 +00002561 case ISD::SEXTLOAD:
2562 case ISD::ZEXTLOAD:
2563 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2564 case ISD::STORE:
2565 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2566 case ISD::ConstantPool:
2567 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2568 case ISD::GlobalAddress:
2569 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2570 case ISD::JumpTable:
2571 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel8efdca42007-12-04 22:23:35 +00002572 case ISD::ConstantFP:
2573 return LowerConstantFP(Op, DAG);
2574 case ISD::FORMAL_ARGUMENTS:
Scott Michel394e26d2008-01-17 20:38:41 +00002575 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Scott Michel8efdca42007-12-04 22:23:35 +00002576 case ISD::CALL:
Scott Micheldbac4cf2008-01-11 02:53:15 +00002577 return LowerCALL(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel8efdca42007-12-04 22:23:35 +00002578 case ISD::RET:
2579 return LowerRET(Op, DAG, getTargetMachine());
2580
Scott Michel4d07fb72008-12-30 23:28:25 +00002581 // i8, i64 math ops:
Scott Michel67224b22008-06-02 22:18:03 +00002582 case ISD::ADD:
Scott Michel8efdca42007-12-04 22:23:35 +00002583 case ISD::SUB:
2584 case ISD::ROTR:
2585 case ISD::ROTL:
2586 case ISD::SRL:
2587 case ISD::SHL:
Scott Michel67224b22008-06-02 22:18:03 +00002588 case ISD::SRA: {
Scott Michel97872d32008-02-23 18:41:37 +00002589 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002590 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel97872d32008-02-23 18:41:37 +00002591 break;
Scott Michel67224b22008-06-02 22:18:03 +00002592 }
Scott Michel8efdca42007-12-04 22:23:35 +00002593
pingbak2f387e82009-01-26 03:31:40 +00002594 case ISD::FP_TO_SINT:
2595 case ISD::FP_TO_UINT:
2596 return LowerFP_TO_INT(Op, DAG, *this);
2597
2598 case ISD::SINT_TO_FP:
2599 case ISD::UINT_TO_FP:
2600 return LowerINT_TO_FP(Op, DAG, *this);
Scott Michel8c67fa42009-01-21 04:58:48 +00002601
Scott Michel8efdca42007-12-04 22:23:35 +00002602 // Vector-related lowering.
2603 case ISD::BUILD_VECTOR:
pingbak2f387e82009-01-26 03:31:40 +00002604 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002605 case ISD::SCALAR_TO_VECTOR:
2606 return LowerSCALAR_TO_VECTOR(Op, DAG);
2607 case ISD::VECTOR_SHUFFLE:
2608 return LowerVECTOR_SHUFFLE(Op, DAG);
2609 case ISD::EXTRACT_VECTOR_ELT:
2610 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2611 case ISD::INSERT_VECTOR_ELT:
2612 return LowerINSERT_VECTOR_ELT(Op, DAG);
2613
2614 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2615 case ISD::AND:
2616 case ISD::OR:
2617 case ISD::XOR:
2618 return LowerByteImmed(Op, DAG);
2619
2620 // Vector and i8 multiply:
2621 case ISD::MUL:
Scott Michel4d07fb72008-12-30 23:28:25 +00002622 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002623 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel8efdca42007-12-04 22:23:35 +00002624
Scott Michel8efdca42007-12-04 22:23:35 +00002625 case ISD::CTPOP:
2626 return LowerCTPOP(Op, DAG);
Scott Michel56a125e2008-11-22 23:50:42 +00002627
2628 case ISD::SELECT_CC:
Scott Michel06eabde2008-12-27 04:51:36 +00002629 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelec8c82e2008-12-02 19:53:53 +00002630
Scott Michel8c67fa42009-01-21 04:58:48 +00002631 case ISD::SETCC:
2632 return LowerSETCC(Op, DAG, *this);
2633
Scott Michelec8c82e2008-12-02 19:53:53 +00002634 case ISD::TRUNCATE:
2635 return LowerTRUNCATE(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002636 }
2637
Dan Gohman8181bd12008-07-27 21:46:04 +00002638 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002639}
2640
Duncan Sands7d9834b2008-12-01 11:39:25 +00002641void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2642 SmallVectorImpl<SDValue>&Results,
2643 SelectionDAG &DAG)
Scott Michel6e2d68b2008-11-10 23:43:06 +00002644{
2645#if 0
2646 unsigned Opc = (unsigned) N->getOpcode();
2647 MVT OpVT = N->getValueType(0);
2648
2649 switch (Opc) {
2650 default: {
2651 cerr << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2652 cerr << "Op.getOpcode() = " << Opc << "\n";
2653 cerr << "*Op.getNode():\n";
2654 N->dump();
2655 abort();
2656 /*NOTREACHED*/
2657 }
2658 }
2659#endif
2660
2661 /* Otherwise, return unchanged */
Scott Michel6e2d68b2008-11-10 23:43:06 +00002662}
2663
Scott Michel8efdca42007-12-04 22:23:35 +00002664//===----------------------------------------------------------------------===//
Scott Michel8efdca42007-12-04 22:23:35 +00002665// Target Optimization Hooks
2666//===----------------------------------------------------------------------===//
2667
Dan Gohman8181bd12008-07-27 21:46:04 +00002668SDValue
Scott Michel8efdca42007-12-04 22:23:35 +00002669SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2670{
2671#if 0
2672 TargetMachine &TM = getTargetMachine();
Scott Michelf9f42e62008-01-29 02:16:57 +00002673#endif
2674 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel8efdca42007-12-04 22:23:35 +00002675 SelectionDAG &DAG = DCI.DAG;
Scott Michel0718cd82008-12-01 17:56:02 +00002676 SDValue Op0 = N->getOperand(0); // everything has at least one operand
2677 MVT NodeVT = N->getValueType(0); // The node's value type
Scott Michel06eabde2008-12-27 04:51:36 +00002678 MVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel0718cd82008-12-01 17:56:02 +00002679 SDValue Result; // Initially, empty result
Dale Johannesen175fdef2009-02-06 21:50:26 +00002680 DebugLoc dl = N->getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002681
2682 switch (N->getOpcode()) {
2683 default: break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002684 case ISD::ADD: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002685 SDValue Op1 = N->getOperand(1);
Scott Michelf9f42e62008-01-29 02:16:57 +00002686
Scott Michel06eabde2008-12-27 04:51:36 +00002687 if (Op0.getOpcode() == SPUISD::IndirectAddr
2688 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2689 // Normalize the operands to reduce repeated code
2690 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michelae5cbf52008-12-29 03:23:36 +00002691
Scott Michel06eabde2008-12-27 04:51:36 +00002692 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2693 IndirectArg = Op1;
2694 AddArg = Op0;
2695 }
2696
2697 if (isa<ConstantSDNode>(AddArg)) {
2698 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2699 SDValue IndOp1 = IndirectArg.getOperand(1);
2700
2701 if (CN0->isNullValue()) {
2702 // (add (SPUindirect <arg>, <arg>), 0) ->
2703 // (SPUindirect <arg>, <arg>)
Scott Michelf9f42e62008-01-29 02:16:57 +00002704
Scott Michel8c2746e2008-12-04 17:16:59 +00002705#if !defined(NDEBUG)
Scott Michel06eabde2008-12-27 04:51:36 +00002706 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel6ccefab2008-12-04 03:02:42 +00002707 cerr << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002708 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2709 << "With: (SPUindirect <arg>, <arg>)\n";
2710 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002711#endif
2712
Scott Michel06eabde2008-12-27 04:51:36 +00002713 return IndirectArg;
2714 } else if (isa<ConstantSDNode>(IndOp1)) {
2715 // (add (SPUindirect <arg>, <const>), <const>) ->
2716 // (SPUindirect <arg>, <const + const>)
2717 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2718 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2719 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michelf9f42e62008-01-29 02:16:57 +00002720
Scott Michel06eabde2008-12-27 04:51:36 +00002721#if !defined(NDEBUG)
2722 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2723 cerr << "\n"
2724 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2725 << "), " << CN0->getSExtValue() << ")\n"
2726 << "With: (SPUindirect <arg>, "
2727 << combinedConst << ")\n";
2728 }
2729#endif
Scott Michelf9f42e62008-01-29 02:16:57 +00002730
Dale Johannesen175fdef2009-02-06 21:50:26 +00002731 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002732 IndirectArg, combinedValue);
2733 }
Scott Michelf9f42e62008-01-29 02:16:57 +00002734 }
2735 }
Scott Michel97872d32008-02-23 18:41:37 +00002736 break;
2737 }
2738 case ISD::SIGN_EXTEND:
2739 case ISD::ZERO_EXTEND:
2740 case ISD::ANY_EXTEND: {
Scott Michel0718cd82008-12-01 17:56:02 +00002741 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michel97872d32008-02-23 18:41:37 +00002742 // (any_extend (SPUextract_elt0 <arg>)) ->
2743 // (SPUextract_elt0 <arg>)
2744 // Types must match, however...
Scott Michel8c2746e2008-12-04 17:16:59 +00002745#if !defined(NDEBUG)
2746 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel6ccefab2008-12-04 03:02:42 +00002747 cerr << "\nReplace: ";
2748 N->dump(&DAG);
2749 cerr << "\nWith: ";
2750 Op0.getNode()->dump(&DAG);
2751 cerr << "\n";
Scott Michel8c2746e2008-12-04 17:16:59 +00002752 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002753#endif
Scott Michel97872d32008-02-23 18:41:37 +00002754
2755 return Op0;
2756 }
2757 break;
2758 }
2759 case SPUISD::IndirectAddr: {
2760 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Michel8c67fa42009-01-21 04:58:48 +00002761 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2762 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michel97872d32008-02-23 18:41:37 +00002763 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2764 // (SPUaform <addr>, 0)
2765
2766 DEBUG(cerr << "Replace: ");
2767 DEBUG(N->dump(&DAG));
2768 DEBUG(cerr << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002769 DEBUG(Op0.getNode()->dump(&DAG));
Scott Michel97872d32008-02-23 18:41:37 +00002770 DEBUG(cerr << "\n");
2771
2772 return Op0;
2773 }
Scott Michel06eabde2008-12-27 04:51:36 +00002774 } else if (Op0.getOpcode() == ISD::ADD) {
2775 SDValue Op1 = N->getOperand(1);
2776 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2777 // (SPUindirect (add <arg>, <arg>), 0) ->
2778 // (SPUindirect <arg>, <arg>)
2779 if (CN1->isNullValue()) {
2780
2781#if !defined(NDEBUG)
2782 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2783 cerr << "\n"
2784 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2785 << "With: (SPUindirect <arg>, <arg>)\n";
2786 }
2787#endif
2788
Dale Johannesen175fdef2009-02-06 21:50:26 +00002789 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002790 Op0.getOperand(0), Op0.getOperand(1));
2791 }
2792 }
Scott Michel97872d32008-02-23 18:41:37 +00002793 }
2794 break;
2795 }
2796 case SPUISD::SHLQUAD_L_BITS:
2797 case SPUISD::SHLQUAD_L_BYTES:
2798 case SPUISD::VEC_SHL:
2799 case SPUISD::VEC_SRL:
2800 case SPUISD::VEC_SRA:
Scott Michel06eabde2008-12-27 04:51:36 +00002801 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002802 SDValue Op1 = N->getOperand(1);
Scott Michel97872d32008-02-23 18:41:37 +00002803
Scott Michel06eabde2008-12-27 04:51:36 +00002804 // Kill degenerate vector shifts:
2805 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2806 if (CN->isNullValue()) {
Scott Michel97872d32008-02-23 18:41:37 +00002807 Result = Op0;
2808 }
2809 }
2810 break;
2811 }
Scott Michel06eabde2008-12-27 04:51:36 +00002812 case SPUISD::PREFSLOT2VEC: {
Scott Michel97872d32008-02-23 18:41:37 +00002813 switch (Op0.getOpcode()) {
2814 default:
2815 break;
2816 case ISD::ANY_EXTEND:
2817 case ISD::ZERO_EXTEND:
2818 case ISD::SIGN_EXTEND: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002819 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michel97872d32008-02-23 18:41:37 +00002820 // <arg>
Scott Michelae5cbf52008-12-29 03:23:36 +00002821 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman8181bd12008-07-27 21:46:04 +00002822 SDValue Op00 = Op0.getOperand(0);
Scott Michelc630c412008-11-24 17:11:17 +00002823 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002824 SDValue Op000 = Op00.getOperand(0);
Scott Michel0718cd82008-12-01 17:56:02 +00002825 if (Op000.getValueType() == NodeVT) {
Scott Michel97872d32008-02-23 18:41:37 +00002826 Result = Op000;
2827 }
2828 }
2829 break;
2830 }
Scott Michelc630c412008-11-24 17:11:17 +00002831 case SPUISD::VEC2PREFSLOT: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002832 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michel97872d32008-02-23 18:41:37 +00002833 // <arg>
2834 Result = Op0.getOperand(0);
2835 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00002836 }
Scott Michel97872d32008-02-23 18:41:37 +00002837 }
2838 break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002839 }
2840 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002841
Scott Michel394e26d2008-01-17 20:38:41 +00002842 // Otherwise, return unchanged.
Scott Michel0718cd82008-12-01 17:56:02 +00002843#ifndef NDEBUG
Gabor Greif1c80d112008-08-28 21:40:38 +00002844 if (Result.getNode()) {
Scott Michel97872d32008-02-23 18:41:37 +00002845 DEBUG(cerr << "\nReplace.SPU: ");
2846 DEBUG(N->dump(&DAG));
2847 DEBUG(cerr << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002848 DEBUG(Result.getNode()->dump(&DAG));
Scott Michel97872d32008-02-23 18:41:37 +00002849 DEBUG(cerr << "\n");
2850 }
2851#endif
2852
2853 return Result;
Scott Michel8efdca42007-12-04 22:23:35 +00002854}
2855
2856//===----------------------------------------------------------------------===//
2857// Inline Assembly Support
2858//===----------------------------------------------------------------------===//
2859
2860/// getConstraintType - Given a constraint letter, return the type of
2861/// constraint it is for this target.
Scott Michel4ec722e2008-07-16 17:17:29 +00002862SPUTargetLowering::ConstraintType
Scott Michel8efdca42007-12-04 22:23:35 +00002863SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2864 if (ConstraintLetter.size() == 1) {
2865 switch (ConstraintLetter[0]) {
2866 default: break;
2867 case 'b':
2868 case 'r':
2869 case 'f':
2870 case 'v':
2871 case 'y':
2872 return C_RegisterClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00002873 }
Scott Michel8efdca42007-12-04 22:23:35 +00002874 }
2875 return TargetLowering::getConstraintType(ConstraintLetter);
2876}
2877
Scott Michel4ec722e2008-07-16 17:17:29 +00002878std::pair<unsigned, const TargetRegisterClass*>
Scott Michel8efdca42007-12-04 22:23:35 +00002879SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00002880 MVT VT) const
Scott Michel8efdca42007-12-04 22:23:35 +00002881{
2882 if (Constraint.size() == 1) {
2883 // GCC RS6000 Constraint Letters
2884 switch (Constraint[0]) {
2885 case 'b': // R1-R31
2886 case 'r': // R0-R31
2887 if (VT == MVT::i64)
2888 return std::make_pair(0U, SPU::R64CRegisterClass);
2889 return std::make_pair(0U, SPU::R32CRegisterClass);
2890 case 'f':
2891 if (VT == MVT::f32)
2892 return std::make_pair(0U, SPU::R32FPRegisterClass);
2893 else if (VT == MVT::f64)
2894 return std::make_pair(0U, SPU::R64FPRegisterClass);
2895 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00002896 case 'v':
Scott Michel8efdca42007-12-04 22:23:35 +00002897 return std::make_pair(0U, SPU::GPRCRegisterClass);
2898 }
2899 }
Scott Michel4ec722e2008-07-16 17:17:29 +00002900
Scott Michel8efdca42007-12-04 22:23:35 +00002901 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2902}
2903
Scott Michel97872d32008-02-23 18:41:37 +00002904//! Compute used/known bits for a SPU operand
Scott Michel8efdca42007-12-04 22:23:35 +00002905void
Dan Gohman8181bd12008-07-27 21:46:04 +00002906SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00002907 const APInt &Mask,
Scott Michel4ec722e2008-07-16 17:17:29 +00002908 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00002909 APInt &KnownOne,
Scott Michel5a6f17b2008-01-30 02:55:46 +00002910 const SelectionDAG &DAG,
2911 unsigned Depth ) const {
Scott Michelbc5fbc12008-04-30 00:30:08 +00002912#if 0
Scott Michel97872d32008-02-23 18:41:37 +00002913 const uint64_t uint64_sizebits = sizeof(uint64_t) * 8;
2914
2915 switch (Op.getOpcode()) {
2916 default:
2917 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
2918 break;
Scott Michel97872d32008-02-23 18:41:37 +00002919 case CALL:
2920 case SHUFB:
Scott Michel56a125e2008-11-22 23:50:42 +00002921 case SHUFFLE_MASK:
Scott Michel97872d32008-02-23 18:41:37 +00002922 case CNTB:
Scott Michel8c67fa42009-01-21 04:58:48 +00002923 case SPUISD::PREFSLOT2VEC:
Scott Michel97872d32008-02-23 18:41:37 +00002924 case SPUISD::LDRESULT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002925 case SPUISD::VEC2PREFSLOT:
Scott Michelbc5fbc12008-04-30 00:30:08 +00002926 case SPUISD::SHLQUAD_L_BITS:
2927 case SPUISD::SHLQUAD_L_BYTES:
2928 case SPUISD::VEC_SHL:
2929 case SPUISD::VEC_SRL:
2930 case SPUISD::VEC_SRA:
2931 case SPUISD::VEC_ROTL:
2932 case SPUISD::VEC_ROTR:
Scott Michelbc5fbc12008-04-30 00:30:08 +00002933 case SPUISD::ROTBYTES_LEFT:
Scott Michel67224b22008-06-02 22:18:03 +00002934 case SPUISD::SELECT_MASK:
2935 case SPUISD::SELB:
Scott Michel97872d32008-02-23 18:41:37 +00002936 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002937#endif
Scott Michel8efdca42007-12-04 22:23:35 +00002938}
Scott Michel4d07fb72008-12-30 23:28:25 +00002939
Scott Michel06eabde2008-12-27 04:51:36 +00002940unsigned
2941SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
2942 unsigned Depth) const {
2943 switch (Op.getOpcode()) {
2944 default:
2945 return 1;
Scott Michel8efdca42007-12-04 22:23:35 +00002946
Scott Michel06eabde2008-12-27 04:51:36 +00002947 case ISD::SETCC: {
2948 MVT VT = Op.getValueType();
2949
2950 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
2951 VT = MVT::i32;
2952 }
2953 return VT.getSizeInBits();
2954 }
2955 }
2956}
Scott Michelae5cbf52008-12-29 03:23:36 +00002957
Scott Michelbc5fbc12008-04-30 00:30:08 +00002958// LowerAsmOperandForConstraint
2959void
Dan Gohman8181bd12008-07-27 21:46:04 +00002960SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michelbc5fbc12008-04-30 00:30:08 +00002961 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +00002962 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00002963 std::vector<SDValue> &Ops,
Scott Michelbc5fbc12008-04-30 00:30:08 +00002964 SelectionDAG &DAG) const {
2965 // Default, for the time being, to the base class handler
Evan Cheng7f250d62008-09-24 00:05:32 +00002966 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
2967 Ops, DAG);
Scott Michelbc5fbc12008-04-30 00:30:08 +00002968}
2969
Scott Michel8efdca42007-12-04 22:23:35 +00002970/// isLegalAddressImmediate - Return true if the integer value can be used
2971/// as the offset of the target addressing mode.
Gabor Greife9f7f582008-08-31 15:37:04 +00002972bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
2973 const Type *Ty) const {
Scott Michel8efdca42007-12-04 22:23:35 +00002974 // SPU's addresses are 256K:
2975 return (V > -(1 << 18) && V < (1 << 18) - 1);
2976}
2977
2978bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel4ec722e2008-07-16 17:17:29 +00002979 return false;
Scott Michel8efdca42007-12-04 22:23:35 +00002980}
Dan Gohman36322c72008-10-18 02:06:02 +00002981
2982bool
2983SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2984 // The SPU target isn't yet aware of offsets.
2985 return false;
2986}