Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1 | //===- MipsInstrInfo.cpp - Mips Instruction Information ---------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Mips implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | #include "MipsInstrInfo.h" |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 15 | #include "MipsTargetMachine.h" |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 16 | #include "MipsMachineFunction.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/STLExtras.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 20 | #include "llvm/Support/ErrorHandling.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 21 | #include "MipsGenInstrInfo.inc" |
| 22 | |
| 23 | using namespace llvm; |
| 24 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 25 | MipsInstrInfo::MipsInstrInfo(MipsTargetMachine &tm) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 26 | : TargetInstrInfoImpl(MipsInsts, array_lengthof(MipsInsts)), |
Bruno Cardoso Lopes | 43d526d | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 27 | TM(tm), RI(*TM.getSubtargetImpl(), *this) {} |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 28 | |
| 29 | static bool isZeroImm(const MachineOperand &op) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 30 | return op.isImm() && op.getImm() == 0; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 31 | } |
| 32 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 33 | /// isLoadFromStackSlot - If the specified machine instruction is a direct |
| 34 | /// load from a stack slot, return the virtual or physical register number of |
| 35 | /// the destination along with the FrameIndex of the loaded stack slot. If |
| 36 | /// not, return 0. This predicate must return 0 if the instruction has |
| 37 | /// any side effects other than loading from the stack slot. |
| 38 | unsigned MipsInstrInfo:: |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 39 | isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 40 | { |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 41 | if ((MI->getOpcode() == Mips::LW) || (MI->getOpcode() == Mips::LWC1) || |
Bruno Cardoso Lopes | bdfbb74 | 2009-03-21 00:05:07 +0000 | [diff] [blame] | 42 | (MI->getOpcode() == Mips::LDC1)) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 43 | if ((MI->getOperand(2).isFI()) && // is a stack slot |
| 44 | (MI->getOperand(1).isImm()) && // the imm is zero |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 45 | (isZeroImm(MI->getOperand(1)))) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 46 | FrameIndex = MI->getOperand(2).getIndex(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 47 | return MI->getOperand(0).getReg(); |
| 48 | } |
| 49 | } |
| 50 | |
| 51 | return 0; |
| 52 | } |
| 53 | |
| 54 | /// isStoreToStackSlot - If the specified machine instruction is a direct |
| 55 | /// store to a stack slot, return the virtual or physical register number of |
| 56 | /// the source reg along with the FrameIndex of the loaded stack slot. If |
| 57 | /// not, return 0. This predicate must return 0 if the instruction has |
| 58 | /// any side effects other than storing to the stack slot. |
| 59 | unsigned MipsInstrInfo:: |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 60 | isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 61 | { |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 62 | if ((MI->getOpcode() == Mips::SW) || (MI->getOpcode() == Mips::SWC1) || |
Bruno Cardoso Lopes | bdfbb74 | 2009-03-21 00:05:07 +0000 | [diff] [blame] | 63 | (MI->getOpcode() == Mips::SDC1)) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 64 | if ((MI->getOperand(2).isFI()) && // is a stack slot |
| 65 | (MI->getOperand(1).isImm()) && // the imm is zero |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 66 | (isZeroImm(MI->getOperand(1)))) { |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 67 | FrameIndex = MI->getOperand(2).getIndex(); |
| 68 | return MI->getOperand(0).getReg(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 69 | } |
| 70 | } |
| 71 | return 0; |
| 72 | } |
| 73 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 74 | /// insertNoop - If data hazard condition is found insert the target nop |
| 75 | /// instruction. |
| 76 | void MipsInstrInfo:: |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 77 | insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 78 | { |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 79 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 80 | BuildMI(MBB, MI, DL, get(Mips::NOP)); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 81 | } |
| 82 | |
Jakob Stoklund Olesen | 273c14f | 2010-07-11 01:08:31 +0000 | [diff] [blame] | 83 | void MipsInstrInfo:: |
| 84 | copyPhysReg(MachineBasicBlock &MBB, |
| 85 | MachineBasicBlock::iterator I, DebugLoc DL, |
| 86 | unsigned DestReg, unsigned SrcReg, |
| 87 | bool KillSrc) const { |
| 88 | bool DestCPU = Mips::CPURegsRegClass.contains(DestReg); |
| 89 | bool SrcCPU = Mips::CPURegsRegClass.contains(SrcReg); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 90 | |
Jakob Stoklund Olesen | 273c14f | 2010-07-11 01:08:31 +0000 | [diff] [blame] | 91 | // CPU-CPU is the most common. |
| 92 | if (DestCPU && SrcCPU) { |
| 93 | BuildMI(MBB, I, DL, get(Mips::ADDu), DestReg).addReg(Mips::ZERO) |
| 94 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 95 | return; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 96 | } |
| 97 | |
Jakob Stoklund Olesen | 273c14f | 2010-07-11 01:08:31 +0000 | [diff] [blame] | 98 | // Copy to CPU from other registers. |
| 99 | if (DestCPU) { |
| 100 | if (Mips::CCRRegClass.contains(SrcReg)) |
| 101 | BuildMI(MBB, I, DL, get(Mips::CFC1), DestReg) |
| 102 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 103 | else if (Mips::FGR32RegClass.contains(SrcReg)) |
| 104 | BuildMI(MBB, I, DL, get(Mips::MFC1), DestReg) |
| 105 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 106 | else if (SrcReg == Mips::HI) |
| 107 | BuildMI(MBB, I, DL, get(Mips::MFHI), DestReg); |
| 108 | else if (SrcReg == Mips::LO) |
| 109 | BuildMI(MBB, I, DL, get(Mips::MFLO), DestReg); |
| 110 | else |
| 111 | llvm_unreachable("Copy to CPU from invalid register"); |
| 112 | return; |
| 113 | } |
| 114 | |
| 115 | // Copy to other registers from CPU. |
| 116 | if (SrcCPU) { |
| 117 | if (Mips::CCRRegClass.contains(DestReg)) |
| 118 | BuildMI(MBB, I, DL, get(Mips::CTC1), DestReg) |
| 119 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 120 | else if (Mips::FGR32RegClass.contains(DestReg)) |
| 121 | BuildMI(MBB, I, DL, get(Mips::MTC1), DestReg) |
| 122 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 123 | else if (DestReg == Mips::HI) |
| 124 | BuildMI(MBB, I, DL, get(Mips::MTHI)) |
| 125 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 126 | else if (DestReg == Mips::LO) |
| 127 | BuildMI(MBB, I, DL, get(Mips::MTLO)) |
| 128 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 129 | else |
| 130 | llvm_unreachable("Copy from CPU to invalid register"); |
| 131 | return; |
| 132 | } |
| 133 | |
| 134 | if (Mips::FGR32RegClass.contains(DestReg, SrcReg)) { |
| 135 | BuildMI(MBB, I, DL, get(Mips::FMOV_S32), DestReg) |
| 136 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 137 | return; |
| 138 | } |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 139 | |
Jakob Stoklund Olesen | 273c14f | 2010-07-11 01:08:31 +0000 | [diff] [blame] | 140 | if (Mips::AFGR64RegClass.contains(DestReg, SrcReg)) { |
| 141 | BuildMI(MBB, I, DL, get(Mips::FMOV_D32), DestReg) |
| 142 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 143 | return; |
| 144 | } |
| 145 | |
| 146 | if (Mips::CCRRegClass.contains(DestReg, SrcReg)) { |
| 147 | BuildMI(MBB, I, DL, get(Mips::MOVCCRToCCR), DestReg) |
| 148 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 149 | return; |
| 150 | } |
| 151 | llvm_unreachable("Cannot copy registers"); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 152 | } |
| 153 | |
| 154 | void MipsInstrInfo:: |
| 155 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 156 | unsigned SrcReg, bool isKill, int FI, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 157 | const TargetRegisterClass *RC, |
| 158 | const TargetRegisterInfo *TRI) const { |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 159 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 160 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 161 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 162 | if (RC == Mips::CPURegsRegisterClass) |
Bruno Cardoso Lopes | 302525b | 2009-11-25 00:36:00 +0000 | [diff] [blame] | 163 | BuildMI(MBB, I, DL, get(Mips::SW)).addReg(SrcReg, getKillRegState(isKill)) |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 164 | .addImm(0).addFrameIndex(FI); |
Bruno Cardoso Lopes | 302525b | 2009-11-25 00:36:00 +0000 | [diff] [blame] | 165 | else if (RC == Mips::FGR32RegisterClass) |
| 166 | BuildMI(MBB, I, DL, get(Mips::SWC1)).addReg(SrcReg, getKillRegState(isKill)) |
| 167 | .addImm(0).addFrameIndex(FI); |
| 168 | else if (RC == Mips::AFGR64RegisterClass) { |
| 169 | if (!TM.getSubtarget<MipsSubtarget>().isMips1()) { |
| 170 | BuildMI(MBB, I, DL, get(Mips::SDC1)) |
| 171 | .addReg(SrcReg, getKillRegState(isKill)) |
| 172 | .addImm(0).addFrameIndex(FI); |
| 173 | } else { |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 174 | const TargetRegisterInfo *TRI = |
Bruno Cardoso Lopes | 302525b | 2009-11-25 00:36:00 +0000 | [diff] [blame] | 175 | MBB.getParent()->getTarget().getRegisterInfo(); |
| 176 | const unsigned *SubSet = TRI->getSubRegisters(SrcReg); |
| 177 | BuildMI(MBB, I, DL, get(Mips::SWC1)) |
| 178 | .addReg(SubSet[0], getKillRegState(isKill)) |
| 179 | .addImm(0).addFrameIndex(FI); |
| 180 | BuildMI(MBB, I, DL, get(Mips::SWC1)) |
| 181 | .addReg(SubSet[1], getKillRegState(isKill)) |
| 182 | .addImm(4).addFrameIndex(FI); |
| 183 | } |
| 184 | } else |
| 185 | llvm_unreachable("Register class not handled!"); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 186 | } |
| 187 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 188 | void MipsInstrInfo:: |
| 189 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 190 | unsigned DestReg, int FI, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 191 | const TargetRegisterClass *RC, |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 192 | const TargetRegisterInfo *TRI) const |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 193 | { |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 194 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 195 | if (I != MBB.end()) DL = I->getDebugLoc(); |
Bruno Cardoso Lopes | 302525b | 2009-11-25 00:36:00 +0000 | [diff] [blame] | 196 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 197 | if (RC == Mips::CPURegsRegisterClass) |
Bruno Cardoso Lopes | 302525b | 2009-11-25 00:36:00 +0000 | [diff] [blame] | 198 | BuildMI(MBB, I, DL, get(Mips::LW), DestReg).addImm(0).addFrameIndex(FI); |
| 199 | else if (RC == Mips::FGR32RegisterClass) |
| 200 | BuildMI(MBB, I, DL, get(Mips::LWC1), DestReg).addImm(0).addFrameIndex(FI); |
| 201 | else if (RC == Mips::AFGR64RegisterClass) { |
| 202 | if (!TM.getSubtarget<MipsSubtarget>().isMips1()) { |
| 203 | BuildMI(MBB, I, DL, get(Mips::LDC1), DestReg).addImm(0).addFrameIndex(FI); |
| 204 | } else { |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 205 | const TargetRegisterInfo *TRI = |
Bruno Cardoso Lopes | 302525b | 2009-11-25 00:36:00 +0000 | [diff] [blame] | 206 | MBB.getParent()->getTarget().getRegisterInfo(); |
| 207 | const unsigned *SubSet = TRI->getSubRegisters(DestReg); |
| 208 | BuildMI(MBB, I, DL, get(Mips::LWC1), SubSet[0]) |
| 209 | .addImm(0).addFrameIndex(FI); |
| 210 | BuildMI(MBB, I, DL, get(Mips::LWC1), SubSet[1]) |
| 211 | .addImm(4).addFrameIndex(FI); |
| 212 | } |
| 213 | } else |
| 214 | llvm_unreachable("Register class not handled!"); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 215 | } |
| 216 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 217 | //===----------------------------------------------------------------------===// |
| 218 | // Branch Analysis |
| 219 | //===----------------------------------------------------------------------===// |
| 220 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 221 | /// GetCondFromBranchOpc - Return the Mips CC that matches |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 222 | /// the correspondent Branch instruction opcode. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 223 | static Mips::CondCode GetCondFromBranchOpc(unsigned BrOpc) |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 224 | { |
| 225 | switch (BrOpc) { |
| 226 | default: return Mips::COND_INVALID; |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 227 | case Mips::BEQ : return Mips::COND_E; |
| 228 | case Mips::BNE : return Mips::COND_NE; |
| 229 | case Mips::BGTZ : return Mips::COND_GZ; |
| 230 | case Mips::BGEZ : return Mips::COND_GEZ; |
| 231 | case Mips::BLTZ : return Mips::COND_LZ; |
| 232 | case Mips::BLEZ : return Mips::COND_LEZ; |
| 233 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 234 | // We dont do fp branch analysis yet! |
| 235 | case Mips::BC1T : |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 236 | case Mips::BC1F : return Mips::COND_INVALID; |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 237 | } |
| 238 | } |
| 239 | |
| 240 | /// GetCondBranchFromCond - Return the Branch instruction |
| 241 | /// opcode that matches the cc. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 242 | unsigned Mips::GetCondBranchFromCond(Mips::CondCode CC) |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 243 | { |
| 244 | switch (CC) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 245 | default: llvm_unreachable("Illegal condition code!"); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 246 | case Mips::COND_E : return Mips::BEQ; |
| 247 | case Mips::COND_NE : return Mips::BNE; |
| 248 | case Mips::COND_GZ : return Mips::BGTZ; |
| 249 | case Mips::COND_GEZ : return Mips::BGEZ; |
| 250 | case Mips::COND_LZ : return Mips::BLTZ; |
| 251 | case Mips::COND_LEZ : return Mips::BLEZ; |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 252 | |
| 253 | case Mips::FCOND_F: |
| 254 | case Mips::FCOND_UN: |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 255 | case Mips::FCOND_OEQ: |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 256 | case Mips::FCOND_UEQ: |
| 257 | case Mips::FCOND_OLT: |
| 258 | case Mips::FCOND_ULT: |
| 259 | case Mips::FCOND_OLE: |
| 260 | case Mips::FCOND_ULE: |
| 261 | case Mips::FCOND_SF: |
| 262 | case Mips::FCOND_NGLE: |
| 263 | case Mips::FCOND_SEQ: |
| 264 | case Mips::FCOND_NGL: |
| 265 | case Mips::FCOND_LT: |
| 266 | case Mips::FCOND_NGE: |
| 267 | case Mips::FCOND_LE: |
| 268 | case Mips::FCOND_NGT: return Mips::BC1T; |
| 269 | |
| 270 | case Mips::FCOND_T: |
| 271 | case Mips::FCOND_OR: |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 272 | case Mips::FCOND_UNE: |
| 273 | case Mips::FCOND_ONE: |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 274 | case Mips::FCOND_UGE: |
| 275 | case Mips::FCOND_OGE: |
| 276 | case Mips::FCOND_UGT: |
| 277 | case Mips::FCOND_OGT: |
| 278 | case Mips::FCOND_ST: |
| 279 | case Mips::FCOND_GLE: |
| 280 | case Mips::FCOND_SNE: |
| 281 | case Mips::FCOND_GL: |
| 282 | case Mips::FCOND_NLT: |
| 283 | case Mips::FCOND_GE: |
| 284 | case Mips::FCOND_NLE: |
| 285 | case Mips::FCOND_GT: return Mips::BC1F; |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 286 | } |
| 287 | } |
| 288 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 289 | /// GetOppositeBranchCondition - Return the inverse of the specified |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 290 | /// condition, e.g. turning COND_E to COND_NE. |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 291 | Mips::CondCode Mips::GetOppositeBranchCondition(Mips::CondCode CC) |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 292 | { |
| 293 | switch (CC) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 294 | default: llvm_unreachable("Illegal condition code!"); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 295 | case Mips::COND_E : return Mips::COND_NE; |
| 296 | case Mips::COND_NE : return Mips::COND_E; |
| 297 | case Mips::COND_GZ : return Mips::COND_LEZ; |
| 298 | case Mips::COND_GEZ : return Mips::COND_LZ; |
| 299 | case Mips::COND_LZ : return Mips::COND_GEZ; |
| 300 | case Mips::COND_LEZ : return Mips::COND_GZ; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 301 | case Mips::FCOND_F : return Mips::FCOND_T; |
| 302 | case Mips::FCOND_UN : return Mips::FCOND_OR; |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 303 | case Mips::FCOND_OEQ: return Mips::FCOND_UNE; |
| 304 | case Mips::FCOND_UEQ: return Mips::FCOND_ONE; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 305 | case Mips::FCOND_OLT: return Mips::FCOND_UGE; |
| 306 | case Mips::FCOND_ULT: return Mips::FCOND_OGE; |
| 307 | case Mips::FCOND_OLE: return Mips::FCOND_UGT; |
| 308 | case Mips::FCOND_ULE: return Mips::FCOND_OGT; |
| 309 | case Mips::FCOND_SF: return Mips::FCOND_ST; |
| 310 | case Mips::FCOND_NGLE:return Mips::FCOND_GLE; |
| 311 | case Mips::FCOND_SEQ: return Mips::FCOND_SNE; |
| 312 | case Mips::FCOND_NGL: return Mips::FCOND_GL; |
| 313 | case Mips::FCOND_LT: return Mips::FCOND_NLT; |
| 314 | case Mips::FCOND_NGE: return Mips::FCOND_GE; |
| 315 | case Mips::FCOND_LE: return Mips::FCOND_NLE; |
| 316 | case Mips::FCOND_NGT: return Mips::FCOND_GT; |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 317 | } |
| 318 | } |
| 319 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 320 | bool MipsInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB, |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 321 | MachineBasicBlock *&TBB, |
| 322 | MachineBasicBlock *&FBB, |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 323 | SmallVectorImpl<MachineOperand> &Cond, |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 324 | bool AllowModify) const |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 325 | { |
| 326 | // If the block has no terminators, it just falls into the block after it. |
| 327 | MachineBasicBlock::iterator I = MBB.end(); |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 328 | if (I == MBB.begin()) |
| 329 | return false; |
| 330 | --I; |
| 331 | while (I->isDebugValue()) { |
| 332 | if (I == MBB.begin()) |
| 333 | return false; |
| 334 | --I; |
| 335 | } |
| 336 | if (!isUnpredicatedTerminator(I)) |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 337 | return false; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 338 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 339 | // Get the last instruction in the block. |
| 340 | MachineInstr *LastInst = I; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 341 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 342 | // If there is only one terminator instruction, process it. |
| 343 | unsigned LastOpc = LastInst->getOpcode(); |
| 344 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 345 | if (!LastInst->getDesc().isBranch()) |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 346 | return true; |
| 347 | |
| 348 | // Unconditional branch |
| 349 | if (LastOpc == Mips::J) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 350 | TBB = LastInst->getOperand(0).getMBB(); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 351 | return false; |
| 352 | } |
| 353 | |
| 354 | Mips::CondCode BranchCode = GetCondFromBranchOpc(LastInst->getOpcode()); |
| 355 | if (BranchCode == Mips::COND_INVALID) |
| 356 | return true; // Can't handle indirect branch. |
| 357 | |
| 358 | // Conditional branch |
| 359 | // Block ends with fall-through condbranch. |
| 360 | if (LastOpc != Mips::COND_INVALID) { |
| 361 | int LastNumOp = LastInst->getNumOperands(); |
| 362 | |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 363 | TBB = LastInst->getOperand(LastNumOp-1).getMBB(); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 364 | Cond.push_back(MachineOperand::CreateImm(BranchCode)); |
| 365 | |
| 366 | for (int i=0; i<LastNumOp-1; i++) { |
| 367 | Cond.push_back(LastInst->getOperand(i)); |
| 368 | } |
| 369 | |
| 370 | return false; |
| 371 | } |
| 372 | } |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 373 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 374 | // Get the instruction before it if it is a terminator. |
| 375 | MachineInstr *SecondLastInst = I; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 376 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 377 | // If there are three terminators, we don't know what sort of block this is. |
| 378 | if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I)) |
| 379 | return true; |
| 380 | |
| 381 | // If the block ends with Mips::J and a Mips::BNE/Mips::BEQ, handle it. |
| 382 | unsigned SecondLastOpc = SecondLastInst->getOpcode(); |
| 383 | Mips::CondCode BranchCode = GetCondFromBranchOpc(SecondLastOpc); |
| 384 | |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 385 | if (BranchCode != Mips::COND_INVALID && LastOpc == Mips::J) { |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 386 | int SecondNumOp = SecondLastInst->getNumOperands(); |
| 387 | |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 388 | TBB = SecondLastInst->getOperand(SecondNumOp-1).getMBB(); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 389 | Cond.push_back(MachineOperand::CreateImm(BranchCode)); |
| 390 | |
| 391 | for (int i=0; i<SecondNumOp-1; i++) { |
| 392 | Cond.push_back(SecondLastInst->getOperand(i)); |
| 393 | } |
| 394 | |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 395 | FBB = LastInst->getOperand(0).getMBB(); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 396 | return false; |
| 397 | } |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 398 | |
| 399 | // If the block ends with two unconditional branches, handle it. The last |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 400 | // one is not executed, so remove it. |
| 401 | if ((SecondLastOpc == Mips::J) && (LastOpc == Mips::J)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 402 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 403 | I = LastInst; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 404 | if (AllowModify) |
| 405 | I->eraseFromParent(); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 406 | return false; |
| 407 | } |
| 408 | |
| 409 | // Otherwise, can't handle this. |
| 410 | return true; |
| 411 | } |
| 412 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 413 | unsigned MipsInstrInfo:: |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 414 | InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 415 | MachineBasicBlock *FBB, |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 416 | const SmallVectorImpl<MachineOperand> &Cond, |
| 417 | DebugLoc DL) const { |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 418 | // Shouldn't be a fall through. |
| 419 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
| 420 | assert((Cond.size() == 3 || Cond.size() == 2 || Cond.size() == 0) && |
| 421 | "Mips branch conditions can have two|three components!"); |
| 422 | |
| 423 | if (FBB == 0) { // One way branch. |
| 424 | if (Cond.empty()) { |
| 425 | // Unconditional branch? |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 426 | BuildMI(&MBB, DL, get(Mips::J)).addMBB(TBB); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 427 | } else { |
| 428 | // Conditional branch. |
| 429 | unsigned Opc = GetCondBranchFromCond((Mips::CondCode)Cond[0].getImm()); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 430 | const TargetInstrDesc &TID = get(Opc); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 431 | |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 432 | if (TID.getNumOperands() == 3) |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 433 | BuildMI(&MBB, DL, TID).addReg(Cond[1].getReg()) |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 434 | .addReg(Cond[2].getReg()) |
| 435 | .addMBB(TBB); |
| 436 | else |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 437 | BuildMI(&MBB, DL, TID).addReg(Cond[1].getReg()) |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 438 | .addMBB(TBB); |
| 439 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 440 | } |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 441 | return 1; |
| 442 | } |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 443 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 444 | // Two-way Conditional branch. |
| 445 | unsigned Opc = GetCondBranchFromCond((Mips::CondCode)Cond[0].getImm()); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 446 | const TargetInstrDesc &TID = get(Opc); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 447 | |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 448 | if (TID.getNumOperands() == 3) |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 449 | BuildMI(&MBB, DL, TID).addReg(Cond[1].getReg()).addReg(Cond[2].getReg()) |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 450 | .addMBB(TBB); |
| 451 | else |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 452 | BuildMI(&MBB, DL, TID).addReg(Cond[1].getReg()).addMBB(TBB); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 453 | |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 454 | BuildMI(&MBB, DL, get(Mips::J)).addMBB(FBB); |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 455 | return 2; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 456 | } |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 457 | |
| 458 | unsigned MipsInstrInfo:: |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 459 | RemoveBranch(MachineBasicBlock &MBB) const |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 460 | { |
| 461 | MachineBasicBlock::iterator I = MBB.end(); |
| 462 | if (I == MBB.begin()) return 0; |
| 463 | --I; |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 464 | while (I->isDebugValue()) { |
| 465 | if (I == MBB.begin()) |
| 466 | return 0; |
| 467 | --I; |
| 468 | } |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 469 | if (I->getOpcode() != Mips::J && |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 470 | GetCondFromBranchOpc(I->getOpcode()) == Mips::COND_INVALID) |
| 471 | return 0; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 472 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 473 | // Remove the branch. |
| 474 | I->eraseFromParent(); |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 475 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 476 | I = MBB.end(); |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 477 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 478 | if (I == MBB.begin()) return 1; |
| 479 | --I; |
| 480 | if (GetCondFromBranchOpc(I->getOpcode()) == Mips::COND_INVALID) |
| 481 | return 1; |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 482 | |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 483 | // Remove the branch. |
| 484 | I->eraseFromParent(); |
| 485 | return 2; |
| 486 | } |
| 487 | |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 488 | /// ReverseBranchCondition - Return the inverse opcode of the |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 489 | /// specified Branch instruction. |
| 490 | bool MipsInstrInfo:: |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 491 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 492 | { |
Bruno Cardoso Lopes | 81092dc | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 493 | assert( (Cond.size() == 3 || Cond.size() == 2) && |
Bruno Cardoso Lopes | 35d2a47 | 2007-08-18 01:56:48 +0000 | [diff] [blame] | 494 | "Invalid Mips branch condition!"); |
| 495 | Cond[0].setImm(GetOppositeBranchCondition((Mips::CondCode)Cond[0].getImm())); |
| 496 | return false; |
| 497 | } |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 498 | |
| 499 | /// getGlobalBaseReg - Return a virtual register initialized with the |
| 500 | /// the global base register value. Output instructions required to |
| 501 | /// initialize the register in the function entry block, if necessary. |
| 502 | /// |
| 503 | unsigned MipsInstrInfo::getGlobalBaseReg(MachineFunction *MF) const { |
| 504 | MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>(); |
| 505 | unsigned GlobalBaseReg = MipsFI->getGlobalBaseReg(); |
| 506 | if (GlobalBaseReg != 0) |
| 507 | return GlobalBaseReg; |
| 508 | |
| 509 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 510 | MachineBasicBlock &FirstMBB = MF->front(); |
| 511 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 512 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
| 513 | const TargetInstrInfo *TII = MF->getTarget().getInstrInfo(); |
| 514 | |
| 515 | GlobalBaseReg = RegInfo.createVirtualRegister(Mips::CPURegsRegisterClass); |
Jakob Stoklund Olesen | 3ecf1f0 | 2010-07-10 22:43:03 +0000 | [diff] [blame] | 516 | BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY), |
| 517 | GlobalBaseReg).addReg(Mips::GP); |
Dan Gohman | 9911405 | 2009-06-03 20:30:14 +0000 | [diff] [blame] | 518 | RegInfo.addLiveIn(Mips::GP); |
| 519 | |
| 520 | MipsFI->setGlobalBaseReg(GlobalBaseReg); |
| 521 | return GlobalBaseReg; |
| 522 | } |