blob: 66d1329e257eb490c6cdc9c9390160c6586a7267 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000035 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000036}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +000054def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000055
Jim Grosbach64171712010-02-16 21:07:46 +000056// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000057// of a t2_so_imm.
58def t2_so_imm_not : Operand<i32>,
59 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000060 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
61}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000062
63// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
64def t2_so_imm_neg : Operand<i32>,
65 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000066 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
67}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000068
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000069// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
70// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
71// to get the first/second pieces.
72def t2_so_imm2part : Operand<i32>,
73 PatLeaf<(imm), [{
74 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
75 }]> {
76}
77
78def t2_so_imm2part_1 : SDNodeXForm<imm, [{
79 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
80 return CurDAG->getTargetConstant(V, MVT::i32);
81}]>;
82
83def t2_so_imm2part_2 : SDNodeXForm<imm, [{
84 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
85 return CurDAG->getTargetConstant(V, MVT::i32);
86}]>;
87
Jim Grosbach15e6ef82009-11-23 20:35:53 +000088def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
89 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
90 }]> {
91}
92
93def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
94 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
95 return CurDAG->getTargetConstant(V, MVT::i32);
96}]>;
97
98def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
99 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
100 return CurDAG->getTargetConstant(V, MVT::i32);
101}]>;
102
Evan Chenga67efd12009-06-23 19:39:13 +0000103/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
104def imm1_31 : PatLeaf<(i32 imm), [{
105 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
106}]>;
107
Evan Chengf49810c2009-06-23 17:48:47 +0000108/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000109def imm0_4095 : Operand<i32>,
110 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000111 return (uint32_t)N->getZExtValue() < 4096;
112}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000113
Jim Grosbach64171712010-02-16 21:07:46 +0000114def imm0_4095_neg : PatLeaf<(i32 imm), [{
115 return (uint32_t)(-N->getZExtValue()) < 4096;
116}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000117
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000118def imm0_255_neg : PatLeaf<(i32 imm), [{
119 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000120}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000122def imm0_255_not : PatLeaf<(i32 imm), [{
123 return (uint32_t)(~N->getZExtValue()) < 255;
124}], imm_comp_XFORM>;
125
Evan Cheng055b0312009-06-29 07:51:04 +0000126// Define Thumb2 specific addressing modes.
127
128// t2addrmode_imm12 := reg + imm12
129def t2addrmode_imm12 : Operand<i32>,
130 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
131 let PrintMethod = "printT2AddrModeImm12Operand";
132 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
133}
134
Johnny Chen0635fc52010-03-04 17:40:44 +0000135// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000136def t2addrmode_imm8 : Operand<i32>,
137 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
138 let PrintMethod = "printT2AddrModeImm8Operand";
139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
146}
147
Evan Cheng5c874172009-07-09 22:21:59 +0000148// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000149def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000150 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000151 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
152}
153
Johnny Chenae1757b2010-03-11 01:13:36 +0000154def t2am_imm8s4_offset : Operand<i32> {
155 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
156}
157
Evan Chengcba962d2009-07-09 20:40:44 +0000158// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000159def t2addrmode_so_reg : Operand<i32>,
160 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
161 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000162 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000163}
164
165
Anton Korobeynikov52237112009-06-17 18:13:58 +0000166//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000167// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000168//
169
Evan Chenga67efd12009-06-23 19:39:13 +0000170/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000171/// unary operation that produces a value. These are predicable and can be
172/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000173multiclass T2I_un_irs<bits<4> opcod, string opc,
174 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
175 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000176 // shifted imm
Evan Cheng5d42c562010-09-29 00:49:25 +0000177 def i : T2sI<(outs rGPR:$dst), (ins t2_so_imm:$src), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000178 opc, "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000179 [(set rGPR:$dst, (opnode t2_so_imm:$src))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000180 let isAsCheapAsAMove = Cheap;
181 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000182 let Inst{31-27} = 0b11110;
183 let Inst{25} = 0;
184 let Inst{24-21} = opcod;
185 let Inst{20} = ?; // The S bit.
186 let Inst{19-16} = 0b1111; // Rn
187 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000188 }
189 // register
Evan Cheng5d42c562010-09-29 00:49:25 +0000190 def r : T2sI<(outs rGPR:$dst), (ins rGPR:$src), iir,
Bob Wilsonc21763f2010-05-24 22:41:19 +0000191 opc, ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000192 [(set rGPR:$dst, (opnode rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000193 let Inst{31-27} = 0b11101;
194 let Inst{26-25} = 0b01;
195 let Inst{24-21} = opcod;
196 let Inst{20} = ?; // The S bit.
197 let Inst{19-16} = 0b1111; // Rn
198 let Inst{14-12} = 0b000; // imm3
199 let Inst{7-6} = 0b00; // imm2
200 let Inst{5-4} = 0b00; // type
201 }
Evan Chenga67efd12009-06-23 19:39:13 +0000202 // shifted register
Evan Cheng5d42c562010-09-29 00:49:25 +0000203 def s : T2sI<(outs rGPR:$dst), (ins t2_so_reg:$src), iis,
Bob Wilsonc21763f2010-05-24 22:41:19 +0000204 opc, ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000205 [(set rGPR:$dst, (opnode t2_so_reg:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000206 let Inst{31-27} = 0b11101;
207 let Inst{26-25} = 0b01;
208 let Inst{24-21} = opcod;
209 let Inst{20} = ?; // The S bit.
210 let Inst{19-16} = 0b1111; // Rn
211 }
Evan Chenga67efd12009-06-23 19:39:13 +0000212}
213
214/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000215/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000216/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000217multiclass T2I_bin_irs<bits<4> opcod, string opc,
218 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
219 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000220 // shifted imm
Evan Cheng7e1bf302010-09-29 00:27:46 +0000221 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_imm:$rhs), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000222 opc, "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000223 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_imm:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000224 let Inst{31-27} = 0b11110;
225 let Inst{25} = 0;
226 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000227 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000228 let Inst{15} = 0;
229 }
Evan Chenga67efd12009-06-23 19:39:13 +0000230 // register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000231 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000232 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000233 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000234 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000235 let Inst{31-27} = 0b11101;
236 let Inst{26-25} = 0b01;
237 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000238 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000239 let Inst{14-12} = 0b000; // imm3
240 let Inst{7-6} = 0b00; // imm2
241 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000242 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000243 // shifted register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000244 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_reg:$rhs), iis,
Evan Cheng699beba2009-10-27 00:08:59 +0000245 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000246 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_reg:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000247 let Inst{31-27} = 0b11101;
248 let Inst{26-25} = 0b01;
249 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000250 let Inst{20} = ?; // The S bit.
251 }
252}
253
David Goodwin1f096272009-07-27 23:34:12 +0000254/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
255// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000256multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
257 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
258 PatFrag opnode, bit Commutable = 0> :
259 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000260
Evan Cheng1e249e32009-06-25 20:59:23 +0000261/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000262/// reversed. The 'rr' form is only defined for the disassembler; for codegen
263/// it is equivalent to the T2I_bin_irs counterpart.
264multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000265 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000266 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000267 opc, ".w\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000268 [(set rGPR:$dst, (opnode t2_so_imm:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000269 let Inst{31-27} = 0b11110;
270 let Inst{25} = 0;
271 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000272 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000273 let Inst{15} = 0;
274 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000275 // register
276 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$rhs, rGPR:$lhs), IIC_iALUr,
277 opc, "\t$dst, $rhs, $lhs",
Bob Wilson136e4912010-08-14 03:18:29 +0000278 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000279 let Inst{31-27} = 0b11101;
280 let Inst{26-25} = 0b01;
281 let Inst{24-21} = opcod;
282 let Inst{20} = ?; // The S bit.
283 let Inst{14-12} = 0b000; // imm3
284 let Inst{7-6} = 0b00; // imm2
285 let Inst{5-4} = 0b00; // type
286 }
Evan Chengf49810c2009-06-23 17:48:47 +0000287 // shifted register
Evan Cheng3881cb72010-09-29 22:42:35 +0000288 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_reg:$lhs), IIC_iALUsir,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000289 opc, "\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000290 [(set rGPR:$dst, (opnode t2_so_reg:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000291 let Inst{31-27} = 0b11101;
292 let Inst{26-25} = 0b01;
293 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000294 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000295 }
Evan Chengf49810c2009-06-23 17:48:47 +0000296}
297
Evan Chenga67efd12009-06-23 19:39:13 +0000298/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000299/// instruction modifies the CPSR register.
300let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000301multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
302 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
303 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000304 // shifted imm
Evan Cheng7e1bf302010-09-29 00:27:46 +0000305 def ri : T2I<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000306 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000307 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000308 let Inst{31-27} = 0b11110;
309 let Inst{25} = 0;
310 let Inst{24-21} = opcod;
311 let Inst{20} = 1; // The S bit.
312 let Inst{15} = 0;
313 }
Evan Chenga67efd12009-06-23 19:39:13 +0000314 // register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000315 def rr : T2I<(outs rGPR:$dst), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000316 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000317 [(set rGPR:$dst, (opnode GPR:$lhs, rGPR:$rhs))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000318 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000319 let Inst{31-27} = 0b11101;
320 let Inst{26-25} = 0b01;
321 let Inst{24-21} = opcod;
322 let Inst{20} = 1; // The S bit.
323 let Inst{14-12} = 0b000; // imm3
324 let Inst{7-6} = 0b00; // imm2
325 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000326 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000327 // shifted register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000328 def rs : T2I<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), iis,
Evan Cheng699beba2009-10-27 00:08:59 +0000329 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000330 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000331 let Inst{31-27} = 0b11101;
332 let Inst{26-25} = 0b01;
333 let Inst{24-21} = opcod;
334 let Inst{20} = 1; // The S bit.
335 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000336}
337}
338
Evan Chenga67efd12009-06-23 19:39:13 +0000339/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
340/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000341multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
342 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000343 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000344 // The register-immediate version is re-materializable. This is useful
345 // in particular for taking the address of a local.
346 let isReMaterializable = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000347 def ri : T2sI<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000348 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000349 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000350 let Inst{31-27} = 0b11110;
351 let Inst{25} = 0;
352 let Inst{24} = 1;
353 let Inst{23-21} = op23_21;
354 let Inst{20} = 0; // The S bit.
355 let Inst{15} = 0;
356 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000357 }
Evan Chengf49810c2009-06-23 17:48:47 +0000358 // 12-bit imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000359 def ri12 : T2I<(outs rGPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000360 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000361 [(set rGPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000362 let Inst{31-27} = 0b11110;
363 let Inst{25} = 1;
364 let Inst{24} = 0;
365 let Inst{23-21} = op23_21;
366 let Inst{20} = 0; // The S bit.
367 let Inst{15} = 0;
368 }
Evan Chenga67efd12009-06-23 19:39:13 +0000369 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000370 def rr : T2sI<(outs rGPR:$dst), (ins GPR:$lhs, rGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000371 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000372 [(set rGPR:$dst, (opnode GPR:$lhs, rGPR:$rhs))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000373 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000374 let Inst{31-27} = 0b11101;
375 let Inst{26-25} = 0b01;
376 let Inst{24} = 1;
377 let Inst{23-21} = op23_21;
378 let Inst{20} = 0; // The S bit.
379 let Inst{14-12} = 0b000; // imm3
380 let Inst{7-6} = 0b00; // imm2
381 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000382 }
Evan Chengf49810c2009-06-23 17:48:47 +0000383 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000384 def rs : T2sI<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000385 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000386 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000387 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000388 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000389 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000390 let Inst{23-21} = op23_21;
391 let Inst{20} = 0; // The S bit.
392 }
Evan Chengf49810c2009-06-23 17:48:47 +0000393}
394
Jim Grosbach6935efc2009-11-24 00:20:27 +0000395/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000396/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000397/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000398let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000399multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
400 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000401 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000402 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000403 opc, "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000404 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000405 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000406 let Inst{31-27} = 0b11110;
407 let Inst{25} = 0;
408 let Inst{24-21} = opcod;
409 let Inst{20} = 0; // The S bit.
410 let Inst{15} = 0;
411 }
Evan Chenga67efd12009-06-23 19:39:13 +0000412 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000413 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000414 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000415 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000416 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000417 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000418 let Inst{31-27} = 0b11101;
419 let Inst{26-25} = 0b01;
420 let Inst{24-21} = opcod;
421 let Inst{20} = 0; // The S bit.
422 let Inst{14-12} = 0b000; // imm3
423 let Inst{7-6} = 0b00; // imm2
424 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000425 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000426 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000427 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000428 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000429 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000430 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000431 let Inst{31-27} = 0b11101;
432 let Inst{26-25} = 0b01;
433 let Inst{24-21} = opcod;
434 let Inst{20} = 0; // The S bit.
435 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000436}
437
438// Carry setting variants
439let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000440multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
441 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000442 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000443 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000444 opc, "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000445 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_imm:$rhs))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000446 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11110;
448 let Inst{25} = 0;
449 let Inst{24-21} = opcod;
450 let Inst{20} = 1; // The S bit.
451 let Inst{15} = 0;
452 }
Evan Cheng62674222009-06-25 23:34:10 +0000453 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000454 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iALUr,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000455 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000456 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000457 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000458 let isCommutable = Commutable;
459 let Inst{31-27} = 0b11101;
460 let Inst{26-25} = 0b01;
461 let Inst{24-21} = opcod;
462 let Inst{20} = 1; // The S bit.
463 let Inst{14-12} = 0b000; // imm3
464 let Inst{7-6} = 0b00; // imm2
465 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000466 }
Evan Cheng62674222009-06-25 23:34:10 +0000467 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000468 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000469 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000470 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_reg:$rhs))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000471 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{31-27} = 0b11101;
473 let Inst{26-25} = 0b01;
474 let Inst{24-21} = opcod;
475 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000476 }
Evan Chengf49810c2009-06-23 17:48:47 +0000477}
478}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000479}
Evan Chengf49810c2009-06-23 17:48:47 +0000480
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000481/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
482/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000483let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000484multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000485 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000486 def ri : T2I<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000487 !strconcat(opc, "s"), ".w\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000488 [(set rGPR:$dst, (opnode t2_so_imm:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000489 let Inst{31-27} = 0b11110;
490 let Inst{25} = 0;
491 let Inst{24-21} = opcod;
492 let Inst{20} = 1; // The S bit.
493 let Inst{15} = 0;
494 }
Evan Chengf49810c2009-06-23 17:48:47 +0000495 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000496 def rs : T2I<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000497 !strconcat(opc, "s"), "\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000498 [(set rGPR:$dst, (opnode t2_so_reg:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000499 let Inst{31-27} = 0b11101;
500 let Inst{26-25} = 0b01;
501 let Inst{24-21} = opcod;
502 let Inst{20} = 1; // The S bit.
503 }
Evan Chengf49810c2009-06-23 17:48:47 +0000504}
505}
506
Evan Chenga67efd12009-06-23 19:39:13 +0000507/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
508// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000509multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000510 // 5-bit imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000511 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000512 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000513 [(set rGPR:$dst, (opnode rGPR:$lhs, imm1_31:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000514 let Inst{31-27} = 0b11101;
515 let Inst{26-21} = 0b010010;
516 let Inst{19-16} = 0b1111; // Rn
517 let Inst{5-4} = opcod;
518 }
Evan Chenga67efd12009-06-23 19:39:13 +0000519 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000520 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000521 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000522 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000523 let Inst{31-27} = 0b11111;
524 let Inst{26-23} = 0b0100;
525 let Inst{22-21} = opcod;
526 let Inst{15-12} = 0b1111;
527 let Inst{7-4} = 0b0000;
528 }
Evan Chenga67efd12009-06-23 19:39:13 +0000529}
Evan Chengf49810c2009-06-23 17:48:47 +0000530
Johnny Chend68e1192009-12-15 17:24:14 +0000531/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000532/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000533/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000534let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000535multiclass T2I_cmp_irs<bits<4> opcod, string opc,
536 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
537 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000538 // shifted imm
Evan Cheng5d42c562010-09-29 00:49:25 +0000539 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000540 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000541 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
542 let Inst{31-27} = 0b11110;
543 let Inst{25} = 0;
544 let Inst{24-21} = opcod;
545 let Inst{20} = 1; // The S bit.
546 let Inst{15} = 0;
547 let Inst{11-8} = 0b1111; // Rd
548 }
Evan Chenga67efd12009-06-23 19:39:13 +0000549 // register
Evan Cheng5d42c562010-09-29 00:49:25 +0000550 def rr : T2I<(outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000551 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000552 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000553 let Inst{31-27} = 0b11101;
554 let Inst{26-25} = 0b01;
555 let Inst{24-21} = opcod;
556 let Inst{20} = 1; // The S bit.
557 let Inst{14-12} = 0b000; // imm3
558 let Inst{11-8} = 0b1111; // Rd
559 let Inst{7-6} = 0b00; // imm2
560 let Inst{5-4} = 0b00; // type
561 }
Evan Chengf49810c2009-06-23 17:48:47 +0000562 // shifted register
Evan Cheng5d42c562010-09-29 00:49:25 +0000563 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), iis,
Evan Cheng699beba2009-10-27 00:08:59 +0000564 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000565 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
566 let Inst{31-27} = 0b11101;
567 let Inst{26-25} = 0b01;
568 let Inst{24-21} = opcod;
569 let Inst{20} = 1; // The S bit.
570 let Inst{11-8} = 0b1111; // Rd
571 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000572}
573}
574
Evan Chengf3c21b82009-06-30 02:15:48 +0000575/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000576multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
577 InstrItinClass iii, InstrItinClass iir, PatFrag opnode> {
578 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000579 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000580 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
581 let Inst{31-27} = 0b11111;
582 let Inst{26-25} = 0b00;
583 let Inst{24} = signed;
584 let Inst{23} = 1;
585 let Inst{22-21} = opcod;
586 let Inst{20} = 1; // load
587 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000588 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000589 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000590 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
591 let Inst{31-27} = 0b11111;
592 let Inst{26-25} = 0b00;
593 let Inst{24} = signed;
594 let Inst{23} = 0;
595 let Inst{22-21} = opcod;
596 let Inst{20} = 1; // load
597 let Inst{11} = 1;
598 // Offset: index==TRUE, wback==FALSE
599 let Inst{10} = 1; // The P bit.
600 let Inst{8} = 0; // The W bit.
601 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000602 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000603 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000604 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
605 let Inst{31-27} = 0b11111;
606 let Inst{26-25} = 0b00;
607 let Inst{24} = signed;
608 let Inst{23} = 0;
609 let Inst{22-21} = opcod;
610 let Inst{20} = 1; // load
611 let Inst{11-6} = 0b000000;
612 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000613 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000614 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000615 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
616 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000617 let Inst{31-27} = 0b11111;
618 let Inst{26-25} = 0b00;
619 let Inst{24} = signed;
620 let Inst{23} = ?; // add = (U == '1')
621 let Inst{22-21} = opcod;
622 let Inst{20} = 1; // load
623 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000624 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000625}
626
David Goodwin73b8f162009-06-30 22:11:34 +0000627/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000628multiclass T2I_st<bits<2> opcod, string opc,
629 InstrItinClass iii, InstrItinClass iir, PatFrag opnode> {
630 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000631 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000632 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
633 let Inst{31-27} = 0b11111;
634 let Inst{26-23} = 0b0001;
635 let Inst{22-21} = opcod;
636 let Inst{20} = 0; // !load
637 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000638 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000639 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000640 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
641 let Inst{31-27} = 0b11111;
642 let Inst{26-23} = 0b0000;
643 let Inst{22-21} = opcod;
644 let Inst{20} = 0; // !load
645 let Inst{11} = 1;
646 // Offset: index==TRUE, wback==FALSE
647 let Inst{10} = 1; // The P bit.
648 let Inst{8} = 0; // The W bit.
649 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000650 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000651 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000652 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
653 let Inst{31-27} = 0b11111;
654 let Inst{26-23} = 0b0000;
655 let Inst{22-21} = opcod;
656 let Inst{20} = 0; // !load
657 let Inst{11-6} = 0b000000;
658 }
David Goodwin73b8f162009-06-30 22:11:34 +0000659}
660
Evan Cheng0e55fd62010-09-30 01:08:25 +0000661/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000662/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000663multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
664 def r : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iEXTr,
Evan Cheng699beba2009-10-27 00:08:59 +0000665 opc, ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000666 [(set rGPR:$dst, (opnode rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000667 let Inst{31-27} = 0b11111;
668 let Inst{26-23} = 0b0100;
669 let Inst{22-20} = opcod;
670 let Inst{19-16} = 0b1111; // Rn
671 let Inst{15-12} = 0b1111;
672 let Inst{7} = 1;
673 let Inst{5-4} = 0b00; // rotate
674 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000675 def r_rot : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$rot), IIC_iEXTr,
Evan Cheng699beba2009-10-27 00:08:59 +0000676 opc, ".w\t$dst, $src, ror $rot",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000677 [(set rGPR:$dst, (opnode (rotr rGPR:$src, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000678 let Inst{31-27} = 0b11111;
679 let Inst{26-23} = 0b0100;
680 let Inst{22-20} = opcod;
681 let Inst{19-16} = 0b1111; // Rn
682 let Inst{15-12} = 0b1111;
683 let Inst{7} = 1;
684 let Inst{5-4} = {?,?}; // rotate
685 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000686}
687
Eli Friedman761fa7a2010-06-24 18:20:04 +0000688// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000689multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
690 def r : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iEXTr,
Johnny Chen267124c2010-03-04 22:24:41 +0000691 opc, "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000692 [(set rGPR:$dst, (opnode rGPR:$src))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000693 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000694 let Inst{31-27} = 0b11111;
695 let Inst{26-23} = 0b0100;
696 let Inst{22-20} = opcod;
697 let Inst{19-16} = 0b1111; // Rn
698 let Inst{15-12} = 0b1111;
699 let Inst{7} = 1;
700 let Inst{5-4} = 0b00; // rotate
701 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000702 def r_rot : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$rot), IIC_iEXTr,
Johnny Chen267124c2010-03-04 22:24:41 +0000703 opc, "\t$dst, $src, ror $rot",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000704 [(set rGPR:$dst, (opnode (rotr rGPR:$src, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000705 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000706 let Inst{31-27} = 0b11111;
707 let Inst{26-23} = 0b0100;
708 let Inst{22-20} = opcod;
709 let Inst{19-16} = 0b1111; // Rn
710 let Inst{15-12} = 0b1111;
711 let Inst{7} = 1;
712 let Inst{5-4} = {?,?}; // rotate
713 }
714}
715
Eli Friedman761fa7a2010-06-24 18:20:04 +0000716// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
717// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000718multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
719 def r : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iEXTr,
Johnny Chen93042d12010-03-02 18:14:57 +0000720 opc, "\t$dst, $src", []> {
721 let Inst{31-27} = 0b11111;
722 let Inst{26-23} = 0b0100;
723 let Inst{22-20} = opcod;
724 let Inst{19-16} = 0b1111; // Rn
725 let Inst{15-12} = 0b1111;
726 let Inst{7} = 1;
727 let Inst{5-4} = 0b00; // rotate
728 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000729 def r_rot : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$rot), IIC_iEXTr,
Johnny Chen93042d12010-03-02 18:14:57 +0000730 opc, "\t$dst, $src, ror $rot", []> {
731 let Inst{31-27} = 0b11111;
732 let Inst{26-23} = 0b0100;
733 let Inst{22-20} = opcod;
734 let Inst{19-16} = 0b1111; // Rn
735 let Inst{15-12} = 0b1111;
736 let Inst{7} = 1;
737 let Inst{5-4} = {?,?}; // rotate
738 }
739}
740
Evan Cheng0e55fd62010-09-30 01:08:25 +0000741/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000742/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000743multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
744 def rr : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS), IIC_iEXTAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000745 opc, "\t$dst, $LHS, $RHS",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000746 [(set rGPR:$dst, (opnode rGPR:$LHS, rGPR:$RHS))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000747 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000748 let Inst{31-27} = 0b11111;
749 let Inst{26-23} = 0b0100;
750 let Inst{22-20} = opcod;
751 let Inst{15-12} = 0b1111;
752 let Inst{7} = 1;
753 let Inst{5-4} = 0b00; // rotate
754 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000755 def rr_rot : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS, i32imm:$rot),
Evan Cheng0e55fd62010-09-30 01:08:25 +0000756 IIC_iEXTAsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000757 [(set rGPR:$dst, (opnode rGPR:$LHS,
758 (rotr rGPR:$RHS, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000759 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000760 let Inst{31-27} = 0b11111;
761 let Inst{26-23} = 0b0100;
762 let Inst{22-20} = opcod;
763 let Inst{15-12} = 0b1111;
764 let Inst{7} = 1;
765 let Inst{5-4} = {?,?}; // rotate
766 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000767}
768
Johnny Chen93042d12010-03-02 18:14:57 +0000769// DO variant - disassembly only, no pattern
770
Evan Cheng0e55fd62010-09-30 01:08:25 +0000771multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000772 def rr : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS), IIC_iEXTAr,
Johnny Chen93042d12010-03-02 18:14:57 +0000773 opc, "\t$dst, $LHS, $RHS", []> {
774 let Inst{31-27} = 0b11111;
775 let Inst{26-23} = 0b0100;
776 let Inst{22-20} = opcod;
777 let Inst{15-12} = 0b1111;
778 let Inst{7} = 1;
779 let Inst{5-4} = 0b00; // rotate
780 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000781 def rr_rot : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS, i32imm:$rot),
Evan Cheng7e1bf302010-09-29 00:27:46 +0000782 IIC_iEXTAsr, opc, "\t$dst, $LHS, $RHS, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +0000783 let Inst{31-27} = 0b11111;
784 let Inst{26-23} = 0b0100;
785 let Inst{22-20} = opcod;
786 let Inst{15-12} = 0b1111;
787 let Inst{7} = 1;
788 let Inst{5-4} = {?,?}; // rotate
789 }
790}
791
Anton Korobeynikov52237112009-06-17 18:13:58 +0000792//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000793// Instructions
794//===----------------------------------------------------------------------===//
795
796//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000797// Miscellaneous Instructions.
798//
799
Evan Chenga09b9ca2009-06-24 23:47:58 +0000800// LEApcrel - Load a pc-relative address into a register without offending the
801// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000802let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000803let isReMaterializable = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000804def t2LEApcrel : T2XI<(outs rGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Daniel Dunbar9db683b2010-08-11 04:46:10 +0000805 "adr${p}.w\t$dst, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000806 let Inst{31-27} = 0b11110;
807 let Inst{25-24} = 0b10;
808 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
809 let Inst{22} = 0;
810 let Inst{20} = 0;
811 let Inst{19-16} = 0b1111; // Rn
812 let Inst{15} = 0;
813}
Jim Grosbacha967d112010-06-21 21:27:27 +0000814} // neverHasSideEffects
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000815def t2LEApcrelJT : T2XI<(outs rGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000816 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Daniel Dunbar9db683b2010-08-11 04:46:10 +0000817 "adr${p}.w\t$dst, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000818 let Inst{31-27} = 0b11110;
819 let Inst{25-24} = 0b10;
820 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
821 let Inst{22} = 0;
822 let Inst{20} = 0;
823 let Inst{19-16} = 0b1111; // Rn
824 let Inst{15} = 0;
825}
Evan Chenga09b9ca2009-06-24 23:47:58 +0000826
Evan Cheng86198642009-08-07 00:34:42 +0000827// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000828def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000829 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
830 let Inst{31-27} = 0b11110;
831 let Inst{25} = 0;
832 let Inst{24-21} = 0b1000;
833 let Inst{20} = ?; // The S bit.
834 let Inst{19-16} = 0b1101; // Rn = sp
835 let Inst{15} = 0;
836}
Jim Grosbach64171712010-02-16 21:07:46 +0000837def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000838 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
839 let Inst{31-27} = 0b11110;
840 let Inst{25} = 1;
841 let Inst{24-21} = 0b0000;
842 let Inst{20} = 0; // The S bit.
843 let Inst{19-16} = 0b1101; // Rn = sp
844 let Inst{15} = 0;
845}
Evan Cheng86198642009-08-07 00:34:42 +0000846
847// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000848def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000849 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
850 let Inst{31-27} = 0b11101;
851 let Inst{26-25} = 0b01;
852 let Inst{24-21} = 0b1000;
853 let Inst{20} = ?; // The S bit.
854 let Inst{19-16} = 0b1101; // Rn = sp
855 let Inst{15} = 0;
856}
Evan Cheng86198642009-08-07 00:34:42 +0000857
858// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000859def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000860 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
861 let Inst{31-27} = 0b11110;
862 let Inst{25} = 0;
863 let Inst{24-21} = 0b1101;
864 let Inst{20} = ?; // The S bit.
865 let Inst{19-16} = 0b1101; // Rn = sp
866 let Inst{15} = 0;
867}
David Goodwin5d598aa2009-08-19 18:00:44 +0000868def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000869 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
870 let Inst{31-27} = 0b11110;
871 let Inst{25} = 1;
872 let Inst{24-21} = 0b0101;
873 let Inst{20} = 0; // The S bit.
874 let Inst{19-16} = 0b1101; // Rn = sp
875 let Inst{15} = 0;
876}
Evan Cheng86198642009-08-07 00:34:42 +0000877
878// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000879def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
880 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000881 "sub", "\t$dst, $sp, $rhs", []> {
882 let Inst{31-27} = 0b11101;
883 let Inst{26-25} = 0b01;
884 let Inst{24-21} = 0b1101;
885 let Inst{20} = ?; // The S bit.
886 let Inst{19-16} = 0b1101; // Rn = sp
887 let Inst{15} = 0;
888}
Evan Cheng86198642009-08-07 00:34:42 +0000889
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000890// Signed and unsigned division on v7-M
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000891def t2SDIV : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000892 "sdiv", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000893 [(set rGPR:$dst, (sdiv rGPR:$a, rGPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000894 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000895 let Inst{31-27} = 0b11111;
896 let Inst{26-21} = 0b011100;
897 let Inst{20} = 0b1;
898 let Inst{15-12} = 0b1111;
899 let Inst{7-4} = 0b1111;
900}
901
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000902def t2UDIV : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000903 "udiv", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000904 [(set rGPR:$dst, (udiv rGPR:$a, rGPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000905 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000906 let Inst{31-27} = 0b11111;
907 let Inst{26-21} = 0b011101;
908 let Inst{20} = 0b1;
909 let Inst{15-12} = 0b1111;
910 let Inst{7-4} = 0b1111;
911}
912
Evan Chenga09b9ca2009-06-24 23:47:58 +0000913//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000914// Load / store Instructions.
915//
916
Evan Cheng055b0312009-06-29 07:51:04 +0000917// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000918let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000919defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_r,
920 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000921
Evan Chengf3c21b82009-06-30 02:15:48 +0000922// Loads with zero extension
Evan Cheng0e55fd62010-09-30 01:08:25 +0000923defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_r,
924 UnOpFrag<(zextloadi16 node:$Src)>>;
925defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_r,
926 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000927
Evan Chengf3c21b82009-06-30 02:15:48 +0000928// Loads with sign extension
Evan Cheng0e55fd62010-09-30 01:08:25 +0000929defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_r,
930 UnOpFrag<(sextloadi16 node:$Src)>>;
931defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_r,
932 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000933
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000934let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000935// Load doubleword
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000936def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000937 (ins t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +0000938 IIC_iLoad_d_i, "ldrd", "\t$dst1, $addr", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000939def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +0000940 (ins i32imm:$addr), IIC_iLoad_d_i,
Johnny Chen83142992010-01-05 22:37:28 +0000941 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000942 let Inst{19-16} = 0b1111; // Rn
943}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000944} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +0000945
946// zextload i1 -> zextload i8
947def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
948 (t2LDRBi12 t2addrmode_imm12:$addr)>;
949def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
950 (t2LDRBi8 t2addrmode_imm8:$addr)>;
951def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
952 (t2LDRBs t2addrmode_so_reg:$addr)>;
953def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
954 (t2LDRBpci tconstpool:$addr)>;
955
956// extload -> zextload
957// FIXME: Reduce the number of patterns by legalizing extload to zextload
958// earlier?
959def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
960 (t2LDRBi12 t2addrmode_imm12:$addr)>;
961def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
962 (t2LDRBi8 t2addrmode_imm8:$addr)>;
963def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
964 (t2LDRBs t2addrmode_so_reg:$addr)>;
965def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
966 (t2LDRBpci tconstpool:$addr)>;
967
968def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
969 (t2LDRBi12 t2addrmode_imm12:$addr)>;
970def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
971 (t2LDRBi8 t2addrmode_imm8:$addr)>;
972def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
973 (t2LDRBs t2addrmode_so_reg:$addr)>;
974def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
975 (t2LDRBpci tconstpool:$addr)>;
976
977def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
978 (t2LDRHi12 t2addrmode_imm12:$addr)>;
979def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
980 (t2LDRHi8 t2addrmode_imm8:$addr)>;
981def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
982 (t2LDRHs t2addrmode_so_reg:$addr)>;
983def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
984 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000985
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000986// FIXME: The destination register of the loads and stores can't be PC, but
987// can be SP. We need another regclass (similar to rGPR) to represent
988// that. Not a pressing issue since these are selected manually,
989// not via pattern.
990
Evan Chenge88d5ce2009-07-02 07:28:31 +0000991// Indexed loads
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000992let mayLoad = 1, neverHasSideEffects = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000993def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000994 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +0000995 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Evan Cheng699beba2009-10-27 00:08:59 +0000996 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000997 []>;
998
Johnny Chend68e1192009-12-15 17:24:14 +0000999def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001000 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001001 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001002 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001003 []>;
1004
Johnny Chend68e1192009-12-15 17:24:14 +00001005def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001006 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001007 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001008 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001009 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001010def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001011 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001012 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001013 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001014 []>;
1015
Johnny Chend68e1192009-12-15 17:24:14 +00001016def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001017 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001018 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001019 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001020 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001021def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001022 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001023 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001024 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001025 []>;
1026
Johnny Chend68e1192009-12-15 17:24:14 +00001027def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001028 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001029 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001030 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001031 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001032def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001033 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001034 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001035 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001036 []>;
1037
Johnny Chend68e1192009-12-15 17:24:14 +00001038def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001039 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001040 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001041 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001042 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001043def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001044 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001045 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001046 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001047 []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001048} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001049
Johnny Chene54a3ef2010-03-03 18:45:36 +00001050// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1051// for disassembly only.
1052// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001053class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
1054 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), ii, opc,
Johnny Chene54a3ef2010-03-03 18:45:36 +00001055 "\t$dst, $addr", []> {
1056 let Inst{31-27} = 0b11111;
1057 let Inst{26-25} = 0b00;
1058 let Inst{24} = signed;
1059 let Inst{23} = 0;
1060 let Inst{22-21} = type;
1061 let Inst{20} = 1; // load
1062 let Inst{11} = 1;
1063 let Inst{10-8} = 0b110; // PUW.
1064}
1065
Evan Cheng0e55fd62010-09-30 01:08:25 +00001066def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1067def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1068def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1069def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1070def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001071
David Goodwin73b8f162009-06-30 22:11:34 +00001072// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001073defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_r,
1074 BinOpFrag<(store node:$LHS, node:$RHS)>>;
1075defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_r,
1076 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1077defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_r,
1078 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001079
David Goodwin6647cea2009-06-30 22:50:01 +00001080// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001081let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001082def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001083 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001084 IIC_iStore_d_r, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001085
Evan Cheng6d94f112009-07-03 00:06:39 +00001086// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001087def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001088 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001089 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001090 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001091 [(set GPR:$base_wb,
1092 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1093
Johnny Chend68e1192009-12-15 17:24:14 +00001094def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001095 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001096 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001097 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001098 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001099 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001100
Johnny Chend68e1192009-12-15 17:24:14 +00001101def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001102 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001103 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001104 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001105 [(set GPR:$base_wb,
1106 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1107
Johnny Chend68e1192009-12-15 17:24:14 +00001108def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001109 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001110 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001111 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001112 [(set GPR:$base_wb,
1113 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1114
Johnny Chend68e1192009-12-15 17:24:14 +00001115def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001116 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001117 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001118 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001119 [(set GPR:$base_wb,
1120 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1121
Johnny Chend68e1192009-12-15 17:24:14 +00001122def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001123 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001124 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001125 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001126 [(set GPR:$base_wb,
1127 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1128
Johnny Chene54a3ef2010-03-03 18:45:36 +00001129// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1130// only.
1131// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001132class T2IstT<bits<2> type, string opc, InstrItinClass ii>
1133 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), ii, opc,
Johnny Chene54a3ef2010-03-03 18:45:36 +00001134 "\t$src, $addr", []> {
1135 let Inst{31-27} = 0b11111;
1136 let Inst{26-25} = 0b00;
1137 let Inst{24} = 0; // not signed
1138 let Inst{23} = 0;
1139 let Inst{22-21} = type;
1140 let Inst{20} = 0; // store
1141 let Inst{11} = 1;
1142 let Inst{10-8} = 0b110; // PUW
1143}
1144
Evan Cheng0e55fd62010-09-30 01:08:25 +00001145def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1146def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1147def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001148
Johnny Chenae1757b2010-03-11 01:13:36 +00001149// ldrd / strd pre / post variants
1150// For disassembly only.
1151
1152def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001153 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001154 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1155
1156def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001157 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001158 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1159
1160def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1161 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001162 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001163
1164def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1165 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001166 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001167
Johnny Chen0635fc52010-03-04 17:40:44 +00001168// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1169// data/instruction access. These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001170//
1171// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
1172// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chen0635fc52010-03-04 17:40:44 +00001173multiclass T2Ipl<bit instr, bit write, string opc> {
1174
Evan Cheng0e55fd62010-09-30 01:08:25 +00001175 def i12 : T2I<(outs), (ins GPR:$base, i32imm:$imm), IIC_iLoad_i, opc,
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001176 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001177 let Inst{31-25} = 0b1111100;
1178 let Inst{24} = instr;
1179 let Inst{23} = 1; // U = 1
1180 let Inst{22} = 0;
1181 let Inst{21} = write;
1182 let Inst{20} = 1;
1183 let Inst{15-12} = 0b1111;
1184 }
1185
Evan Cheng0e55fd62010-09-30 01:08:25 +00001186 def i8 : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoad_i, opc,
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001187 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001188 let Inst{31-25} = 0b1111100;
1189 let Inst{24} = instr;
1190 let Inst{23} = 0; // U = 0
1191 let Inst{22} = 0;
1192 let Inst{21} = write;
1193 let Inst{20} = 1;
1194 let Inst{15-12} = 0b1111;
1195 let Inst{11-8} = 0b1100;
1196 }
1197
Evan Cheng0e55fd62010-09-30 01:08:25 +00001198 def pci : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoad_i, opc,
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001199 "\t[pc, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001200 let Inst{31-25} = 0b1111100;
1201 let Inst{24} = instr;
1202 let Inst{23} = ?; // add = (U == 1)
1203 let Inst{22} = 0;
1204 let Inst{21} = write;
1205 let Inst{20} = 1;
1206 let Inst{19-16} = 0b1111; // Rn = 0b1111
1207 let Inst{15-12} = 0b1111;
1208 }
1209
Evan Cheng0e55fd62010-09-30 01:08:25 +00001210 def r : T2I<(outs), (ins GPR:$base, GPR:$a), IIC_iLoad_i, opc,
Johnny Chen0635fc52010-03-04 17:40:44 +00001211 "\t[$base, $a]", []> {
1212 let Inst{31-25} = 0b1111100;
1213 let Inst{24} = instr;
1214 let Inst{23} = 0; // add = TRUE for T1
1215 let Inst{22} = 0;
1216 let Inst{21} = write;
1217 let Inst{20} = 1;
1218 let Inst{15-12} = 0b1111;
1219 let Inst{11-6} = 0000000;
1220 let Inst{5-4} = 0b00; // no shift is applied
1221 }
1222
Evan Cheng0e55fd62010-09-30 01:08:25 +00001223 def s : T2I<(outs), (ins GPR:$base, GPR:$a, i32imm:$shamt), IIC_iLoad_i, opc,
Johnny Chen0635fc52010-03-04 17:40:44 +00001224 "\t[$base, $a, lsl $shamt]", []> {
1225 let Inst{31-25} = 0b1111100;
1226 let Inst{24} = instr;
1227 let Inst{23} = 0; // add = TRUE for T1
1228 let Inst{22} = 0;
1229 let Inst{21} = write;
1230 let Inst{20} = 1;
1231 let Inst{15-12} = 0b1111;
1232 let Inst{11-6} = 0000000;
1233 }
1234}
1235
1236defm t2PLD : T2Ipl<0, 0, "pld">;
1237defm t2PLDW : T2Ipl<0, 1, "pldw">;
1238defm t2PLI : T2Ipl<1, 0, "pli">;
1239
Evan Cheng2889cce2009-07-03 00:18:36 +00001240//===----------------------------------------------------------------------===//
1241// Load / store multiple Instructions.
1242//
1243
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001244let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001245def t2LDM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1246 reglist:$dsts, variable_ops), IIC_iLoadm,
1247 "ldm${addr:submode}${p}${addr:wide}\t$addr, $dsts", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001248 let Inst{31-27} = 0b11101;
1249 let Inst{26-25} = 0b00;
1250 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1251 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001252 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001253 let Inst{20} = 1; // Load
1254}
Evan Cheng2889cce2009-07-03 00:18:36 +00001255
Bob Wilson815baeb2010-03-13 01:08:20 +00001256def t2LDM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1257 reglist:$dsts, variable_ops), IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001258 "ldm${addr:submode}${p}${addr:wide}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001259 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001260 let Inst{31-27} = 0b11101;
1261 let Inst{26-25} = 0b00;
1262 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1263 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001264 let Inst{21} = 1; // The W bit.
1265 let Inst{20} = 1; // Load
1266}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001267} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001268
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001269let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001270def t2STM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1271 reglist:$srcs, variable_ops), IIC_iStorem,
1272 "stm${addr:submode}${p}${addr:wide}\t$addr, $srcs", []> {
1273 let Inst{31-27} = 0b11101;
1274 let Inst{26-25} = 0b00;
1275 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1276 let Inst{22} = 0;
1277 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001278 let Inst{20} = 0; // Store
1279}
Evan Cheng2889cce2009-07-03 00:18:36 +00001280
Bob Wilson815baeb2010-03-13 01:08:20 +00001281def t2STM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1282 reglist:$srcs, variable_ops),
1283 IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001284 "stm${addr:submode}${p}${addr:wide}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +00001285 "$addr.addr = $wb", []> {
1286 let Inst{31-27} = 0b11101;
1287 let Inst{26-25} = 0b00;
1288 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1289 let Inst{22} = 0;
1290 let Inst{21} = 1; // The W bit.
1291 let Inst{20} = 0; // Store
1292}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001293} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001294
Evan Cheng9cb9e672009-06-27 02:26:13 +00001295//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001296// Move Instructions.
1297//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001298
Evan Chengf49810c2009-06-23 17:48:47 +00001299let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001300def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001301 "mov", ".w\t$dst, $src", []> {
1302 let Inst{31-27} = 0b11101;
1303 let Inst{26-25} = 0b01;
1304 let Inst{24-21} = 0b0010;
1305 let Inst{20} = ?; // The S bit.
1306 let Inst{19-16} = 0b1111; // Rn
1307 let Inst{14-12} = 0b000;
1308 let Inst{7-4} = 0b0000;
1309}
Evan Chengf49810c2009-06-23 17:48:47 +00001310
Evan Cheng5adb66a2009-09-28 09:14:39 +00001311// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1312let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001313def t2MOVi : T2sI<(outs rGPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001314 "mov", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001315 [(set rGPR:$dst, t2_so_imm:$src)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001316 let Inst{31-27} = 0b11110;
1317 let Inst{25} = 0;
1318 let Inst{24-21} = 0b0010;
1319 let Inst{20} = ?; // The S bit.
1320 let Inst{19-16} = 0b1111; // Rn
1321 let Inst{15} = 0;
1322}
David Goodwin83b35932009-06-26 16:10:07 +00001323
1324let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001325def t2MOVi16 : T2I<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001326 "movw", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001327 [(set rGPR:$dst, imm0_65535:$src)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001328 let Inst{31-27} = 0b11110;
1329 let Inst{25} = 1;
1330 let Inst{24-21} = 0b0010;
1331 let Inst{20} = 0; // The S bit.
1332 let Inst{15} = 0;
1333}
Evan Chengf49810c2009-06-23 17:48:47 +00001334
Evan Cheng3850a6a2009-06-23 05:23:49 +00001335let Constraints = "$src = $dst" in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001336def t2MOVTi16 : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001337 "movt", "\t$dst, $imm",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001338 [(set rGPR:$dst,
1339 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001340 let Inst{31-27} = 0b11110;
1341 let Inst{25} = 1;
1342 let Inst{24-21} = 0b0110;
1343 let Inst{20} = 0; // The S bit.
1344 let Inst{15} = 0;
1345}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001346
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001347def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001348
Anton Korobeynikov52237112009-06-17 18:13:58 +00001349//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001350// Extend Instructions.
1351//
1352
1353// Sign extenders
1354
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001356 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001358 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001360
Evan Cheng0e55fd62010-09-30 01:08:25 +00001361defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001362 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001364 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001365defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001366
Johnny Chen93042d12010-03-02 18:14:57 +00001367// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001368
1369// Zero extenders
1370
1371let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001372defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001373 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001374defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001375 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001377 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001378
Jim Grosbach79464942010-07-28 23:17:45 +00001379// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1380// The transformation should probably be done as a combiner action
1381// instead so we can include a check for masking back in the upper
1382// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001383//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
1384// (t2UXTB16r_rot rGPR:$Src, 24)>, Requires<[HasT2ExtractPack]>;
1385def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
1386 (t2UXTB16r_rot rGPR:$Src, 8)>, Requires<[HasT2ExtractPack]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001387
Evan Cheng0e55fd62010-09-30 01:08:25 +00001388defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001389 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001390defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001391 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001393}
1394
1395//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001396// Arithmetic Instructions.
1397//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001398
Johnny Chend68e1192009-12-15 17:24:14 +00001399defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1400 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1401defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1402 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001403
Evan Chengf49810c2009-06-23 17:48:47 +00001404// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001405defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001406 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001407 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1408defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001409 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001410 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001411
Johnny Chend68e1192009-12-15 17:24:14 +00001412defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001413 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001414defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001415 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001416defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001417 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001418defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001419 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001420
David Goodwin752aa7d2009-07-27 16:39:05 +00001421// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001422defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001423 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1424defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1425 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001426
1427// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001428// The assume-no-carry-in form uses the negation of the input since add/sub
1429// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1430// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1431// details.
1432// The AddedComplexity preferences the first variant over the others since
1433// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001434let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001435def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1436 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1437def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1438 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1439def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1440 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1441let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001442def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1443 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1444def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1445 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001446// The with-carry-in form matches bitwise not instead of the negation.
1447// Effectively, the inverse interpretation of the carry flag already accounts
1448// for part of the negation.
1449let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001450def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1451 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1452def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1453 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001454
Johnny Chen93042d12010-03-02 18:14:57 +00001455// Select Bytes -- for disassembly only
1456
1457def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1458 "\t$dst, $a, $b", []> {
1459 let Inst{31-27} = 0b11111;
1460 let Inst{26-24} = 0b010;
1461 let Inst{23} = 0b1;
1462 let Inst{22-20} = 0b010;
1463 let Inst{15-12} = 0b1111;
1464 let Inst{7} = 0b1;
1465 let Inst{6-4} = 0b000;
1466}
1467
Johnny Chenadc77332010-02-26 22:04:29 +00001468// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1469// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001470class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1471 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001472 : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), NoItinerary, opc,
Nate Begeman692433b2010-07-29 17:56:55 +00001473 "\t$dst, $a, $b", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001474 let Inst{31-27} = 0b11111;
1475 let Inst{26-23} = 0b0101;
1476 let Inst{22-20} = op22_20;
1477 let Inst{15-12} = 0b1111;
1478 let Inst{7-4} = op7_4;
1479}
1480
1481// Saturating add/subtract -- for disassembly only
1482
Nate Begeman692433b2010-07-29 17:56:55 +00001483def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001484 [(set rGPR:$dst, (int_arm_qadd rGPR:$a, rGPR:$b))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001485def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1486def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1487def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1488def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1489def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1490def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001491def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001492 [(set rGPR:$dst, (int_arm_qsub rGPR:$a, rGPR:$b))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001493def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1494def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1495def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1496def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1497def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1498def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1499def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1500def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1501
1502// Signed/Unsigned add/subtract -- for disassembly only
1503
1504def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1505def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1506def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1507def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1508def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1509def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1510def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1511def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1512def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1513def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1514def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1515def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1516
1517// Signed/Unsigned halving add/subtract -- for disassembly only
1518
1519def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1520def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1521def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1522def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1523def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1524def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1525def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1526def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1527def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1528def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1529def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1530def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1531
1532// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1533
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001534def t2USAD8 : T2I_mac<0, 0b111, 0b0000, (outs rGPR:$dst),
1535 (ins rGPR:$a, rGPR:$b),
Johnny Chenadc77332010-02-26 22:04:29 +00001536 NoItinerary, "usad8", "\t$dst, $a, $b", []> {
1537 let Inst{15-12} = 0b1111;
1538}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001539def t2USADA8 : T2I_mac<0, 0b111, 0b0000, (outs rGPR:$dst),
1540 (ins rGPR:$a, rGPR:$b, rGPR:$acc), NoItinerary, "usada8",
Johnny Chenadc77332010-02-26 22:04:29 +00001541 "\t$dst, $a, $b, $acc", []>;
1542
1543// Signed/Unsigned saturate -- for disassembly only
1544
Bob Wilson22f5dc72010-08-16 18:27:34 +00001545def t2SSAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh),
Bob Wilson38aa2872010-08-13 21:48:10 +00001546 NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1547 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001548 let Inst{31-27} = 0b11110;
1549 let Inst{25-22} = 0b1100;
1550 let Inst{20} = 0;
1551 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001552}
1553
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001554def t2SSAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary,
Johnny Chenadc77332010-02-26 22:04:29 +00001555 "ssat16", "\t$dst, $bit_pos, $a",
1556 [/* For disassembly only; pattern left blank */]> {
1557 let Inst{31-27} = 0b11110;
1558 let Inst{25-22} = 0b1100;
1559 let Inst{20} = 0;
1560 let Inst{15} = 0;
1561 let Inst{21} = 1; // sh = '1'
1562 let Inst{14-12} = 0b000; // imm3 = '000'
1563 let Inst{7-6} = 0b00; // imm2 = '00'
1564}
1565
Bob Wilson22f5dc72010-08-16 18:27:34 +00001566def t2USAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh),
Bob Wilson38aa2872010-08-13 21:48:10 +00001567 NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1568 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001569 let Inst{31-27} = 0b11110;
1570 let Inst{25-22} = 0b1110;
1571 let Inst{20} = 0;
1572 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001573}
1574
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001575def t2USAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary,
Johnny Chenadc77332010-02-26 22:04:29 +00001576 "usat16", "\t$dst, $bit_pos, $a",
1577 [/* For disassembly only; pattern left blank */]> {
1578 let Inst{31-27} = 0b11110;
1579 let Inst{25-22} = 0b1110;
1580 let Inst{20} = 0;
1581 let Inst{15} = 0;
1582 let Inst{21} = 1; // sh = '1'
1583 let Inst{14-12} = 0b000; // imm3 = '000'
1584 let Inst{7-6} = 0b00; // imm2 = '00'
1585}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001586
Bob Wilson38aa2872010-08-13 21:48:10 +00001587def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1588def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001589
Evan Chengf49810c2009-06-23 17:48:47 +00001590//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001591// Shift and rotate Instructions.
1592//
1593
Johnny Chend68e1192009-12-15 17:24:14 +00001594defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1595defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1596defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1597defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001598
David Goodwinca01a8d2009-09-01 18:32:09 +00001599let Uses = [CPSR] in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001600def t2MOVrx : T2sI<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001601 "rrx", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001602 [(set rGPR:$dst, (ARMrrx rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001603 let Inst{31-27} = 0b11101;
1604 let Inst{26-25} = 0b01;
1605 let Inst{24-21} = 0b0010;
1606 let Inst{20} = ?; // The S bit.
1607 let Inst{19-16} = 0b1111; // Rn
1608 let Inst{14-12} = 0b000;
1609 let Inst{7-4} = 0b0011;
1610}
David Goodwinca01a8d2009-09-01 18:32:09 +00001611}
Evan Chenga67efd12009-06-23 19:39:13 +00001612
David Goodwin3583df72009-07-28 17:06:49 +00001613let Defs = [CPSR] in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001614def t2MOVsrl_flag : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVsi,
Bob Wilsona85df802010-05-25 04:51:47 +00001615 "lsrs", ".w\t$dst, $src, #1",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001616 [(set rGPR:$dst, (ARMsrl_flag rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001617 let Inst{31-27} = 0b11101;
1618 let Inst{26-25} = 0b01;
1619 let Inst{24-21} = 0b0010;
1620 let Inst{20} = 1; // The S bit.
1621 let Inst{19-16} = 0b1111; // Rn
1622 let Inst{5-4} = 0b01; // Shift type.
1623 // Shift amount = Inst{14-12:7-6} = 1.
1624 let Inst{14-12} = 0b000;
1625 let Inst{7-6} = 0b01;
1626}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001627def t2MOVsra_flag : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVsi,
Bob Wilsona85df802010-05-25 04:51:47 +00001628 "asrs", ".w\t$dst, $src, #1",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001629 [(set rGPR:$dst, (ARMsra_flag rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001630 let Inst{31-27} = 0b11101;
1631 let Inst{26-25} = 0b01;
1632 let Inst{24-21} = 0b0010;
1633 let Inst{20} = 1; // The S bit.
1634 let Inst{19-16} = 0b1111; // Rn
1635 let Inst{5-4} = 0b10; // Shift type.
1636 // Shift amount = Inst{14-12:7-6} = 1.
1637 let Inst{14-12} = 0b000;
1638 let Inst{7-6} = 0b01;
1639}
David Goodwin3583df72009-07-28 17:06:49 +00001640}
1641
Evan Chenga67efd12009-06-23 19:39:13 +00001642//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001643// Bitwise Instructions.
1644//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001645
Johnny Chend68e1192009-12-15 17:24:14 +00001646defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001647 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001648 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1649defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001650 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001651 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1652defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001653 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001654 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001655
Johnny Chend68e1192009-12-15 17:24:14 +00001656defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001657 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001658 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001659
Bill Wendling55c134a2010-08-30 22:05:23 +00001660defm t2ANDS : T2I_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001661 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Bill Wendling55c134a2010-08-30 22:05:23 +00001662 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Bill Wendling0b4aa7d2010-08-29 03:02:11 +00001663
Evan Chengf49810c2009-06-23 17:48:47 +00001664let Constraints = "$src = $dst" in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001665def t2BFC : T2I<(outs rGPR:$dst), (ins rGPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001666 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001667 [(set rGPR:$dst, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001668 let Inst{31-27} = 0b11110;
1669 let Inst{25} = 1;
1670 let Inst{24-20} = 0b10110;
1671 let Inst{19-16} = 0b1111; // Rn
1672 let Inst{15} = 0;
1673}
Evan Chengf49810c2009-06-23 17:48:47 +00001674
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001675def t2SBFX: T2I<(outs rGPR:$dst), (ins rGPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001676 IIC_iUNAsi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001677 let Inst{31-27} = 0b11110;
1678 let Inst{25} = 1;
1679 let Inst{24-20} = 0b10100;
1680 let Inst{15} = 0;
1681}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001682
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001683def t2UBFX: T2I<(outs rGPR:$dst), (ins rGPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001684 IIC_iUNAsi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001685 let Inst{31-27} = 0b11110;
1686 let Inst{25} = 1;
1687 let Inst{24-20} = 0b11100;
1688 let Inst{15} = 0;
1689}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001690
Johnny Chen9474d552010-02-02 19:31:58 +00001691// A8.6.18 BFI - Bitfield insert (Encoding T1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001692let Constraints = "$src = $dst" in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001693def t2BFI : T2I<(outs rGPR:$dst),
1694 (ins rGPR:$src, rGPR:$val, bf_inv_mask_imm:$imm),
Evan Cheng7e1bf302010-09-29 00:27:46 +00001695 IIC_iBITi, "bfi", "\t$dst, $val, $imm",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001696 [(set rGPR:$dst, (ARMbfi rGPR:$src, rGPR:$val,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001697 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00001698 let Inst{31-27} = 0b11110;
1699 let Inst{25} = 1;
1700 let Inst{24-20} = 0b10110;
1701 let Inst{15} = 0;
1702}
Evan Chengf49810c2009-06-23 17:48:47 +00001703
Evan Cheng7e1bf302010-09-29 00:27:46 +00001704defm t2ORN : T2I_bin_irs<0b0011, "orn",
1705 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
1706 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001707
1708// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1709let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00001710defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00001711 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00001712 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001713
1714
Jim Grosbachf084a5e2010-07-20 16:07:04 +00001715let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001716def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
1717 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001718
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001719// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001720def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
1721 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001722 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001723
1724def : T2Pat<(t2_so_imm_not:$src),
1725 (t2MVNi t2_so_imm_not:$src)>;
1726
Evan Chengf49810c2009-06-23 17:48:47 +00001727//===----------------------------------------------------------------------===//
1728// Multiply Instructions.
1729//
Evan Cheng8de898a2009-06-26 00:19:44 +00001730let isCommutable = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001731def t2MUL: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001732 "mul", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001733 [(set rGPR:$dst, (mul rGPR:$a, rGPR:$b))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001734 let Inst{31-27} = 0b11111;
1735 let Inst{26-23} = 0b0110;
1736 let Inst{22-20} = 0b000;
1737 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1738 let Inst{7-4} = 0b0000; // Multiply
1739}
Evan Chengf49810c2009-06-23 17:48:47 +00001740
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001741def t2MLA: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001742 "mla", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001743 [(set rGPR:$dst, (add (mul rGPR:$a, rGPR:$b), rGPR:$c))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001744 let Inst{31-27} = 0b11111;
1745 let Inst{26-23} = 0b0110;
1746 let Inst{22-20} = 0b000;
1747 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1748 let Inst{7-4} = 0b0000; // Multiply
1749}
Evan Chengf49810c2009-06-23 17:48:47 +00001750
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001751def t2MLS: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001752 "mls", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001753 [(set rGPR:$dst, (sub rGPR:$c, (mul rGPR:$a, rGPR:$b)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001754 let Inst{31-27} = 0b11111;
1755 let Inst{26-23} = 0b0110;
1756 let Inst{22-20} = 0b000;
1757 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1758 let Inst{7-4} = 0b0001; // Multiply and Subtract
1759}
Evan Chengf49810c2009-06-23 17:48:47 +00001760
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001761// Extra precision multiplies with low / high results
1762let neverHasSideEffects = 1 in {
1763let isCommutable = 1 in {
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001764def t2SMULL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1765 (ins rGPR:$a, rGPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001766 "smull", "\t$ldst, $hdst, $a, $b", []> {
1767 let Inst{31-27} = 0b11111;
1768 let Inst{26-23} = 0b0111;
1769 let Inst{22-20} = 0b000;
1770 let Inst{7-4} = 0b0000;
1771}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001772
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001773def t2UMULL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1774 (ins rGPR:$a, rGPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001775 "umull", "\t$ldst, $hdst, $a, $b", []> {
1776 let Inst{31-27} = 0b11111;
1777 let Inst{26-23} = 0b0111;
1778 let Inst{22-20} = 0b010;
1779 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001780}
Johnny Chend68e1192009-12-15 17:24:14 +00001781} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001782
1783// Multiply + accumulate
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001784def t2SMLAL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1785 (ins rGPR:$a, rGPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001786 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1787 let Inst{31-27} = 0b11111;
1788 let Inst{26-23} = 0b0111;
1789 let Inst{22-20} = 0b100;
1790 let Inst{7-4} = 0b0000;
1791}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001792
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001793def t2UMLAL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1794 (ins rGPR:$a, rGPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001795 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1796 let Inst{31-27} = 0b11111;
1797 let Inst{26-23} = 0b0111;
1798 let Inst{22-20} = 0b110;
1799 let Inst{7-4} = 0b0000;
1800}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001801
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001802def t2UMAAL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1803 (ins rGPR:$a, rGPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001804 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1805 let Inst{31-27} = 0b11111;
1806 let Inst{26-23} = 0b0111;
1807 let Inst{22-20} = 0b110;
1808 let Inst{7-4} = 0b0110;
1809}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001810} // neverHasSideEffects
1811
Johnny Chen93042d12010-03-02 18:14:57 +00001812// Rounding variants of the below included for disassembly only
1813
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001814// Most significant word multiply
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001815def t2SMMUL : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001816 "smmul", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001817 [(set rGPR:$dst, (mulhs rGPR:$a, rGPR:$b))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001818 let Inst{31-27} = 0b11111;
1819 let Inst{26-23} = 0b0110;
1820 let Inst{22-20} = 0b101;
1821 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1822 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1823}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001824
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001825def t2SMMULR : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Johnny Chen93042d12010-03-02 18:14:57 +00001826 "smmulr", "\t$dst, $a, $b", []> {
1827 let Inst{31-27} = 0b11111;
1828 let Inst{26-23} = 0b0110;
1829 let Inst{22-20} = 0b101;
1830 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1831 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1832}
1833
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001834def t2SMMLA : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001835 "smmla", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001836 [(set rGPR:$dst, (add (mulhs rGPR:$a, rGPR:$b), rGPR:$c))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001837 let Inst{31-27} = 0b11111;
1838 let Inst{26-23} = 0b0110;
1839 let Inst{22-20} = 0b101;
1840 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1841 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1842}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001843
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001844def t2SMMLAR: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Johnny Chen93042d12010-03-02 18:14:57 +00001845 "smmlar", "\t$dst, $a, $b, $c", []> {
1846 let Inst{31-27} = 0b11111;
1847 let Inst{26-23} = 0b0110;
1848 let Inst{22-20} = 0b101;
1849 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1850 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1851}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001852
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001853def t2SMMLS: T2I <(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001854 "smmls", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001855 [(set rGPR:$dst, (sub rGPR:$c, (mulhs rGPR:$a, rGPR:$b)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001856 let Inst{31-27} = 0b11111;
1857 let Inst{26-23} = 0b0110;
1858 let Inst{22-20} = 0b110;
1859 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1860 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1861}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001862
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001863def t2SMMLSR:T2I <(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Johnny Chen93042d12010-03-02 18:14:57 +00001864 "smmlsr", "\t$dst, $a, $b, $c", []> {
1865 let Inst{31-27} = 0b11111;
1866 let Inst{26-23} = 0b0110;
1867 let Inst{22-20} = 0b110;
1868 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1869 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1870}
1871
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001872multiclass T2I_smul<string opc, PatFrag opnode> {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001873 def BB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001874 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001875 [(set rGPR:$dst, (opnode (sext_inreg rGPR:$a, i16),
1876 (sext_inreg rGPR:$b, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001877 let Inst{31-27} = 0b11111;
1878 let Inst{26-23} = 0b0110;
1879 let Inst{22-20} = 0b001;
1880 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1881 let Inst{7-6} = 0b00;
1882 let Inst{5-4} = 0b00;
1883 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001884
Evan Cheng0e55fd62010-09-30 01:08:25 +00001885 def BT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001886 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001887 [(set rGPR:$dst, (opnode (sext_inreg rGPR:$a, i16),
1888 (sra rGPR:$b, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001889 let Inst{31-27} = 0b11111;
1890 let Inst{26-23} = 0b0110;
1891 let Inst{22-20} = 0b001;
1892 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1893 let Inst{7-6} = 0b00;
1894 let Inst{5-4} = 0b01;
1895 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001896
Evan Cheng0e55fd62010-09-30 01:08:25 +00001897 def TB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001898 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001899 [(set rGPR:$dst, (opnode (sra rGPR:$a, (i32 16)),
1900 (sext_inreg rGPR:$b, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001901 let Inst{31-27} = 0b11111;
1902 let Inst{26-23} = 0b0110;
1903 let Inst{22-20} = 0b001;
1904 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1905 let Inst{7-6} = 0b00;
1906 let Inst{5-4} = 0b10;
1907 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001908
Evan Cheng0e55fd62010-09-30 01:08:25 +00001909 def TT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001910 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001911 [(set rGPR:$dst, (opnode (sra rGPR:$a, (i32 16)),
1912 (sra rGPR:$b, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001913 let Inst{31-27} = 0b11111;
1914 let Inst{26-23} = 0b0110;
1915 let Inst{22-20} = 0b001;
1916 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1917 let Inst{7-6} = 0b00;
1918 let Inst{5-4} = 0b11;
1919 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001920
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001921 def WB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001922 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001923 [(set rGPR:$dst, (sra (opnode rGPR:$a,
1924 (sext_inreg rGPR:$b, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001925 let Inst{31-27} = 0b11111;
1926 let Inst{26-23} = 0b0110;
1927 let Inst{22-20} = 0b011;
1928 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1929 let Inst{7-6} = 0b00;
1930 let Inst{5-4} = 0b00;
1931 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001932
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001933 def WT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001934 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001935 [(set rGPR:$dst, (sra (opnode rGPR:$a,
1936 (sra rGPR:$b, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001937 let Inst{31-27} = 0b11111;
1938 let Inst{26-23} = 0b0110;
1939 let Inst{22-20} = 0b011;
1940 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1941 let Inst{7-6} = 0b00;
1942 let Inst{5-4} = 0b01;
1943 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001944}
1945
1946
1947multiclass T2I_smla<string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001948 def BB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001949 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001950 [(set rGPR:$dst, (add rGPR:$acc,
1951 (opnode (sext_inreg rGPR:$a, i16),
1952 (sext_inreg rGPR:$b, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001953 let Inst{31-27} = 0b11111;
1954 let Inst{26-23} = 0b0110;
1955 let Inst{22-20} = 0b001;
1956 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1957 let Inst{7-6} = 0b00;
1958 let Inst{5-4} = 0b00;
1959 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001960
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001961 def BT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001962 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001963 [(set rGPR:$dst, (add rGPR:$acc, (opnode (sext_inreg rGPR:$a, i16),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001964 (sra rGPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001965 let Inst{31-27} = 0b11111;
1966 let Inst{26-23} = 0b0110;
1967 let Inst{22-20} = 0b001;
1968 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1969 let Inst{7-6} = 0b00;
1970 let Inst{5-4} = 0b01;
1971 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001972
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001973 def TB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001974 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001975 [(set rGPR:$dst, (add rGPR:$acc, (opnode (sra rGPR:$a, (i32 16)),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001976 (sext_inreg rGPR:$b, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001977 let Inst{31-27} = 0b11111;
1978 let Inst{26-23} = 0b0110;
1979 let Inst{22-20} = 0b001;
1980 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1981 let Inst{7-6} = 0b00;
1982 let Inst{5-4} = 0b10;
1983 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001984
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001985 def TT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001986 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001987 [(set rGPR:$dst, (add rGPR:$acc, (opnode (sra rGPR:$a, (i32 16)),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001988 (sra rGPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001989 let Inst{31-27} = 0b11111;
1990 let Inst{26-23} = 0b0110;
1991 let Inst{22-20} = 0b001;
1992 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1993 let Inst{7-6} = 0b00;
1994 let Inst{5-4} = 0b11;
1995 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001996
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001997 def WB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001998 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001999 [(set rGPR:$dst, (add rGPR:$acc, (sra (opnode rGPR:$a,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002000 (sext_inreg rGPR:$b, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002001 let Inst{31-27} = 0b11111;
2002 let Inst{26-23} = 0b0110;
2003 let Inst{22-20} = 0b011;
2004 let Inst{15-12} = {?, ?, ?, ?}; // Ra
2005 let Inst{7-6} = 0b00;
2006 let Inst{5-4} = 0b00;
2007 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002008
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002009 def WT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00002010 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002011 [(set rGPR:$dst, (add rGPR:$acc, (sra (opnode rGPR:$a,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002012 (sra rGPR:$b, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002013 let Inst{31-27} = 0b11111;
2014 let Inst{26-23} = 0b0110;
2015 let Inst{22-20} = 0b011;
2016 let Inst{15-12} = {?, ?, ?, ?}; // Ra
2017 let Inst{7-6} = 0b00;
2018 let Inst{5-4} = 0b01;
2019 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002020}
2021
2022defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2023defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2024
Johnny Chenadc77332010-02-26 22:04:29 +00002025// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002026def t2SMLALBB : T2I_mac<1, 0b100, 0b1000, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002027 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002028 [/* For disassembly only; pattern left blank */]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002029def t2SMLALBT : T2I_mac<1, 0b100, 0b1001, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002030 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002031 [/* For disassembly only; pattern left blank */]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002032def t2SMLALTB : T2I_mac<1, 0b100, 0b1010, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002033 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002034 [/* For disassembly only; pattern left blank */]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002035def t2SMLALTT : T2I_mac<1, 0b100, 0b1011, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002036 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002037 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002038
Johnny Chenadc77332010-02-26 22:04:29 +00002039// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2040// These are for disassembly only.
2041
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002042def t2SMUAD: T2I_mac<0, 0b010, 0b0000, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2043 IIC_iMAC32, "smuad", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002044 let Inst{15-12} = 0b1111;
2045}
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002046def t2SMUADX:T2I_mac<0, 0b010, 0b0001, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2047 IIC_iMAC32, "smuadx", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002048 let Inst{15-12} = 0b1111;
2049}
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002050def t2SMUSD: T2I_mac<0, 0b100, 0b0000, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2051 IIC_iMAC32, "smusd", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002052 let Inst{15-12} = 0b1111;
2053}
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002054def t2SMUSDX:T2I_mac<0, 0b100, 0b0001, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2055 IIC_iMAC32, "smusdx", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002056 let Inst{15-12} = 0b1111;
2057}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002058def t2SMLAD : T2I_mac<0, 0b010, 0b0000, (outs rGPR:$dst),
2059 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smlad",
Johnny Chenadc77332010-02-26 22:04:29 +00002060 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002061def t2SMLADX : T2I_mac<0, 0b010, 0b0001, (outs rGPR:$dst),
2062 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smladx",
Johnny Chenadc77332010-02-26 22:04:29 +00002063 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002064def t2SMLSD : T2I_mac<0, 0b100, 0b0000, (outs rGPR:$dst),
2065 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smlsd",
Johnny Chenadc77332010-02-26 22:04:29 +00002066 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002067def t2SMLSDX : T2I_mac<0, 0b100, 0b0001, (outs rGPR:$dst),
2068 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smlsdx",
Johnny Chenadc77332010-02-26 22:04:29 +00002069 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002070def t2SMLALD : T2I_mac<1, 0b100, 0b1100, (outs rGPR:$ldst,rGPR:$hdst),
2071 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlald",
Johnny Chenadc77332010-02-26 22:04:29 +00002072 "\t$ldst, $hdst, $a, $b", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002073def t2SMLALDX : T2I_mac<1, 0b100, 0b1101, (outs rGPR:$ldst,rGPR:$hdst),
2074 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlaldx",
Johnny Chenadc77332010-02-26 22:04:29 +00002075 "\t$ldst, $hdst, $a, $b", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002076def t2SMLSLD : T2I_mac<1, 0b101, 0b1100, (outs rGPR:$ldst,rGPR:$hdst),
2077 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlsld",
Johnny Chenadc77332010-02-26 22:04:29 +00002078 "\t$ldst, $hdst, $a, $b", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002079def t2SMLSLDX : T2I_mac<1, 0b101, 0b1101, (outs rGPR:$ldst,rGPR:$hdst),
2080 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlsldx",
Johnny Chenadc77332010-02-26 22:04:29 +00002081 "\t$ldst, $hdst, $a, $b", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002082
2083//===----------------------------------------------------------------------===//
2084// Misc. Arithmetic Instructions.
2085//
2086
Jim Grosbach80dc1162010-02-16 21:23:02 +00002087class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2088 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00002089 : T2I<oops, iops, itin, opc, asm, pattern> {
2090 let Inst{31-27} = 0b11111;
2091 let Inst{26-22} = 0b01010;
2092 let Inst{21-20} = op1;
2093 let Inst{15-12} = 0b1111;
2094 let Inst{7-6} = 0b10;
2095 let Inst{5-4} = op2;
2096}
Evan Chengf49810c2009-06-23 17:48:47 +00002097
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002098def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
2099 "clz", "\t$dst, $src", [(set rGPR:$dst, (ctlz rGPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002100
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002101def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002102 "rbit", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002103 [(set rGPR:$dst, (ARMrbit rGPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002104
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002105def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002106 "rev", ".w\t$dst, $src", [(set rGPR:$dst, (bswap rGPR:$src))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002107
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002108def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chend68e1192009-12-15 17:24:14 +00002109 "rev16", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002110 [(set rGPR:$dst,
2111 (or (and (srl rGPR:$src, (i32 8)), 0xFF),
2112 (or (and (shl rGPR:$src, (i32 8)), 0xFF00),
2113 (or (and (srl rGPR:$src, (i32 8)), 0xFF0000),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002114 (and (shl rGPR:$src, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002115
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002116def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chend68e1192009-12-15 17:24:14 +00002117 "revsh", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002118 [(set rGPR:$dst,
Evan Chengf49810c2009-06-23 17:48:47 +00002119 (sext_inreg
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002120 (or (srl (and rGPR:$src, 0xFF00), (i32 8)),
2121 (shl rGPR:$src, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002122
Bob Wilsonf955f292010-08-17 17:23:19 +00002123def t2PKHBT : T2I<(outs rGPR:$dst), (ins rGPR:$src1, rGPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002124 IIC_iBITsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002125 [(set rGPR:$dst, (or (and rGPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002126 (and (shl rGPR:$src2, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002127 0xFFFF0000)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002128 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002129 let Inst{31-27} = 0b11101;
2130 let Inst{26-25} = 0b01;
2131 let Inst{24-20} = 0b01100;
2132 let Inst{5} = 0; // BT form
2133 let Inst{4} = 0;
2134}
Evan Cheng40289b02009-07-07 05:35:52 +00002135
2136// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002137def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2138 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002139 Requires<[HasT2ExtractPack]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002140def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2141 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach29402132010-05-05 23:44:43 +00002142 Requires<[HasT2ExtractPack]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002143
Bob Wilsondc66eda2010-08-16 22:26:55 +00002144// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2145// will match the pattern below.
Bob Wilsonf955f292010-08-17 17:23:19 +00002146def t2PKHTB : T2I<(outs rGPR:$dst), (ins rGPR:$src1, rGPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002147 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002148 [(set rGPR:$dst, (or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002149 (and (sra rGPR:$src2, asr_amt:$sh),
2150 0xFFFF)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002151 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002152 let Inst{31-27} = 0b11101;
2153 let Inst{26-25} = 0b01;
2154 let Inst{24-20} = 0b01100;
2155 let Inst{5} = 1; // TB form
2156 let Inst{4} = 0;
2157}
Evan Cheng40289b02009-07-07 05:35:52 +00002158
2159// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2160// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002161def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002162 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach29402132010-05-05 23:44:43 +00002163 Requires<[HasT2ExtractPack]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002164def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002165 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2166 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach29402132010-05-05 23:44:43 +00002167 Requires<[HasT2ExtractPack]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002168
2169//===----------------------------------------------------------------------===//
2170// Comparison Instructions...
2171//
Johnny Chend68e1192009-12-15 17:24:14 +00002172defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002173 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002174 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2175defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002176 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002177 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002178
Dan Gohman4b7dff92010-08-26 15:50:25 +00002179//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2180// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002181//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2182// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002183defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002184 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002185 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2186
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002187//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2188// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002189
2190def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2191 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002192
Johnny Chend68e1192009-12-15 17:24:14 +00002193defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002194 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002195 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
2196defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002197 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002198 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002199
Evan Chenge253c952009-07-07 20:39:03 +00002200// Conditional moves
2201// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002202// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00002203let neverHasSideEffects = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002204def t2MOVCCr : T2I<(outs rGPR:$dst), (ins rGPR:$false, rGPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00002205 "mov", ".w\t$dst, $true",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002206 [/*(set rGPR:$dst, (ARMcmov rGPR:$false, rGPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002207 RegConstraint<"$false = $dst"> {
2208 let Inst{31-27} = 0b11101;
2209 let Inst{26-25} = 0b01;
2210 let Inst{24-21} = 0b0010;
2211 let Inst{20} = 0; // The S bit.
2212 let Inst{19-16} = 0b1111; // Rn
2213 let Inst{14-12} = 0b000;
2214 let Inst{7-4} = 0b0000;
2215}
Evan Chenge253c952009-07-07 20:39:03 +00002216
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002217def t2MOVCCi : T2I<(outs rGPR:$dst), (ins rGPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00002218 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002219[/*(set rGPR:$dst,(ARMcmov rGPR:$false,t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002220 RegConstraint<"$false = $dst"> {
2221 let Inst{31-27} = 0b11110;
2222 let Inst{25} = 0;
2223 let Inst{24-21} = 0b0010;
2224 let Inst{20} = 0; // The S bit.
2225 let Inst{19-16} = 0b1111; // Rn
2226 let Inst{15} = 0;
2227}
Evan Chengf49810c2009-06-23 17:48:47 +00002228
Johnny Chend68e1192009-12-15 17:24:14 +00002229class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2230 string opc, string asm, list<dag> pattern>
2231 : T2I<oops, iops, itin, opc, asm, pattern> {
2232 let Inst{31-27} = 0b11101;
2233 let Inst{26-25} = 0b01;
2234 let Inst{24-21} = 0b0010;
2235 let Inst{20} = 0; // The S bit.
2236 let Inst{19-16} = 0b1111; // Rn
2237 let Inst{5-4} = opcod; // Shift type.
2238}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002239def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$dst),
2240 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002241 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
2242 RegConstraint<"$false = $dst">;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002243def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$dst),
2244 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002245 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
2246 RegConstraint<"$false = $dst">;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002247def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$dst),
2248 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002249 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
2250 RegConstraint<"$false = $dst">;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002251def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$dst),
2252 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002253 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
2254 RegConstraint<"$false = $dst">;
Owen Andersonf523e472010-09-23 23:45:25 +00002255} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002256
David Goodwin5e47a9a2009-06-30 18:04:13 +00002257//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002258// Atomic operations intrinsics
2259//
2260
2261// memory barriers protect the atomic sequences
2262let hasSideEffects = 1 in {
Evan Cheng11db0682010-08-11 06:22:01 +00002263def t2DMBsy : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002264 [(ARMMemBarrier)]>, Requires<[IsThumb, HasDB]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002265 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002266 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00002267 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002268}
2269
Evan Cheng11db0682010-08-11 06:22:01 +00002270def t2DSBsy : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002271 [(ARMSyncBarrier)]>, Requires<[IsThumb, HasDB]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002272 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002273 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00002274 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002275}
2276}
2277
Johnny Chena4339822010-03-03 00:16:28 +00002278// Helper class for multiclass T2MemB -- for disassembly only
2279class T2I_memb<string opc, string asm>
2280 : T2I<(outs), (ins), NoItinerary, opc, asm,
2281 [/* For disassembly only; pattern left blank */]>,
2282 Requires<[IsThumb2, HasV7]> {
2283 let Inst{31-20} = 0xf3b;
2284 let Inst{15-14} = 0b10;
2285 let Inst{12} = 0;
2286}
2287
2288multiclass T2MemB<bits<4> op7_4, string opc> {
2289
2290 def st : T2I_memb<opc, "\tst"> {
2291 let Inst{7-4} = op7_4;
2292 let Inst{3-0} = 0b1110;
2293 }
2294
2295 def ish : T2I_memb<opc, "\tish"> {
2296 let Inst{7-4} = op7_4;
2297 let Inst{3-0} = 0b1011;
2298 }
2299
2300 def ishst : T2I_memb<opc, "\tishst"> {
2301 let Inst{7-4} = op7_4;
2302 let Inst{3-0} = 0b1010;
2303 }
2304
2305 def nsh : T2I_memb<opc, "\tnsh"> {
2306 let Inst{7-4} = op7_4;
2307 let Inst{3-0} = 0b0111;
2308 }
2309
2310 def nshst : T2I_memb<opc, "\tnshst"> {
2311 let Inst{7-4} = op7_4;
2312 let Inst{3-0} = 0b0110;
2313 }
2314
2315 def osh : T2I_memb<opc, "\tosh"> {
2316 let Inst{7-4} = op7_4;
2317 let Inst{3-0} = 0b0011;
2318 }
2319
2320 def oshst : T2I_memb<opc, "\toshst"> {
2321 let Inst{7-4} = op7_4;
2322 let Inst{3-0} = 0b0010;
2323 }
2324}
2325
2326// These DMB variants are for disassembly only.
2327defm t2DMB : T2MemB<0b0101, "dmb">;
2328
2329// These DSB variants are for disassembly only.
2330defm t2DSB : T2MemB<0b0100, "dsb">;
2331
2332// ISB has only full system option -- for disassembly only
2333def t2ISBsy : T2I_memb<"isb", ""> {
2334 let Inst{7-4} = 0b0110;
2335 let Inst{3-0} = 0b1111;
2336}
2337
Johnny Chend68e1192009-12-15 17:24:14 +00002338class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2339 InstrItinClass itin, string opc, string asm, string cstr,
2340 list<dag> pattern, bits<4> rt2 = 0b1111>
2341 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2342 let Inst{31-27} = 0b11101;
2343 let Inst{26-20} = 0b0001101;
2344 let Inst{11-8} = rt2;
2345 let Inst{7-6} = 0b01;
2346 let Inst{5-4} = opcod;
2347 let Inst{3-0} = 0b1111;
2348}
2349class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2350 InstrItinClass itin, string opc, string asm, string cstr,
2351 list<dag> pattern, bits<4> rt2 = 0b1111>
2352 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2353 let Inst{31-27} = 0b11101;
2354 let Inst{26-20} = 0b0001100;
2355 let Inst{11-8} = rt2;
2356 let Inst{7-6} = 0b01;
2357 let Inst{5-4} = opcod;
2358}
2359
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002360let mayLoad = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002361def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002362 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2363 "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002364def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002365 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2366 "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002367def t2LDREX : Thumb2I<(outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002368 Size4Bytes, NoItinerary,
2369 "ldrex", "\t$dest, [$ptr]", "",
2370 []> {
2371 let Inst{31-27} = 0b11101;
2372 let Inst{26-20} = 0b0000101;
2373 let Inst{11-8} = 0b1111;
2374 let Inst{7-0} = 0b00000000; // imm8 = 0
2375}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002376def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$dest, rGPR:$dest2), (ins rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002377 AddrModeNone, Size4Bytes, NoItinerary,
2378 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2379 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002380}
2381
Jim Grosbach587b0722009-12-16 19:44:06 +00002382let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002383def t2STREXB : T2I_strex<0b00, (outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002384 AddrModeNone, Size4Bytes, NoItinerary,
2385 "strexb", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002386def t2STREXH : T2I_strex<0b01, (outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002387 AddrModeNone, Size4Bytes, NoItinerary,
2388 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002389def t2STREX : Thumb2I<(outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002390 AddrModeNone, Size4Bytes, NoItinerary,
2391 "strex", "\t$success, $src, [$ptr]", "",
2392 []> {
2393 let Inst{31-27} = 0b11101;
2394 let Inst{26-20} = 0b0000100;
2395 let Inst{7-0} = 0b00000000; // imm8 = 0
2396}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002397def t2STREXD : T2I_strex<0b11, (outs rGPR:$success),
2398 (ins rGPR:$src, rGPR:$src2, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002399 AddrModeNone, Size4Bytes, NoItinerary,
2400 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2401 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002402}
2403
Johnny Chen10a77e12010-03-02 22:11:06 +00002404// Clear-Exclusive is for disassembly only.
2405def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2406 [/* For disassembly only; pattern left blank */]>,
2407 Requires<[IsARM, HasV7]> {
2408 let Inst{31-20} = 0xf3b;
2409 let Inst{15-14} = 0b10;
2410 let Inst{12} = 0;
2411 let Inst{7-4} = 0b0010;
2412}
2413
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002414//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002415// TLS Instructions
2416//
2417
2418// __aeabi_read_tp preserves the registers r1-r3.
2419let isCall = 1,
2420 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002421 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002422 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002423 [(set R0, ARMthread_pointer)]> {
2424 let Inst{31-27} = 0b11110;
2425 let Inst{15-14} = 0b11;
2426 let Inst{12} = 1;
2427 }
David Goodwin334c2642009-07-08 16:09:28 +00002428}
2429
2430//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002431// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002432// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002433// address and save #0 in R0 for the non-longjmp case.
2434// Since by its nature we may be coming from some other function to get
2435// here, and we're using the stack frame for the containing function to
2436// save/restore registers, we can't keep anything live in regs across
2437// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2438// when we get here from a longjmp(). We force everthing out of registers
2439// except for our own input by listing the relevant registers in Defs. By
2440// doing so, we also cause the prologue/epilogue code to actively preserve
2441// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002442// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002443let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002444 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2445 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002446 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002447 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002448 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00002449 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +00002450 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
2451 "adds\t$val, #7\n\t"
2452 "str\t$val, [$src, #4]\n\t"
2453 "movs\tr0, #0\n\t"
2454 "b\t1f\n\t"
2455 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00002456 "1:", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002457 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002458 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002459}
2460
Bob Wilsonec80e262010-04-09 20:41:18 +00002461let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002462 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2463 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002464 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Bob Wilsonec80e262010-04-09 20:41:18 +00002465 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +00002466 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
2467 "adds\t$val, #7\n\t"
2468 "str\t$val, [$src, #4]\n\t"
2469 "movs\tr0, #0\n\t"
2470 "b\t1f\n\t"
2471 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Bob Wilsonec80e262010-04-09 20:41:18 +00002472 "1:", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002473 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002474 Requires<[IsThumb2, NoVFP]>;
2475}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002476
2477
2478//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002479// Control-Flow Instructions
2480//
2481
Evan Chengc50a1cb2009-07-09 22:58:39 +00002482// FIXME: remove when we have a way to marking a MI with these properties.
2483// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2484// operand list.
2485// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002486let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2487 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00002488 def t2LDM_RET : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Evan Cheng7602acb2010-09-08 22:57:08 +00002489 reglist:$dsts, variable_ops),
2490 IIC_iLoadmBr,
Bob Wilsonfed76ff2010-07-14 16:02:13 +00002491 "ldm${addr:submode}${p}${addr:wide}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00002492 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002493 let Inst{31-27} = 0b11101;
2494 let Inst{26-25} = 0b00;
2495 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
2496 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00002497 let Inst{21} = 1; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00002498 let Inst{20} = 1; // Load
2499}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002500
David Goodwin5e47a9a2009-06-30 18:04:13 +00002501let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2502let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002503def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002504 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002505 [(br bb:$target)]> {
2506 let Inst{31-27} = 0b11110;
2507 let Inst{15-14} = 0b10;
2508 let Inst{12} = 1;
2509}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002510
Evan Cheng5657c012009-07-29 02:18:14 +00002511let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00002512def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002513 T2JTI<(outs),
2514 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002515 IIC_Br, "mov\tpc, $target$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002516 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2517 let Inst{31-27} = 0b11101;
2518 let Inst{26-20} = 0b0100100;
2519 let Inst{19-16} = 0b1111;
2520 let Inst{14-12} = 0b000;
2521 let Inst{11-8} = 0b1111; // Rd = pc
2522 let Inst{7-4} = 0b0000;
2523}
Evan Cheng5657c012009-07-29 02:18:14 +00002524
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002525// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00002526def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002527 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002528 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002529 IIC_Br, "tbb\t$index$jt", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002530 let Inst{31-27} = 0b11101;
2531 let Inst{26-20} = 0b0001101;
2532 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2533 let Inst{15-8} = 0b11110000;
2534 let Inst{7-4} = 0b0000; // B form
2535}
Evan Cheng5657c012009-07-29 02:18:14 +00002536
2537def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002538 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002539 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002540 IIC_Br, "tbh\t$index$jt", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002541 let Inst{31-27} = 0b11101;
2542 let Inst{26-20} = 0b0001101;
2543 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2544 let Inst{15-8} = 0b11110000;
2545 let Inst{7-4} = 0b0001; // H form
2546}
Johnny Chen93042d12010-03-02 18:14:57 +00002547
2548// Generic versions of the above two instructions, for disassembly only
2549
2550def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2551 "tbb", "\t[$a, $b]", []>{
2552 let Inst{31-27} = 0b11101;
2553 let Inst{26-20} = 0b0001101;
2554 let Inst{15-8} = 0b11110000;
2555 let Inst{7-4} = 0b0000; // B form
2556}
2557
2558def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2559 "tbh", "\t[$a, $b, lsl #1]", []> {
2560 let Inst{31-27} = 0b11101;
2561 let Inst{26-20} = 0b0001101;
2562 let Inst{15-8} = 0b11110000;
2563 let Inst{7-4} = 0b0001; // H form
2564}
Evan Cheng5657c012009-07-29 02:18:14 +00002565} // isNotDuplicable, isIndirectBranch
2566
David Goodwinc9a59b52009-06-30 19:50:22 +00002567} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002568
2569// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2570// a two-value operand where a dag node expects two operands. :(
2571let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002572def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002573 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002574 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2575 let Inst{31-27} = 0b11110;
2576 let Inst{15-14} = 0b10;
2577 let Inst{12} = 0;
2578}
Evan Chengf49810c2009-06-23 17:48:47 +00002579
Evan Cheng06e16582009-07-10 01:54:42 +00002580
2581// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00002582let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00002583def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002584 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002585 "it$mask\t$cc", "", []> {
2586 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002587 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002588 let Inst{15-8} = 0b10111111;
2589}
Evan Cheng06e16582009-07-10 01:54:42 +00002590
Johnny Chence6275f2010-02-25 19:05:29 +00002591// Branch and Exchange Jazelle -- for disassembly only
2592// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002593def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00002594 [/* For disassembly only; pattern left blank */]> {
2595 let Inst{31-27} = 0b11110;
2596 let Inst{26} = 0;
2597 let Inst{25-20} = 0b111100;
2598 let Inst{15-14} = 0b10;
2599 let Inst{12} = 0;
2600}
2601
Johnny Chen93042d12010-03-02 18:14:57 +00002602// Change Processor State is a system instruction -- for disassembly only.
2603// The singleton $opt operand contains the following information:
2604// opt{4-0} = mode from Inst{4-0}
2605// opt{5} = changemode from Inst{17}
2606// opt{8-6} = AIF from Inst{8-6}
2607// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002608def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00002609 [/* For disassembly only; pattern left blank */]> {
2610 let Inst{31-27} = 0b11110;
2611 let Inst{26} = 0;
2612 let Inst{25-20} = 0b111010;
2613 let Inst{15-14} = 0b10;
2614 let Inst{12} = 0;
2615}
2616
Johnny Chen0f7866e2010-03-03 02:09:43 +00002617// A6.3.4 Branches and miscellaneous control
2618// Table A6-14 Change Processor State, and hint instructions
2619// Helper class for disassembly only.
2620class T2I_hint<bits<8> op7_0, string opc, string asm>
2621 : T2I<(outs), (ins), NoItinerary, opc, asm,
2622 [/* For disassembly only; pattern left blank */]> {
2623 let Inst{31-20} = 0xf3a;
2624 let Inst{15-14} = 0b10;
2625 let Inst{12} = 0;
2626 let Inst{10-8} = 0b000;
2627 let Inst{7-0} = op7_0;
2628}
2629
2630def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
2631def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
2632def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
2633def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
2634def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
2635
2636def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
2637 [/* For disassembly only; pattern left blank */]> {
2638 let Inst{31-20} = 0xf3a;
2639 let Inst{15-14} = 0b10;
2640 let Inst{12} = 0;
2641 let Inst{10-8} = 0b000;
2642 let Inst{7-4} = 0b1111;
2643}
2644
Johnny Chen6341c5a2010-02-25 20:25:24 +00002645// Secure Monitor Call is a system instruction -- for disassembly only
2646// Option = Inst{19-16}
2647def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
2648 [/* For disassembly only; pattern left blank */]> {
2649 let Inst{31-27} = 0b11110;
2650 let Inst{26-20} = 0b1111111;
2651 let Inst{15-12} = 0b1000;
2652}
2653
2654// Store Return State is a system instruction -- for disassembly only
2655def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
2656 [/* For disassembly only; pattern left blank */]> {
2657 let Inst{31-27} = 0b11101;
2658 let Inst{26-20} = 0b0000010; // W = 1
2659}
2660
2661def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
2662 [/* For disassembly only; pattern left blank */]> {
2663 let Inst{31-27} = 0b11101;
2664 let Inst{26-20} = 0b0000000; // W = 0
2665}
2666
2667def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
2668 [/* For disassembly only; pattern left blank */]> {
2669 let Inst{31-27} = 0b11101;
2670 let Inst{26-20} = 0b0011010; // W = 1
2671}
2672
2673def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
2674 [/* For disassembly only; pattern left blank */]> {
2675 let Inst{31-27} = 0b11101;
2676 let Inst{26-20} = 0b0011000; // W = 0
2677}
2678
2679// Return From Exception is a system instruction -- for disassembly only
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002680def t2RFEDBW : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfedb", "\t$base!",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002681 [/* For disassembly only; pattern left blank */]> {
2682 let Inst{31-27} = 0b11101;
2683 let Inst{26-20} = 0b0000011; // W = 1
2684}
2685
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002686def t2RFEDB : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeab", "\t$base",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002687 [/* For disassembly only; pattern left blank */]> {
2688 let Inst{31-27} = 0b11101;
2689 let Inst{26-20} = 0b0000001; // W = 0
2690}
2691
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002692def t2RFEIAW : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeia", "\t$base!",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002693 [/* For disassembly only; pattern left blank */]> {
2694 let Inst{31-27} = 0b11101;
2695 let Inst{26-20} = 0b0011011; // W = 1
2696}
2697
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002698def t2RFEIA : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeia", "\t$base",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002699 [/* For disassembly only; pattern left blank */]> {
2700 let Inst{31-27} = 0b11101;
2701 let Inst{26-20} = 0b0011001; // W = 0
2702}
2703
Evan Chengf49810c2009-06-23 17:48:47 +00002704//===----------------------------------------------------------------------===//
2705// Non-Instruction Patterns
2706//
2707
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002708// Two piece so_imms.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002709def : T2Pat<(or rGPR:$LHS, t2_so_imm2part:$RHS),
2710 (t2ORRri (t2ORRri rGPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002711 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002712def : T2Pat<(xor rGPR:$LHS, t2_so_imm2part:$RHS),
2713 (t2EORri (t2EORri rGPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002714 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002715def : T2Pat<(add rGPR:$LHS, t2_so_imm2part:$RHS),
2716 (t2ADDri (t2ADDri rGPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002717 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002718def : T2Pat<(add rGPR:$LHS, t2_so_neg_imm2part:$RHS),
2719 (t2SUBri (t2SUBri rGPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002720 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002721
Evan Cheng5adb66a2009-09-28 09:14:39 +00002722// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00002723// This is a single pseudo instruction to make it re-materializable.
2724// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002725let isReMaterializable = 1 in
Evan Cheng5be39222010-09-24 22:03:46 +00002726def t2MOVi32imm : T2Ix2<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng699beba2009-10-27 00:08:59 +00002727 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002728 [(set rGPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00002729
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002730// ConstantPool, GlobalAddress, and JumpTable
2731def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
2732 Requires<[IsThumb2, DontUseMovt]>;
2733def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
2734def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
2735 Requires<[IsThumb2, UseMovt]>;
2736
2737def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2738 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
2739
Evan Chengb9803a82009-11-06 23:52:48 +00002740// Pseudo instruction that combines ldr from constpool and add pc. This should
2741// be expanded into two instructions late to allow if-conversion and
2742// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00002743let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00002744def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Evan Chengbd30ce42010-09-24 22:41:41 +00002745 IIC_iLoadiALU,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002746 "${:comment} ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
Evan Chengb9803a82009-11-06 23:52:48 +00002747 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
2748 imm:$cp))]>,
2749 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00002750
2751//===----------------------------------------------------------------------===//
2752// Move between special register and ARM core register -- for disassembly only
2753//
2754
2755// Rd = Instr{11-8}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002756def t2MRS : T2I<(outs rGPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
Johnny Chen23336552010-02-25 18:46:43 +00002757 [/* For disassembly only; pattern left blank */]> {
2758 let Inst{31-27} = 0b11110;
2759 let Inst{26} = 0;
2760 let Inst{25-21} = 0b11111;
2761 let Inst{20} = 0; // The R bit.
2762 let Inst{15-14} = 0b10;
2763 let Inst{12} = 0;
2764}
2765
2766// Rd = Instr{11-8}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002767def t2MRSsys : T2I<(outs rGPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
Johnny Chen23336552010-02-25 18:46:43 +00002768 [/* For disassembly only; pattern left blank */]> {
2769 let Inst{31-27} = 0b11110;
2770 let Inst{26} = 0;
2771 let Inst{25-21} = 0b11111;
2772 let Inst{20} = 1; // The R bit.
2773 let Inst{15-14} = 0b10;
2774 let Inst{12} = 0;
2775}
2776
Johnny Chen23336552010-02-25 18:46:43 +00002777// Rn = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002778def t2MSR : T2I<(outs), (ins rGPR:$src, msr_mask:$mask), NoItinerary, "msr",
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002779 "\tcpsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002780 [/* For disassembly only; pattern left blank */]> {
2781 let Inst{31-27} = 0b11110;
2782 let Inst{26} = 0;
2783 let Inst{25-21} = 0b11100;
2784 let Inst{20} = 0; // The R bit.
2785 let Inst{15-14} = 0b10;
2786 let Inst{12} = 0;
2787}
2788
Johnny Chen23336552010-02-25 18:46:43 +00002789// Rn = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002790def t2MSRsys : T2I<(outs), (ins rGPR:$src, msr_mask:$mask), NoItinerary, "msr",
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002791 "\tspsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002792 [/* For disassembly only; pattern left blank */]> {
2793 let Inst{31-27} = 0b11110;
2794 let Inst{26} = 0;
2795 let Inst{25-21} = 0b11100;
2796 let Inst{20} = 1; // The R bit.
2797 let Inst{15-14} = 0b10;
2798 let Inst{12} = 0;
2799}