blob: e33d2cc7165cd1282a07eeac79c48e28a945dff0 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000119 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000120
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000121 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setOperationAction(ISD::SREM, MVT::i32, Expand);
123 setOperationAction(ISD::UREM, MVT::i32, Expand);
124 setOperationAction(ISD::SREM, MVT::i64, Expand);
125 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000126
127 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
130 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
132 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
134 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
135 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000137 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f64, Expand);
139 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000140 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FREM , MVT::f64, Expand);
142 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000143 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FSIN , MVT::f32, Expand);
145 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000146 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::FREM , MVT::f32, Expand);
148 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000149 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000150
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000152
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000153 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000154 if (!Subtarget->hasFSQRT() &&
155 !(TM.Options.UnsafeFPMath &&
156 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000158
159 if (!Subtarget->hasFSQRT() &&
160 !(TM.Options.UnsafeFPMath &&
161 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
165 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Hal Finkelf5d5c432013-03-29 08:57:48 +0000167 if (Subtarget->hasFPRND()) {
168 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
169 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
170 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
171
172 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
173 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
174 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
175
176 // frin does not implement "ties to even." Thus, this is safe only in
177 // fast-math mode.
178 if (TM.Options.UnsafeFPMath) {
179 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
180 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000181
182 // These need to set FE_INEXACT, and use a custom inserter.
183 setOperationAction(ISD::FRINT, MVT::f64, Legal);
184 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000185 }
186 }
187
Nate Begemand88fc032006-01-14 03:14:10 +0000188 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000191 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
192 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000195 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
196 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000197
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000198 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000199 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000200 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
201 } else {
202 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
203 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
204 }
205
Nate Begeman35ef9132006-01-11 21:21:00 +0000206 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
208 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000210 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SELECT, MVT::i32, Expand);
212 setOperationAction(ISD::SELECT, MVT::i64, Expand);
213 setOperationAction(ISD::SELECT, MVT::f32, Expand);
214 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000215
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000216 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
218 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000219
Nate Begeman750ac1b2006-02-01 07:19:44 +0000220 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman81e80972006-03-17 01:40:33 +0000223 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Chris Lattnerf7605322005-08-31 21:09:52 +0000228 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000230
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000231 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
233 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000234
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000235 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
236 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
237 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
238 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000239
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000240 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000242
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
244 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
245 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
246 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000247
Hal Finkele9150472013-03-27 19:10:42 +0000248 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000249 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
250 // support continuation, user-level threading, and etc.. As a result, no
251 // other SjLj exception interfaces are implemented and please don't build
252 // your own exception handling based on them.
253 // LLVM/Clang supports zero-cost DWARF exception handling.
254 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
255 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000256
257 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000258 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
260 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000261 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
263 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
264 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
265 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000266 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
268 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000269
Nate Begeman1db3c922008-08-11 17:36:31 +0000270 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000272
273 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000274 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
275 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000276
Nate Begemanacc398c2006-01-25 18:21:52 +0000277 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000279
Evan Cheng769951f2012-07-02 22:39:56 +0000280 if (Subtarget->isSVR4ABI()) {
281 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000282 // VAARG always uses double-word chunks, so promote anything smaller.
283 setOperationAction(ISD::VAARG, MVT::i1, Promote);
284 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
285 setOperationAction(ISD::VAARG, MVT::i8, Promote);
286 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
287 setOperationAction(ISD::VAARG, MVT::i16, Promote);
288 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
289 setOperationAction(ISD::VAARG, MVT::i32, Promote);
290 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
291 setOperationAction(ISD::VAARG, MVT::Other, Expand);
292 } else {
293 // VAARG is custom lowered with the 32-bit SVR4 ABI.
294 setOperationAction(ISD::VAARG, MVT::Other, Custom);
295 setOperationAction(ISD::VAARG, MVT::i64, Custom);
296 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000297 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000299
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000300 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
302 setOperationAction(ISD::VAEND , MVT::Other, Expand);
303 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
304 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
305 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000307
Chris Lattner6d92cad2006-03-26 10:06:40 +0000308 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000310
Dale Johannesen53e4e442008-11-07 22:54:33 +0000311 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
313 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
314 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
315 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
316 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
317 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
318 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
319 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
320 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
321 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
322 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
323 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000324
Evan Cheng769951f2012-07-02 22:39:56 +0000325 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000326 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
328 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
329 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
330 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000331 // This is just the low 32 bits of a (signed) fp->i64 conversion.
332 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000334
Hal Finkel46479192013-04-01 17:52:07 +0000335 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000336 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000337 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000338 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000340 }
341
Hal Finkel46479192013-04-01 17:52:07 +0000342 // With the instructions enabled under FPCVT, we can do everything.
343 if (PPCSubTarget.hasFPCVT()) {
344 if (Subtarget->has64BitSupport()) {
345 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
346 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
347 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
348 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
349 }
350
351 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
352 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
353 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
354 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
355 }
356
Evan Cheng769951f2012-07-02 22:39:56 +0000357 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000358 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000359 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000360 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000362 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
364 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
365 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000366 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000367 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
369 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
370 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000371 }
Evan Chengd30bf012006-03-01 01:11:20 +0000372
Evan Cheng769951f2012-07-02 22:39:56 +0000373 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000374 // First set operation action for all vector types to expand. Then we
375 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
377 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
378 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000379
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000380 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000381 setOperationAction(ISD::ADD , VT, Legal);
382 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Chris Lattner7ff7e672006-04-04 17:25:31 +0000384 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000385 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000387
388 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000389 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000391 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000393 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000395 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000397 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000399 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000401
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000402 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000403 setOperationAction(ISD::MUL , VT, Expand);
404 setOperationAction(ISD::SDIV, VT, Expand);
405 setOperationAction(ISD::SREM, VT, Expand);
406 setOperationAction(ISD::UDIV, VT, Expand);
407 setOperationAction(ISD::UREM, VT, Expand);
408 setOperationAction(ISD::FDIV, VT, Expand);
409 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000410 setOperationAction(ISD::FSQRT, VT, Expand);
411 setOperationAction(ISD::FLOG, VT, Expand);
412 setOperationAction(ISD::FLOG10, VT, Expand);
413 setOperationAction(ISD::FLOG2, VT, Expand);
414 setOperationAction(ISD::FEXP, VT, Expand);
415 setOperationAction(ISD::FEXP2, VT, Expand);
416 setOperationAction(ISD::FSIN, VT, Expand);
417 setOperationAction(ISD::FCOS, VT, Expand);
418 setOperationAction(ISD::FABS, VT, Expand);
419 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000420 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000421 setOperationAction(ISD::FCEIL, VT, Expand);
422 setOperationAction(ISD::FTRUNC, VT, Expand);
423 setOperationAction(ISD::FRINT, VT, Expand);
424 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000425 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
426 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
427 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
428 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
429 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
430 setOperationAction(ISD::UDIVREM, VT, Expand);
431 setOperationAction(ISD::SDIVREM, VT, Expand);
432 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
433 setOperationAction(ISD::FPOW, VT, Expand);
434 setOperationAction(ISD::CTPOP, VT, Expand);
435 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000436 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000437 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000438 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000439 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000440 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
441
442 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
443 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
444 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
445 setTruncStoreAction(VT, InnerVT, Expand);
446 }
447 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
448 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
449 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000450 }
451
Chris Lattner7ff7e672006-04-04 17:25:31 +0000452 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
453 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000455
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::AND , MVT::v4i32, Legal);
457 setOperationAction(ISD::OR , MVT::v4i32, Legal);
458 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
459 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
460 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
461 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000462 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
463 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
464 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
465 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000466 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
467 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
468 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
469 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000470
Craig Topperc9099502012-04-20 06:31:50 +0000471 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
472 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
473 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
474 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000475
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000477 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000478
479 if (TM.Options.UnsafeFPMath) {
480 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
481 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
482 }
483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
485 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
486 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
489 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
492 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
493 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
494 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000495
496 // Altivec does not contain unordered floating-point compare instructions
497 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
498 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
499 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
500 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
501 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
502 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000503 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000504
Hal Finkel8cc34742012-08-04 14:10:46 +0000505 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000506 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000507 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
508 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000509
Eli Friedman4db5aca2011-08-29 18:23:02 +0000510 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
511 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000512 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
513 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000514
Duncan Sands03228082008-11-23 15:47:28 +0000515 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000516 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000517
Evan Cheng769951f2012-07-02 22:39:56 +0000518 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000519 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000520 setExceptionPointerRegister(PPC::X3);
521 setExceptionSelectorRegister(PPC::X4);
522 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000523 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000524 setExceptionPointerRegister(PPC::R3);
525 setExceptionSelectorRegister(PPC::R4);
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000528 // We have target-specific dag combine patterns for the following nodes:
529 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000530 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000531 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000532 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000533
Hal Finkel827307b2013-04-03 04:01:11 +0000534 // Use reciprocal estimates.
535 if (TM.Options.UnsafeFPMath) {
536 setTargetDAGCombine(ISD::FDIV);
537 setTargetDAGCombine(ISD::FSQRT);
538 }
539
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000540 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000541 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000542 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000543 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
544 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000545 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
546 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000547 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
548 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
549 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
550 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
551 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000552 }
553
Hal Finkelc6129162011-10-17 18:53:03 +0000554 setMinFunctionAlignment(2);
555 if (PPCSubTarget.isDarwin())
556 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000557
Evan Cheng769951f2012-07-02 22:39:56 +0000558 if (isPPC64 && Subtarget->isJITCodeModel())
559 // Temporary workaround for the inability of PPC64 JIT to handle jump
560 // tables.
561 setSupportJumpTables(false);
562
Eli Friedman26689ac2011-08-03 21:06:02 +0000563 setInsertFencesForAtomic(true);
564
Hal Finkel768c65f2011-11-22 16:21:04 +0000565 setSchedulingPreference(Sched::Hybrid);
566
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000567 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000568
569 // The Freescale cores does better with aggressive inlining of memcpy and
570 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
571 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
572 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000573 MaxStoresPerMemset = 32;
574 MaxStoresPerMemsetOptSize = 16;
575 MaxStoresPerMemcpy = 32;
576 MaxStoresPerMemcpyOptSize = 8;
577 MaxStoresPerMemmove = 32;
578 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000579
580 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000581 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000582}
583
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000584/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
585/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000586unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000587 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000588 // Darwin passes everything on 4 byte boundary.
589 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
590 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000591
592 // 16byte and wider vectors are passed on 16byte boundary.
593 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
594 if (VTy->getBitWidth() >= 128)
595 return 16;
596
597 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
598 if (PPCSubTarget.isPPC64())
599 return 8;
600
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000601 return 4;
602}
603
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000604const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
605 switch (Opcode) {
606 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000607 case PPCISD::FSEL: return "PPCISD::FSEL";
608 case PPCISD::FCFID: return "PPCISD::FCFID";
609 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
610 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000611 case PPCISD::FRE: return "PPCISD::FRE";
612 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000613 case PPCISD::STFIWX: return "PPCISD::STFIWX";
614 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
615 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
616 case PPCISD::VPERM: return "PPCISD::VPERM";
617 case PPCISD::Hi: return "PPCISD::Hi";
618 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000619 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000620 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
621 case PPCISD::LOAD: return "PPCISD::LOAD";
622 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000623 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
624 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
625 case PPCISD::SRL: return "PPCISD::SRL";
626 case PPCISD::SRA: return "PPCISD::SRA";
627 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000628 case PPCISD::CALL: return "PPCISD::CALL";
629 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000630 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000631 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000632 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000633 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
634 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000635 case PPCISD::MFCR: return "PPCISD::MFCR";
636 case PPCISD::VCMP: return "PPCISD::VCMP";
637 case PPCISD::VCMPo: return "PPCISD::VCMPo";
638 case PPCISD::LBRX: return "PPCISD::LBRX";
639 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000640 case PPCISD::LARX: return "PPCISD::LARX";
641 case PPCISD::STCX: return "PPCISD::STCX";
642 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
643 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000644 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000645 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000646 case PPCISD::CR6SET: return "PPCISD::CR6SET";
647 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000648 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
649 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
650 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000651 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
652 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000653 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000654 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
655 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
656 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000657 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
658 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
659 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
660 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
661 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000662 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000663 }
664}
665
Duncan Sands28b77e92011-09-06 19:07:46 +0000666EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000667 if (!VT.isVector())
668 return MVT::i32;
669 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000670}
671
Chris Lattner1a635d62006-04-14 06:01:58 +0000672//===----------------------------------------------------------------------===//
673// Node matching predicates, for use by the tblgen matching code.
674//===----------------------------------------------------------------------===//
675
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000676/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000677static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000678 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000679 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000680 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000681 // Maybe this has already been legalized into the constant pool?
682 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000683 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000684 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000685 }
686 return false;
687}
688
Chris Lattnerddb739e2006-04-06 17:23:16 +0000689/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
690/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000691static bool isConstantOrUndef(int Op, int Val) {
692 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000693}
694
695/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
696/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000697bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000698 if (!isUnary) {
699 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000700 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000701 return false;
702 } else {
703 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000704 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
705 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000706 return false;
707 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000708 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000709}
710
711/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
712/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000713bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000714 if (!isUnary) {
715 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
717 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000718 return false;
719 } else {
720 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000721 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
722 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
723 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
724 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000725 return false;
726 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000727 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000728}
729
Chris Lattnercaad1632006-04-06 22:02:42 +0000730/// isVMerge - Common function, used to match vmrg* shuffles.
731///
Nate Begeman9008ca62009-04-27 18:41:29 +0000732static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000733 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000735 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000736 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
737 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000738
Chris Lattner116cc482006-04-06 21:11:54 +0000739 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
740 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000741 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000742 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000743 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000744 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000745 return false;
746 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000747 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000748}
749
750/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
751/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000752bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000753 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000754 if (!isUnary)
755 return isVMerge(N, UnitSize, 8, 24);
756 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000757}
758
759/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
760/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000761bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000762 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000763 if (!isUnary)
764 return isVMerge(N, UnitSize, 0, 16);
765 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000766}
767
768
Chris Lattnerd0608e12006-04-06 18:26:28 +0000769/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
770/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000771int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000772 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000773 "PPC only supports shuffles by bytes!");
774
775 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000776
Chris Lattnerd0608e12006-04-06 18:26:28 +0000777 // Find the first non-undef value in the shuffle mask.
778 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000779 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000780 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000781
Chris Lattnerd0608e12006-04-06 18:26:28 +0000782 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000783
Nate Begeman9008ca62009-04-27 18:41:29 +0000784 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000785 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000786 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000787 if (ShiftAmt < i) return -1;
788 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000789
Chris Lattnerf24380e2006-04-06 22:28:36 +0000790 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000791 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000792 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000794 return -1;
795 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000796 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000797 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000798 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000799 return -1;
800 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000801 return ShiftAmt;
802}
Chris Lattneref819f82006-03-20 06:33:01 +0000803
804/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
805/// specifies a splat of a single element that is suitable for input to
806/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000807bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000809 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
Chris Lattner88a99ef2006-03-20 06:37:44 +0000811 // This is a splat operation if each element of the permute is the same, and
812 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000813 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000814
Nate Begeman9008ca62009-04-27 18:41:29 +0000815 // FIXME: Handle UNDEF elements too!
816 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000817 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Nate Begeman9008ca62009-04-27 18:41:29 +0000819 // Check that the indices are consecutive, in the case of a multi-byte element
820 // splatted with a v16i8 mask.
821 for (unsigned i = 1; i != EltSize; ++i)
822 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000823 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Chris Lattner7ff7e672006-04-04 17:25:31 +0000825 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000826 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000827 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000828 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000829 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000830 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000831 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000832}
833
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000834/// isAllNegativeZeroVector - Returns true if all elements of build_vector
835/// are -0.0.
836bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000837 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
838
839 APInt APVal, APUndef;
840 unsigned BitSize;
841 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000842
Dale Johannesen1e608812009-11-13 01:45:18 +0000843 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000844 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000845 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000846
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000847 return false;
848}
849
Chris Lattneref819f82006-03-20 06:33:01 +0000850/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
851/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000852unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000853 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
854 assert(isSplatShuffleMask(SVOp, EltSize));
855 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000856}
857
Chris Lattnere87192a2006-04-12 17:37:20 +0000858/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000859/// by using a vspltis[bhw] instruction of the specified element size, return
860/// the constant being splatted. The ByteSize field indicates the number of
861/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000862SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
863 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000864
865 // If ByteSize of the splat is bigger than the element size of the
866 // build_vector, then we have a case where we are checking for a splat where
867 // multiple elements of the buildvector are folded together into a single
868 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
869 unsigned EltSize = 16/N->getNumOperands();
870 if (EltSize < ByteSize) {
871 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000872 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000873 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000874
Chris Lattner79d9a882006-04-08 07:14:26 +0000875 // See if all of the elements in the buildvector agree across.
876 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
877 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
878 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000879 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000880
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Gabor Greifba36cb52008-08-28 21:40:38 +0000882 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000883 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
884 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000885 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000886 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000887
Chris Lattner79d9a882006-04-08 07:14:26 +0000888 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
889 // either constant or undef values that are identical for each chunk. See
890 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000891
Chris Lattner79d9a882006-04-08 07:14:26 +0000892 // Check to see if all of the leading entries are either 0 or -1. If
893 // neither, then this won't fit into the immediate field.
894 bool LeadingZero = true;
895 bool LeadingOnes = true;
896 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000897 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000898
Chris Lattner79d9a882006-04-08 07:14:26 +0000899 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
900 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
901 }
902 // Finally, check the least significant entry.
903 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000904 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000906 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000907 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000909 }
910 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000911 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000913 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000914 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000916 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Dan Gohman475871a2008-07-27 21:46:04 +0000918 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000919 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000920
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000921 // Check to see if this buildvec has a single non-undef value in its elements.
922 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
923 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000924 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000925 OpVal = N->getOperand(i);
926 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000927 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000928 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Gabor Greifba36cb52008-08-28 21:40:38 +0000930 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000931
Eli Friedman1a8229b2009-05-24 02:03:36 +0000932 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000933 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000934 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000935 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000936 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000938 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000939 }
940
941 // If the splat value is larger than the element value, then we can never do
942 // this splat. The only case that we could fit the replicated bits into our
943 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000944 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000945
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000946 // If the element value is larger than the splat value, cut it in half and
947 // check to see if the two halves are equal. Continue doing this until we
948 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
949 while (ValSizeInBytes > ByteSize) {
950 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000952 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000953 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
954 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000955 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000956 }
957
958 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000959 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000960
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000961 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000962 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000963
Chris Lattner140a58f2006-04-08 06:46:53 +0000964 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000965 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000967 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000968}
969
Chris Lattner1a635d62006-04-14 06:01:58 +0000970//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971// Addressing Mode Selection
972//===----------------------------------------------------------------------===//
973
974/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
975/// or 64-bit immediate, and if the value can be accurately represented as a
976/// sign extension from a 16-bit value. If so, this returns true and the
977/// immediate.
978static bool isIntS16Immediate(SDNode *N, short &Imm) {
979 if (N->getOpcode() != ISD::Constant)
980 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000981
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000982 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000984 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000986 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987}
Dan Gohman475871a2008-07-27 21:46:04 +0000988static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000989 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990}
991
992
993/// SelectAddressRegReg - Given the specified addressed, check to see if it
994/// can be represented as an indexed [r+r] operation. Returns false if it
995/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000996bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
997 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000998 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 short imm = 0;
1000 if (N.getOpcode() == ISD::ADD) {
1001 if (isIntS16Immediate(N.getOperand(1), imm))
1002 return false; // r+i
1003 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1004 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001005
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 Base = N.getOperand(0);
1007 Index = N.getOperand(1);
1008 return true;
1009 } else if (N.getOpcode() == ISD::OR) {
1010 if (isIntS16Immediate(N.getOperand(1), imm))
1011 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 // If this is an or of disjoint bitfields, we can codegen this as an add
1014 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1015 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001016 APInt LHSKnownZero, LHSKnownOne;
1017 APInt RHSKnownZero, RHSKnownOne;
1018 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001019 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001021 if (LHSKnownZero.getBoolValue()) {
1022 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001023 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001024 // If all of the bits are known zero on the LHS or RHS, the add won't
1025 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001026 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 Base = N.getOperand(0);
1028 Index = N.getOperand(1);
1029 return true;
1030 }
1031 }
1032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 return false;
1035}
1036
1037/// Returns true if the address N can be represented by a base register plus
1038/// a signed 16-bit displacement [r+imm], and if it is not better
1039/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001040bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001041 SDValue &Base,
1042 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001043 // FIXME dl should come from parent load or store, not from address
1044 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001045 // If this can be more profitably realized as r+r, fail.
1046 if (SelectAddressRegReg(N, Disp, Base, DAG))
1047 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001048
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001049 if (N.getOpcode() == ISD::ADD) {
1050 short imm = 0;
1051 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1054 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1055 } else {
1056 Base = N.getOperand(0);
1057 }
1058 return true; // [r+i]
1059 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1060 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001061 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 && "Cannot handle constant offsets yet!");
1063 Disp = N.getOperand(1).getOperand(0); // The global address.
1064 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001065 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001066 Disp.getOpcode() == ISD::TargetConstantPool ||
1067 Disp.getOpcode() == ISD::TargetJumpTable);
1068 Base = N.getOperand(0);
1069 return true; // [&g+r]
1070 }
1071 } else if (N.getOpcode() == ISD::OR) {
1072 short imm = 0;
1073 if (isIntS16Immediate(N.getOperand(1), imm)) {
1074 // If this is an or of disjoint bitfields, we can codegen this as an add
1075 // (for better address arithmetic) if the LHS and RHS of the OR are
1076 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001077 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001078 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001079
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001080 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 // If all of the bits are known zero on the LHS or RHS, the add won't
1082 // carry.
1083 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001085 return true;
1086 }
1087 }
1088 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1089 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 // If this address fits entirely in a 16-bit sext immediate field, codegen
1092 // this as "d, 0"
1093 short Imm;
1094 if (isIntS16Immediate(CN, Imm)) {
1095 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001096 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1097 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001098 return true;
1099 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001100
1101 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001102 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001103 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1104 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001106 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1110 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001111 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001112 return true;
1113 }
1114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001115
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001116 Disp = DAG.getTargetConstant(0, getPointerTy());
1117 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1118 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1119 else
1120 Base = N;
1121 return true; // [r+0]
1122}
1123
1124/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1125/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001126bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1127 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001128 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001129 // Check to see if we can easily represent this as an [r+r] address. This
1130 // will fail if it thinks that the address is more profitably represented as
1131 // reg+imm, e.g. where imm = 0.
1132 if (SelectAddressRegReg(N, Base, Index, DAG))
1133 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001134
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001135 // If the operand is an addition, always emit this as [r+r], since this is
1136 // better (for code size, and execution, as the memop does the add for free)
1137 // than emitting an explicit add.
1138 if (N.getOpcode() == ISD::ADD) {
1139 Base = N.getOperand(0);
1140 Index = N.getOperand(1);
1141 return true;
1142 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001143
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001144 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001145 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1146 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001147 Index = N;
1148 return true;
1149}
1150
1151/// SelectAddressRegImmShift - Returns true if the address N can be
1152/// represented by a base register plus a signed 14-bit displacement
1153/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001154bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1155 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001156 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001157 // FIXME dl should come from the parent load or store, not the address
1158 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001159 // If this can be more profitably realized as r+r, fail.
1160 if (SelectAddressRegReg(N, Disp, Base, DAG))
1161 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001162
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001163 if (N.getOpcode() == ISD::ADD) {
1164 short imm = 0;
1165 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001166 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001167 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1168 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1169 } else {
1170 Base = N.getOperand(0);
1171 }
1172 return true; // [r+i]
1173 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1174 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001175 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001176 && "Cannot handle constant offsets yet!");
1177 Disp = N.getOperand(1).getOperand(0); // The global address.
1178 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1179 Disp.getOpcode() == ISD::TargetConstantPool ||
1180 Disp.getOpcode() == ISD::TargetJumpTable);
1181 Base = N.getOperand(0);
1182 return true; // [&g+r]
1183 }
1184 } else if (N.getOpcode() == ISD::OR) {
1185 short imm = 0;
1186 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1187 // If this is an or of disjoint bitfields, we can codegen this as an add
1188 // (for better address arithmetic) if the LHS and RHS of the OR are
1189 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001190 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001191 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001192 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001193 // If all of the bits are known zero on the LHS or RHS, the add won't
1194 // carry.
1195 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001197 return true;
1198 }
1199 }
1200 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001201 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001202 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001203 // If this address fits entirely in a 14-bit sext immediate field, codegen
1204 // this as "d, 0"
1205 short Imm;
1206 if (isIntS16Immediate(CN, Imm)) {
1207 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001208 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1209 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001210 return true;
1211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001213 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001215 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1216 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001217
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001218 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1220 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1221 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001222 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001223 return true;
1224 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001225 }
1226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001227
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001228 Disp = DAG.getTargetConstant(0, getPointerTy());
1229 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1230 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1231 else
1232 Base = N;
1233 return true; // [r+0]
1234}
1235
1236
1237/// getPreIndexedAddressParts - returns true by value, base pointer and
1238/// offset pointer and addressing mode by reference if the node's address
1239/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001240bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1241 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001242 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001243 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001244 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001245
Ulrich Weigand881a7152013-03-22 14:58:48 +00001246 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001247 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001248 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001249 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001250 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1251 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001252 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001253 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001254 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001255 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001256 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001257 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001258 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001259 } else
1260 return false;
1261
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001262 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001263 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001264 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001265
Ulrich Weigand881a7152013-03-22 14:58:48 +00001266 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1267
1268 // Common code will reject creating a pre-inc form if the base pointer
1269 // is a frame index, or if N is a store and the base pointer is either
1270 // the same as or a predecessor of the value being stored. Check for
1271 // those situations here, and try with swapped Base/Offset instead.
1272 bool Swap = false;
1273
1274 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1275 Swap = true;
1276 else if (!isLoad) {
1277 SDValue Val = cast<StoreSDNode>(N)->getValue();
1278 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1279 Swap = true;
1280 }
1281
1282 if (Swap)
1283 std::swap(Base, Offset);
1284
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001285 AM = ISD::PRE_INC;
1286 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001288
Chris Lattner0851b4f2006-11-15 19:55:13 +00001289 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001290 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001291 // reg + imm
1292 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1293 return false;
1294 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001295 // LDU/STU need an address with at least 4-byte alignment.
1296 if (Alignment < 4)
1297 return false;
1298
Chris Lattner0851b4f2006-11-15 19:55:13 +00001299 // reg + imm * 4.
1300 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1301 return false;
1302 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001303
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001304 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001305 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1306 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001308 LD->getExtensionType() == ISD::SEXTLOAD &&
1309 isa<ConstantSDNode>(Offset))
1310 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001311 }
1312
Chris Lattner4eab7142006-11-10 02:08:47 +00001313 AM = ISD::PRE_INC;
1314 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001315}
1316
1317//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001318// LowerOperation implementation
1319//===----------------------------------------------------------------------===//
1320
Chris Lattner1e61e692010-11-15 02:46:57 +00001321/// GetLabelAccessInfo - Return true if we should reference labels using a
1322/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1323static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001324 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1325 HiOpFlags = PPCII::MO_HA16;
1326 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001327
Chris Lattner1e61e692010-11-15 02:46:57 +00001328 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1329 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001330 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001331 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001332 if (isPIC) {
1333 HiOpFlags |= PPCII::MO_PIC_FLAG;
1334 LoOpFlags |= PPCII::MO_PIC_FLAG;
1335 }
1336
1337 // If this is a reference to a global value that requires a non-lazy-ptr, make
1338 // sure that instruction lowering adds it.
1339 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1340 HiOpFlags |= PPCII::MO_NLP_FLAG;
1341 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001342
Chris Lattner6d2ff122010-11-15 03:13:19 +00001343 if (GV->hasHiddenVisibility()) {
1344 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1345 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1346 }
1347 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001348
Chris Lattner1e61e692010-11-15 02:46:57 +00001349 return isPIC;
1350}
1351
1352static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1353 SelectionDAG &DAG) {
1354 EVT PtrVT = HiPart.getValueType();
1355 SDValue Zero = DAG.getConstant(0, PtrVT);
1356 DebugLoc DL = HiPart.getDebugLoc();
1357
1358 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1359 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001360
Chris Lattner1e61e692010-11-15 02:46:57 +00001361 // With PIC, the first instruction is actually "GR+hi(&G)".
1362 if (isPIC)
1363 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1364 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001365
Chris Lattner1e61e692010-11-15 02:46:57 +00001366 // Generate non-pic code that has direct accesses to the constant pool.
1367 // The address of the global is just (hi(&g)+lo(&g)).
1368 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1369}
1370
Scott Michelfdc40a02009-02-17 22:15:04 +00001371SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001372 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001373 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001374 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001375 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001376
Roman Divacky9fb8b492012-08-24 16:26:02 +00001377 // 64-bit SVR4 ABI code is always position-independent.
1378 // The actual address of the GlobalValue is stored in the TOC.
1379 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1380 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1381 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1382 DAG.getRegister(PPC::X2, MVT::i64));
1383 }
1384
Chris Lattner1e61e692010-11-15 02:46:57 +00001385 unsigned MOHiFlag, MOLoFlag;
1386 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1387 SDValue CPIHi =
1388 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1389 SDValue CPILo =
1390 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1391 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001392}
1393
Dan Gohmand858e902010-04-17 15:26:15 +00001394SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001395 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001396 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001397
Roman Divacky9fb8b492012-08-24 16:26:02 +00001398 // 64-bit SVR4 ABI code is always position-independent.
1399 // The actual address of the GlobalValue is stored in the TOC.
1400 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1401 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1402 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1403 DAG.getRegister(PPC::X2, MVT::i64));
1404 }
1405
Chris Lattner1e61e692010-11-15 02:46:57 +00001406 unsigned MOHiFlag, MOLoFlag;
1407 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1408 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1409 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1410 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001411}
1412
Dan Gohmand858e902010-04-17 15:26:15 +00001413SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1414 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001415 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001416
Dan Gohman46510a72010-04-15 01:51:59 +00001417 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001418
Chris Lattner1e61e692010-11-15 02:46:57 +00001419 unsigned MOHiFlag, MOLoFlag;
1420 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001421 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1422 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001423 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1424}
1425
Roman Divackyfd42ed62012-06-04 17:36:38 +00001426SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1427 SelectionDAG &DAG) const {
1428
1429 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1430 DebugLoc dl = GA->getDebugLoc();
1431 const GlobalValue *GV = GA->getGlobal();
1432 EVT PtrVT = getPointerTy();
1433 bool is64bit = PPCSubTarget.isPPC64();
1434
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001435 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001436
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001437 if (Model == TLSModel::LocalExec) {
1438 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1439 PPCII::MO_TPREL16_HA);
1440 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1441 PPCII::MO_TPREL16_LO);
1442 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1443 is64bit ? MVT::i64 : MVT::i32);
1444 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1445 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1446 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001447
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001448 if (!is64bit)
1449 llvm_unreachable("only local-exec is currently supported for ppc32");
1450
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001451 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001452 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1453 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001454 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1455 PtrVT, GOTReg, TGA);
1456 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1457 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001458 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001459 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001460
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001461 if (Model == TLSModel::GeneralDynamic) {
1462 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1463 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1464 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1465 GOTReg, TGA);
1466 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1467 GOTEntryHi, TGA);
1468
1469 // We need a chain node, and don't have one handy. The underlying
1470 // call has no side effects, so using the function entry node
1471 // suffices.
1472 SDValue Chain = DAG.getEntryNode();
1473 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1474 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1475 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1476 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001477 // The return value from GET_TLS_ADDR really is in X3 already, but
1478 // some hacks are needed here to tie everything together. The extra
1479 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001480 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1481 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1482 }
1483
Bill Schmidt349c2782012-12-12 19:29:35 +00001484 if (Model == TLSModel::LocalDynamic) {
1485 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1486 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1487 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1488 GOTReg, TGA);
1489 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1490 GOTEntryHi, TGA);
1491
1492 // We need a chain node, and don't have one handy. The underlying
1493 // call has no side effects, so using the function entry node
1494 // suffices.
1495 SDValue Chain = DAG.getEntryNode();
1496 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1497 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1498 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1499 PtrVT, ParmReg, TGA);
1500 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1501 // some hacks are needed here to tie everything together. The extra
1502 // copies dissolve during subsequent transforms.
1503 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1504 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001505 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001506 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1507 }
1508
1509 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001510}
1511
Chris Lattner1e61e692010-11-15 02:46:57 +00001512SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1513 SelectionDAG &DAG) const {
1514 EVT PtrVT = Op.getValueType();
1515 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1516 DebugLoc DL = GSDN->getDebugLoc();
1517 const GlobalValue *GV = GSDN->getGlobal();
1518
Chris Lattner1e61e692010-11-15 02:46:57 +00001519 // 64-bit SVR4 ABI code is always position-independent.
1520 // The actual address of the GlobalValue is stored in the TOC.
1521 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1522 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1523 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1524 DAG.getRegister(PPC::X2, MVT::i64));
1525 }
1526
Chris Lattner6d2ff122010-11-15 03:13:19 +00001527 unsigned MOHiFlag, MOLoFlag;
1528 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001529
Chris Lattner6d2ff122010-11-15 03:13:19 +00001530 SDValue GAHi =
1531 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1532 SDValue GALo =
1533 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534
Chris Lattner6d2ff122010-11-15 03:13:19 +00001535 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001536
Chris Lattner6d2ff122010-11-15 03:13:19 +00001537 // If the global reference is actually to a non-lazy-pointer, we have to do an
1538 // extra load to get the address of the global.
1539 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1540 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001541 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001542 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001543}
1544
Dan Gohmand858e902010-04-17 15:26:15 +00001545SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001546 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001547 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001548
Chris Lattner1a635d62006-04-14 06:01:58 +00001549 // If we're comparing for equality to zero, expose the fact that this is
1550 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1551 // fold the new nodes.
1552 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1553 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001554 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001555 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001556 if (VT.bitsLT(MVT::i32)) {
1557 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001558 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001559 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001560 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001561 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1562 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 DAG.getConstant(Log2b, MVT::i32));
1564 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001565 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001566 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001567 // optimized. FIXME: revisit this when we can custom lower all setcc
1568 // optimizations.
1569 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001570 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001571 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001572
Chris Lattner1a635d62006-04-14 06:01:58 +00001573 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001574 // by xor'ing the rhs with the lhs, which is faster than setting a
1575 // condition register, reading it back out, and masking the correct bit. The
1576 // normal approach here uses sub to do this instead of xor. Using xor exposes
1577 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001578 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001579 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001580 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001581 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001582 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001583 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001584 }
Dan Gohman475871a2008-07-27 21:46:04 +00001585 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001586}
1587
Dan Gohman475871a2008-07-27 21:46:04 +00001588SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001589 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001590 SDNode *Node = Op.getNode();
1591 EVT VT = Node->getValueType(0);
1592 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1593 SDValue InChain = Node->getOperand(0);
1594 SDValue VAListPtr = Node->getOperand(1);
1595 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1596 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001597
Roman Divackybdb226e2011-06-28 15:30:42 +00001598 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1599
1600 // gpr_index
1601 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1602 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1603 false, false, 0);
1604 InChain = GprIndex.getValue(1);
1605
1606 if (VT == MVT::i64) {
1607 // Check if GprIndex is even
1608 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1609 DAG.getConstant(1, MVT::i32));
1610 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1611 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1612 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1613 DAG.getConstant(1, MVT::i32));
1614 // Align GprIndex to be even if it isn't
1615 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1616 GprIndex);
1617 }
1618
1619 // fpr index is 1 byte after gpr
1620 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1621 DAG.getConstant(1, MVT::i32));
1622
1623 // fpr
1624 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1625 FprPtr, MachinePointerInfo(SV), MVT::i8,
1626 false, false, 0);
1627 InChain = FprIndex.getValue(1);
1628
1629 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1630 DAG.getConstant(8, MVT::i32));
1631
1632 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1633 DAG.getConstant(4, MVT::i32));
1634
1635 // areas
1636 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001637 MachinePointerInfo(), false, false,
1638 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001639 InChain = OverflowArea.getValue(1);
1640
1641 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001642 MachinePointerInfo(), false, false,
1643 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001644 InChain = RegSaveArea.getValue(1);
1645
1646 // select overflow_area if index > 8
1647 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1648 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1649
Roman Divackybdb226e2011-06-28 15:30:42 +00001650 // adjustment constant gpr_index * 4/8
1651 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1652 VT.isInteger() ? GprIndex : FprIndex,
1653 DAG.getConstant(VT.isInteger() ? 4 : 8,
1654 MVT::i32));
1655
1656 // OurReg = RegSaveArea + RegConstant
1657 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1658 RegConstant);
1659
1660 // Floating types are 32 bytes into RegSaveArea
1661 if (VT.isFloatingPoint())
1662 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1663 DAG.getConstant(32, MVT::i32));
1664
1665 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1666 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1667 VT.isInteger() ? GprIndex : FprIndex,
1668 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1669 MVT::i32));
1670
1671 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1672 VT.isInteger() ? VAListPtr : FprPtr,
1673 MachinePointerInfo(SV),
1674 MVT::i8, false, false, 0);
1675
1676 // determine if we should load from reg_save_area or overflow_area
1677 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1678
1679 // increase overflow_area by 4/8 if gpr/fpr > 8
1680 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1681 DAG.getConstant(VT.isInteger() ? 4 : 8,
1682 MVT::i32));
1683
1684 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1685 OverflowAreaPlusN);
1686
1687 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1688 OverflowAreaPtr,
1689 MachinePointerInfo(),
1690 MVT::i32, false, false, 0);
1691
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001692 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001693 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001694}
1695
Duncan Sands4a544a72011-09-06 13:37:06 +00001696SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1697 SelectionDAG &DAG) const {
1698 return Op.getOperand(0);
1699}
1700
1701SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1702 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001703 SDValue Chain = Op.getOperand(0);
1704 SDValue Trmp = Op.getOperand(1); // trampoline
1705 SDValue FPtr = Op.getOperand(2); // nested function
1706 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001707 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001708
Owen Andersone50ed302009-08-10 22:56:29 +00001709 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001710 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001711 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001712 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001713 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001714
Scott Michelfdc40a02009-02-17 22:15:04 +00001715 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001716 TargetLowering::ArgListEntry Entry;
1717
1718 Entry.Ty = IntPtrTy;
1719 Entry.Node = Trmp; Args.push_back(Entry);
1720
1721 // TrampSize == (isPPC64 ? 48 : 40);
1722 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001724 Args.push_back(Entry);
1725
1726 Entry.Node = FPtr; Args.push_back(Entry);
1727 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001728
Bill Wendling77959322008-09-17 00:30:57 +00001729 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001730 TargetLowering::CallLoweringInfo CLI(Chain,
1731 Type::getVoidTy(*DAG.getContext()),
1732 false, false, false, false, 0,
1733 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001734 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001735 /*doesNotRet=*/false,
1736 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001737 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001738 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001739 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001740
Duncan Sands4a544a72011-09-06 13:37:06 +00001741 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001742}
1743
Dan Gohman475871a2008-07-27 21:46:04 +00001744SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001745 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001746 MachineFunction &MF = DAG.getMachineFunction();
1747 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1748
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001749 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001750
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001751 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001752 // vastart just stores the address of the VarArgsFrameIndex slot into the
1753 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001754 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001755 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001756 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001757 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1758 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001759 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001760 }
1761
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001762 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001763 // We suppose the given va_list is already allocated.
1764 //
1765 // typedef struct {
1766 // char gpr; /* index into the array of 8 GPRs
1767 // * stored in the register save area
1768 // * gpr=0 corresponds to r3,
1769 // * gpr=1 to r4, etc.
1770 // */
1771 // char fpr; /* index into the array of 8 FPRs
1772 // * stored in the register save area
1773 // * fpr=0 corresponds to f1,
1774 // * fpr=1 to f2, etc.
1775 // */
1776 // char *overflow_arg_area;
1777 // /* location on stack that holds
1778 // * the next overflow argument
1779 // */
1780 // char *reg_save_area;
1781 // /* where r3:r10 and f1:f8 (if saved)
1782 // * are stored
1783 // */
1784 // } va_list[1];
1785
1786
Dan Gohman1e93df62010-04-17 14:41:14 +00001787 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1788 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001789
Nicolas Geoffray01119992007-04-03 13:59:52 +00001790
Owen Andersone50ed302009-08-10 22:56:29 +00001791 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Dan Gohman1e93df62010-04-17 14:41:14 +00001793 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1794 PtrVT);
1795 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1796 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001797
Duncan Sands83ec4b62008-06-06 12:08:01 +00001798 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001800
Duncan Sands83ec4b62008-06-06 12:08:01 +00001801 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001802 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001803
1804 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001805 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001806
Dan Gohman69de1932008-02-06 22:27:42 +00001807 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001808
Nicolas Geoffray01119992007-04-03 13:59:52 +00001809 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001811 Op.getOperand(1),
1812 MachinePointerInfo(SV),
1813 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001814 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001815 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001816 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001817
Nicolas Geoffray01119992007-04-03 13:59:52 +00001818 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001819 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001820 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1821 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001822 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001823 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001824 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001825
Nicolas Geoffray01119992007-04-03 13:59:52 +00001826 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001827 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001828 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1829 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001830 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001831 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001832 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001833
1834 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001835 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1836 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001837 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001838
Chris Lattner1a635d62006-04-14 06:01:58 +00001839}
1840
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001841#include "PPCGenCallingConv.inc"
1842
Bill Schmidt212af6a2013-02-06 17:33:58 +00001843static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1844 CCValAssign::LocInfo &LocInfo,
1845 ISD::ArgFlagsTy &ArgFlags,
1846 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001847 return true;
1848}
1849
Bill Schmidt212af6a2013-02-06 17:33:58 +00001850static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1851 MVT &LocVT,
1852 CCValAssign::LocInfo &LocInfo,
1853 ISD::ArgFlagsTy &ArgFlags,
1854 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001855 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001856 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1857 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1858 };
1859 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001860
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1862
1863 // Skip one register if the first unallocated register has an even register
1864 // number and there are still argument registers available which have not been
1865 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1866 // need to skip a register if RegNum is odd.
1867 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1868 State.AllocateReg(ArgRegs[RegNum]);
1869 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001870
Tilmann Schellerffd02002009-07-03 06:45:56 +00001871 // Always return false here, as this function only makes sure that the first
1872 // unallocated register has an odd register number and does not actually
1873 // allocate a register for the current argument.
1874 return false;
1875}
1876
Bill Schmidt212af6a2013-02-06 17:33:58 +00001877static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1878 MVT &LocVT,
1879 CCValAssign::LocInfo &LocInfo,
1880 ISD::ArgFlagsTy &ArgFlags,
1881 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001882 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001883 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1884 PPC::F8
1885 };
1886
1887 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001888
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1890
1891 // If there is only one Floating-point register left we need to put both f64
1892 // values of a split ppc_fp128 value on the stack.
1893 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1894 State.AllocateReg(ArgRegs[RegNum]);
1895 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001896
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897 // Always return false here, as this function only makes sure that the two f64
1898 // values a ppc_fp128 value is split into are both passed in registers or both
1899 // passed on the stack and does not actually allocate a register for the
1900 // current argument.
1901 return false;
1902}
1903
Chris Lattner9f0bc652007-02-25 05:34:32 +00001904/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001905/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001906static const uint16_t *GetFPR() {
1907 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001908 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001909 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001910 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001911
Chris Lattner9f0bc652007-02-25 05:34:32 +00001912 return FPR;
1913}
1914
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001915/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1916/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001917static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001918 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001919 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001920 if (Flags.isByVal())
1921 ArgSize = Flags.getByValSize();
1922 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1923
1924 return ArgSize;
1925}
1926
Dan Gohman475871a2008-07-27 21:46:04 +00001927SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001929 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930 const SmallVectorImpl<ISD::InputArg>
1931 &Ins,
1932 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001933 SmallVectorImpl<SDValue> &InVals)
1934 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001935 if (PPCSubTarget.isSVR4ABI()) {
1936 if (PPCSubTarget.isPPC64())
1937 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1938 dl, DAG, InVals);
1939 else
1940 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1941 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001942 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001943 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1944 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 }
1946}
1947
1948SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001949PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001951 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001952 const SmallVectorImpl<ISD::InputArg>
1953 &Ins,
1954 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001955 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001956
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001957 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001958 // +-----------------------------------+
1959 // +--> | Back chain |
1960 // | +-----------------------------------+
1961 // | | Floating-point register save area |
1962 // | +-----------------------------------+
1963 // | | General register save area |
1964 // | +-----------------------------------+
1965 // | | CR save word |
1966 // | +-----------------------------------+
1967 // | | VRSAVE save word |
1968 // | +-----------------------------------+
1969 // | | Alignment padding |
1970 // | +-----------------------------------+
1971 // | | Vector register save area |
1972 // | +-----------------------------------+
1973 // | | Local variable space |
1974 // | +-----------------------------------+
1975 // | | Parameter list area |
1976 // | +-----------------------------------+
1977 // | | LR save word |
1978 // | +-----------------------------------+
1979 // SP--> +--- | Back chain |
1980 // +-----------------------------------+
1981 //
1982 // Specifications:
1983 // System V Application Binary Interface PowerPC Processor Supplement
1984 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001985
Tilmann Schellerffd02002009-07-03 06:45:56 +00001986 MachineFunction &MF = DAG.getMachineFunction();
1987 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001988 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001989
Owen Andersone50ed302009-08-10 22:56:29 +00001990 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001991 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001992 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1993 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001994 unsigned PtrByteSize = 4;
1995
1996 // Assign locations to all of the incoming arguments.
1997 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001998 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001999 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002000
2001 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002002 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002003
Bill Schmidt212af6a2013-02-06 17:33:58 +00002004 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002005
Tilmann Schellerffd02002009-07-03 06:45:56 +00002006 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2007 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002008
Tilmann Schellerffd02002009-07-03 06:45:56 +00002009 // Arguments stored in registers.
2010 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00002011 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00002012 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002013
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002015 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00002018 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002019 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00002021 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002022 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00002024 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002025 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 case MVT::v16i8:
2027 case MVT::v8i16:
2028 case MVT::v4i32:
2029 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00002030 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002031 break;
2032 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002033
Tilmann Schellerffd02002009-07-03 06:45:56 +00002034 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002035 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002036 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002037
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002039 } else {
2040 // Argument stored in memory.
2041 assert(VA.isMemLoc());
2042
2043 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2044 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002045 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002046
2047 // Create load nodes to retrieve arguments from the stack.
2048 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002049 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2050 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002051 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002052 }
2053 }
2054
2055 // Assign locations to all of the incoming aggregate by value arguments.
2056 // Aggregates passed by value are stored in the local variable space of the
2057 // caller's stack frame, right above the parameter list area.
2058 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002059 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002060 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002061
2062 // Reserve stack space for the allocations in CCInfo.
2063 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2064
Bill Schmidt212af6a2013-02-06 17:33:58 +00002065 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002066
2067 // Area that is at least reserved in the caller of this function.
2068 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002069
Tilmann Schellerffd02002009-07-03 06:45:56 +00002070 // Set the size that is at least reserved in caller of this function. Tail
2071 // call optimized function's reserved stack space needs to be aligned so that
2072 // taking the difference between two stack areas will result in an aligned
2073 // stack.
2074 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2075
2076 MinReservedArea =
2077 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002078 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002079
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002080 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002081 getStackAlignment();
2082 unsigned AlignMask = TargetAlign-1;
2083 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002084
Tilmann Schellerffd02002009-07-03 06:45:56 +00002085 FI->setMinReservedArea(MinReservedArea);
2086
2087 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002088
Tilmann Schellerffd02002009-07-03 06:45:56 +00002089 // If the function takes variable number of arguments, make a frame index for
2090 // the start of the first vararg value... for expansion of llvm.va_start.
2091 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002092 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002093 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2094 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2095 };
2096 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2097
Craig Topperc5eaae42012-03-11 07:57:25 +00002098 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002099 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2100 PPC::F8
2101 };
2102 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2103
Dan Gohman1e93df62010-04-17 14:41:14 +00002104 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2105 NumGPArgRegs));
2106 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2107 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002108
2109 // Make room for NumGPArgRegs and NumFPArgRegs.
2110 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002112
Dan Gohman1e93df62010-04-17 14:41:14 +00002113 FuncInfo->setVarArgsStackOffset(
2114 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002115 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002116
Dan Gohman1e93df62010-04-17 14:41:14 +00002117 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2118 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002119
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002120 // The fixed integer arguments of a variadic function are stored to the
2121 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2122 // the result of va_next.
2123 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2124 // Get an existing live-in vreg, or add a new one.
2125 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2126 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002127 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002128
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002130 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2131 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002132 MemOps.push_back(Store);
2133 // Increment the address by four for the next argument to store
2134 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2135 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2136 }
2137
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002138 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2139 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002140 // The double arguments are stored to the VarArgsFrameIndex
2141 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002142 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2143 // Get an existing live-in vreg, or add a new one.
2144 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2145 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002146 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002147
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002149 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2150 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002151 MemOps.push_back(Store);
2152 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002153 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002154 PtrVT);
2155 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2156 }
2157 }
2158
2159 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002162
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002164}
2165
Bill Schmidt726c2372012-10-23 15:51:16 +00002166// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2167// value to MVT::i64 and then truncate to the correct register size.
2168SDValue
2169PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2170 SelectionDAG &DAG, SDValue ArgVal,
2171 DebugLoc dl) const {
2172 if (Flags.isSExt())
2173 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2174 DAG.getValueType(ObjectVT));
2175 else if (Flags.isZExt())
2176 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2177 DAG.getValueType(ObjectVT));
2178
2179 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2180}
2181
2182// Set the size that is at least reserved in caller of this function. Tail
2183// call optimized functions' reserved stack space needs to be aligned so that
2184// taking the difference between two stack areas will result in an aligned
2185// stack.
2186void
2187PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2188 unsigned nAltivecParamsAtEnd,
2189 unsigned MinReservedArea,
2190 bool isPPC64) const {
2191 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2192 // Add the Altivec parameters at the end, if needed.
2193 if (nAltivecParamsAtEnd) {
2194 MinReservedArea = ((MinReservedArea+15)/16)*16;
2195 MinReservedArea += 16*nAltivecParamsAtEnd;
2196 }
2197 MinReservedArea =
2198 std::max(MinReservedArea,
2199 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2200 unsigned TargetAlign
2201 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2202 getStackAlignment();
2203 unsigned AlignMask = TargetAlign-1;
2204 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2205 FI->setMinReservedArea(MinReservedArea);
2206}
2207
Tilmann Schellerffd02002009-07-03 06:45:56 +00002208SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002209PPCTargetLowering::LowerFormalArguments_64SVR4(
2210 SDValue Chain,
2211 CallingConv::ID CallConv, bool isVarArg,
2212 const SmallVectorImpl<ISD::InputArg>
2213 &Ins,
2214 DebugLoc dl, SelectionDAG &DAG,
2215 SmallVectorImpl<SDValue> &InVals) const {
2216 // TODO: add description of PPC stack frame format, or at least some docs.
2217 //
2218 MachineFunction &MF = DAG.getMachineFunction();
2219 MachineFrameInfo *MFI = MF.getFrameInfo();
2220 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2221
2222 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2223 // Potential tail calls could cause overwriting of argument stack slots.
2224 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2225 (CallConv == CallingConv::Fast));
2226 unsigned PtrByteSize = 8;
2227
2228 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2229 // Area that is at least reserved in caller of this function.
2230 unsigned MinReservedArea = ArgOffset;
2231
2232 static const uint16_t GPR[] = {
2233 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2234 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2235 };
2236
2237 static const uint16_t *FPR = GetFPR();
2238
2239 static const uint16_t VR[] = {
2240 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2241 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2242 };
2243
2244 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2245 const unsigned Num_FPR_Regs = 13;
2246 const unsigned Num_VR_Regs = array_lengthof(VR);
2247
2248 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2249
2250 // Add DAG nodes to load the arguments or copy them out of registers. On
2251 // entry to a function on PPC, the arguments start after the linkage area,
2252 // although the first ones are often in registers.
2253
2254 SmallVector<SDValue, 8> MemOps;
2255 unsigned nAltivecParamsAtEnd = 0;
2256 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002257 unsigned CurArgIdx = 0;
2258 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002259 SDValue ArgVal;
2260 bool needsLoad = false;
2261 EVT ObjectVT = Ins[ArgNo].VT;
2262 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2263 unsigned ArgSize = ObjSize;
2264 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002265 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2266 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002267
2268 unsigned CurArgOffset = ArgOffset;
2269
2270 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2271 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2272 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2273 if (isVarArg) {
2274 MinReservedArea = ((MinReservedArea+15)/16)*16;
2275 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2276 Flags,
2277 PtrByteSize);
2278 } else
2279 nAltivecParamsAtEnd++;
2280 } else
2281 // Calculate min reserved area.
2282 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2283 Flags,
2284 PtrByteSize);
2285
2286 // FIXME the codegen can be much improved in some cases.
2287 // We do not have to keep everything in memory.
2288 if (Flags.isByVal()) {
2289 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2290 ObjSize = Flags.getByValSize();
2291 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002292 // Empty aggregate parameters do not take up registers. Examples:
2293 // struct { } a;
2294 // union { } b;
2295 // int c[0];
2296 // etc. However, we have to provide a place-holder in InVals, so
2297 // pretend we have an 8-byte item at the current address for that
2298 // purpose.
2299 if (!ObjSize) {
2300 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2301 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2302 InVals.push_back(FIN);
2303 continue;
2304 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002305 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002306 if (ObjSize < PtrByteSize)
2307 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002308 // The value of the object is its address.
2309 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2310 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2311 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002312
2313 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002314 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002315 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002316 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002317 SDValue Store;
2318
2319 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2320 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2321 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2322 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2323 MachinePointerInfo(FuncArg, CurArgOffset),
2324 ObjType, false, false, 0);
2325 } else {
2326 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2327 // store the whole register as-is to the parameter save area
2328 // slot. The address of the parameter was already calculated
2329 // above (InVals.push_back(FIN)) to be the right-justified
2330 // offset within the slot. For this store, we need a new
2331 // frame index that points at the beginning of the slot.
2332 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2333 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2334 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2335 MachinePointerInfo(FuncArg, ArgOffset),
2336 false, false, 0);
2337 }
2338
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002339 MemOps.push_back(Store);
2340 ++GPR_idx;
2341 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002342 // Whether we copied from a register or not, advance the offset
2343 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002344 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002345 continue;
2346 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002347
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002348 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2349 // Store whatever pieces of the object are in registers
2350 // to memory. ArgOffset will be the address of the beginning
2351 // of the object.
2352 if (GPR_idx != Num_GPR_Regs) {
2353 unsigned VReg;
2354 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2355 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2356 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2357 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002358 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002359 MachinePointerInfo(FuncArg, ArgOffset),
2360 false, false, 0);
2361 MemOps.push_back(Store);
2362 ++GPR_idx;
2363 ArgOffset += PtrByteSize;
2364 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002365 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002366 break;
2367 }
2368 }
2369 continue;
2370 }
2371
2372 switch (ObjectVT.getSimpleVT().SimpleTy) {
2373 default: llvm_unreachable("Unhandled argument type!");
2374 case MVT::i32:
2375 case MVT::i64:
2376 if (GPR_idx != Num_GPR_Regs) {
2377 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2378 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2379
Bill Schmidt726c2372012-10-23 15:51:16 +00002380 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002381 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2382 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002383 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002384
2385 ++GPR_idx;
2386 } else {
2387 needsLoad = true;
2388 ArgSize = PtrByteSize;
2389 }
2390 ArgOffset += 8;
2391 break;
2392
2393 case MVT::f32:
2394 case MVT::f64:
2395 // Every 8 bytes of argument space consumes one of the GPRs available for
2396 // argument passing.
2397 if (GPR_idx != Num_GPR_Regs) {
2398 ++GPR_idx;
2399 }
2400 if (FPR_idx != Num_FPR_Regs) {
2401 unsigned VReg;
2402
2403 if (ObjectVT == MVT::f32)
2404 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2405 else
2406 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2407
2408 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2409 ++FPR_idx;
2410 } else {
2411 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002412 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002413 }
2414
2415 ArgOffset += 8;
2416 break;
2417 case MVT::v4f32:
2418 case MVT::v4i32:
2419 case MVT::v8i16:
2420 case MVT::v16i8:
2421 // Note that vector arguments in registers don't reserve stack space,
2422 // except in varargs functions.
2423 if (VR_idx != Num_VR_Regs) {
2424 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2425 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2426 if (isVarArg) {
2427 while ((ArgOffset % 16) != 0) {
2428 ArgOffset += PtrByteSize;
2429 if (GPR_idx != Num_GPR_Regs)
2430 GPR_idx++;
2431 }
2432 ArgOffset += 16;
2433 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2434 }
2435 ++VR_idx;
2436 } else {
2437 // Vectors are aligned.
2438 ArgOffset = ((ArgOffset+15)/16)*16;
2439 CurArgOffset = ArgOffset;
2440 ArgOffset += 16;
2441 needsLoad = true;
2442 }
2443 break;
2444 }
2445
2446 // We need to load the argument to a virtual register if we determined
2447 // above that we ran out of physical registers of the appropriate type.
2448 if (needsLoad) {
2449 int FI = MFI->CreateFixedObject(ObjSize,
2450 CurArgOffset + (ArgSize - ObjSize),
2451 isImmutable);
2452 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2453 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2454 false, false, false, 0);
2455 }
2456
2457 InVals.push_back(ArgVal);
2458 }
2459
2460 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002461 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002462 // taking the difference between two stack areas will result in an aligned
2463 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002464 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002465
2466 // If the function takes variable number of arguments, make a frame index for
2467 // the start of the first vararg value... for expansion of llvm.va_start.
2468 if (isVarArg) {
2469 int Depth = ArgOffset;
2470
2471 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002472 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002473 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2474
2475 // If this function is vararg, store any remaining integer argument regs
2476 // to their spots on the stack so that they may be loaded by deferencing the
2477 // result of va_next.
2478 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2479 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2480 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2481 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2482 MachinePointerInfo(), false, false, 0);
2483 MemOps.push_back(Store);
2484 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002485 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002486 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2487 }
2488 }
2489
2490 if (!MemOps.empty())
2491 Chain = DAG.getNode(ISD::TokenFactor, dl,
2492 MVT::Other, &MemOps[0], MemOps.size());
2493
2494 return Chain;
2495}
2496
2497SDValue
2498PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002499 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002500 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002501 const SmallVectorImpl<ISD::InputArg>
2502 &Ins,
2503 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002504 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002505 // TODO: add description of PPC stack frame format, or at least some docs.
2506 //
2507 MachineFunction &MF = DAG.getMachineFunction();
2508 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002509 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Owen Andersone50ed302009-08-10 22:56:29 +00002511 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002513 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002514 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2515 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002516 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002517
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002518 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002519 // Area that is at least reserved in caller of this function.
2520 unsigned MinReservedArea = ArgOffset;
2521
Craig Topperb78ca422012-03-11 07:16:55 +00002522 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002523 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2524 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2525 };
Craig Topperb78ca422012-03-11 07:16:55 +00002526 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002527 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2528 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2529 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002530
Craig Topperb78ca422012-03-11 07:16:55 +00002531 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002532
Craig Topperb78ca422012-03-11 07:16:55 +00002533 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002534 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2535 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2536 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002537
Owen Anderson718cb662007-09-07 04:06:50 +00002538 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002539 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002540 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002541
2542 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002543
Craig Topperb78ca422012-03-11 07:16:55 +00002544 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002545
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002546 // In 32-bit non-varargs functions, the stack space for vectors is after the
2547 // stack space for non-vectors. We do not use this space unless we have
2548 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002549 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002550 // that out...for the pathological case, compute VecArgOffset as the
2551 // start of the vector parameter area. Computing VecArgOffset is the
2552 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002553 unsigned VecArgOffset = ArgOffset;
2554 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002556 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002557 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002558 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002559
Duncan Sands276dcbd2008-03-21 09:14:45 +00002560 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002561 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002562 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002564 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2565 VecArgOffset += ArgSize;
2566 continue;
2567 }
2568
Owen Anderson825b72b2009-08-11 20:47:22 +00002569 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002570 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 case MVT::i32:
2572 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002573 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002574 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 case MVT::i64: // PPC64
2576 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002577 // FIXME: We are guaranteed to be !isPPC64 at this point.
2578 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002579 VecArgOffset += 8;
2580 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 case MVT::v4f32:
2582 case MVT::v4i32:
2583 case MVT::v8i16:
2584 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002585 // Nothing to do, we're only looking at Nonvector args here.
2586 break;
2587 }
2588 }
2589 }
2590 // We've found where the vector parameter area in memory is. Skip the
2591 // first 12 parameters; these don't use that memory.
2592 VecArgOffset = ((VecArgOffset+15)/16)*16;
2593 VecArgOffset += 12*16;
2594
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002595 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002596 // entry to a function on PPC, the arguments start after the linkage area,
2597 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002598
Dan Gohman475871a2008-07-27 21:46:04 +00002599 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002600 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002601 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2602 // When passing anonymous aggregates, this is currently not true.
2603 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002604 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2605 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002606 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002607 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002608 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002609 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002610 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002611 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002612
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002613 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002614
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002615 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2617 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002618 if (isVarArg || isPPC64) {
2619 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002620 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002621 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002622 PtrByteSize);
2623 } else nAltivecParamsAtEnd++;
2624 } else
2625 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002626 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002627 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002628 PtrByteSize);
2629
Dale Johannesen8419dd62008-03-07 20:27:40 +00002630 // FIXME the codegen can be much improved in some cases.
2631 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002632 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002633 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002634 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002635 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002636 // Objects of size 1 and 2 are right justified, everything else is
2637 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002638 if (ObjSize==1 || ObjSize==2) {
2639 CurArgOffset = CurArgOffset + (4 - ObjSize);
2640 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002641 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002642 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002643 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002644 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002645 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002646 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002647 unsigned VReg;
2648 if (isPPC64)
2649 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2650 else
2651 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002652 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002653 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002654 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002655 MachinePointerInfo(FuncArg,
2656 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002657 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002658 MemOps.push_back(Store);
2659 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002660 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002661
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002662 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002663
Dale Johannesen7f96f392008-03-08 01:41:42 +00002664 continue;
2665 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002666 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2667 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002668 // to memory. ArgOffset will be the address of the beginning
2669 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002670 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002671 unsigned VReg;
2672 if (isPPC64)
2673 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2674 else
2675 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002676 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002677 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002678 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002679 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002680 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002681 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002682 MemOps.push_back(Store);
2683 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002684 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002685 } else {
2686 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2687 break;
2688 }
2689 }
2690 continue;
2691 }
2692
Owen Anderson825b72b2009-08-11 20:47:22 +00002693 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002694 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002695 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002696 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002697 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002698 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002699 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002700 ++GPR_idx;
2701 } else {
2702 needsLoad = true;
2703 ArgSize = PtrByteSize;
2704 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002705 // All int arguments reserve stack space in the Darwin ABI.
2706 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002707 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002708 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002709 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002710 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002711 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002712 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002713 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002714
Bill Schmidt726c2372012-10-23 15:51:16 +00002715 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002716 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002717 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002718 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002719
Chris Lattnerc91a4752006-06-26 22:48:35 +00002720 ++GPR_idx;
2721 } else {
2722 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002723 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002724 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002725 // All int arguments reserve stack space in the Darwin ABI.
2726 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002727 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002728
Owen Anderson825b72b2009-08-11 20:47:22 +00002729 case MVT::f32:
2730 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002731 // Every 4 bytes of argument space consumes one of the GPRs available for
2732 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002733 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002734 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002735 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002736 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002737 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002738 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002739 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002740
Owen Anderson825b72b2009-08-11 20:47:22 +00002741 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002742 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002743 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002744 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002745
Dan Gohman98ca4f22009-08-05 01:29:28 +00002746 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002747 ++FPR_idx;
2748 } else {
2749 needsLoad = true;
2750 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002751
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002752 // All FP arguments reserve stack space in the Darwin ABI.
2753 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002754 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002755 case MVT::v4f32:
2756 case MVT::v4i32:
2757 case MVT::v8i16:
2758 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002759 // Note that vector arguments in registers don't reserve stack space,
2760 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002761 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002762 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002763 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002764 if (isVarArg) {
2765 while ((ArgOffset % 16) != 0) {
2766 ArgOffset += PtrByteSize;
2767 if (GPR_idx != Num_GPR_Regs)
2768 GPR_idx++;
2769 }
2770 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002771 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002772 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002773 ++VR_idx;
2774 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002775 if (!isVarArg && !isPPC64) {
2776 // Vectors go after all the nonvectors.
2777 CurArgOffset = VecArgOffset;
2778 VecArgOffset += 16;
2779 } else {
2780 // Vectors are aligned.
2781 ArgOffset = ((ArgOffset+15)/16)*16;
2782 CurArgOffset = ArgOffset;
2783 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002784 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002785 needsLoad = true;
2786 }
2787 break;
2788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002789
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002790 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002791 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002792 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002793 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002794 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002795 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002796 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002797 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002798 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002799 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002800
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002802 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002803
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002804 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002805 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002806 // taking the difference between two stack areas will result in an aligned
2807 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002808 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002809
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002810 // If the function takes variable number of arguments, make a frame index for
2811 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002812 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002813 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002814
Dan Gohman1e93df62010-04-17 14:41:14 +00002815 FuncInfo->setVarArgsFrameIndex(
2816 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002817 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002818 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002819
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002820 // If this function is vararg, store any remaining integer argument regs
2821 // to their spots on the stack so that they may be loaded by deferencing the
2822 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002823 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002824 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002825
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002826 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002827 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002828 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002829 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002830
Dan Gohman98ca4f22009-08-05 01:29:28 +00002831 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002832 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2833 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002834 MemOps.push_back(Store);
2835 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002836 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002837 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002838 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002839 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002840
Dale Johannesen8419dd62008-03-07 20:27:40 +00002841 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002842 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002843 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002844
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002846}
2847
Bill Schmidt419f3762012-09-19 15:42:13 +00002848/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2849/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002850static unsigned
2851CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2852 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002853 bool isVarArg,
2854 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002855 const SmallVectorImpl<ISD::OutputArg>
2856 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002857 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002858 unsigned &nAltivecParamsAtEnd) {
2859 // Count how many bytes are to be pushed on the stack, including the linkage
2860 // area, and parameter passing area. We start with 24/48 bytes, which is
2861 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002862 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002863 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002864 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2865
2866 // Add up all the space actually used.
2867 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2868 // they all go in registers, but we must reserve stack space for them for
2869 // possible use by the caller. In varargs or 64-bit calls, parameters are
2870 // assigned stack space in order, with padding so Altivec parameters are
2871 // 16-byte aligned.
2872 nAltivecParamsAtEnd = 0;
2873 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002874 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002875 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002876 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002877 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2878 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002879 if (!isVarArg && !isPPC64) {
2880 // Non-varargs Altivec parameters go after all the non-Altivec
2881 // parameters; handle those later so we know how much padding we need.
2882 nAltivecParamsAtEnd++;
2883 continue;
2884 }
2885 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2886 NumBytes = ((NumBytes+15)/16)*16;
2887 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002889 }
2890
2891 // Allow for Altivec parameters at the end, if needed.
2892 if (nAltivecParamsAtEnd) {
2893 NumBytes = ((NumBytes+15)/16)*16;
2894 NumBytes += 16*nAltivecParamsAtEnd;
2895 }
2896
2897 // The prolog code of the callee may store up to 8 GPR argument registers to
2898 // the stack, allowing va_start to index over them in memory if its varargs.
2899 // Because we cannot tell if this is needed on the caller side, we have to
2900 // conservatively assume that it is needed. As such, make sure we have at
2901 // least enough stack space for the caller to store the 8 GPRs.
2902 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002903 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002904
2905 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002906 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2907 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2908 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002909 unsigned AlignMask = TargetAlign-1;
2910 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2911 }
2912
2913 return NumBytes;
2914}
2915
2916/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002917/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002918static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002919 unsigned ParamSize) {
2920
Dale Johannesenb60d5192009-11-24 01:09:07 +00002921 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002922
2923 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2924 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2925 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2926 // Remember only if the new adjustement is bigger.
2927 if (SPDiff < FI->getTailCallSPDelta())
2928 FI->setTailCallSPDelta(SPDiff);
2929
2930 return SPDiff;
2931}
2932
Dan Gohman98ca4f22009-08-05 01:29:28 +00002933/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2934/// for tail call optimization. Targets which want to do tail call
2935/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002936bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002938 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002939 bool isVarArg,
2940 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002941 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002942 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002943 return false;
2944
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002945 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002946 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002947 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002948
Dan Gohman98ca4f22009-08-05 01:29:28 +00002949 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002950 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002951 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2952 // Functions containing by val parameters are not supported.
2953 for (unsigned i = 0; i != Ins.size(); i++) {
2954 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2955 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002956 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002957
2958 // Non PIC/GOT tail calls are supported.
2959 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2960 return true;
2961
2962 // At the moment we can only do local tail calls (in same module, hidden
2963 // or protected) if we are generating PIC.
2964 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2965 return G->getGlobal()->hasHiddenVisibility()
2966 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002967 }
2968
2969 return false;
2970}
2971
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002972/// isCallCompatibleAddress - Return the immediate to use if the specified
2973/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002974static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002975 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2976 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002977
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002978 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002979 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002980 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002981 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002982
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002983 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002984 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002985}
2986
Dan Gohman844731a2008-05-13 00:00:25 +00002987namespace {
2988
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002989struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002990 SDValue Arg;
2991 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002992 int FrameIdx;
2993
2994 TailCallArgumentInfo() : FrameIdx(0) {}
2995};
2996
Dan Gohman844731a2008-05-13 00:00:25 +00002997}
2998
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002999/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3000static void
3001StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00003002 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003003 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003004 SmallVector<SDValue, 8> &MemOpChains,
3005 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003006 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003007 SDValue Arg = TailCallArgs[i].Arg;
3008 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003009 int FI = TailCallArgs[i].FrameIdx;
3010 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003011 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003012 MachinePointerInfo::getFixedStack(FI),
3013 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003014 }
3015}
3016
3017/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3018/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00003019static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003020 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00003021 SDValue Chain,
3022 SDValue OldRetAddr,
3023 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003024 int SPDiff,
3025 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003026 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003027 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003028 if (SPDiff) {
3029 // Calculate the new stack slot for the return address.
3030 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003031 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003032 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003033 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003034 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003035 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003036 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003037 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003038 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003039 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003040
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003041 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3042 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003043 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003044 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003045 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003046 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003047 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003048 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3049 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003050 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003051 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003052 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003053 }
3054 return Chain;
3055}
3056
3057/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3058/// the position of the argument.
3059static void
3060CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003061 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003062 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3063 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003064 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003065 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003066 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003067 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003068 TailCallArgumentInfo Info;
3069 Info.Arg = Arg;
3070 Info.FrameIdxOp = FIN;
3071 Info.FrameIdx = FI;
3072 TailCallArguments.push_back(Info);
3073}
3074
3075/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3076/// stack slot. Returns the chain as result and the loaded frame pointers in
3077/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003078SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003079 int SPDiff,
3080 SDValue Chain,
3081 SDValue &LROpOut,
3082 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003083 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003084 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003085 if (SPDiff) {
3086 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003087 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003088 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003089 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003090 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003091 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003092
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003093 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3094 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003095 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003096 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003097 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003098 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003099 Chain = SDValue(FPOpOut.getNode(), 1);
3100 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003101 }
3102 return Chain;
3103}
3104
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003105/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003106/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003107/// specified by the specific parameter attribute. The copy will be passed as
3108/// a byval function parameter.
3109/// Sometimes what we are copying is the end of a larger object, the part that
3110/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003111static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003112CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003113 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003114 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003116 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003117 false, false, MachinePointerInfo(0),
3118 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003119}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003120
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003121/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3122/// tail calls.
3123static void
Dan Gohman475871a2008-07-27 21:46:04 +00003124LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3125 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003126 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003127 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003128 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003129 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003130 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003131 if (!isTailCall) {
3132 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003133 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003134 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003136 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003138 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003139 DAG.getConstant(ArgOffset, PtrVT));
3140 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003141 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3142 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003143 // Calculate and remember argument location.
3144 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3145 TailCallArguments);
3146}
3147
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003148static
3149void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3150 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3151 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3152 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3153 MachineFunction &MF = DAG.getMachineFunction();
3154
3155 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3156 // might overwrite each other in case of tail call optimization.
3157 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003158 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159 InFlag = SDValue();
3160 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3161 MemOpChains2, dl);
3162 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003164 &MemOpChains2[0], MemOpChains2.size());
3165
3166 // Store the return address to the appropriate stack slot.
3167 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3168 isPPC64, isDarwinABI, dl);
3169
3170 // Emit callseq_end just before tailcall node.
3171 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3172 DAG.getIntPtrConstant(0, true), InFlag);
3173 InFlag = Chain.getValue(1);
3174}
3175
3176static
3177unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3178 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3179 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003180 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003181 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003182
Chris Lattnerb9082582010-11-14 23:42:06 +00003183 bool isPPC64 = PPCSubTarget.isPPC64();
3184 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3185
Owen Andersone50ed302009-08-10 22:56:29 +00003186 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003188 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003189
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003190 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003191
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003192 bool needIndirectCall = true;
3193 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003194 // If this is an absolute destination address, use the munged value.
3195 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003196 needIndirectCall = false;
3197 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003198
Chris Lattnerb9082582010-11-14 23:42:06 +00003199 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3200 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3201 // Use indirect calls for ALL functions calls in JIT mode, since the
3202 // far-call stubs may be outside relocation limits for a BL instruction.
3203 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3204 unsigned OpFlags = 0;
3205 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003206 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003207 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003208 (G->getGlobal()->isDeclaration() ||
3209 G->getGlobal()->isWeakForLinker())) {
3210 // PC-relative references to external symbols should go through $stub,
3211 // unless we're building with the leopard linker or later, which
3212 // automatically synthesizes these stubs.
3213 OpFlags = PPCII::MO_DARWIN_STUB;
3214 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003215
Chris Lattnerb9082582010-11-14 23:42:06 +00003216 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3217 // every direct call is) turn it into a TargetGlobalAddress /
3218 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003219 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003220 Callee.getValueType(),
3221 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003222 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003223 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003224 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003225
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003226 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003227 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003228
Chris Lattnerb9082582010-11-14 23:42:06 +00003229 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003230 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003231 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003232 // PC-relative references to external symbols should go through $stub,
3233 // unless we're building with the leopard linker or later, which
3234 // automatically synthesizes these stubs.
3235 OpFlags = PPCII::MO_DARWIN_STUB;
3236 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003237
Chris Lattnerb9082582010-11-14 23:42:06 +00003238 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3239 OpFlags);
3240 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003241 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003242
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003243 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003244 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3245 // to do the call, we can't use PPCISD::CALL.
3246 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003247
3248 if (isSVR4ABI && isPPC64) {
3249 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3250 // entry point, but to the function descriptor (the function entry point
3251 // address is part of the function descriptor though).
3252 // The function descriptor is a three doubleword structure with the
3253 // following fields: function entry point, TOC base address and
3254 // environment pointer.
3255 // Thus for a call through a function pointer, the following actions need
3256 // to be performed:
3257 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003258 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003259 // 2. Load the address of the function entry point from the function
3260 // descriptor.
3261 // 3. Load the TOC of the callee from the function descriptor into r2.
3262 // 4. Load the environment pointer from the function descriptor into
3263 // r11.
3264 // 5. Branch to the function entry point address.
3265 // 6. On return of the callee, the TOC of the caller needs to be
3266 // restored (this is done in FinishCall()).
3267 //
3268 // All those operations are flagged together to ensure that no other
3269 // operations can be scheduled in between. E.g. without flagging the
3270 // operations together, a TOC access in the caller could be scheduled
3271 // between the load of the callee TOC and the branch to the callee, which
3272 // results in the TOC access going through the TOC of the callee instead
3273 // of going through the TOC of the caller, which leads to incorrect code.
3274
3275 // Load the address of the function entry point from the function
3276 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003277 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003278 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3279 InFlag.getNode() ? 3 : 2);
3280 Chain = LoadFuncPtr.getValue(1);
3281 InFlag = LoadFuncPtr.getValue(2);
3282
3283 // Load environment pointer into r11.
3284 // Offset of the environment pointer within the function descriptor.
3285 SDValue PtrOff = DAG.getIntPtrConstant(16);
3286
3287 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3288 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3289 InFlag);
3290 Chain = LoadEnvPtr.getValue(1);
3291 InFlag = LoadEnvPtr.getValue(2);
3292
3293 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3294 InFlag);
3295 Chain = EnvVal.getValue(0);
3296 InFlag = EnvVal.getValue(1);
3297
3298 // Load TOC of the callee into r2. We are using a target-specific load
3299 // with r2 hard coded, because the result of a target-independent load
3300 // would never go directly into r2, since r2 is a reserved register (which
3301 // prevents the register allocator from allocating it), resulting in an
3302 // additional register being allocated and an unnecessary move instruction
3303 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003304 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003305 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3306 Callee, InFlag);
3307 Chain = LoadTOCPtr.getValue(0);
3308 InFlag = LoadTOCPtr.getValue(1);
3309
3310 MTCTROps[0] = Chain;
3311 MTCTROps[1] = LoadFuncPtr;
3312 MTCTROps[2] = InFlag;
3313 }
3314
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003315 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3316 2 + (InFlag.getNode() != 0));
3317 InFlag = Chain.getValue(1);
3318
3319 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003321 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003322 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003323 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003324 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003325 // Add use of X11 (holding environment pointer)
3326 if (isSVR4ABI && isPPC64)
3327 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003328 // Add CTR register as callee so a bctr can be emitted later.
3329 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003330 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003331 }
3332
3333 // If this is a direct call, pass the chain and the callee.
3334 if (Callee.getNode()) {
3335 Ops.push_back(Chain);
3336 Ops.push_back(Callee);
3337 }
3338 // If this is a tail call add stack pointer delta.
3339 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003341
3342 // Add argument registers to the end of the list so that they are known live
3343 // into the call.
3344 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3345 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3346 RegsToPass[i].second.getValueType()));
3347
3348 return CallOpc;
3349}
3350
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003351static
3352bool isLocalCall(const SDValue &Callee)
3353{
3354 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003355 return !G->getGlobal()->isDeclaration() &&
3356 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003357 return false;
3358}
3359
Dan Gohman98ca4f22009-08-05 01:29:28 +00003360SDValue
3361PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003362 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003363 const SmallVectorImpl<ISD::InputArg> &Ins,
3364 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003365 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003366
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003367 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003368 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003369 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003370 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003371
3372 // Copy all of the result registers out of their specified physreg.
3373 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3374 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003375 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003376
3377 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3378 VA.getLocReg(), VA.getLocVT(), InFlag);
3379 Chain = Val.getValue(1);
3380 InFlag = Val.getValue(2);
3381
3382 switch (VA.getLocInfo()) {
3383 default: llvm_unreachable("Unknown loc info!");
3384 case CCValAssign::Full: break;
3385 case CCValAssign::AExt:
3386 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3387 break;
3388 case CCValAssign::ZExt:
3389 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3390 DAG.getValueType(VA.getValVT()));
3391 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3392 break;
3393 case CCValAssign::SExt:
3394 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3395 DAG.getValueType(VA.getValVT()));
3396 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3397 break;
3398 }
3399
3400 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003401 }
3402
Dan Gohman98ca4f22009-08-05 01:29:28 +00003403 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003404}
3405
Dan Gohman98ca4f22009-08-05 01:29:28 +00003406SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003407PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3408 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003409 SelectionDAG &DAG,
3410 SmallVector<std::pair<unsigned, SDValue>, 8>
3411 &RegsToPass,
3412 SDValue InFlag, SDValue Chain,
3413 SDValue &Callee,
3414 int SPDiff, unsigned NumBytes,
3415 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003416 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003417 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003418 SmallVector<SDValue, 8> Ops;
3419 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3420 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003421 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003422
Hal Finkel82b38212012-08-28 02:10:27 +00003423 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3424 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3425 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3426
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003427 // When performing tail call optimization the callee pops its arguments off
3428 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003429 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003430 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003431 (CallConv == CallingConv::Fast &&
3432 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003433
Roman Divackye46137f2012-03-06 16:41:49 +00003434 // Add a register mask operand representing the call-preserved registers.
3435 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3436 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3437 assert(Mask && "Missing call preserved mask for calling convention");
3438 Ops.push_back(DAG.getRegisterMask(Mask));
3439
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003440 if (InFlag.getNode())
3441 Ops.push_back(InFlag);
3442
3443 // Emit tail call.
3444 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003445 assert(((Callee.getOpcode() == ISD::Register &&
3446 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3447 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3448 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3449 isa<ConstantSDNode>(Callee)) &&
3450 "Expecting an global address, external symbol, absolute value or register");
3451
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003453 }
3454
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003455 // Add a NOP immediately after the branch instruction when using the 64-bit
3456 // SVR4 ABI. At link time, if caller and callee are in a different module and
3457 // thus have a different TOC, the call will be replaced with a call to a stub
3458 // function which saves the current TOC, loads the TOC of the callee and
3459 // branches to the callee. The NOP will be replaced with a load instruction
3460 // which restores the TOC of the caller from the TOC save slot of the current
3461 // stack frame. If caller and callee belong to the same module (and have the
3462 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003463
3464 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003465 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003466 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003467 // This is a call through a function pointer.
3468 // Restore the caller TOC from the save area into R2.
3469 // See PrepareCall() for more information about calls through function
3470 // pointers in the 64-bit SVR4 ABI.
3471 // We are using a target-specific load with r2 hard coded, because the
3472 // result of a target-independent load would never go directly into r2,
3473 // since r2 is a reserved register (which prevents the register allocator
3474 // from allocating it), resulting in an additional register being
3475 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003476 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003477 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003478 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003479 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003480 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003481 }
3482
Hal Finkel5b00cea2012-03-31 14:45:15 +00003483 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3484 InFlag = Chain.getValue(1);
3485
3486 if (needsTOCRestore) {
3487 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3488 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3489 InFlag = Chain.getValue(1);
3490 }
3491
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003492 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3493 DAG.getIntPtrConstant(BytesCalleePops, true),
3494 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003495 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003496 InFlag = Chain.getValue(1);
3497
Dan Gohman98ca4f22009-08-05 01:29:28 +00003498 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3499 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003500}
3501
Dan Gohman98ca4f22009-08-05 01:29:28 +00003502SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003503PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003504 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003505 SelectionDAG &DAG = CLI.DAG;
3506 DebugLoc &dl = CLI.DL;
3507 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3508 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3509 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3510 SDValue Chain = CLI.Chain;
3511 SDValue Callee = CLI.Callee;
3512 bool &isTailCall = CLI.IsTailCall;
3513 CallingConv::ID CallConv = CLI.CallConv;
3514 bool isVarArg = CLI.IsVarArg;
3515
Evan Cheng0c439eb2010-01-27 00:07:07 +00003516 if (isTailCall)
3517 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3518 Ins, DAG);
3519
Bill Schmidt726c2372012-10-23 15:51:16 +00003520 if (PPCSubTarget.isSVR4ABI()) {
3521 if (PPCSubTarget.isPPC64())
3522 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3523 isTailCall, Outs, OutVals, Ins,
3524 dl, DAG, InVals);
3525 else
3526 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3527 isTailCall, Outs, OutVals, Ins,
3528 dl, DAG, InVals);
3529 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003530
Bill Schmidt726c2372012-10-23 15:51:16 +00003531 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3532 isTailCall, Outs, OutVals, Ins,
3533 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003534}
3535
3536SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003537PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3538 CallingConv::ID CallConv, bool isVarArg,
3539 bool isTailCall,
3540 const SmallVectorImpl<ISD::OutputArg> &Outs,
3541 const SmallVectorImpl<SDValue> &OutVals,
3542 const SmallVectorImpl<ISD::InputArg> &Ins,
3543 DebugLoc dl, SelectionDAG &DAG,
3544 SmallVectorImpl<SDValue> &InVals) const {
3545 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003546 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003547
Dan Gohman98ca4f22009-08-05 01:29:28 +00003548 assert((CallConv == CallingConv::C ||
3549 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003550
Tilmann Schellerffd02002009-07-03 06:45:56 +00003551 unsigned PtrByteSize = 4;
3552
3553 MachineFunction &MF = DAG.getMachineFunction();
3554
3555 // Mark this function as potentially containing a function that contains a
3556 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3557 // and restoring the callers stack pointer in this functions epilog. This is
3558 // done because by tail calling the called function might overwrite the value
3559 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003560 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3561 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003562 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003563
Tilmann Schellerffd02002009-07-03 06:45:56 +00003564 // Count how many bytes are to be pushed on the stack, including the linkage
3565 // area, parameter list area and the part of the local variable space which
3566 // contains copies of aggregates which are passed by value.
3567
3568 // Assign locations to all of the outgoing arguments.
3569 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003570 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003571 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003572
3573 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003574 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003575
3576 if (isVarArg) {
3577 // Handle fixed and variable vector arguments differently.
3578 // Fixed vector arguments go into registers as long as registers are
3579 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003580 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003581
Tilmann Schellerffd02002009-07-03 06:45:56 +00003582 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003583 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003584 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003585 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003586
Dan Gohman98ca4f22009-08-05 01:29:28 +00003587 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003588 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3589 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003590 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003591 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3592 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003593 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003594
Tilmann Schellerffd02002009-07-03 06:45:56 +00003595 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003596#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003597 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003598 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003599#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003600 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003601 }
3602 }
3603 } else {
3604 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003605 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003606 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003607
Tilmann Schellerffd02002009-07-03 06:45:56 +00003608 // Assign locations to all of the outgoing aggregate by value arguments.
3609 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003610 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003611 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003612
3613 // Reserve stack space for the allocations in CCInfo.
3614 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3615
Bill Schmidt212af6a2013-02-06 17:33:58 +00003616 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003617
3618 // Size of the linkage area, parameter list area and the part of the local
3619 // space variable where copies of aggregates which are passed by value are
3620 // stored.
3621 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003622
Tilmann Schellerffd02002009-07-03 06:45:56 +00003623 // Calculate by how many bytes the stack has to be adjusted in case of tail
3624 // call optimization.
3625 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3626
3627 // Adjust the stack pointer for the new arguments...
3628 // These operations are automatically eliminated by the prolog/epilog pass
3629 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3630 SDValue CallSeqStart = Chain;
3631
3632 // Load the return address and frame pointer so it can be moved somewhere else
3633 // later.
3634 SDValue LROp, FPOp;
3635 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3636 dl);
3637
3638 // Set up a copy of the stack pointer for use loading and storing any
3639 // arguments that may not fit in the registers available for argument
3640 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003642
Tilmann Schellerffd02002009-07-03 06:45:56 +00003643 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3644 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3645 SmallVector<SDValue, 8> MemOpChains;
3646
Roman Divacky0aaa9192011-08-30 17:04:16 +00003647 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003648 // Walk the register/memloc assignments, inserting copies/loads.
3649 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3650 i != e;
3651 ++i) {
3652 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003653 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003654 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003655
Tilmann Schellerffd02002009-07-03 06:45:56 +00003656 if (Flags.isByVal()) {
3657 // Argument is an aggregate which is passed by value, thus we need to
3658 // create a copy of it in the local variable space of the current stack
3659 // frame (which is the stack frame of the caller) and pass the address of
3660 // this copy to the callee.
3661 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3662 CCValAssign &ByValVA = ByValArgLocs[j++];
3663 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003664
Tilmann Schellerffd02002009-07-03 06:45:56 +00003665 // Memory reserved in the local variable space of the callers stack frame.
3666 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003667
Tilmann Schellerffd02002009-07-03 06:45:56 +00003668 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3669 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003670
Tilmann Schellerffd02002009-07-03 06:45:56 +00003671 // Create a copy of the argument in the local area of the current
3672 // stack frame.
3673 SDValue MemcpyCall =
3674 CreateCopyOfByValArgument(Arg, PtrOff,
3675 CallSeqStart.getNode()->getOperand(0),
3676 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003677
Tilmann Schellerffd02002009-07-03 06:45:56 +00003678 // This must go outside the CALLSEQ_START..END.
3679 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3680 CallSeqStart.getNode()->getOperand(1));
3681 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3682 NewCallSeqStart.getNode());
3683 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003684
Tilmann Schellerffd02002009-07-03 06:45:56 +00003685 // Pass the address of the aggregate copy on the stack either in a
3686 // physical register or in the parameter list area of the current stack
3687 // frame to the callee.
3688 Arg = PtrOff;
3689 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003690
Tilmann Schellerffd02002009-07-03 06:45:56 +00003691 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003692 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003693 // Put argument in a physical register.
3694 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3695 } else {
3696 // Put argument in the parameter list area of the current stack frame.
3697 assert(VA.isMemLoc());
3698 unsigned LocMemOffset = VA.getLocMemOffset();
3699
3700 if (!isTailCall) {
3701 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3702 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3703
3704 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003705 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003706 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003707 } else {
3708 // Calculate and remember argument location.
3709 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3710 TailCallArguments);
3711 }
3712 }
3713 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003714
Tilmann Schellerffd02002009-07-03 06:45:56 +00003715 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003717 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003718
Tilmann Schellerffd02002009-07-03 06:45:56 +00003719 // Build a sequence of copy-to-reg nodes chained together with token chain
3720 // and flag operands which copy the outgoing args into the appropriate regs.
3721 SDValue InFlag;
3722 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3723 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3724 RegsToPass[i].second, InFlag);
3725 InFlag = Chain.getValue(1);
3726 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003727
Hal Finkel82b38212012-08-28 02:10:27 +00003728 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3729 // registers.
3730 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003731 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3732 SDValue Ops[] = { Chain, InFlag };
3733
Hal Finkel82b38212012-08-28 02:10:27 +00003734 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003735 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3736
Hal Finkel82b38212012-08-28 02:10:27 +00003737 InFlag = Chain.getValue(1);
3738 }
3739
Chris Lattnerb9082582010-11-14 23:42:06 +00003740 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003741 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3742 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003743
Dan Gohman98ca4f22009-08-05 01:29:28 +00003744 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3745 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3746 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003747}
3748
Bill Schmidt726c2372012-10-23 15:51:16 +00003749// Copy an argument into memory, being careful to do this outside the
3750// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003751SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003752PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3753 SDValue CallSeqStart,
3754 ISD::ArgFlagsTy Flags,
3755 SelectionDAG &DAG,
3756 DebugLoc dl) const {
3757 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3758 CallSeqStart.getNode()->getOperand(0),
3759 Flags, DAG, dl);
3760 // The MEMCPY must go outside the CALLSEQ_START..END.
3761 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3762 CallSeqStart.getNode()->getOperand(1));
3763 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3764 NewCallSeqStart.getNode());
3765 return NewCallSeqStart;
3766}
3767
3768SDValue
3769PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003770 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003771 bool isTailCall,
3772 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003773 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003774 const SmallVectorImpl<ISD::InputArg> &Ins,
3775 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003776 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003777
Bill Schmidt726c2372012-10-23 15:51:16 +00003778 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003779
Bill Schmidt726c2372012-10-23 15:51:16 +00003780 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3781 unsigned PtrByteSize = 8;
3782
3783 MachineFunction &MF = DAG.getMachineFunction();
3784
3785 // Mark this function as potentially containing a function that contains a
3786 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3787 // and restoring the callers stack pointer in this functions epilog. This is
3788 // done because by tail calling the called function might overwrite the value
3789 // in this function's (MF) stack pointer stack slot 0(SP).
3790 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3791 CallConv == CallingConv::Fast)
3792 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3793
3794 unsigned nAltivecParamsAtEnd = 0;
3795
3796 // Count how many bytes are to be pushed on the stack, including the linkage
3797 // area, and parameter passing area. We start with at least 48 bytes, which
3798 // is reserved space for [SP][CR][LR][3 x unused].
3799 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3800 // of this call.
3801 unsigned NumBytes =
3802 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3803 Outs, OutVals, nAltivecParamsAtEnd);
3804
3805 // Calculate by how many bytes the stack has to be adjusted in case of tail
3806 // call optimization.
3807 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3808
3809 // To protect arguments on the stack from being clobbered in a tail call,
3810 // force all the loads to happen before doing any other lowering.
3811 if (isTailCall)
3812 Chain = DAG.getStackArgumentTokenFactor(Chain);
3813
3814 // Adjust the stack pointer for the new arguments...
3815 // These operations are automatically eliminated by the prolog/epilog pass
3816 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3817 SDValue CallSeqStart = Chain;
3818
3819 // Load the return address and frame pointer so it can be move somewhere else
3820 // later.
3821 SDValue LROp, FPOp;
3822 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3823 dl);
3824
3825 // Set up a copy of the stack pointer for use loading and storing any
3826 // arguments that may not fit in the registers available for argument
3827 // passing.
3828 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3829
3830 // Figure out which arguments are going to go in registers, and which in
3831 // memory. Also, if this is a vararg function, floating point operations
3832 // must be stored to our stack, and loaded into integer regs as well, if
3833 // any integer regs are available for argument passing.
3834 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3835 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3836
3837 static const uint16_t GPR[] = {
3838 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3839 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3840 };
3841 static const uint16_t *FPR = GetFPR();
3842
3843 static const uint16_t VR[] = {
3844 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3845 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3846 };
3847 const unsigned NumGPRs = array_lengthof(GPR);
3848 const unsigned NumFPRs = 13;
3849 const unsigned NumVRs = array_lengthof(VR);
3850
3851 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3852 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3853
3854 SmallVector<SDValue, 8> MemOpChains;
3855 for (unsigned i = 0; i != NumOps; ++i) {
3856 SDValue Arg = OutVals[i];
3857 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3858
3859 // PtrOff will be used to store the current argument to the stack if a
3860 // register cannot be found for it.
3861 SDValue PtrOff;
3862
3863 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3864
3865 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3866
3867 // Promote integers to 64-bit values.
3868 if (Arg.getValueType() == MVT::i32) {
3869 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3870 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3871 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3872 }
3873
3874 // FIXME memcpy is used way more than necessary. Correctness first.
3875 // Note: "by value" is code for passing a structure by value, not
3876 // basic types.
3877 if (Flags.isByVal()) {
3878 // Note: Size includes alignment padding, so
3879 // struct x { short a; char b; }
3880 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3881 // These are the proper values we need for right-justifying the
3882 // aggregate in a parameter register.
3883 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003884
3885 // An empty aggregate parameter takes up no storage and no
3886 // registers.
3887 if (Size == 0)
3888 continue;
3889
Bill Schmidt726c2372012-10-23 15:51:16 +00003890 // All aggregates smaller than 8 bytes must be passed right-justified.
3891 if (Size==1 || Size==2 || Size==4) {
3892 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3893 if (GPR_idx != NumGPRs) {
3894 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3895 MachinePointerInfo(), VT,
3896 false, false, 0);
3897 MemOpChains.push_back(Load.getValue(1));
3898 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3899
3900 ArgOffset += PtrByteSize;
3901 continue;
3902 }
3903 }
3904
3905 if (GPR_idx == NumGPRs && Size < 8) {
3906 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3907 PtrOff.getValueType());
3908 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3909 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3910 CallSeqStart,
3911 Flags, DAG, dl);
3912 ArgOffset += PtrByteSize;
3913 continue;
3914 }
3915 // Copy entire object into memory. There are cases where gcc-generated
3916 // code assumes it is there, even if it could be put entirely into
3917 // registers. (This is not what the doc says.)
3918
3919 // FIXME: The above statement is likely due to a misunderstanding of the
3920 // documents. All arguments must be copied into the parameter area BY
3921 // THE CALLEE in the event that the callee takes the address of any
3922 // formal argument. That has not yet been implemented. However, it is
3923 // reasonable to use the stack area as a staging area for the register
3924 // load.
3925
3926 // Skip this for small aggregates, as we will use the same slot for a
3927 // right-justified copy, below.
3928 if (Size >= 8)
3929 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3930 CallSeqStart,
3931 Flags, DAG, dl);
3932
3933 // When a register is available, pass a small aggregate right-justified.
3934 if (Size < 8 && GPR_idx != NumGPRs) {
3935 // The easiest way to get this right-justified in a register
3936 // is to copy the structure into the rightmost portion of a
3937 // local variable slot, then load the whole slot into the
3938 // register.
3939 // FIXME: The memcpy seems to produce pretty awful code for
3940 // small aggregates, particularly for packed ones.
3941 // FIXME: It would be preferable to use the slot in the
3942 // parameter save area instead of a new local variable.
3943 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3944 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3945 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3946 CallSeqStart,
3947 Flags, DAG, dl);
3948
3949 // Load the slot into the register.
3950 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3951 MachinePointerInfo(),
3952 false, false, false, 0);
3953 MemOpChains.push_back(Load.getValue(1));
3954 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3955
3956 // Done with this argument.
3957 ArgOffset += PtrByteSize;
3958 continue;
3959 }
3960
3961 // For aggregates larger than PtrByteSize, copy the pieces of the
3962 // object that fit into registers from the parameter save area.
3963 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3964 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3965 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3966 if (GPR_idx != NumGPRs) {
3967 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3968 MachinePointerInfo(),
3969 false, false, false, 0);
3970 MemOpChains.push_back(Load.getValue(1));
3971 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3972 ArgOffset += PtrByteSize;
3973 } else {
3974 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3975 break;
3976 }
3977 }
3978 continue;
3979 }
3980
3981 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3982 default: llvm_unreachable("Unexpected ValueType for argument!");
3983 case MVT::i32:
3984 case MVT::i64:
3985 if (GPR_idx != NumGPRs) {
3986 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3987 } else {
3988 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3989 true, isTailCall, false, MemOpChains,
3990 TailCallArguments, dl);
3991 }
3992 ArgOffset += PtrByteSize;
3993 break;
3994 case MVT::f32:
3995 case MVT::f64:
3996 if (FPR_idx != NumFPRs) {
3997 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3998
3999 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00004000 // A single float or an aggregate containing only a single float
4001 // must be passed right-justified in the stack doubleword, and
4002 // in the GPR, if one is available.
4003 SDValue StoreOff;
4004 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
4005 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4006 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4007 } else
4008 StoreOff = PtrOff;
4009
4010 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00004011 MachinePointerInfo(), false, false, 0);
4012 MemOpChains.push_back(Store);
4013
4014 // Float varargs are always shadowed in available integer registers
4015 if (GPR_idx != NumGPRs) {
4016 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4017 MachinePointerInfo(), false, false,
4018 false, 0);
4019 MemOpChains.push_back(Load.getValue(1));
4020 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4021 }
4022 } else if (GPR_idx != NumGPRs)
4023 // If we have any FPRs remaining, we may also have GPRs remaining.
4024 ++GPR_idx;
4025 } else {
4026 // Single-precision floating-point values are mapped to the
4027 // second (rightmost) word of the stack doubleword.
4028 if (Arg.getValueType() == MVT::f32) {
4029 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4030 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4031 }
4032
4033 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4034 true, isTailCall, false, MemOpChains,
4035 TailCallArguments, dl);
4036 }
4037 ArgOffset += 8;
4038 break;
4039 case MVT::v4f32:
4040 case MVT::v4i32:
4041 case MVT::v8i16:
4042 case MVT::v16i8:
4043 if (isVarArg) {
4044 // These go aligned on the stack, or in the corresponding R registers
4045 // when within range. The Darwin PPC ABI doc claims they also go in
4046 // V registers; in fact gcc does this only for arguments that are
4047 // prototyped, not for those that match the ... We do it for all
4048 // arguments, seems to work.
4049 while (ArgOffset % 16 !=0) {
4050 ArgOffset += PtrByteSize;
4051 if (GPR_idx != NumGPRs)
4052 GPR_idx++;
4053 }
4054 // We could elide this store in the case where the object fits
4055 // entirely in R registers. Maybe later.
4056 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4057 DAG.getConstant(ArgOffset, PtrVT));
4058 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4059 MachinePointerInfo(), false, false, 0);
4060 MemOpChains.push_back(Store);
4061 if (VR_idx != NumVRs) {
4062 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4063 MachinePointerInfo(),
4064 false, false, false, 0);
4065 MemOpChains.push_back(Load.getValue(1));
4066 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4067 }
4068 ArgOffset += 16;
4069 for (unsigned i=0; i<16; i+=PtrByteSize) {
4070 if (GPR_idx == NumGPRs)
4071 break;
4072 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4073 DAG.getConstant(i, PtrVT));
4074 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4075 false, false, false, 0);
4076 MemOpChains.push_back(Load.getValue(1));
4077 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4078 }
4079 break;
4080 }
4081
4082 // Non-varargs Altivec params generally go in registers, but have
4083 // stack space allocated at the end.
4084 if (VR_idx != NumVRs) {
4085 // Doesn't have GPR space allocated.
4086 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4087 } else {
4088 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4089 true, isTailCall, true, MemOpChains,
4090 TailCallArguments, dl);
4091 ArgOffset += 16;
4092 }
4093 break;
4094 }
4095 }
4096
4097 if (!MemOpChains.empty())
4098 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4099 &MemOpChains[0], MemOpChains.size());
4100
4101 // Check if this is an indirect call (MTCTR/BCTRL).
4102 // See PrepareCall() for more information about calls through function
4103 // pointers in the 64-bit SVR4 ABI.
4104 if (!isTailCall &&
4105 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4106 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4107 !isBLACompatibleAddress(Callee, DAG)) {
4108 // Load r2 into a virtual register and store it to the TOC save area.
4109 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4110 // TOC save area offset.
4111 SDValue PtrOff = DAG.getIntPtrConstant(40);
4112 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4113 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4114 false, false, 0);
4115 // R12 must contain the address of an indirect callee. This does not
4116 // mean the MTCTR instruction must use R12; it's easier to model this
4117 // as an extra parameter, so do that.
4118 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4119 }
4120
4121 // Build a sequence of copy-to-reg nodes chained together with token chain
4122 // and flag operands which copy the outgoing args into the appropriate regs.
4123 SDValue InFlag;
4124 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4125 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4126 RegsToPass[i].second, InFlag);
4127 InFlag = Chain.getValue(1);
4128 }
4129
4130 if (isTailCall)
4131 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4132 FPOp, true, TailCallArguments);
4133
4134 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4135 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4136 Ins, InVals);
4137}
4138
4139SDValue
4140PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4141 CallingConv::ID CallConv, bool isVarArg,
4142 bool isTailCall,
4143 const SmallVectorImpl<ISD::OutputArg> &Outs,
4144 const SmallVectorImpl<SDValue> &OutVals,
4145 const SmallVectorImpl<ISD::InputArg> &Ins,
4146 DebugLoc dl, SelectionDAG &DAG,
4147 SmallVectorImpl<SDValue> &InVals) const {
4148
4149 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004150
Owen Andersone50ed302009-08-10 22:56:29 +00004151 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004153 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004155 MachineFunction &MF = DAG.getMachineFunction();
4156
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004157 // Mark this function as potentially containing a function that contains a
4158 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4159 // and restoring the callers stack pointer in this functions epilog. This is
4160 // done because by tail calling the called function might overwrite the value
4161 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004162 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4163 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004164 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4165
4166 unsigned nAltivecParamsAtEnd = 0;
4167
Chris Lattnerabde4602006-05-16 22:56:08 +00004168 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004169 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004170 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004171 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004172 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004173 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004174 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004175
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004176 // Calculate by how many bytes the stack has to be adjusted in case of tail
4177 // call optimization.
4178 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004179
Dan Gohman98ca4f22009-08-05 01:29:28 +00004180 // To protect arguments on the stack from being clobbered in a tail call,
4181 // force all the loads to happen before doing any other lowering.
4182 if (isTailCall)
4183 Chain = DAG.getStackArgumentTokenFactor(Chain);
4184
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004185 // Adjust the stack pointer for the new arguments...
4186 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004187 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004188 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004189
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004190 // Load the return address and frame pointer so it can be move somewhere else
4191 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004192 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004193 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4194 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004195
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004196 // Set up a copy of the stack pointer for use loading and storing any
4197 // arguments that may not fit in the registers available for argument
4198 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004199 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004200 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004202 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004204
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004205 // Figure out which arguments are going to go in registers, and which in
4206 // memory. Also, if this is a vararg function, floating point operations
4207 // must be stored to our stack, and loaded into integer regs as well, if
4208 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004209 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004210 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004211
Craig Topperb78ca422012-03-11 07:16:55 +00004212 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004213 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4214 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4215 };
Craig Topperb78ca422012-03-11 07:16:55 +00004216 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004217 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4218 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4219 };
Craig Topperb78ca422012-03-11 07:16:55 +00004220 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004221
Craig Topperb78ca422012-03-11 07:16:55 +00004222 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004223 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4224 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4225 };
Owen Anderson718cb662007-09-07 04:06:50 +00004226 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004227 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004228 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004229
Craig Topperb78ca422012-03-11 07:16:55 +00004230 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004231
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004232 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004233 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4234
Dan Gohman475871a2008-07-27 21:46:04 +00004235 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004236 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004237 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004238 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004239
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004240 // PtrOff will be used to store the current argument to the stack if a
4241 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004242 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004243
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004244 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004245
Dale Johannesen39355f92009-02-04 02:34:38 +00004246 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004247
4248 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004250 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4251 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004253 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004254
Dale Johannesen8419dd62008-03-07 20:27:40 +00004255 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004256 // Note: "by value" is code for passing a structure by value, not
4257 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004258 if (Flags.isByVal()) {
4259 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004260 // Very small objects are passed right-justified. Everything else is
4261 // passed left-justified.
4262 if (Size==1 || Size==2) {
4263 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004264 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004265 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004266 MachinePointerInfo(), VT,
4267 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004268 MemOpChains.push_back(Load.getValue(1));
4269 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004270
4271 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004272 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004273 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4274 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004275 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004276 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4277 CallSeqStart,
4278 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004279 ArgOffset += PtrByteSize;
4280 }
4281 continue;
4282 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004283 // Copy entire object into memory. There are cases where gcc-generated
4284 // code assumes it is there, even if it could be put entirely into
4285 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004286 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4287 CallSeqStart,
4288 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004289
4290 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4291 // copy the pieces of the object that fit into registers from the
4292 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004293 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004294 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004295 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004296 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004297 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4298 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004299 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004300 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004301 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004302 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004303 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004304 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004305 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004306 }
4307 }
4308 continue;
4309 }
4310
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004312 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 case MVT::i32:
4314 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004315 if (GPR_idx != NumGPRs) {
4316 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004317 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004318 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4319 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004320 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004321 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004322 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004323 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 case MVT::f32:
4325 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004326 if (FPR_idx != NumFPRs) {
4327 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4328
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004329 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004330 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4331 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004332 MemOpChains.push_back(Store);
4333
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004334 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004335 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004336 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004337 MachinePointerInfo(), false, false,
4338 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004339 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004340 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004341 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004343 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004344 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004345 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4346 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004347 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004348 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004349 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004350 }
4351 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004352 // If we have any FPRs remaining, we may also have GPRs remaining.
4353 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4354 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004355 if (GPR_idx != NumGPRs)
4356 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004358 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4359 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004360 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004361 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004362 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4363 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004364 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004365 if (isPPC64)
4366 ArgOffset += 8;
4367 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004369 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 case MVT::v4f32:
4371 case MVT::v4i32:
4372 case MVT::v8i16:
4373 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004374 if (isVarArg) {
4375 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004376 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004377 // V registers; in fact gcc does this only for arguments that are
4378 // prototyped, not for those that match the ... We do it for all
4379 // arguments, seems to work.
4380 while (ArgOffset % 16 !=0) {
4381 ArgOffset += PtrByteSize;
4382 if (GPR_idx != NumGPRs)
4383 GPR_idx++;
4384 }
4385 // We could elide this store in the case where the object fits
4386 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004387 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004388 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004389 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4390 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004391 MemOpChains.push_back(Store);
4392 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004393 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004394 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004395 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004396 MemOpChains.push_back(Load.getValue(1));
4397 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4398 }
4399 ArgOffset += 16;
4400 for (unsigned i=0; i<16; i+=PtrByteSize) {
4401 if (GPR_idx == NumGPRs)
4402 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004403 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004404 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004405 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004406 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004407 MemOpChains.push_back(Load.getValue(1));
4408 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4409 }
4410 break;
4411 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004412
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004413 // Non-varargs Altivec params generally go in registers, but have
4414 // stack space allocated at the end.
4415 if (VR_idx != NumVRs) {
4416 // Doesn't have GPR space allocated.
4417 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4418 } else if (nAltivecParamsAtEnd==0) {
4419 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004420 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4421 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004422 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004423 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004424 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004425 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004426 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004427 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004428 // If all Altivec parameters fit in registers, as they usually do,
4429 // they get stack space following the non-Altivec parameters. We
4430 // don't track this here because nobody below needs it.
4431 // If there are more Altivec parameters than fit in registers emit
4432 // the stores here.
4433 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4434 unsigned j = 0;
4435 // Offset is aligned; skip 1st 12 params which go in V registers.
4436 ArgOffset = ((ArgOffset+15)/16)*16;
4437 ArgOffset += 12*16;
4438 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004439 SDValue Arg = OutVals[i];
4440 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4442 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004443 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004444 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004445 // We are emitting Altivec params in order.
4446 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4447 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004448 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004449 ArgOffset += 16;
4450 }
4451 }
4452 }
4453 }
4454
Chris Lattner9a2a4972006-05-17 06:01:33 +00004455 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004457 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004458
Dale Johannesenf7b73042010-03-09 20:15:42 +00004459 // On Darwin, R12 must contain the address of an indirect callee. This does
4460 // not mean the MTCTR instruction must use R12; it's easier to model this as
4461 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004462 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004463 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4464 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4465 !isBLACompatibleAddress(Callee, DAG))
4466 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4467 PPC::R12), Callee));
4468
Chris Lattner9a2a4972006-05-17 06:01:33 +00004469 // Build a sequence of copy-to-reg nodes chained together with token chain
4470 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004471 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004472 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004473 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004474 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004475 InFlag = Chain.getValue(1);
4476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004477
Chris Lattnerb9082582010-11-14 23:42:06 +00004478 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004479 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4480 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004481
Dan Gohman98ca4f22009-08-05 01:29:28 +00004482 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4483 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4484 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004485}
4486
Hal Finkeld712f932011-10-14 19:51:36 +00004487bool
4488PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4489 MachineFunction &MF, bool isVarArg,
4490 const SmallVectorImpl<ISD::OutputArg> &Outs,
4491 LLVMContext &Context) const {
4492 SmallVector<CCValAssign, 16> RVLocs;
4493 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4494 RVLocs, Context);
4495 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4496}
4497
Dan Gohman98ca4f22009-08-05 01:29:28 +00004498SDValue
4499PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004500 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004501 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004502 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004503 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004504
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004505 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004506 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004507 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004508 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004509
Dan Gohman475871a2008-07-27 21:46:04 +00004510 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004511 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004512
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004513 // Copy the result values into the output registers.
4514 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4515 CCValAssign &VA = RVLocs[i];
4516 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004517
4518 SDValue Arg = OutVals[i];
4519
4520 switch (VA.getLocInfo()) {
4521 default: llvm_unreachable("Unknown loc info!");
4522 case CCValAssign::Full: break;
4523 case CCValAssign::AExt:
4524 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4525 break;
4526 case CCValAssign::ZExt:
4527 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4528 break;
4529 case CCValAssign::SExt:
4530 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4531 break;
4532 }
4533
4534 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004535 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004536 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004537 }
4538
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004539 RetOps[0] = Chain; // Update chain.
4540
4541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004542 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004543 RetOps.push_back(Flag);
4544
4545 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4546 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004547}
4548
Dan Gohman475871a2008-07-27 21:46:04 +00004549SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004550 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004551 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004552 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004553
Jim Laskeyefc7e522006-12-04 22:04:42 +00004554 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004555 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004556
4557 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004558 bool isPPC64 = Subtarget.isPPC64();
4559 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004560 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004561
4562 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004563 SDValue Chain = Op.getOperand(0);
4564 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004565
Jim Laskeyefc7e522006-12-04 22:04:42 +00004566 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004567 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4568 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004569 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Jim Laskeyefc7e522006-12-04 22:04:42 +00004571 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004572 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004573
Jim Laskeyefc7e522006-12-04 22:04:42 +00004574 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004575 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004576 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004577}
4578
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004579
4580
Dan Gohman475871a2008-07-27 21:46:04 +00004581SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004582PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004583 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004584 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004585 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004586 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004587
4588 // Get current frame pointer save index. The users of this index will be
4589 // primarily DYNALLOC instructions.
4590 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4591 int RASI = FI->getReturnAddrSaveIndex();
4592
4593 // If the frame pointer save index hasn't been defined yet.
4594 if (!RASI) {
4595 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004596 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004597 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004598 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004599 // Save the result.
4600 FI->setReturnAddrSaveIndex(RASI);
4601 }
4602 return DAG.getFrameIndex(RASI, PtrVT);
4603}
4604
Dan Gohman475871a2008-07-27 21:46:04 +00004605SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004606PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4607 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004608 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004609 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004610 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004611
4612 // Get current frame pointer save index. The users of this index will be
4613 // primarily DYNALLOC instructions.
4614 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4615 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004616
Jim Laskey2f616bf2006-11-16 22:43:37 +00004617 // If the frame pointer save index hasn't been defined yet.
4618 if (!FPSI) {
4619 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004620 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004621 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004622
Jim Laskey2f616bf2006-11-16 22:43:37 +00004623 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004624 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004625 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004626 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004627 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004628 return DAG.getFrameIndex(FPSI, PtrVT);
4629}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004630
Dan Gohman475871a2008-07-27 21:46:04 +00004631SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004632 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004633 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004634 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004635 SDValue Chain = Op.getOperand(0);
4636 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004637 DebugLoc dl = Op.getDebugLoc();
4638
Jim Laskey2f616bf2006-11-16 22:43:37 +00004639 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004640 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004641 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004642 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004643 DAG.getConstant(0, PtrVT), Size);
4644 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004645 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004646 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004647 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004649 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004650}
4651
Hal Finkel7ee74a62013-03-21 21:37:52 +00004652SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4653 SelectionDAG &DAG) const {
4654 DebugLoc DL = Op.getDebugLoc();
4655 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4656 DAG.getVTList(MVT::i32, MVT::Other),
4657 Op.getOperand(0), Op.getOperand(1));
4658}
4659
4660SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4661 SelectionDAG &DAG) const {
4662 DebugLoc DL = Op.getDebugLoc();
4663 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4664 Op.getOperand(0), Op.getOperand(1));
4665}
4666
Chris Lattner1a635d62006-04-14 06:01:58 +00004667/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4668/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004669SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004670 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004671 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4672 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004673 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004674
Chris Lattner1a635d62006-04-14 06:01:58 +00004675 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004676
Chris Lattner1a635d62006-04-14 06:01:58 +00004677 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004678 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004679
Owen Andersone50ed302009-08-10 22:56:29 +00004680 EVT ResVT = Op.getValueType();
4681 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004682 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4683 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004684 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004685
Chris Lattner1a635d62006-04-14 06:01:58 +00004686 // If the RHS of the comparison is a 0.0, we don't need to do the
4687 // subtraction at all.
4688 if (isFloatingPointZero(RHS))
4689 switch (CC) {
4690 default: break; // SETUO etc aren't handled by fsel.
4691 case ISD::SETULT:
4692 case ISD::SETLT:
4693 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004694 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004695 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4697 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004698 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004699 case ISD::SETUGT:
4700 case ISD::SETGT:
4701 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004702 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004703 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4705 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004706 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004708 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004709
Dan Gohman475871a2008-07-27 21:46:04 +00004710 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004711 switch (CC) {
4712 default: break; // SETUO etc aren't handled by fsel.
4713 case ISD::SETULT:
4714 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004715 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4717 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004718 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004719 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004720 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004721 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004722 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4723 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004724 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004725 case ISD::SETUGT:
4726 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004727 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4729 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004730 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004731 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004732 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004733 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4735 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004736 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004737 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004738 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004739}
4740
Chris Lattner1f873002007-11-28 18:44:47 +00004741// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004742SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004743 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004744 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004745 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 if (Src.getValueType() == MVT::f32)
4747 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004748
Dan Gohman475871a2008-07-27 21:46:04 +00004749 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004751 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004752 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004753 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004754 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4755 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004757 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004759 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4760 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004761 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4762 PPCISD::FCTIDUZ,
4763 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004764 break;
4765 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004766
Chris Lattner1a635d62006-04-14 06:01:58 +00004767 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004768 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4769 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4770 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4771 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4772 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004773
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004774 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004775 SDValue Chain;
4776 if (i32Stack) {
4777 MachineFunction &MF = DAG.getMachineFunction();
4778 MachineMemOperand *MMO =
4779 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4780 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4781 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4782 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4783 MVT::i32, MMO);
4784 } else
4785 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4786 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004787
4788 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4789 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004790 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004791 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004792 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004793 MPI = MachinePointerInfo();
4794 }
4795
4796 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004797 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004798}
4799
Hal Finkel46479192013-04-01 17:52:07 +00004800SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004801 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004802 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004803 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004805 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004806
Hal Finkel46479192013-04-01 17:52:07 +00004807 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4808 "UINT_TO_FP is supported only with FPCVT");
4809
4810 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004811 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004812 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4813 (Op.getOpcode() == ISD::UINT_TO_FP ?
4814 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4815 (Op.getOpcode() == ISD::UINT_TO_FP ?
4816 PPCISD::FCFIDU : PPCISD::FCFID);
4817 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4818 MVT::f32 : MVT::f64;
4819
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004821 SDValue SINT = Op.getOperand(0);
4822 // When converting to single-precision, we actually need to convert
4823 // to double-precision first and then round to single-precision.
4824 // To avoid double-rounding effects during that operation, we have
4825 // to prepare the input operand. Bits that might be truncated when
4826 // converting to double-precision are replaced by a bit that won't
4827 // be lost at this stage, but is below the single-precision rounding
4828 // position.
4829 //
4830 // However, if -enable-unsafe-fp-math is in effect, accept double
4831 // rounding to avoid the extra overhead.
4832 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004833 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004834 !DAG.getTarget().Options.UnsafeFPMath) {
4835
4836 // Twiddle input to make sure the low 11 bits are zero. (If this
4837 // is the case, we are guaranteed the value will fit into the 53 bit
4838 // mantissa of an IEEE double-precision value without rounding.)
4839 // If any of those low 11 bits were not zero originally, make sure
4840 // bit 12 (value 2048) is set instead, so that the final rounding
4841 // to single-precision gets the correct result.
4842 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4843 SINT, DAG.getConstant(2047, MVT::i64));
4844 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4845 Round, DAG.getConstant(2047, MVT::i64));
4846 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4847 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4848 Round, DAG.getConstant(-2048, MVT::i64));
4849
4850 // However, we cannot use that value unconditionally: if the magnitude
4851 // of the input value is small, the bit-twiddling we did above might
4852 // end up visibly changing the output. Fortunately, in that case, we
4853 // don't need to twiddle bits since the original input will convert
4854 // exactly to double-precision floating-point already. Therefore,
4855 // construct a conditional to use the original value if the top 11
4856 // bits are all sign-bit copies, and use the rounded value computed
4857 // above otherwise.
4858 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4859 SINT, DAG.getConstant(53, MVT::i32));
4860 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4861 Cond, DAG.getConstant(1, MVT::i64));
4862 Cond = DAG.getSetCC(dl, MVT::i32,
4863 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4864
4865 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4866 }
Hal Finkel46479192013-04-01 17:52:07 +00004867
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004868 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004869 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4870
4871 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004872 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004874 return FP;
4875 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004876
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004878 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004879 // Since we only generate this in 64-bit mode, we can take advantage of
4880 // 64-bit registers. In particular, sign extend the input value into the
4881 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4882 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004883 MachineFunction &MF = DAG.getMachineFunction();
4884 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004885 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004886
Hal Finkel8049ab12013-03-31 10:12:51 +00004887 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004888 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004889 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4890 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004891
Hal Finkel8049ab12013-03-31 10:12:51 +00004892 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4893 MachinePointerInfo::getFixedStack(FrameIdx),
4894 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004895
Hal Finkel8049ab12013-03-31 10:12:51 +00004896 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4897 "Expected an i32 store");
4898 MachineMemOperand *MMO =
4899 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4900 MachineMemOperand::MOLoad, 4, 4);
4901 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004902 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4903 PPCISD::LFIWZX : PPCISD::LFIWAX,
4904 dl, DAG.getVTList(MVT::f64, MVT::Other),
4905 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004906 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004907 assert(PPCSubTarget.isPPC64() &&
4908 "i32->FP without LFIWAX supported only on PPC64");
4909
Hal Finkel8049ab12013-03-31 10:12:51 +00004910 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4911 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4912
4913 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4914 Op.getOperand(0));
4915
4916 // STD the extended value into the stack slot.
4917 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4918 MachinePointerInfo::getFixedStack(FrameIdx),
4919 false, false, 0);
4920
4921 // Load the value as a double.
4922 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4923 MachinePointerInfo::getFixedStack(FrameIdx),
4924 false, false, false, 0);
4925 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004926
Chris Lattner1a635d62006-04-14 06:01:58 +00004927 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004928 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4929 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004930 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004931 return FP;
4932}
4933
Dan Gohmand858e902010-04-17 15:26:15 +00004934SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4935 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004936 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004937 /*
4938 The rounding mode is in bits 30:31 of FPSR, and has the following
4939 settings:
4940 00 Round to nearest
4941 01 Round to 0
4942 10 Round to +inf
4943 11 Round to -inf
4944
4945 FLT_ROUNDS, on the other hand, expects the following:
4946 -1 Undefined
4947 0 Round to 0
4948 1 Round to nearest
4949 2 Round to +inf
4950 3 Round to -inf
4951
4952 To perform the conversion, we do:
4953 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4954 */
4955
4956 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004957 EVT VT = Op.getValueType();
4958 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004959 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004960
4961 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004962 EVT NodeTys[] = {
4963 MVT::f64, // return register
4964 MVT::Glue // unused in this context
4965 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004966 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004967
4968 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004969 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004970 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004971 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004972 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004973
4974 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004975 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004976 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004977 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004978 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004979
4980 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004981 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 DAG.getNode(ISD::AND, dl, MVT::i32,
4983 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004984 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 DAG.getNode(ISD::SRL, dl, MVT::i32,
4986 DAG.getNode(ISD::AND, dl, MVT::i32,
4987 DAG.getNode(ISD::XOR, dl, MVT::i32,
4988 CWD, DAG.getConstant(3, MVT::i32)),
4989 DAG.getConstant(3, MVT::i32)),
4990 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004991
Dan Gohman475871a2008-07-27 21:46:04 +00004992 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004994
Duncan Sands83ec4b62008-06-06 12:08:01 +00004995 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004996 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004997}
4998
Dan Gohmand858e902010-04-17 15:26:15 +00004999SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005000 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005001 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005002 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005003 assert(Op.getNumOperands() == 3 &&
5004 VT == Op.getOperand(1).getValueType() &&
5005 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005006
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005007 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005008 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005009 SDValue Lo = Op.getOperand(0);
5010 SDValue Hi = Op.getOperand(1);
5011 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005012 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005013
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005014 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005015 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005016 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5017 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5018 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5019 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005020 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005021 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5022 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5023 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005024 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005025 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005026}
5027
Dan Gohmand858e902010-04-17 15:26:15 +00005028SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005029 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005030 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005031 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005032 assert(Op.getNumOperands() == 3 &&
5033 VT == Op.getOperand(1).getValueType() &&
5034 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005035
Dan Gohman9ed06db2008-03-07 20:36:53 +00005036 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005037 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005038 SDValue Lo = Op.getOperand(0);
5039 SDValue Hi = Op.getOperand(1);
5040 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005041 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005042
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005043 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005044 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005045 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5046 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5047 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5048 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005049 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005050 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5051 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5052 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005053 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005054 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005055}
5056
Dan Gohmand858e902010-04-17 15:26:15 +00005057SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005058 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005059 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005060 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005061 assert(Op.getNumOperands() == 3 &&
5062 VT == Op.getOperand(1).getValueType() &&
5063 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005064
Dan Gohman9ed06db2008-03-07 20:36:53 +00005065 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005066 SDValue Lo = Op.getOperand(0);
5067 SDValue Hi = Op.getOperand(1);
5068 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005069 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005070
Dale Johannesenf5d97892009-02-04 01:48:28 +00005071 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005072 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005073 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5074 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5075 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5076 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005077 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005078 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5079 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5080 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005081 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005082 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005083 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005084}
5085
5086//===----------------------------------------------------------------------===//
5087// Vector related lowering.
5088//
5089
Chris Lattner4a998b92006-04-17 06:00:21 +00005090/// BuildSplatI - Build a canonical splati of Val with an element size of
5091/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005092static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005093 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005094 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005095
Owen Andersone50ed302009-08-10 22:56:29 +00005096 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005098 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005099
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005101
Chris Lattner70fa4932006-12-01 01:45:39 +00005102 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5103 if (Val == -1)
5104 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005105
Owen Andersone50ed302009-08-10 22:56:29 +00005106 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005107
Chris Lattner4a998b92006-04-17 06:00:21 +00005108 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005109 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005110 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005111 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005112 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5113 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005114 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005115}
5116
Chris Lattnere7c768e2006-04-18 03:24:30 +00005117/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005118/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005119static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005120 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 EVT DestVT = MVT::Other) {
5122 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005123 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005125}
5126
Chris Lattnere7c768e2006-04-18 03:24:30 +00005127/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5128/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005129static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005130 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005131 DebugLoc dl, EVT DestVT = MVT::Other) {
5132 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005133 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005135}
5136
5137
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005138/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5139/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005140static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005141 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005142 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005143 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5144 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005145
Nate Begeman9008ca62009-04-27 18:41:29 +00005146 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005147 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005148 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005150 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005151}
5152
Chris Lattnerf1b47082006-04-14 05:19:18 +00005153// If this is a case we can't handle, return null and let the default
5154// expansion code take care of it. If we CAN select this case, and if it
5155// selects to a single instruction, return Op. Otherwise, if we can codegen
5156// this case more efficiently than a constant pool load, lower it to the
5157// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005158SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5159 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005160 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005161 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5162 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005163
Bob Wilson24e338e2009-03-02 23:24:16 +00005164 // Check if this is a splat of a constant value.
5165 APInt APSplatBits, APSplatUndef;
5166 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005167 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005168 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005169 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005170 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005171
Bob Wilsonf2950b02009-03-03 19:26:27 +00005172 unsigned SplatBits = APSplatBits.getZExtValue();
5173 unsigned SplatUndef = APSplatUndef.getZExtValue();
5174 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005175
Bob Wilsonf2950b02009-03-03 19:26:27 +00005176 // First, handle single instruction cases.
5177
5178 // All zeros?
5179 if (SplatBits == 0) {
5180 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5182 SDValue Z = DAG.getConstant(0, MVT::i32);
5183 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005184 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005185 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005186 return Op;
5187 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005188
Bob Wilsonf2950b02009-03-03 19:26:27 +00005189 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5190 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5191 (32-SplatBitSize));
5192 if (SextVal >= -16 && SextVal <= 15)
5193 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
5195
Bob Wilsonf2950b02009-03-03 19:26:27 +00005196 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005197
Bob Wilsonf2950b02009-03-03 19:26:27 +00005198 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005199 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5200 // If this value is in the range [17,31] and is odd, use:
5201 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5202 // If this value is in the range [-31,-17] and is odd, use:
5203 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5204 // Note the last two are three-instruction sequences.
5205 if (SextVal >= -32 && SextVal <= 31) {
5206 // To avoid having these optimizations undone by constant folding,
5207 // we convert to a pseudo that will be expanded later into one of
5208 // the above forms.
5209 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005210 EVT VT = Op.getValueType();
5211 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5212 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5213 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005214 }
5215
5216 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5217 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5218 // for fneg/fabs.
5219 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5220 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005222
5223 // Make the VSLW intrinsic, computing 0x8000_0000.
5224 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5225 OnesV, DAG, dl);
5226
5227 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005228 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005229 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005230 }
5231
5232 // Check to see if this is a wide variety of vsplti*, binop self cases.
5233 static const signed char SplatCsts[] = {
5234 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5235 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5236 };
5237
5238 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5239 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5240 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5241 int i = SplatCsts[idx];
5242
5243 // Figure out what shift amount will be used by altivec if shifted by i in
5244 // this splat size.
5245 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5246
5247 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005248 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005250 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5251 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5252 Intrinsic::ppc_altivec_vslw
5253 };
5254 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005255 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005257
Bob Wilsonf2950b02009-03-03 19:26:27 +00005258 // vsplti + srl self.
5259 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005261 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5262 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5263 Intrinsic::ppc_altivec_vsrw
5264 };
5265 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005266 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005267 }
5268
Bob Wilsonf2950b02009-03-03 19:26:27 +00005269 // vsplti + sra self.
5270 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005271 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005272 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5273 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5274 Intrinsic::ppc_altivec_vsraw
5275 };
5276 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005277 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005279
Bob Wilsonf2950b02009-03-03 19:26:27 +00005280 // vsplti + rol self.
5281 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5282 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005284 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5285 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5286 Intrinsic::ppc_altivec_vrlw
5287 };
5288 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005289 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005291
Bob Wilsonf2950b02009-03-03 19:26:27 +00005292 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005293 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005295 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005296 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005297 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005298 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005300 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005301 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005302 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005303 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005305 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5306 }
5307 }
5308
Dan Gohman475871a2008-07-27 21:46:04 +00005309 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005310}
5311
Chris Lattner59138102006-04-17 05:28:54 +00005312/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5313/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005314static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005315 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005316 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005317 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005318 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005319 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005320
Chris Lattner59138102006-04-17 05:28:54 +00005321 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005322 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005323 OP_VMRGHW,
5324 OP_VMRGLW,
5325 OP_VSPLTISW0,
5326 OP_VSPLTISW1,
5327 OP_VSPLTISW2,
5328 OP_VSPLTISW3,
5329 OP_VSLDOI4,
5330 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005331 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005332 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005333
Chris Lattner59138102006-04-17 05:28:54 +00005334 if (OpNum == OP_COPY) {
5335 if (LHSID == (1*9+2)*9+3) return LHS;
5336 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5337 return RHS;
5338 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005339
Dan Gohman475871a2008-07-27 21:46:04 +00005340 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005341 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5342 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005343
Nate Begeman9008ca62009-04-27 18:41:29 +00005344 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005345 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005346 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005347 case OP_VMRGHW:
5348 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5349 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5350 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5351 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5352 break;
5353 case OP_VMRGLW:
5354 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5355 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5356 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5357 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5358 break;
5359 case OP_VSPLTISW0:
5360 for (unsigned i = 0; i != 16; ++i)
5361 ShufIdxs[i] = (i&3)+0;
5362 break;
5363 case OP_VSPLTISW1:
5364 for (unsigned i = 0; i != 16; ++i)
5365 ShufIdxs[i] = (i&3)+4;
5366 break;
5367 case OP_VSPLTISW2:
5368 for (unsigned i = 0; i != 16; ++i)
5369 ShufIdxs[i] = (i&3)+8;
5370 break;
5371 case OP_VSPLTISW3:
5372 for (unsigned i = 0; i != 16; ++i)
5373 ShufIdxs[i] = (i&3)+12;
5374 break;
5375 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005376 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005377 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005378 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005379 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005380 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005381 }
Owen Andersone50ed302009-08-10 22:56:29 +00005382 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005383 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5384 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005386 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005387}
5388
Chris Lattnerf1b47082006-04-14 05:19:18 +00005389/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5390/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5391/// return the code it can be lowered into. Worst case, it can always be
5392/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005393SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005394 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005395 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005396 SDValue V1 = Op.getOperand(0);
5397 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005398 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005399 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005400
Chris Lattnerf1b47082006-04-14 05:19:18 +00005401 // Cases that are handled by instructions that take permute immediates
5402 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5403 // selected by the instruction selector.
5404 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005405 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5406 PPC::isSplatShuffleMask(SVOp, 2) ||
5407 PPC::isSplatShuffleMask(SVOp, 4) ||
5408 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5409 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5410 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5411 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5412 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5413 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5414 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5415 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5416 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005417 return Op;
5418 }
5419 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005420
Chris Lattnerf1b47082006-04-14 05:19:18 +00005421 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5422 // and produce a fixed permutation. If any of these match, do not lower to
5423 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005424 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5425 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5426 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5427 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5428 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5429 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5430 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5431 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5432 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005433 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005434
Chris Lattner59138102006-04-17 05:28:54 +00005435 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5436 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005437 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005438
Chris Lattner59138102006-04-17 05:28:54 +00005439 unsigned PFIndexes[4];
5440 bool isFourElementShuffle = true;
5441 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5442 unsigned EltNo = 8; // Start out undef.
5443 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005444 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005445 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005446
Nate Begeman9008ca62009-04-27 18:41:29 +00005447 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005448 if ((ByteSource & 3) != j) {
5449 isFourElementShuffle = false;
5450 break;
5451 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005452
Chris Lattner59138102006-04-17 05:28:54 +00005453 if (EltNo == 8) {
5454 EltNo = ByteSource/4;
5455 } else if (EltNo != ByteSource/4) {
5456 isFourElementShuffle = false;
5457 break;
5458 }
5459 }
5460 PFIndexes[i] = EltNo;
5461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005462
5463 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005464 // perfect shuffle vector to determine if it is cost effective to do this as
5465 // discrete instructions, or whether we should use a vperm.
5466 if (isFourElementShuffle) {
5467 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005468 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005469 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005470
Chris Lattner59138102006-04-17 05:28:54 +00005471 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5472 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005473
Chris Lattner59138102006-04-17 05:28:54 +00005474 // Determining when to avoid vperm is tricky. Many things affect the cost
5475 // of vperm, particularly how many times the perm mask needs to be computed.
5476 // For example, if the perm mask can be hoisted out of a loop or is already
5477 // used (perhaps because there are multiple permutes with the same shuffle
5478 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5479 // the loop requires an extra register.
5480 //
5481 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005482 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005483 // available, if this block is within a loop, we should avoid using vperm
5484 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005485 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005486 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005487 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005488
Chris Lattnerf1b47082006-04-14 05:19:18 +00005489 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5490 // vector that will get spilled to the constant pool.
5491 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Chris Lattnerf1b47082006-04-14 05:19:18 +00005493 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5494 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005495 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005496 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Dan Gohman475871a2008-07-27 21:46:04 +00005498 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005499 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5500 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005501
Chris Lattnerf1b47082006-04-14 05:19:18 +00005502 for (unsigned j = 0; j != BytesPerElement; ++j)
5503 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005504 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005505 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005506
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005508 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005509 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005510}
5511
Chris Lattner90564f22006-04-18 17:59:36 +00005512/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5513/// altivec comparison. If it is, return true and fill in Opc/isDot with
5514/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005515static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005516 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005517 unsigned IntrinsicID =
5518 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005519 CompareOpc = -1;
5520 isDot = false;
5521 switch (IntrinsicID) {
5522 default: return false;
5523 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005524 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5525 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5526 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5527 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5528 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5529 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5530 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5531 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5532 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5533 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5534 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5535 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5536 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005537
Chris Lattner1a635d62006-04-14 06:01:58 +00005538 // Normal Comparisons.
5539 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5540 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5541 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5542 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5543 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5544 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5545 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5546 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5547 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5548 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5549 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5550 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5551 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5552 }
Chris Lattner90564f22006-04-18 17:59:36 +00005553 return true;
5554}
5555
5556/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5557/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005558SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005559 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005560 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5561 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005562 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005563 int CompareOpc;
5564 bool isDot;
5565 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005566 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005567
Chris Lattner90564f22006-04-18 17:59:36 +00005568 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005569 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005570 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005571 Op.getOperand(1), Op.getOperand(2),
5572 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005573 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005574 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005575
Chris Lattner1a635d62006-04-14 06:01:58 +00005576 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005577 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005578 Op.getOperand(2), // LHS
5579 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005581 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005582 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005583 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005584
Chris Lattner1a635d62006-04-14 06:01:58 +00005585 // Now that we have the comparison, emit a copy from the CR to a GPR.
5586 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5588 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005589 CompNode.getValue(1));
5590
Chris Lattner1a635d62006-04-14 06:01:58 +00005591 // Unpack the result based on how the target uses it.
5592 unsigned BitNo; // Bit # of CR6.
5593 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005594 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005595 default: // Can't happen, don't crash on invalid number though.
5596 case 0: // Return the value of the EQ bit of CR6.
5597 BitNo = 0; InvertBit = false;
5598 break;
5599 case 1: // Return the inverted value of the EQ bit of CR6.
5600 BitNo = 0; InvertBit = true;
5601 break;
5602 case 2: // Return the value of the LT bit of CR6.
5603 BitNo = 2; InvertBit = false;
5604 break;
5605 case 3: // Return the inverted value of the LT bit of CR6.
5606 BitNo = 2; InvertBit = true;
5607 break;
5608 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005609
Chris Lattner1a635d62006-04-14 06:01:58 +00005610 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5612 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005613 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5615 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005616
Chris Lattner1a635d62006-04-14 06:01:58 +00005617 // If we are supposed to, toggle the bit.
5618 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5620 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005621 return Flags;
5622}
5623
Scott Michelfdc40a02009-02-17 22:15:04 +00005624SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005625 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005626 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005627 // Create a stack slot that is 16-byte aligned.
5628 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005629 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005630 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005631 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005632
Chris Lattner1a635d62006-04-14 06:01:58 +00005633 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005634 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005635 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005636 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005637 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005638 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005639 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005640}
5641
Dan Gohmand858e902010-04-17 15:26:15 +00005642SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005643 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005645 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005646
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5648 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005649
Dan Gohman475871a2008-07-27 21:46:04 +00005650 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005651 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005652
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005653 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005654 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5655 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5656 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005657
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005658 // Low parts multiplied together, generating 32-bit results (we ignore the
5659 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005660 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005662
Dan Gohman475871a2008-07-27 21:46:04 +00005663 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005665 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005666 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005667 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5669 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005670 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005671
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005673
Chris Lattnercea2aa72006-04-18 04:28:57 +00005674 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005675 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005677 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005678
Chris Lattner19a81522006-04-18 03:57:35 +00005679 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005680 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005682 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005683
Chris Lattner19a81522006-04-18 03:57:35 +00005684 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005685 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005687 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005688
Chris Lattner19a81522006-04-18 03:57:35 +00005689 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005690 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005691 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005692 Ops[i*2 ] = 2*i+1;
5693 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005694 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005696 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005697 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005698 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005699}
5700
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005701/// LowerOperation - Provide custom lowering hooks for some operations.
5702///
Dan Gohmand858e902010-04-17 15:26:15 +00005703SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005704 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005705 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005706 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005707 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005708 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005709 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005710 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005711 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005712 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5713 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005714 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005715 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005716
5717 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005718 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005719
Jim Laskeyefc7e522006-12-04 22:04:42 +00005720 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005721 case ISD::DYNAMIC_STACKALLOC:
5722 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005723
Hal Finkel7ee74a62013-03-21 21:37:52 +00005724 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5725 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5726
Chris Lattner1a635d62006-04-14 06:01:58 +00005727 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005728 case ISD::FP_TO_UINT:
5729 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005730 Op.getDebugLoc());
Hal Finkel46479192013-04-01 17:52:07 +00005731 case ISD::UINT_TO_FP:
5732 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005733 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005734
Chris Lattner1a635d62006-04-14 06:01:58 +00005735 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005736 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5737 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5738 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005739
Chris Lattner1a635d62006-04-14 06:01:58 +00005740 // Vector-related lowering.
5741 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5742 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5743 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5744 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005745 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005746
Chris Lattner3fc027d2007-12-08 06:59:59 +00005747 // Frame & Return address.
5748 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005749 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005750 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005751}
5752
Duncan Sands1607f052008-12-01 11:39:25 +00005753void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5754 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005755 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005756 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005757 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005758 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005759 default:
Craig Topperbc219812012-02-07 02:50:20 +00005760 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005761 case ISD::VAARG: {
5762 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5763 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5764 return;
5765
5766 EVT VT = N->getValueType(0);
5767
5768 if (VT == MVT::i64) {
5769 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5770
5771 Results.push_back(NewNode);
5772 Results.push_back(NewNode.getValue(1));
5773 }
5774 return;
5775 }
Duncan Sands1607f052008-12-01 11:39:25 +00005776 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 assert(N->getValueType(0) == MVT::ppcf128);
5778 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005779 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005781 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005782 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005784 DAG.getIntPtrConstant(1));
5785
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005786 // Add the two halves of the long double in round-to-zero mode.
5787 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005788
5789 // We know the low half is about to be thrown away, so just use something
5790 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005792 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005793 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005794 }
Duncan Sands1607f052008-12-01 11:39:25 +00005795 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005796 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005797 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005798 }
5799}
5800
5801
Chris Lattner1a635d62006-04-14 06:01:58 +00005802//===----------------------------------------------------------------------===//
5803// Other Lowering Code
5804//===----------------------------------------------------------------------===//
5805
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005806MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005807PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005808 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005809 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005810 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5811
5812 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5813 MachineFunction *F = BB->getParent();
5814 MachineFunction::iterator It = BB;
5815 ++It;
5816
5817 unsigned dest = MI->getOperand(0).getReg();
5818 unsigned ptrA = MI->getOperand(1).getReg();
5819 unsigned ptrB = MI->getOperand(2).getReg();
5820 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005821 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005822
5823 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5824 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5825 F->insert(It, loopMBB);
5826 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005827 exitMBB->splice(exitMBB->begin(), BB,
5828 llvm::next(MachineBasicBlock::iterator(MI)),
5829 BB->end());
5830 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005831
5832 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005833 unsigned TmpReg = (!BinOpcode) ? incr :
5834 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005835 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5836 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005837
5838 // thisMBB:
5839 // ...
5840 // fallthrough --> loopMBB
5841 BB->addSuccessor(loopMBB);
5842
5843 // loopMBB:
5844 // l[wd]arx dest, ptr
5845 // add r0, dest, incr
5846 // st[wd]cx. r0, ptr
5847 // bne- loopMBB
5848 // fallthrough --> exitMBB
5849 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005850 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005851 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005852 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005853 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5854 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005855 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005856 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005857 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005858 BB->addSuccessor(loopMBB);
5859 BB->addSuccessor(exitMBB);
5860
5861 // exitMBB:
5862 // ...
5863 BB = exitMBB;
5864 return BB;
5865}
5866
5867MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005868PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005869 MachineBasicBlock *BB,
5870 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005871 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005872 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005873 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5874 // In 64 bit mode we have to use 64 bits for addresses, even though the
5875 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5876 // registers without caring whether they're 32 or 64, but here we're
5877 // doing actual arithmetic on the addresses.
5878 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005879 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005880
5881 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5882 MachineFunction *F = BB->getParent();
5883 MachineFunction::iterator It = BB;
5884 ++It;
5885
5886 unsigned dest = MI->getOperand(0).getReg();
5887 unsigned ptrA = MI->getOperand(1).getReg();
5888 unsigned ptrB = MI->getOperand(2).getReg();
5889 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005890 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005891
5892 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5893 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5894 F->insert(It, loopMBB);
5895 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005896 exitMBB->splice(exitMBB->begin(), BB,
5897 llvm::next(MachineBasicBlock::iterator(MI)),
5898 BB->end());
5899 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005900
5901 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005902 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005903 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5904 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005905 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5906 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5907 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5908 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5909 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5910 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5911 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5912 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5913 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5914 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005915 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005916 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005917 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005918
5919 // thisMBB:
5920 // ...
5921 // fallthrough --> loopMBB
5922 BB->addSuccessor(loopMBB);
5923
5924 // The 4-byte load must be aligned, while a char or short may be
5925 // anywhere in the word. Hence all this nasty bookkeeping code.
5926 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5927 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005928 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005929 // rlwinm ptr, ptr1, 0, 0, 29
5930 // slw incr2, incr, shift
5931 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5932 // slw mask, mask2, shift
5933 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005934 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005935 // add tmp, tmpDest, incr2
5936 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005937 // and tmp3, tmp, mask
5938 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005939 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005940 // bne- loopMBB
5941 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005942 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005943 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005944 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005945 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005946 .addReg(ptrA).addReg(ptrB);
5947 } else {
5948 Ptr1Reg = ptrB;
5949 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005950 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005951 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005952 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005953 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5954 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005955 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005956 .addReg(Ptr1Reg).addImm(0).addImm(61);
5957 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005958 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005959 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005960 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005961 .addReg(incr).addReg(ShiftReg);
5962 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005963 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005964 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005965 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5966 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005967 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005968 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005969 .addReg(Mask2Reg).addReg(ShiftReg);
5970
5971 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005972 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005973 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005974 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005975 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005976 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005977 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005978 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005979 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005980 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005981 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005982 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00005983 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005984 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005985 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005986 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005987 BB->addSuccessor(loopMBB);
5988 BB->addSuccessor(exitMBB);
5989
5990 // exitMBB:
5991 // ...
5992 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005993 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5994 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005995 return BB;
5996}
5997
Hal Finkel7ee74a62013-03-21 21:37:52 +00005998llvm::MachineBasicBlock*
5999PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6000 MachineBasicBlock *MBB) const {
6001 DebugLoc DL = MI->getDebugLoc();
6002 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6003
6004 MachineFunction *MF = MBB->getParent();
6005 MachineRegisterInfo &MRI = MF->getRegInfo();
6006
6007 const BasicBlock *BB = MBB->getBasicBlock();
6008 MachineFunction::iterator I = MBB;
6009 ++I;
6010
6011 // Memory Reference
6012 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6013 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6014
6015 unsigned DstReg = MI->getOperand(0).getReg();
6016 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6017 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6018 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6019 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6020
6021 MVT PVT = getPointerTy();
6022 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6023 "Invalid Pointer Size!");
6024 // For v = setjmp(buf), we generate
6025 //
6026 // thisMBB:
6027 // SjLjSetup mainMBB
6028 // bl mainMBB
6029 // v_restore = 1
6030 // b sinkMBB
6031 //
6032 // mainMBB:
6033 // buf[LabelOffset] = LR
6034 // v_main = 0
6035 //
6036 // sinkMBB:
6037 // v = phi(main, restore)
6038 //
6039
6040 MachineBasicBlock *thisMBB = MBB;
6041 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6042 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6043 MF->insert(I, mainMBB);
6044 MF->insert(I, sinkMBB);
6045
6046 MachineInstrBuilder MIB;
6047
6048 // Transfer the remainder of BB and its successor edges to sinkMBB.
6049 sinkMBB->splice(sinkMBB->begin(), MBB,
6050 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6051 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6052
6053 // Note that the structure of the jmp_buf used here is not compatible
6054 // with that used by libc, and is not designed to be. Specifically, it
6055 // stores only those 'reserved' registers that LLVM does not otherwise
6056 // understand how to spill. Also, by convention, by the time this
6057 // intrinsic is called, Clang has already stored the frame address in the
6058 // first slot of the buffer and stack address in the third. Following the
6059 // X86 target code, we'll store the jump address in the second slot. We also
6060 // need to save the TOC pointer (R2) to handle jumps between shared
6061 // libraries, and that will be stored in the fourth slot. The thread
6062 // identifier (R13) is not affected.
6063
6064 // thisMBB:
6065 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6066 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6067
6068 // Prepare IP either in reg.
6069 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6070 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6071 unsigned BufReg = MI->getOperand(1).getReg();
6072
6073 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6074 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6075 .addReg(PPC::X2)
6076 .addImm(TOCOffset / 4)
6077 .addReg(BufReg);
6078
6079 MIB.setMemRefs(MMOBegin, MMOEnd);
6080 }
6081
6082 // Setup
6083 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
6084 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6085
6086 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6087
6088 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6089 .addMBB(mainMBB);
6090 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6091
6092 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6093 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6094
6095 // mainMBB:
6096 // mainDstReg = 0
6097 MIB = BuildMI(mainMBB, DL,
6098 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6099
6100 // Store IP
6101 if (PPCSubTarget.isPPC64()) {
6102 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6103 .addReg(LabelReg)
6104 .addImm(LabelOffset / 4)
6105 .addReg(BufReg);
6106 } else {
6107 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6108 .addReg(LabelReg)
6109 .addImm(LabelOffset)
6110 .addReg(BufReg);
6111 }
6112
6113 MIB.setMemRefs(MMOBegin, MMOEnd);
6114
6115 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6116 mainMBB->addSuccessor(sinkMBB);
6117
6118 // sinkMBB:
6119 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6120 TII->get(PPC::PHI), DstReg)
6121 .addReg(mainDstReg).addMBB(mainMBB)
6122 .addReg(restoreDstReg).addMBB(thisMBB);
6123
6124 MI->eraseFromParent();
6125 return sinkMBB;
6126}
6127
6128MachineBasicBlock *
6129PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6130 MachineBasicBlock *MBB) const {
6131 DebugLoc DL = MI->getDebugLoc();
6132 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6133
6134 MachineFunction *MF = MBB->getParent();
6135 MachineRegisterInfo &MRI = MF->getRegInfo();
6136
6137 // Memory Reference
6138 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6139 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6140
6141 MVT PVT = getPointerTy();
6142 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6143 "Invalid Pointer Size!");
6144
6145 const TargetRegisterClass *RC =
6146 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6147 unsigned Tmp = MRI.createVirtualRegister(RC);
6148 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6149 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6150 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6151
6152 MachineInstrBuilder MIB;
6153
6154 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6155 const int64_t SPOffset = 2 * PVT.getStoreSize();
6156 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6157
6158 unsigned BufReg = MI->getOperand(0).getReg();
6159
6160 // Reload FP (the jumped-to function may not have had a
6161 // frame pointer, and if so, then its r31 will be restored
6162 // as necessary).
6163 if (PVT == MVT::i64) {
6164 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6165 .addImm(0)
6166 .addReg(BufReg);
6167 } else {
6168 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6169 .addImm(0)
6170 .addReg(BufReg);
6171 }
6172 MIB.setMemRefs(MMOBegin, MMOEnd);
6173
6174 // Reload IP
6175 if (PVT == MVT::i64) {
6176 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6177 .addImm(LabelOffset / 4)
6178 .addReg(BufReg);
6179 } else {
6180 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6181 .addImm(LabelOffset)
6182 .addReg(BufReg);
6183 }
6184 MIB.setMemRefs(MMOBegin, MMOEnd);
6185
6186 // Reload SP
6187 if (PVT == MVT::i64) {
6188 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6189 .addImm(SPOffset / 4)
6190 .addReg(BufReg);
6191 } else {
6192 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6193 .addImm(SPOffset)
6194 .addReg(BufReg);
6195 }
6196 MIB.setMemRefs(MMOBegin, MMOEnd);
6197
6198 // FIXME: When we also support base pointers, that register must also be
6199 // restored here.
6200
6201 // Reload TOC
6202 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6203 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6204 .addImm(TOCOffset / 4)
6205 .addReg(BufReg);
6206
6207 MIB.setMemRefs(MMOBegin, MMOEnd);
6208 }
6209
6210 // Jump
6211 BuildMI(*MBB, MI, DL,
6212 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6213 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6214
6215 MI->eraseFromParent();
6216 return MBB;
6217}
6218
Dale Johannesen97efa362008-08-28 17:53:09 +00006219MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006220PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006221 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006222 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6223 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6224 return emitEHSjLjSetJmp(MI, BB);
6225 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6226 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6227 return emitEHSjLjLongJmp(MI, BB);
6228 }
6229
Evan Chengc0f64ff2006-11-27 23:37:22 +00006230 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006231
6232 // To "insert" these instructions we actually have to insert their
6233 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006234 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006235 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006236 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006237
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006238 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006239
Hal Finkel009f7af2012-06-22 23:10:08 +00006240 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6241 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6242 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6243 PPC::ISEL8 : PPC::ISEL;
6244 unsigned SelectPred = MI->getOperand(4).getImm();
6245 DebugLoc dl = MI->getDebugLoc();
6246
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006247 unsigned SubIdx;
6248 bool SwapOps;
6249 switch (SelectPred) {
6250 default: llvm_unreachable("invalid predicate for isel");
6251 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
6252 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
6253 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
6254 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
6255 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
6256 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
6257 case PPC::PRED_UN: SubIdx = PPC::sub_un; SwapOps = false; break;
6258 case PPC::PRED_NU: SubIdx = PPC::sub_un; SwapOps = true; break;
Hal Finkel009f7af2012-06-22 23:10:08 +00006259 }
6260
6261 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006262 .addReg(MI->getOperand(SwapOps? 3 : 2).getReg())
6263 .addReg(MI->getOperand(SwapOps? 2 : 3).getReg())
6264 .addReg(MI->getOperand(1).getReg(), 0, SubIdx);
Hal Finkel009f7af2012-06-22 23:10:08 +00006265 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6266 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6267 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6268 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6269 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6270
Evan Cheng53301922008-07-12 02:23:19 +00006271
6272 // The incoming instruction knows the destination vreg to set, the
6273 // condition code register to branch on, the true/false values to
6274 // select between, and a branch opcode to use.
6275
6276 // thisMBB:
6277 // ...
6278 // TrueVal = ...
6279 // cmpTY ccX, r1, r2
6280 // bCC copy1MBB
6281 // fallthrough --> copy0MBB
6282 MachineBasicBlock *thisMBB = BB;
6283 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6284 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6285 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006286 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006287 F->insert(It, copy0MBB);
6288 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006289
6290 // Transfer the remainder of BB and its successor edges to sinkMBB.
6291 sinkMBB->splice(sinkMBB->begin(), BB,
6292 llvm::next(MachineBasicBlock::iterator(MI)),
6293 BB->end());
6294 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6295
Evan Cheng53301922008-07-12 02:23:19 +00006296 // Next, add the true and fallthrough blocks as its successors.
6297 BB->addSuccessor(copy0MBB);
6298 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006299
Dan Gohman14152b42010-07-06 20:24:04 +00006300 BuildMI(BB, dl, TII->get(PPC::BCC))
6301 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6302
Evan Cheng53301922008-07-12 02:23:19 +00006303 // copy0MBB:
6304 // %FalseValue = ...
6305 // # fallthrough to sinkMBB
6306 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006307
Evan Cheng53301922008-07-12 02:23:19 +00006308 // Update machine-CFG edges
6309 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006310
Evan Cheng53301922008-07-12 02:23:19 +00006311 // sinkMBB:
6312 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6313 // ...
6314 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006315 BuildMI(*BB, BB->begin(), dl,
6316 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006317 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6318 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6319 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006320 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6321 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6322 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6323 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006324 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6325 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6326 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6327 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006328
6329 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6330 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6331 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6332 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006333 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6334 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6335 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6336 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006337
6338 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6339 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6340 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6341 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006342 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6343 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6344 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6345 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006346
6347 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6348 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6349 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6350 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006351 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6352 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6353 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6354 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006355
6356 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006357 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006358 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006359 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006360 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006361 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006362 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006363 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006364
6365 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6366 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6367 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6368 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006369 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6370 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6371 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6372 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006373
Dale Johannesen0e55f062008-08-29 18:29:46 +00006374 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6375 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6376 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6377 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6378 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6379 BB = EmitAtomicBinary(MI, BB, false, 0);
6380 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6381 BB = EmitAtomicBinary(MI, BB, true, 0);
6382
Evan Cheng53301922008-07-12 02:23:19 +00006383 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6384 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6385 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6386
6387 unsigned dest = MI->getOperand(0).getReg();
6388 unsigned ptrA = MI->getOperand(1).getReg();
6389 unsigned ptrB = MI->getOperand(2).getReg();
6390 unsigned oldval = MI->getOperand(3).getReg();
6391 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006392 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006393
Dale Johannesen65e39732008-08-25 18:53:26 +00006394 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6395 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6396 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006397 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006398 F->insert(It, loop1MBB);
6399 F->insert(It, loop2MBB);
6400 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006401 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006402 exitMBB->splice(exitMBB->begin(), BB,
6403 llvm::next(MachineBasicBlock::iterator(MI)),
6404 BB->end());
6405 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006406
6407 // thisMBB:
6408 // ...
6409 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006410 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006411
Dale Johannesen65e39732008-08-25 18:53:26 +00006412 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006413 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006414 // cmp[wd] dest, oldval
6415 // bne- midMBB
6416 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006417 // st[wd]cx. newval, ptr
6418 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006419 // b exitBB
6420 // midMBB:
6421 // st[wd]cx. dest, ptr
6422 // exitBB:
6423 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006424 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006425 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006426 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006427 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006428 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006429 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6430 BB->addSuccessor(loop2MBB);
6431 BB->addSuccessor(midMBB);
6432
6433 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006434 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006435 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006436 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006437 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006438 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006439 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006440 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006441
Dale Johannesen65e39732008-08-25 18:53:26 +00006442 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006443 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006444 .addReg(dest).addReg(ptrA).addReg(ptrB);
6445 BB->addSuccessor(exitMBB);
6446
Evan Cheng53301922008-07-12 02:23:19 +00006447 // exitMBB:
6448 // ...
6449 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006450 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6451 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6452 // We must use 64-bit registers for addresses when targeting 64-bit,
6453 // since we're actually doing arithmetic on them. Other registers
6454 // can be 32-bit.
6455 bool is64bit = PPCSubTarget.isPPC64();
6456 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6457
6458 unsigned dest = MI->getOperand(0).getReg();
6459 unsigned ptrA = MI->getOperand(1).getReg();
6460 unsigned ptrB = MI->getOperand(2).getReg();
6461 unsigned oldval = MI->getOperand(3).getReg();
6462 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006463 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006464
6465 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6466 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6467 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6468 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6469 F->insert(It, loop1MBB);
6470 F->insert(It, loop2MBB);
6471 F->insert(It, midMBB);
6472 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006473 exitMBB->splice(exitMBB->begin(), BB,
6474 llvm::next(MachineBasicBlock::iterator(MI)),
6475 BB->end());
6476 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006477
6478 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006479 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006480 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6481 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006482 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6483 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6484 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6485 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6486 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6487 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6488 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6489 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6490 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6491 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6492 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6493 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6494 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6495 unsigned Ptr1Reg;
6496 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006497 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006498 // thisMBB:
6499 // ...
6500 // fallthrough --> loopMBB
6501 BB->addSuccessor(loop1MBB);
6502
6503 // The 4-byte load must be aligned, while a char or short may be
6504 // anywhere in the word. Hence all this nasty bookkeeping code.
6505 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6506 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006507 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006508 // rlwinm ptr, ptr1, 0, 0, 29
6509 // slw newval2, newval, shift
6510 // slw oldval2, oldval,shift
6511 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6512 // slw mask, mask2, shift
6513 // and newval3, newval2, mask
6514 // and oldval3, oldval2, mask
6515 // loop1MBB:
6516 // lwarx tmpDest, ptr
6517 // and tmp, tmpDest, mask
6518 // cmpw tmp, oldval3
6519 // bne- midMBB
6520 // loop2MBB:
6521 // andc tmp2, tmpDest, mask
6522 // or tmp4, tmp2, newval3
6523 // stwcx. tmp4, ptr
6524 // bne- loop1MBB
6525 // b exitBB
6526 // midMBB:
6527 // stwcx. tmpDest, ptr
6528 // exitBB:
6529 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006530 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006531 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006532 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006533 .addReg(ptrA).addReg(ptrB);
6534 } else {
6535 Ptr1Reg = ptrB;
6536 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006537 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006538 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006539 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006540 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6541 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006542 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006543 .addReg(Ptr1Reg).addImm(0).addImm(61);
6544 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006545 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006546 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006547 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006548 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006549 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006550 .addReg(oldval).addReg(ShiftReg);
6551 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006552 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006553 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006554 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6555 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6556 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006557 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006558 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006559 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006560 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006561 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006562 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006563 .addReg(OldVal2Reg).addReg(MaskReg);
6564
6565 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006566 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006567 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006568 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6569 .addReg(TmpDestReg).addReg(MaskReg);
6570 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006571 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006572 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006573 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6574 BB->addSuccessor(loop2MBB);
6575 BB->addSuccessor(midMBB);
6576
6577 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006578 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6579 .addReg(TmpDestReg).addReg(MaskReg);
6580 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6581 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6582 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006583 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006584 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006585 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006586 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006587 BB->addSuccessor(loop1MBB);
6588 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006589
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006590 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006591 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006592 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006593 BB->addSuccessor(exitMBB);
6594
6595 // exitMBB:
6596 // ...
6597 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006598 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6599 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006600 } else if (MI->getOpcode() == PPC::FADDrtz) {
6601 // This pseudo performs an FADD with rounding mode temporarily forced
6602 // to round-to-zero. We emit this via custom inserter since the FPSCR
6603 // is not modeled at the SelectionDAG level.
6604 unsigned Dest = MI->getOperand(0).getReg();
6605 unsigned Src1 = MI->getOperand(1).getReg();
6606 unsigned Src2 = MI->getOperand(2).getReg();
6607 DebugLoc dl = MI->getDebugLoc();
6608
6609 MachineRegisterInfo &RegInfo = F->getRegInfo();
6610 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6611
6612 // Save FPSCR value.
6613 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6614
6615 // Set rounding mode to round-to-zero.
6616 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6617 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6618
6619 // Perform addition.
6620 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6621
6622 // Restore FPSCR value.
6623 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006624 } else if (MI->getOpcode() == PPC::FRINDrint ||
6625 MI->getOpcode() == PPC::FRINSrint) {
6626 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6627 unsigned Dest = MI->getOperand(0).getReg();
6628 unsigned Src = MI->getOperand(1).getReg();
6629 DebugLoc dl = MI->getDebugLoc();
6630
6631 MachineRegisterInfo &RegInfo = F->getRegInfo();
6632 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6633
6634 // Perform the rounding.
6635 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6636 .addReg(Src);
6637
6638 // Compare the results.
6639 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6640 .addReg(Dest).addReg(Src);
6641
6642 // If the results were not equal, then set the FPSCR XX bit.
6643 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6644 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6645 F->insert(It, midMBB);
6646 F->insert(It, exitMBB);
6647 exitMBB->splice(exitMBB->begin(), BB,
6648 llvm::next(MachineBasicBlock::iterator(MI)),
6649 BB->end());
6650 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6651
6652 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6653 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6654
6655 BB->addSuccessor(midMBB);
6656 BB->addSuccessor(exitMBB);
6657
6658 BB = midMBB;
6659
6660 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6661 // the FI bit here because that will not automatically set XX also,
6662 // and XX is what libm interprets as the FE_INEXACT flag.
6663 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6664 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6665
6666 BB->addSuccessor(exitMBB);
6667
6668 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006669 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006670 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006671 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006672
Dan Gohman14152b42010-07-06 20:24:04 +00006673 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006674 return BB;
6675}
6676
Chris Lattner1a635d62006-04-14 06:01:58 +00006677//===----------------------------------------------------------------------===//
6678// Target Optimization Hooks
6679//===----------------------------------------------------------------------===//
6680
Hal Finkel63c32a72013-04-03 17:44:56 +00006681SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6682 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006683 if (DCI.isAfterLegalizeVectorOps())
6684 return SDValue();
6685
Hal Finkel63c32a72013-04-03 17:44:56 +00006686 EVT VT = Op.getValueType();
6687
6688 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6689 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6690 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006691
6692 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6693 // For the reciprocal, we need to find the zero of the function:
6694 // F(X) = A X - 1 [which has a zero at X = 1/A]
6695 // =>
6696 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6697 // does not require additional intermediate precision]
6698
6699 // Convergence is quadratic, so we essentially double the number of digits
6700 // correct after every iteration. The minimum architected relative
6701 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6702 // 23 digits and double has 52 digits.
6703 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006704 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006705 ++Iterations;
6706
6707 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006708 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006709
6710 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006711 DAG.getConstantFP(1.0, VT.getScalarType());
6712 if (VT.isVector()) {
6713 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006714 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006715 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006716 FPOne, FPOne, FPOne, FPOne);
6717 }
6718
Hal Finkel63c32a72013-04-03 17:44:56 +00006719 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006720 DCI.AddToWorklist(Est.getNode());
6721
6722 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6723 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006724 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006725 DCI.AddToWorklist(NewEst.getNode());
6726
Hal Finkel63c32a72013-04-03 17:44:56 +00006727 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006728 DCI.AddToWorklist(NewEst.getNode());
6729
Hal Finkel63c32a72013-04-03 17:44:56 +00006730 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006731 DCI.AddToWorklist(NewEst.getNode());
6732
Hal Finkel63c32a72013-04-03 17:44:56 +00006733 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006734 DCI.AddToWorklist(Est.getNode());
6735 }
6736
6737 return Est;
6738 }
6739
6740 return SDValue();
6741}
6742
Hal Finkel63c32a72013-04-03 17:44:56 +00006743SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006744 DAGCombinerInfo &DCI) const {
6745 if (DCI.isAfterLegalizeVectorOps())
6746 return SDValue();
6747
Hal Finkel63c32a72013-04-03 17:44:56 +00006748 EVT VT = Op.getValueType();
6749
6750 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6751 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6752 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006753
6754 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6755 // For the reciprocal sqrt, we need to find the zero of the function:
6756 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6757 // =>
6758 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6759 // As a result, we precompute A/2 prior to the iteration loop.
6760
6761 // Convergence is quadratic, so we essentially double the number of digits
6762 // correct after every iteration. The minimum architected relative
6763 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6764 // 23 digits and double has 52 digits.
6765 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006766 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006767 ++Iterations;
6768
6769 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006770 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006771
Hal Finkel63c32a72013-04-03 17:44:56 +00006772 SDValue FPThreeHalves =
6773 DAG.getConstantFP(1.5, VT.getScalarType());
6774 if (VT.isVector()) {
6775 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006776 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006777 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6778 FPThreeHalves, FPThreeHalves,
6779 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006780 }
6781
Hal Finkel63c32a72013-04-03 17:44:56 +00006782 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006783 DCI.AddToWorklist(Est.getNode());
6784
6785 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6786 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006787 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006788 DCI.AddToWorklist(HalfArg.getNode());
6789
Hal Finkel63c32a72013-04-03 17:44:56 +00006790 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006791 DCI.AddToWorklist(HalfArg.getNode());
6792
6793 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6794 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006795 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006796 DCI.AddToWorklist(NewEst.getNode());
6797
Hal Finkel63c32a72013-04-03 17:44:56 +00006798 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006799 DCI.AddToWorklist(NewEst.getNode());
6800
Hal Finkel63c32a72013-04-03 17:44:56 +00006801 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006802 DCI.AddToWorklist(NewEst.getNode());
6803
Hal Finkel63c32a72013-04-03 17:44:56 +00006804 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006805 DCI.AddToWorklist(Est.getNode());
6806 }
6807
6808 return Est;
6809 }
6810
6811 return SDValue();
6812}
6813
Duncan Sands25cf2272008-11-24 14:53:14 +00006814SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6815 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006816 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006817 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006818 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006819 switch (N->getOpcode()) {
6820 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006821 case PPCISD::SHL:
6822 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006823 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006824 return N->getOperand(0);
6825 }
6826 break;
6827 case PPCISD::SRL:
6828 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006829 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006830 return N->getOperand(0);
6831 }
6832 break;
6833 case PPCISD::SRA:
6834 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006835 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006836 C->isAllOnesValue()) // -1 >>s V -> -1.
6837 return N->getOperand(0);
6838 }
6839 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006840 case ISD::FDIV: {
6841 assert(TM.Options.UnsafeFPMath &&
6842 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006843
Hal Finkel827307b2013-04-03 04:01:11 +00006844 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006845 SDValue RV =
6846 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006847 if (RV.getNode() != 0) {
6848 DCI.AddToWorklist(RV.getNode());
6849 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6850 N->getOperand(0), RV);
6851 }
6852 }
6853
Hal Finkel63c32a72013-04-03 17:44:56 +00006854 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006855 if (RV.getNode() != 0) {
6856 DCI.AddToWorklist(RV.getNode());
6857 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6858 N->getOperand(0), RV);
6859 }
6860
6861 }
6862 break;
6863 case ISD::FSQRT: {
6864 assert(TM.Options.UnsafeFPMath &&
6865 "Reciprocal estimates require UnsafeFPMath");
6866
6867 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6868 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00006869 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006870 if (RV.getNode() != 0) {
6871 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00006872 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006873 if (RV.getNode() != 0)
6874 return RV;
6875 }
6876
6877 }
6878 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006879 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006880 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006881 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6882 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6883 // We allow the src/dst to be either f32/f64, but the intermediate
6884 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006885 if (N->getOperand(0).getValueType() == MVT::i64 &&
6886 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006887 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006888 if (Val.getValueType() == MVT::f32) {
6889 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006890 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006892
Owen Anderson825b72b2009-08-11 20:47:22 +00006893 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006894 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006895 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006896 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 if (N->getValueType(0) == MVT::f32) {
6898 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006899 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006900 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006901 }
6902 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006903 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006904 // If the intermediate type is i32, we can avoid the load/store here
6905 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006906 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006907 }
6908 }
6909 break;
Chris Lattner51269842006-03-01 05:50:56 +00006910 case ISD::STORE:
6911 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6912 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006913 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006914 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 N->getOperand(1).getValueType() == MVT::i32 &&
6916 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006917 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006918 if (Val.getValueType() == MVT::f32) {
6919 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006920 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006921 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006922 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006923 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006924
Hal Finkelf170cc92013-04-01 15:37:53 +00006925 SDValue Ops[] = {
6926 N->getOperand(0), Val, N->getOperand(2),
6927 DAG.getValueType(N->getOperand(1).getValueType())
6928 };
6929
6930 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
6931 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
6932 cast<StoreSDNode>(N)->getMemoryVT(),
6933 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00006934 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006935 return Val;
6936 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006937
Chris Lattnerd9989382006-07-10 20:56:58 +00006938 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006939 if (cast<StoreSDNode>(N)->isUnindexed() &&
6940 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006941 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006942 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006943 N->getOperand(1).getValueType() == MVT::i16 ||
6944 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006945 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006946 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006947 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006948 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006949 if (BSwapOp.getValueType() == MVT::i16)
6950 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006951
Dan Gohmanc76909a2009-09-25 20:36:54 +00006952 SDValue Ops[] = {
6953 N->getOperand(0), BSwapOp, N->getOperand(2),
6954 DAG.getValueType(N->getOperand(1).getValueType())
6955 };
6956 return
6957 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6958 Ops, array_lengthof(Ops),
6959 cast<StoreSDNode>(N)->getMemoryVT(),
6960 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006961 }
6962 break;
6963 case ISD::BSWAP:
6964 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006965 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006966 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006967 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
6968 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006969 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006970 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006971 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006972 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006973 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006974 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006975 LD->getChain(), // Chain
6976 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006977 DAG.getValueType(N->getValueType(0)) // VT
6978 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006979 SDValue BSLoad =
6980 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00006981 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
6982 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00006983 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006984
Scott Michelfdc40a02009-02-17 22:15:04 +00006985 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006986 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 if (N->getValueType(0) == MVT::i16)
6988 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006989
Chris Lattnerd9989382006-07-10 20:56:58 +00006990 // First, combine the bswap away. This makes the value produced by the
6991 // load dead.
6992 DCI.CombineTo(N, ResVal);
6993
6994 // Next, combine the load away, we give it a bogus result value but a real
6995 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006996 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006997
Chris Lattnerd9989382006-07-10 20:56:58 +00006998 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006999 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007000 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007001
Chris Lattner51269842006-03-01 05:50:56 +00007002 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007003 case PPCISD::VCMP: {
7004 // If a VCMPo node already exists with exactly the same operands as this
7005 // node, use its result instead of this node (VCMPo computes both a CR6 and
7006 // a normal output).
7007 //
7008 if (!N->getOperand(0).hasOneUse() &&
7009 !N->getOperand(1).hasOneUse() &&
7010 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007011
Chris Lattner4468c222006-03-31 06:02:07 +00007012 // Scan all of the users of the LHS, looking for VCMPo's that match.
7013 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007014
Gabor Greifba36cb52008-08-28 21:40:38 +00007015 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007016 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7017 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007018 if (UI->getOpcode() == PPCISD::VCMPo &&
7019 UI->getOperand(1) == N->getOperand(1) &&
7020 UI->getOperand(2) == N->getOperand(2) &&
7021 UI->getOperand(0) == N->getOperand(0)) {
7022 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007023 break;
7024 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007025
Chris Lattner00901202006-04-18 18:28:22 +00007026 // If there is no VCMPo node, or if the flag value has a single use, don't
7027 // transform this.
7028 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7029 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007030
7031 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007032 // chain, this transformation is more complex. Note that multiple things
7033 // could use the value result, which we should ignore.
7034 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007035 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007036 FlagUser == 0; ++UI) {
7037 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007038 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007039 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007040 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007041 FlagUser = User;
7042 break;
7043 }
7044 }
7045 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007046
Chris Lattner00901202006-04-18 18:28:22 +00007047 // If the user is a MFCR instruction, we know this is safe. Otherwise we
7048 // give up for right now.
7049 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00007050 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007051 }
7052 break;
7053 }
Chris Lattner90564f22006-04-18 17:59:36 +00007054 case ISD::BR_CC: {
7055 // If this is a branch on an altivec predicate comparison, lower this so
7056 // that we don't have to do a MFCR: instead, branch directly on CR6. This
7057 // lowering is done pre-legalize, because the legalizer lowers the predicate
7058 // compare down to code that is difficult to reassemble.
7059 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007060 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00007061 int CompareOpc;
7062 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007063
Chris Lattner90564f22006-04-18 17:59:36 +00007064 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7065 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7066 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7067 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007068
Chris Lattner90564f22006-04-18 17:59:36 +00007069 // If this is a comparison against something other than 0/1, then we know
7070 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007071 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007072 if (Val != 0 && Val != 1) {
7073 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7074 return N->getOperand(0);
7075 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007076 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007077 N->getOperand(0), N->getOperand(4));
7078 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007079
Chris Lattner90564f22006-04-18 17:59:36 +00007080 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007081
Chris Lattner90564f22006-04-18 17:59:36 +00007082 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007083 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007084 LHS.getOperand(2), // LHS of compare
7085 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007086 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007087 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007088 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007089 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007090
Chris Lattner90564f22006-04-18 17:59:36 +00007091 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007092 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007093 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007094 default: // Can't happen, don't crash on invalid number though.
7095 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007096 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007097 break;
7098 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007099 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007100 break;
7101 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007102 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007103 break;
7104 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007105 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007106 break;
7107 }
7108
Owen Anderson825b72b2009-08-11 20:47:22 +00007109 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7110 DAG.getConstant(CompOpc, MVT::i32),
7111 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007112 N->getOperand(4), CompNode.getValue(1));
7113 }
7114 break;
7115 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007117
Dan Gohman475871a2008-07-27 21:46:04 +00007118 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007119}
7120
Chris Lattner1a635d62006-04-14 06:01:58 +00007121//===----------------------------------------------------------------------===//
7122// Inline Assembly Support
7123//===----------------------------------------------------------------------===//
7124
Dan Gohman475871a2008-07-27 21:46:04 +00007125void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007126 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007127 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007128 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007129 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007130 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007131 switch (Op.getOpcode()) {
7132 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007133 case PPCISD::LBRX: {
7134 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007135 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007136 KnownZero = 0xFFFF0000;
7137 break;
7138 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007139 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007140 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007141 default: break;
7142 case Intrinsic::ppc_altivec_vcmpbfp_p:
7143 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7144 case Intrinsic::ppc_altivec_vcmpequb_p:
7145 case Intrinsic::ppc_altivec_vcmpequh_p:
7146 case Intrinsic::ppc_altivec_vcmpequw_p:
7147 case Intrinsic::ppc_altivec_vcmpgefp_p:
7148 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7149 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7150 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7151 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7152 case Intrinsic::ppc_altivec_vcmpgtub_p:
7153 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7154 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7155 KnownZero = ~1U; // All bits but the low one are known to be zero.
7156 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007157 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007158 }
7159 }
7160}
7161
7162
Chris Lattner4234f572007-03-25 02:14:49 +00007163/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007164/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007165PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007166PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7167 if (Constraint.size() == 1) {
7168 switch (Constraint[0]) {
7169 default: break;
7170 case 'b':
7171 case 'r':
7172 case 'f':
7173 case 'v':
7174 case 'y':
7175 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007176 case 'Z':
7177 // FIXME: While Z does indicate a memory constraint, it specifically
7178 // indicates an r+r address (used in conjunction with the 'y' modifier
7179 // in the replacement string). Currently, we're forcing the base
7180 // register to be r0 in the asm printer (which is interpreted as zero)
7181 // and forming the complete address in the second register. This is
7182 // suboptimal.
7183 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007184 }
7185 }
7186 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007187}
7188
John Thompson44ab89e2010-10-29 17:29:13 +00007189/// Examine constraint type and operand type and determine a weight value.
7190/// This object must already have been set up with the operand type
7191/// and the current alternative constraint selected.
7192TargetLowering::ConstraintWeight
7193PPCTargetLowering::getSingleConstraintMatchWeight(
7194 AsmOperandInfo &info, const char *constraint) const {
7195 ConstraintWeight weight = CW_Invalid;
7196 Value *CallOperandVal = info.CallOperandVal;
7197 // If we don't have a value, we can't do a match,
7198 // but allow it at the lowest weight.
7199 if (CallOperandVal == NULL)
7200 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007201 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007202 // Look at the constraint type.
7203 switch (*constraint) {
7204 default:
7205 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7206 break;
7207 case 'b':
7208 if (type->isIntegerTy())
7209 weight = CW_Register;
7210 break;
7211 case 'f':
7212 if (type->isFloatTy())
7213 weight = CW_Register;
7214 break;
7215 case 'd':
7216 if (type->isDoubleTy())
7217 weight = CW_Register;
7218 break;
7219 case 'v':
7220 if (type->isVectorTy())
7221 weight = CW_Register;
7222 break;
7223 case 'y':
7224 weight = CW_Register;
7225 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007226 case 'Z':
7227 weight = CW_Memory;
7228 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007229 }
7230 return weight;
7231}
7232
Scott Michelfdc40a02009-02-17 22:15:04 +00007233std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007234PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007235 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007236 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007237 // GCC RS6000 Constraint Letters
7238 switch (Constraint[0]) {
7239 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007240 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7241 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7242 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007243 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007245 return std::make_pair(0U, &PPC::G8RCRegClass);
7246 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007247 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007248 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007249 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007250 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007251 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007252 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007253 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007254 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007255 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007256 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007257 }
7258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007259
Chris Lattner331d1bc2006-11-02 01:44:04 +00007260 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007261}
Chris Lattner763317d2006-02-07 00:47:13 +00007262
Chris Lattner331d1bc2006-11-02 01:44:04 +00007263
Chris Lattner48884cd2007-08-25 00:47:38 +00007264/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007265/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007266void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007267 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007268 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007269 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007270 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007271
Eric Christopher100c8332011-06-02 23:16:42 +00007272 // Only support length 1 constraints.
7273 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007274
Eric Christopher100c8332011-06-02 23:16:42 +00007275 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007276 switch (Letter) {
7277 default: break;
7278 case 'I':
7279 case 'J':
7280 case 'K':
7281 case 'L':
7282 case 'M':
7283 case 'N':
7284 case 'O':
7285 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007286 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007287 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007288 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007289 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007290 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007291 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007292 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007293 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007294 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007295 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7296 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007297 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007298 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007299 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007300 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007301 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007302 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007303 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007304 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007305 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007306 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007307 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007308 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007309 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007310 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007311 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007312 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007313 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007314 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007315 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007316 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007317 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007318 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007319 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007320 }
7321 break;
7322 }
7323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007324
Gabor Greifba36cb52008-08-28 21:40:38 +00007325 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007326 Ops.push_back(Result);
7327 return;
7328 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007329
Chris Lattner763317d2006-02-07 00:47:13 +00007330 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007331 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007332}
Evan Chengc4c62572006-03-13 23:20:37 +00007333
Chris Lattnerc9addb72007-03-30 23:15:24 +00007334// isLegalAddressingMode - Return true if the addressing mode represented
7335// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007336bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007337 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007338 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007339
Chris Lattnerc9addb72007-03-30 23:15:24 +00007340 // PPC allows a sign-extended 16-bit immediate field.
7341 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7342 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007343
Chris Lattnerc9addb72007-03-30 23:15:24 +00007344 // No global is ever allowed as a base.
7345 if (AM.BaseGV)
7346 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007347
7348 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007349 switch (AM.Scale) {
7350 case 0: // "r+i" or just "i", depending on HasBaseReg.
7351 break;
7352 case 1:
7353 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7354 return false;
7355 // Otherwise we have r+r or r+i.
7356 break;
7357 case 2:
7358 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7359 return false;
7360 // Allow 2*r as r+r.
7361 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007362 default:
7363 // No other scales are supported.
7364 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007365 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007366
Chris Lattnerc9addb72007-03-30 23:15:24 +00007367 return true;
7368}
7369
Evan Chengc4c62572006-03-13 23:20:37 +00007370/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007371/// as the offset of the target addressing mode for load / store of the
7372/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007373bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007374 // PPC allows a sign-extended 16-bit immediate field.
7375 return (V > -(1 << 16) && V < (1 << 16)-1);
7376}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007377
Craig Topperc89c7442012-03-27 07:21:54 +00007378bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007379 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007380}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007381
Dan Gohmand858e902010-04-17 15:26:15 +00007382SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7383 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007384 MachineFunction &MF = DAG.getMachineFunction();
7385 MachineFrameInfo *MFI = MF.getFrameInfo();
7386 MFI->setReturnAddressIsTaken(true);
7387
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007388 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007389 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007390
Dale Johannesen08673d22010-05-03 22:59:34 +00007391 // Make sure the function does not optimize away the store of the RA to
7392 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007393 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007394 FuncInfo->setLRStoreRequired();
7395 bool isPPC64 = PPCSubTarget.isPPC64();
7396 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7397
7398 if (Depth > 0) {
7399 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7400 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007401
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007402 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007403 isPPC64? MVT::i64 : MVT::i32);
7404 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7405 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7406 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007407 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007408 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007409
Chris Lattner3fc027d2007-12-08 06:59:59 +00007410 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007411 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007412 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007413 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007414}
7415
Dan Gohmand858e902010-04-17 15:26:15 +00007416SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7417 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007418 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007419 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007420
Owen Andersone50ed302009-08-10 22:56:29 +00007421 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007423
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007424 MachineFunction &MF = DAG.getMachineFunction();
7425 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007426 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007427
7428 // Naked functions never have a frame pointer, and so we use r1. For all
7429 // other functions, this decision must be delayed until during PEI.
7430 unsigned FrameReg;
7431 if (MF.getFunction()->getAttributes().hasAttribute(
7432 AttributeSet::FunctionIndex, Attribute::Naked))
7433 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7434 else
7435 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7436
Dale Johannesen08673d22010-05-03 22:59:34 +00007437 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7438 PtrVT);
7439 while (Depth--)
7440 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007441 FrameAddr, MachinePointerInfo(), false, false,
7442 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007443 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007444}
Dan Gohman54aeea32008-10-21 03:41:46 +00007445
7446bool
7447PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7448 // The PowerPC target isn't yet aware of offsets.
7449 return false;
7450}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007451
Evan Cheng42642d02010-04-01 20:10:42 +00007452/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007453/// and store operations as a result of memset, memcpy, and memmove
7454/// lowering. If DstAlign is zero that means it's safe to destination
7455/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7456/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007457/// probably because the source does not need to be loaded. If 'IsMemset' is
7458/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7459/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7460/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007461/// It returns EVT::Other if the type should be determined using generic
7462/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007463EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7464 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007465 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007466 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007467 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007468 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007469 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007470 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007471 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007472 }
7473}
Hal Finkel3f31d492012-04-01 19:23:08 +00007474
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007475bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7476 bool *Fast) const {
7477 if (DisablePPCUnaligned)
7478 return false;
7479
7480 // PowerPC supports unaligned memory access for simple non-vector types.
7481 // Although accessing unaligned addresses is not as efficient as accessing
7482 // aligned addresses, it is generally more efficient than manual expansion,
7483 // and generally only traps for software emulation when crossing page
7484 // boundaries.
7485
7486 if (!VT.isSimple())
7487 return false;
7488
7489 if (VT.getSimpleVT().isVector())
7490 return false;
7491
7492 if (VT == MVT::ppcf128)
7493 return false;
7494
7495 if (Fast)
7496 *Fast = true;
7497
7498 return true;
7499}
7500
Hal Finkel070b8db2012-06-22 00:49:52 +00007501/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7502/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7503/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7504/// is expanded to mul + add.
7505bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7506 if (!VT.isSimple())
7507 return false;
7508
7509 switch (VT.getSimpleVT().SimpleTy) {
7510 case MVT::f32:
7511 case MVT::f64:
7512 case MVT::v4f32:
7513 return true;
7514 default:
7515 break;
7516 }
7517
7518 return false;
7519}
7520
Hal Finkel3f31d492012-04-01 19:23:08 +00007521Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007522 if (DisableILPPref)
7523 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007524
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007525 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007526}
7527