Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1 | //===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the PowerPC 64-bit instructions. These patterns are used |
| 11 | // both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// |
| 16 | // 64-bit operands. |
| 17 | // |
| 18 | def symbolHi64 : Operand<i64> { |
| 19 | let PrintMethod = "printSymbolHi"; |
| 20 | } |
| 21 | def symbolLo64 : Operand<i64> { |
| 22 | let PrintMethod = "printSymbolLo"; |
| 23 | } |
| 24 | |
| 25 | |
| 26 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 27 | |
| 28 | //===----------------------------------------------------------------------===// |
| 29 | // Fixed point instructions. |
| 30 | // |
| 31 | |
| 32 | let PPC970_Unit = 1 in { // FXU Operations. |
| 33 | |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 34 | def LI8 : DForm_2_r0<14, (ops G8RC:$rD, symbolLo64:$imm), |
| 35 | "li $rD, $imm", IntGeneral, |
| 36 | [(set G8RC:$rD, immSExt16:$imm)]>; |
| 37 | def LIS8 : DForm_2_r0<15, (ops G8RC:$rD, symbolHi64:$imm), |
| 38 | "lis $rD, $imm", IntGeneral, |
| 39 | [(set G8RC:$rD, imm16Shifted:$imm)]>; |
| 40 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 41 | def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
| 42 | "or $rA, $rS, $rB", IntGeneral, |
| 43 | [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>; |
| 44 | def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB), |
| 45 | "or $rA, $rS, $rB", IntGeneral, |
| 46 | []>; |
| 47 | def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB), |
| 48 | "or $rA, $rS, $rB", IntGeneral, |
| 49 | []>; |
| 50 | |
| 51 | def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 52 | "add $rT, $rA, $rB", IntGeneral, |
| 53 | [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 54 | def ADDIS8 : DForm_2<15, (ops G8RC:$rD, G8RC:$rA, symbolHi64:$imm), |
| 55 | "addis $rD, $rA, $imm", IntGeneral, |
| 56 | [(set G8RC:$rD, (add G8RC:$rA, imm16Shifted:$imm))]>; |
| 57 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 58 | def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 59 | "mulhd $rT, $rA, $rB", IntMulHW, |
| 60 | [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>; |
| 61 | def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 62 | "mulhdu $rT, $rA, $rB", IntMulHWU, |
| 63 | [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>; |
| 64 | |
| 65 | def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
| 66 | "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64; |
| 67 | |
| 68 | def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
| 69 | "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64; |
| 70 | def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
| 71 | "cmpd $crD, $rA, $rB", IntCompare>, isPPC64; |
| 72 | def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
| 73 | "cmpld $crD, $rA, $rB", IntCompare>, isPPC64; |
| 74 | |
| 75 | def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
| 76 | "sld $rA, $rS, $rB", IntRotateD, |
| 77 | [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64; |
| 78 | def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
| 79 | "srd $rA, $rS, $rB", IntRotateD, |
| 80 | [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64; |
| 81 | def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
| 82 | "srad $rA, $rS, $rB", IntRotateD, |
| 83 | [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64; |
| 84 | def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS), |
| 85 | "extsw $rA, $rS", IntGeneral, |
| 86 | [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64; |
| 87 | /// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers. |
| 88 | def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS), |
| 89 | "extsw $rA, $rS", IntGeneral, |
| 90 | [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64; |
| 91 | |
| 92 | def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH), |
| 93 | "sradi $rA, $rS, $SH", IntRotateD>, isPPC64; |
| 94 | def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 95 | "divd $rT, $rA, $rB", IntDivD, |
| 96 | [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64, |
| 97 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
| 98 | def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 99 | "divdu $rT, $rA, $rB", IntDivD, |
| 100 | [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64, |
| 101 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
| 102 | def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 103 | "mulld $rT, $rA, $rB", IntMulHD, |
| 104 | [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64; |
| 105 | |
| 106 | let isTwoAddress = 1, isCommutable = 1 in { |
| 107 | def RLDIMI : MDForm_1<30, 3, |
| 108 | (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
| 109 | "rldimi $rA, $rS, $SH, $MB", IntRotateD, |
| 110 | []>, isPPC64; |
| 111 | } |
| 112 | |
| 113 | // Rotate instructions. |
| 114 | def RLDICL : MDForm_1<30, 0, |
| 115 | (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
| 116 | "rldicl $rA, $rS, $SH, $MB", IntRotateD, |
| 117 | []>, isPPC64; |
| 118 | def RLDICR : MDForm_1<30, 1, |
| 119 | (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME), |
| 120 | "rldicr $rA, $rS, $SH, $ME", IntRotateD, |
| 121 | []>, isPPC64; |
| 122 | } |
| 123 | |
| 124 | |
| 125 | //===----------------------------------------------------------------------===// |
| 126 | // Load/Store instructions. |
| 127 | // |
| 128 | |
| 129 | |
| 130 | let isLoad = 1, PPC970_Unit = 2 in { |
Chris Lattner | 047854f | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 131 | def LWA : DSForm_1<58, 2, (ops G8RC:$rD, memrix:$src), |
| 132 | "lwa $rD, $src", LdStLWA, |
| 133 | [(set G8RC:$rD, (sextload ixaddr:$src, i32))]>, isPPC64, |
| 134 | PPC970_DGroup_Cracked; |
| 135 | def LD : DSForm_2<58, 0, (ops G8RC:$rD, memrix:$src), |
| 136 | "ld $rD, $src", LdStLD, |
| 137 | [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64; |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 138 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 139 | def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src), |
| 140 | "lwax $rD, $src", LdStLHA, |
| 141 | [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64, |
| 142 | PPC970_DGroup_Cracked; |
| 143 | def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src), |
| 144 | "ldx $rD, $src", LdStLD, |
| 145 | [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64; |
| 146 | } |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 147 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Chris Lattner | 047854f | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 148 | def STD : DSForm_2<62, 0, (ops G8RC:$rS, memrix:$dst), |
| 149 | "std $rS, $dst", LdStSTD, |
| 150 | [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64; |
| 151 | def STDX : XForm_8<31, 149, (ops G8RC:$rS, memrr:$dst), |
Chris Lattner | a24b761 | 2006-06-16 21:29:41 +0000 | [diff] [blame] | 152 | "stdx $rS, $dst", LdStSTD, |
Chris Lattner | 047854f | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 153 | [(store G8RC:$rS, iaddr:$dst)]>, isPPC64, |
| 154 | PPC970_DGroup_Cracked; |
| 155 | def STDUX : XForm_8<31, 181, (ops G8RC:$rS, memrr:$dst), |
Chris Lattner | a24b761 | 2006-06-16 21:29:41 +0000 | [diff] [blame] | 156 | "stdux $rS, $dst", LdStSTD, |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 157 | []>, isPPC64; |
| 158 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 159 | // STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register. |
| 160 | def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst), |
| 161 | "std $rT, $dst", LdStSTD, |
| 162 | [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64; |
| 163 | def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst), |
| 164 | "stdx $rT, $dst", LdStSTD, |
| 165 | [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64, |
| 166 | PPC970_DGroup_Cracked; |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | |
| 170 | |
| 171 | //===----------------------------------------------------------------------===// |
| 172 | // Floating point instructions. |
| 173 | // |
| 174 | |
| 175 | |
| 176 | let PPC970_Unit = 3 in { // FPU Operations. |
| 177 | def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB), |
| 178 | "fcfid $frD, $frB", FPGeneral, |
| 179 | [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64; |
| 180 | def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB), |
| 181 | "fctidz $frD, $frB", FPGeneral, |
| 182 | [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64; |
| 183 | } |
| 184 | |
| 185 | |
| 186 | //===----------------------------------------------------------------------===// |
| 187 | // Instruction Patterns |
| 188 | // |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 189 | // Extensions and truncates to/from 32-bit regs. |
| 190 | def : Pat<(i64 (zext GPRC:$in)), |
| 191 | (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>; |
| 192 | def : Pat<(i64 (anyext GPRC:$in)), |
| 193 | (OR4To8 GPRC:$in, GPRC:$in)>; |
| 194 | def : Pat<(i32 (trunc G8RC:$in)), |
| 195 | (OR8To4 G8RC:$in, G8RC:$in)>; |
| 196 | |
| 197 | // SHL/SRL |
| 198 | def : Pat<(shl G8RC:$in, (i64 imm:$imm)), |
| 199 | (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>; |
| 200 | def : Pat<(srl G8RC:$in, (i64 imm:$imm)), |
| 201 | (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>; |
Chris Lattner | f27bb6d | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 202 | |
| 203 | // Hi and Lo for Darwin Global Addresses. |
| 204 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>; |
| 205 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>; |
| 206 | def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>; |
| 207 | def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>; |
| 208 | def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>; |
| 209 | def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>; |
| 210 | def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)), |
| 211 | (ADDIS8 G8RC:$in, tglobaladdr:$g)>; |
| 212 | def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)), |
| 213 | (ADDIS8 G8RC:$in, tconstpool:$g)>; |
| 214 | def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)), |
| 215 | (ADDIS8 G8RC:$in, tjumptable:$g)>; |