blob: 03af3fd90cd2c7bb27e82875ae638b0f66bbb05e [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner51269842006-03-01 05:50:56 +000027
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnera17b1552006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner90564f22006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattner51269842006-03-01 05:50:56 +000040//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000041// PowerPC specific DAG Nodes.
42//
43
44def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
45def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
46def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000047def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000048
Chris Lattner9c73f092005-10-25 20:55:47 +000049def PPCfsel : SDNode<"PPCISD::FSEL",
50 // Type constraint for fsel.
51 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
52 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000053
Nate Begeman993aeb22005-12-13 22:55:22 +000054def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
55def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
56def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
57def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000058
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000059def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000060
Chris Lattner4172b102005-12-06 02:10:38 +000061// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
62// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000063def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
64def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
65def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
66
Chris Lattnerecfe55e2006-03-22 05:30:33 +000067def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
68def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
69
Chris Lattner937a79d2005-12-04 19:01:59 +000070// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000071def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
72def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
73
Chris Lattner4a45abf2006-06-10 01:14:28 +000074def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisVT<0, i32>]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000075def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +000076 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000077def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
78 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
79def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
80 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +000081
Chris Lattnerc703a8f2006-05-17 19:00:46 +000082def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +000083 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000084
Chris Lattnera17b1552006-03-31 05:13:27 +000085def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
86def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +000087
Chris Lattner90564f22006-04-18 17:59:36 +000088def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
89 [SDNPHasChain, SDNPOptInFlag]>;
90
Chris Lattner47f01f12005-09-08 19:50:41 +000091//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000092// PowerPC specific transformation functions and pattern fragments.
93//
Nate Begeman8d948322005-10-19 01:12:32 +000094
Nate Begeman2d5aff72005-10-19 18:42:01 +000095def SHL32 : SDNodeXForm<imm, [{
96 // Transformation function: 31 - imm
97 return getI32Imm(31 - N->getValue());
98}]>;
99
100def SHL64 : SDNodeXForm<imm, [{
101 // Transformation function: 63 - imm
102 return getI32Imm(63 - N->getValue());
103}]>;
104
105def SRL32 : SDNodeXForm<imm, [{
106 // Transformation function: 32 - imm
107 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
108}]>;
109
110def SRL64 : SDNodeXForm<imm, [{
111 // Transformation function: 64 - imm
112 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
113}]>;
114
Chris Lattner2eb25172005-09-09 00:39:56 +0000115def LO16 : SDNodeXForm<imm, [{
116 // Transformation function: get the low 16 bits.
117 return getI32Imm((unsigned short)N->getValue());
118}]>;
119
120def HI16 : SDNodeXForm<imm, [{
121 // Transformation function: shift the immediate value down into the low bits.
122 return getI32Imm((unsigned)N->getValue() >> 16);
123}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000124
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000125def HA16 : SDNodeXForm<imm, [{
126 // Transformation function: shift the immediate value down into the low bits.
127 signed int Val = N->getValue();
128 return getI32Imm((Val - (signed short)Val) >> 16);
129}]>;
130
131
Chris Lattner3e63ead2005-09-08 17:33:10 +0000132def immSExt16 : PatLeaf<(imm), [{
133 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
134 // field. Used by instructions like 'addi'.
135 return (int)N->getValue() == (short)N->getValue();
136}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000137def immZExt16 : PatLeaf<(imm), [{
138 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
139 // field. Used by instructions like 'ori'.
140 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000141}], LO16>;
142
Chris Lattner0ea70b22006-06-20 22:34:10 +0000143// imm16Shifted* - These match immediates where the low 16-bits are zero. There
144// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
145// identical in 32-bit mode, but in 64-bit mode, they return true if the
146// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
147// clear).
148def imm16ShiftedZExt : PatLeaf<(imm), [{
149 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
150 // immediate are set. Used by instructions like 'xoris'.
151 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
152}], HI16>;
153
154def imm16ShiftedSExt : PatLeaf<(imm), [{
155 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
156 // immediate are set. Used by instructions like 'addis'. Identical to
157 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000158 if (N->getValue() & 0xFFFF) return false;
159 if (N->getValueType(0) == MVT::i32)
160 return true;
161 // For 64-bit, make sure it is sext right.
162 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000163}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000164
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000165
Chris Lattner47f01f12005-09-08 19:50:41 +0000166//===----------------------------------------------------------------------===//
167// PowerPC Flag Definitions.
168
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000169class isPPC64 { bit PPC64 = 1; }
170class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000171class isDOT {
172 list<Register> Defs = [CR0];
173 bit RC = 1;
174}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000175
Chris Lattner47f01f12005-09-08 19:50:41 +0000176
177
178//===----------------------------------------------------------------------===//
179// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000180
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000181def s5imm : Operand<i32> {
182 let PrintMethod = "printS5ImmOperand";
183}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000184def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000185 let PrintMethod = "printU5ImmOperand";
186}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000187def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000188 let PrintMethod = "printU6ImmOperand";
189}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000190def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000191 let PrintMethod = "printS16ImmOperand";
192}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000193def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000194 let PrintMethod = "printU16ImmOperand";
195}
Chris Lattner841d12d2005-10-18 16:51:22 +0000196def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
197 let PrintMethod = "printS16X4ImmOperand";
198}
Chris Lattner1e484782005-12-04 18:42:54 +0000199def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000200 let PrintMethod = "printBranchOperand";
201}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000202def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000203 let PrintMethod = "printCallOperand";
204}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000205def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000206 let PrintMethod = "printAbsAddrOperand";
207}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000208def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000209 let PrintMethod = "printPICLabel";
210}
Nate Begemaned428532004-09-04 05:00:00 +0000211def symbolHi: Operand<i32> {
212 let PrintMethod = "printSymbolHi";
213}
214def symbolLo: Operand<i32> {
215 let PrintMethod = "printSymbolLo";
216}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000217def crbitm: Operand<i8> {
218 let PrintMethod = "printcrbitm";
219}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000220// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000221def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000222 let PrintMethod = "printMemRegImm";
223 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000224 let MIOperandInfo = (ops i32imm, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000225}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000226def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000227 let PrintMethod = "printMemRegReg";
228 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000229 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000230}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000231def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000232 let PrintMethod = "printMemRegImmShifted";
233 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000234 let MIOperandInfo = (ops i32imm, ptr_rc);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000235}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000236
Chris Lattnera613d262006-01-12 02:05:36 +0000237// Define PowerPC specific addressing mode.
Chris Lattner059ca0f2006-06-16 21:01:35 +0000238def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", []>;
239def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", []>;
240def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[]>;
241def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000242
Evan Cheng8c75ef92005-12-14 22:07:12 +0000243//===----------------------------------------------------------------------===//
244// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000245def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000246
Chris Lattner47f01f12005-09-08 19:50:41 +0000247//===----------------------------------------------------------------------===//
248// PowerPC Instruction Definitions.
249
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000250// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000251
Chris Lattner88d211f2006-03-12 09:13:49 +0000252let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000253def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
254 "; ADJCALLSTACKDOWN",
255 [(callseq_start imm:$amt)]>;
256def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
257 "; ADJCALLSTACKUP",
258 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000259
260def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
261 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000262}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000263def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
264 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000265def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000266 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000267def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000268 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000269
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000270// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
271// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000272let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
273 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000274 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000275 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000276 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000277 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000278 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000279 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000280 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
281 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000282}
283
Chris Lattner88d211f2006-03-12 09:13:49 +0000284let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000285 let isReturn = 1 in
286 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000287 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000288}
289
Chris Lattner7a823bd2005-02-15 20:26:49 +0000290let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000291 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
292 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000293
Chris Lattner88d211f2006-03-12 09:13:49 +0000294let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
295 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner90564f22006-04-18 17:59:36 +0000296 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
297 "; COND_BRANCH $crS, $opc, $dst",
298 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattner1e484782005-12-04 18:42:54 +0000299 def B : IForm<18, 0, 0, (ops target:$dst),
300 "b $dst", BrB,
301 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000302
Nate Begeman6718f112005-08-26 04:11:42 +0000303 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000304 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000305 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000306 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000307 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000308 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000309 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000310 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000311 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000312 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000313 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000314 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000315 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
316 "bun $crS, $block", BrB>;
317 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
318 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000319}
320
Chris Lattner88d211f2006-03-12 09:13:49 +0000321let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000322 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000323 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
324 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000325 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000326 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000327 CR0,CR1,CR5,CR6,CR7] in {
328 // Convenient aliases for call instructions
Chris Lattner4a45abf2006-06-10 01:14:28 +0000329 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000330 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner4a45abf2006-06-10 01:14:28 +0000331 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000332 "bla $func", BrB, [(PPCcall imm:$func)]>;
Chris Lattner4a45abf2006-06-10 01:14:28 +0000333 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000334 [(PPCbctrl)]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000335}
336
Chris Lattner001db452006-06-06 21:29:23 +0000337// DCB* instructions.
338def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
339 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
340 PPC970_DGroup_Single;
341def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
342 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
343 PPC970_DGroup_Single;
344
Nate Begeman07aada82004-08-30 02:28:06 +0000345// D-Form instructions. Most instructions that perform an operation on a
346// register and an immediate are of this type.
347//
Chris Lattner88d211f2006-03-12 09:13:49 +0000348let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000349def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
350 "lbz $rD, $src", LdStGeneral,
351 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
352def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
353 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000354 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
355 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000356def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
357 "lhz $rD, $src", LdStGeneral,
358 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000359def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
360 "lwz $rD, $src", LdStGeneral,
361 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000362def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000363 "lwzu $rD, $disp($rA)", LdStGeneral,
364 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000365}
Chris Lattner88d211f2006-03-12 09:13:49 +0000366let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000367def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000368 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000369 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000370def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000371 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000372 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
373 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000374def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000375 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000376 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000377def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000378 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000379 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000380def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000381 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000382 [(set GPRC:$rD, (add GPRC:$rA,
383 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000384def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000385 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000386 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000387def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000388 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000389 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000390def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000391 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000392 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000393def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000394 "lis $rD, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000395 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000396}
397let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000398def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
399 "stb $rS, $src", LdStGeneral,
400 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
401def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
402 "sth $rS, $src", LdStGeneral,
403 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
404def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
405 "stw $rS, $src", LdStGeneral,
406 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000407def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000408 "stwu $rS, $disp($rA)", LdStGeneral,
409 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000410}
Chris Lattner88d211f2006-03-12 09:13:49 +0000411let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000412def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000413 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000414 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
415 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000416def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000417 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000418 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000419 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000420def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000421 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000422 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000423def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000424 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000425 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000426def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000427 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000428 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000429def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000430 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000431 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000432def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
433 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000434def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000435 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000436def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000437 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000438def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000439 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000440def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000441 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000442}
443let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000444def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
445 "lfs $rD, $src", LdStLFDU,
446 [(set F4RC:$rD, (load iaddr:$src))]>;
447def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
448 "lfd $rD, $src", LdStLFD,
449 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000450}
Chris Lattner88d211f2006-03-12 09:13:49 +0000451let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000452def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
453 "stfs $rS, $dst", LdStUX,
454 [(store F4RC:$rS, iaddr:$dst)]>;
455def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
456 "stfd $rS, $dst", LdStUX,
457 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000458}
Nate Begemaned428532004-09-04 05:00:00 +0000459
Nate Begeman07aada82004-08-30 02:28:06 +0000460// X-Form instructions. Most instructions that perform an operation on a
461// register and another register are of this type.
462//
Chris Lattner88d211f2006-03-12 09:13:49 +0000463let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000464def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
465 "lbzx $rD, $src", LdStGeneral,
466 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
467def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
468 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000469 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
470 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000471def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
472 "lhzx $rD, $src", LdStGeneral,
473 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000474def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
475 "lwzx $rD, $src", LdStGeneral,
476 [(set GPRC:$rD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000477}
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000478
Chris Lattner88d211f2006-03-12 09:13:49 +0000479let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000480def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000481 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000482 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000483def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000484 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000485 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000486def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000487 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000488 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000489def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000490 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000491 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000492def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000493 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000494 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000495def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000497 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000498def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000500 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000501def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000503 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
504def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000506 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000507def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000508 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000509 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000510def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000511 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000512 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000513def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000514 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000515 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000516def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000517 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000518 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000519}
520let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000521def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
522 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000523 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
524 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000525def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
526 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000527 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
528 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000529def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
530 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000531 [(store GPRC:$rS, xaddr:$dst)]>,
532 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000533def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000534 "stwux $rS, $rA, $rB", LdStGeneral,
535 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000536}
Chris Lattner88d211f2006-03-12 09:13:49 +0000537let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000538def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000539 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000540 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000541def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000542 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000543 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000544def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000545 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000546 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000547def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000548 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000549 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000550
Chris Lattnere19d0b12005-04-19 04:51:30 +0000551def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000552 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000553def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000554 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000555def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000556 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000557def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000558 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000559}
560let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000561//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000562// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000563def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000564 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000565def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000566 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000567}
568let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000569def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
570 "lfsx $frD, $src", LdStLFDU,
571 [(set F4RC:$frD, (load xaddr:$src))]>;
572def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
573 "lfdx $frD, $src", LdStLFDU,
574 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000575}
Chris Lattner88d211f2006-03-12 09:13:49 +0000576let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000577def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000579 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000580def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000581 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000582 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000583def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000585 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
586def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000587 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000588 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000589}
Chris Lattner919c0322005-10-01 01:35:02 +0000590
591/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000592///
593/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000594/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000595/// that they will fill slots (which could cause the load of a LSU reject to
596/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000597def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000598 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000599 []>, // (set F4RC:$frD, F4RC:$frB)
600 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000601def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000602 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000603 []>, // (set F8RC:$frD, F8RC:$frB)
604 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000605def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000606 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000607 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
608 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000609
Chris Lattner88d211f2006-03-12 09:13:49 +0000610let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000611// These are artificially split into two different forms, for 4/8 byte FP.
612def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000613 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000614 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
615def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000616 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000617 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
618def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000619 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000620 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
621def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000622 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000623 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
624def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000625 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000626 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
627def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000628 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000629 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000630}
Chris Lattner919c0322005-10-01 01:35:02 +0000631
Chris Lattner88d211f2006-03-12 09:13:49 +0000632let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000633def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000634 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000635 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000636def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
637 "stfsx $frS, $dst", LdStUX,
638 [(store F4RC:$frS, xaddr:$dst)]>;
639def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
640 "stfdx $frS, $dst", LdStUX,
641 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000642}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000643
Nate Begeman07aada82004-08-30 02:28:06 +0000644// XL-Form instructions. condition register logical ops.
645//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000646def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000647 "mcrf $BF, $BFA", BrMCR>,
648 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000649
Chris Lattner88d211f2006-03-12 09:13:49 +0000650// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000651//
Chris Lattner88d211f2006-03-12 09:13:49 +0000652def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
653 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000654let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner1877ec92006-03-13 21:52:10 +0000655def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
656 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000657}
Chris Lattner1877ec92006-03-13 21:52:10 +0000658
659def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
660 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman37efe672006-04-22 18:53:45 +0000661def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000662 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000663
664// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
665// a GPR on the PPC970. As such, copies in and out have the same performance
666// characteristics as an OR instruction.
667def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
668 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000669 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000670def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
671 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000672 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000673
Chris Lattner28b9cc22005-08-26 22:05:54 +0000674def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000675 "mtcrf $FXM, $rS", BrMCRX>,
676 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000677def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
678 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000679def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000680 "mfcr $rT, $FXM", SprMFCR>,
681 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000682
Chris Lattner88d211f2006-03-12 09:13:49 +0000683let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000684
685// XO-Form instructions. Arithmetic instructions that can set overflow bit
686//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000687def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000688 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000689 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000690def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000691 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000692 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
693 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000694def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000696 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000697def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000698 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000699 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000700 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000701def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000702 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000703 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000704 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000705def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000706 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000707 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000708def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000709 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000710 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000711def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000712 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000713 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000714def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000715 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000716 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000717def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000718 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000719 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
720 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000721def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000722 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000723 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000724def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000725 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000726 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000727def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000728 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000729 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000730def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000731 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000732 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000733def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
734 "subfme $rT, $rA", IntGeneral,
735 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000736def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000737 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000738 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000739}
Nate Begeman07aada82004-08-30 02:28:06 +0000740
741// A-Form instructions. Most of the instructions executed in the FPU are of
742// this type.
743//
Chris Lattner88d211f2006-03-12 09:13:49 +0000744let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000745def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000746 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000748 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000749 F8RC:$FRB))]>,
750 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000751def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000752 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000753 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000754 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000755 F4RC:$FRB))]>,
756 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000757def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000758 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000759 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000760 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000761 F8RC:$FRB))]>,
762 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000763def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000764 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000765 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000766 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000767 F4RC:$FRB))]>,
768 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000769def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000770 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000771 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000772 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000773 F8RC:$FRB)))]>,
774 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000775def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000776 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000777 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000778 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000779 F4RC:$FRB)))]>,
780 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000781def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000782 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000783 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000784 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000785 F8RC:$FRB)))]>,
786 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000787def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000788 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000789 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000790 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000791 F4RC:$FRB)))]>,
792 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000793// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
794// having 4 of these, force the comparison to always be an 8-byte double (code
795// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000796// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000797def FSELD : AForm_1<63, 23,
798 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000799 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000800 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000801def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000802 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000803 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000804 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000805def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000806 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000807 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000808 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000809def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000810 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000811 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000812 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000813def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000814 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000815 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000816 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000817def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000818 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000819 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000820 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000821def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000822 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000823 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000824 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000825def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000826 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000827 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000828 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000829def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000830 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000831 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000832 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000833def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000834 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000835 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000836 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000837}
Nate Begeman07aada82004-08-30 02:28:06 +0000838
Chris Lattner88d211f2006-03-12 09:13:49 +0000839let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000840// M-Form instructions. rotate and mask instructions.
841//
Chris Lattner043870d2005-09-09 18:17:41 +0000842let isTwoAddress = 1, isCommutable = 1 in {
843// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000844def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000845 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000846 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000847 []>, PPC970_DGroup_Cracked;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000848}
Chris Lattner14522e32005-04-19 05:21:30 +0000849def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000850 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000851 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000852 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000853def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000854 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000855 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000856 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000857def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000858 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000859 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000860 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000861}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000862
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000863
Chris Lattner2eb25172005-09-09 00:39:56 +0000864//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000865// DWARF Pseudo Instructions
866//
867
Jim Laskeyabf6d172006-01-05 01:25:28 +0000868def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
869 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000870 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000871 (i32 imm:$file))]>;
872
873def DWARF_LABEL : Pseudo<(ops i32imm:$id),
874 "\nLdebug_loc$id:",
875 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000876
877//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000878// PowerPC Instruction Patterns
879//
880
Chris Lattner30e21a42005-09-26 22:20:16 +0000881// Arbitrary immediate support. Implement in terms of LIS/ORI.
882def : Pat<(i32 imm:$imm),
883 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000884
885// Implement the 'not' operation with the NOR instruction.
886def NOT : Pat<(not GPRC:$in),
887 (NOR GPRC:$in, GPRC:$in)>;
888
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000889// ADD an arbitrary immediate.
890def : Pat<(add GPRC:$in, imm:$imm),
891 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
892// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000893def : Pat<(or GPRC:$in, imm:$imm),
894 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000895// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000896def : Pat<(xor GPRC:$in, imm:$imm),
897 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000898// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +0000899def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000900 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000901
Chris Lattnere5cf1222006-01-09 23:20:37 +0000902// Return void support.
903def : Pat<(ret), (BLR)>;
904
Chris Lattner956f43c2006-06-16 20:22:01 +0000905// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +0000906def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000907 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000908def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000909 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000910
Nate Begeman35ef9132006-01-11 21:21:00 +0000911// ROTL
912def : Pat<(rotl GPRC:$in, GPRC:$sh),
913 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
914def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
915 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000916
917// Calls
918def : Pat<(PPCcall tglobaladdr:$dst),
919 (BL tglobaladdr:$dst)>;
920def : Pat<(PPCcall texternalsym:$dst),
921 (BL texternalsym:$dst)>;
922
Chris Lattner860e8862005-11-17 07:30:41 +0000923// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +0000924def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
925def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
926def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
927def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +0000928def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
929def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +0000930def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
931 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +0000932def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
933 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +0000934def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
935 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +0000936
Nate Begemana07da922005-12-14 22:54:33 +0000937// Fused negative multiply subtract, alternate pattern
938def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
939 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
940 Requires<[FPContractions]>;
941def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
942 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
943 Requires<[FPContractions]>;
944
Chris Lattner4172b102005-12-06 02:10:38 +0000945// Standard shifts. These are represented separately from the real shifts above
946// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
947// amounts.
948def : Pat<(sra GPRC:$rS, GPRC:$rB),
949 (SRAW GPRC:$rS, GPRC:$rB)>;
950def : Pat<(srl GPRC:$rS, GPRC:$rB),
951 (SRW GPRC:$rS, GPRC:$rB)>;
952def : Pat<(shl GPRC:$rS, GPRC:$rB),
953 (SLW GPRC:$rS, GPRC:$rB)>;
954
Chris Lattner4e85e642006-06-20 00:39:56 +0000955def : Pat<(zextload iaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000956 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000957def : Pat<(zextload xaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000958 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000959def : Pat<(extload iaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000960 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000961def : Pat<(extload xaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000962 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000963def : Pat<(extload iaddr:$src, i8),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000964 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000965def : Pat<(extload xaddr:$src, i8),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000966 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000967def : Pat<(extload iaddr:$src, i16),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000968 (LHZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000969def : Pat<(extload xaddr:$src, i16),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000970 (LHZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000971def : Pat<(extload iaddr:$src, f32),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000972 (FMRSD (LFS iaddr:$src))>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000973def : Pat<(extload xaddr:$src, f32),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000974 (FMRSD (LFSX xaddr:$src))>;
975
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000976include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +0000977include "PPCInstr64Bit.td"