blob: ac4cdcbb558076f985a3681b39d4a430fef25035 [file] [log] [blame]
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +00001//===-- DelaySlotFiller.cpp - Mips delay slot filler ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +00009//
Akira Hatanakaa3defb02011-09-29 23:52:13 +000010// Simple pass to fills delay slots with useful instructions.
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000013
14#define DEBUG_TYPE "delay-slot-filler"
15
16#include "Mips.h"
17#include "MipsTargetMachine.h"
18#include "llvm/CodeGen/MachineFunctionPass.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Akira Hatanakaa3defb02011-09-29 23:52:13 +000020#include "llvm/Support/CommandLine.h"
21#include "llvm/Target/TargetMachine.h"
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000022#include "llvm/Target/TargetInstrInfo.h"
Akira Hatanakaa3defb02011-09-29 23:52:13 +000023#include "llvm/Target/TargetRegisterInfo.h"
24#include "llvm/ADT/SmallSet.h"
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000025#include "llvm/ADT/Statistic.h"
26
27using namespace llvm;
28
29STATISTIC(FilledSlots, "Number of delay slots filled");
Akira Hatanaka98f4d4d2011-10-05 01:19:13 +000030STATISTIC(UsefulSlots, "Number of delay slots filled with instructions that"
31 "are not NOP.");
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000032
Akira Hatanakaa3defb02011-09-29 23:52:13 +000033static cl::opt<bool> EnableDelaySlotFiller(
34 "enable-mips-delay-filler",
35 cl::init(false),
Akira Hatanaka6585b512011-10-05 01:06:57 +000036 cl::desc("Fill the Mips delay slots useful instructions."),
Akira Hatanakaa3defb02011-09-29 23:52:13 +000037 cl::Hidden);
38
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000039namespace {
40 struct Filler : public MachineFunctionPass {
41
42 TargetMachine &TM;
43 const TargetInstrInfo *TII;
Akira Hatanaka53120e02011-10-05 01:30:09 +000044 MachineBasicBlock::iterator LastFiller;
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000045
46 static char ID;
Bruno Cardoso Lopes90c59542010-12-09 17:31:11 +000047 Filler(TargetMachine &tm)
Owen Anderson90c579d2010-08-06 18:33:48 +000048 : MachineFunctionPass(ID), TM(tm), TII(tm.getInstrInfo()) { }
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000049
50 virtual const char *getPassName() const {
51 return "Mips Delay Slot Filler";
52 }
53
54 bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
55 bool runOnMachineFunction(MachineFunction &F) {
56 bool Changed = false;
57 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
58 FI != FE; ++FI)
59 Changed |= runOnMachineBasicBlock(*FI);
60 return Changed;
61 }
62
Akira Hatanakaa3defb02011-09-29 23:52:13 +000063 bool isDelayFiller(MachineBasicBlock &MBB,
64 MachineBasicBlock::iterator candidate);
65
66 void insertCallUses(MachineBasicBlock::iterator MI,
67 SmallSet<unsigned, 32>& RegDefs,
68 SmallSet<unsigned, 32>& RegUses);
69
70 void insertDefsUses(MachineBasicBlock::iterator MI,
71 SmallSet<unsigned, 32>& RegDefs,
72 SmallSet<unsigned, 32>& RegUses);
73
74 bool IsRegInSet(SmallSet<unsigned, 32>& RegSet,
75 unsigned Reg);
76
77 bool delayHasHazard(MachineBasicBlock::iterator candidate,
78 bool &sawLoad, bool &sawStore,
79 SmallSet<unsigned, 32> &RegDefs,
80 SmallSet<unsigned, 32> &RegUses);
81
Akira Hatanaka6f818ab2011-10-05 01:23:39 +000082 bool
83 findDelayInstr(MachineBasicBlock &MBB, MachineBasicBlock::iterator slot,
84 MachineBasicBlock::iterator &Filler);
Akira Hatanakaa3defb02011-09-29 23:52:13 +000085
86
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000087 };
88 char Filler::ID = 0;
89} // end of anonymous namespace
90
91/// runOnMachineBasicBlock - Fill in delay slots for the given basic block.
Akira Hatanakaa3defb02011-09-29 23:52:13 +000092/// We assume there is only one delay slot per delayed instruction.
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000093bool Filler::
Akira Hatanakaa3defb02011-09-29 23:52:13 +000094runOnMachineBasicBlock(MachineBasicBlock &MBB) {
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000095 bool Changed = false;
Akira Hatanaka53120e02011-10-05 01:30:09 +000096 LastFiller = MBB.end();
97
Akira Hatanakaa3defb02011-09-29 23:52:13 +000098 for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ++I)
99 if (I->getDesc().hasDelaySlot()) {
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000100 ++FilledSlots;
101 Changed = true;
Bruno Cardoso Lopes90c59542010-12-09 17:31:11 +0000102
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000103 MachineBasicBlock::iterator D;
104
105 if (EnableDelaySlotFiller && findDelayInstr(MBB, I, D)) {
106 MBB.splice(llvm::next(I), &MBB, D);
107 ++UsefulSlots;
108 }
109 else
110 BuildMI(MBB, llvm::next(I), I->getDebugLoc(), TII->get(Mips::NOP));
111
Akira Hatanaka53120e02011-10-05 01:30:09 +0000112 // Record the filler instruction that filled the delay slot.
113 // The instruction after it will be visited in the next iteration.
114 LastFiller = ++I;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000115 }
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000116 return Changed;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000117
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000118}
119
120/// createMipsDelaySlotFillerPass - Returns a pass that fills in delay
121/// slots in Mips MachineFunctions
122FunctionPass *llvm::createMipsDelaySlotFillerPass(MipsTargetMachine &tm) {
123 return new Filler(tm);
124}
125
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000126bool Filler::findDelayInstr(MachineBasicBlock &MBB,
127 MachineBasicBlock::iterator slot,
128 MachineBasicBlock::iterator &Filler) {
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000129 SmallSet<unsigned, 32> RegDefs;
130 SmallSet<unsigned, 32> RegUses;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000131
132 // Call's delay filler can def some of call's uses.
133 if (slot->getDesc().isCall())
134 insertCallUses(slot, RegDefs, RegUses);
135 else
136 insertDefsUses(slot, RegDefs, RegUses);
137
Akira Hatanaka7d8e04d2011-10-05 01:57:46 +0000138 bool sawLoad = false;
139 bool sawStore = false;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000140
Akira Hatanaka7d8e04d2011-10-05 01:57:46 +0000141 for (MachineBasicBlock::reverse_iterator I(slot); I != MBB.rend(); ++I) {
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000142 // skip debug value
143 if (I->isDebugValue())
144 continue;
145
Akira Hatanaka7d8e04d2011-10-05 01:57:46 +0000146 // Convert to forward iterator.
147 MachineBasicBlock::iterator FI(next(I).base());
148
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000149 if (I->hasUnmodeledSideEffects()
150 || I->isInlineAsm()
151 || I->isLabel()
Akira Hatanaka7d8e04d2011-10-05 01:57:46 +0000152 || FI == LastFiller
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000153 || I->getDesc().isPseudo()
154 //
155 // Should not allow:
156 // ERET, DERET or WAIT, PAUSE. Need to add these to instruction
157 // list. TBD.
158 )
159 break;
160
Akira Hatanaka7d8e04d2011-10-05 01:57:46 +0000161 if (delayHasHazard(FI, sawLoad, sawStore, RegDefs, RegUses)) {
162 insertDefsUses(FI, RegDefs, RegUses);
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000163 continue;
164 }
165
Akira Hatanaka7d8e04d2011-10-05 01:57:46 +0000166 Filler = FI;
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000167 return true;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000168 }
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000169
170 return false;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000171}
172
173bool Filler::delayHasHazard(MachineBasicBlock::iterator candidate,
174 bool &sawLoad,
175 bool &sawStore,
176 SmallSet<unsigned, 32> &RegDefs,
177 SmallSet<unsigned, 32> &RegUses) {
178 if (candidate->isImplicitDef() || candidate->isKill())
179 return true;
180
Akira Hatanakacfc3fb52011-10-05 01:09:37 +0000181 // Loads or stores cannot be moved past a store to the delay slot
182 // and stores cannot be moved past a load.
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000183 if (candidate->getDesc().mayLoad()) {
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000184 if (sawStore)
185 return true;
Akira Hatanakacfc3fb52011-10-05 01:09:37 +0000186 sawLoad = true;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000187 }
188
189 if (candidate->getDesc().mayStore()) {
190 if (sawStore)
191 return true;
192 sawStore = true;
193 if (sawLoad)
194 return true;
195 }
196
197 for (unsigned i = 0, e = candidate->getNumOperands(); i!= e; ++i) {
198 const MachineOperand &MO = candidate->getOperand(i);
199 if (!MO.isReg())
200 continue; // skip
201
202 unsigned Reg = MO.getReg();
203
204 if (MO.isDef()) {
205 // check whether Reg is defined or used before delay slot.
206 if (IsRegInSet(RegDefs, Reg) || IsRegInSet(RegUses, Reg))
207 return true;
208 }
209 if (MO.isUse()) {
210 // check whether Reg is defined before delay slot.
211 if (IsRegInSet(RegDefs, Reg))
212 return true;
213 }
214 }
215 return false;
216}
217
218void Filler::insertCallUses(MachineBasicBlock::iterator MI,
219 SmallSet<unsigned, 32>& RegDefs,
220 SmallSet<unsigned, 32>& RegUses) {
221 switch(MI->getOpcode()) {
222 default: llvm_unreachable("Unknown opcode.");
223 case Mips::JAL:
224 RegDefs.insert(31);
225 break;
226 case Mips::JALR:
227 assert(MI->getNumOperands() >= 1);
228 const MachineOperand &Reg = MI->getOperand(0);
229 assert(Reg.isReg() && "JALR first operand is not a register.");
230 RegUses.insert(Reg.getReg());
231 RegDefs.insert(31);
232 break;
233 }
234}
235
236// Insert Defs and Uses of MI into the sets RegDefs and RegUses.
237void Filler::insertDefsUses(MachineBasicBlock::iterator MI,
238 SmallSet<unsigned, 32>& RegDefs,
239 SmallSet<unsigned, 32>& RegUses) {
240 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
241 const MachineOperand &MO = MI->getOperand(i);
242 if (!MO.isReg())
243 continue;
244
245 unsigned Reg = MO.getReg();
246 if (Reg == 0)
247 continue;
248 if (MO.isDef())
249 RegDefs.insert(Reg);
250 if (MO.isUse())
251 RegUses.insert(Reg);
252 }
253}
254
255//returns true if the Reg or its alias is in the RegSet.
256bool Filler::IsRegInSet(SmallSet<unsigned, 32>& RegSet, unsigned Reg) {
257 if (RegSet.count(Reg))
258 return true;
259 // check Aliased Registers
260 for (const unsigned *Alias = TM.getRegisterInfo()->getAliasSet(Reg);
261 *Alias; ++Alias)
262 if (RegSet.count(*Alias))
263 return true;
264
265 return false;
266}