blob: 6a53a76315179e578cbf5ec02ec06cfbe637020b [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000026def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
27def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
28 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattnera17b1552006-03-31 05:13:27 +000033def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000034 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
35]>;
36
Chris Lattner90564f22006-04-18 17:59:36 +000037def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000038 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000039]>;
40
Chris Lattnerd9989382006-07-10 20:56:58 +000041def SDT_PPClbrx : SDTypeProfile<1, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
43]>;
44def SDT_PPCstbrx : SDTypeProfile<0, 4, [
45 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
46]>;
47
Chris Lattner51269842006-03-01 05:50:56 +000048//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000049// PowerPC specific DAG Nodes.
50//
51
52def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
53def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
54def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000055def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000056
Dale Johannesen6eaeff22007-10-10 01:01:31 +000057// This sequence is used for long double->int conversions. It changes the
58// bits in the FPSCR which is not modelled.
59def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
60 [SDNPOutFlag]>;
61def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
62 [SDNPInFlag, SDNPOutFlag]>;
63def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
64 [SDNPInFlag, SDNPOutFlag]>;
65def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
66 [SDNPInFlag, SDNPOutFlag]>;
67def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
68 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
69 SDTCisVT<3, f64>]>,
70 [SDNPInFlag]>;
71
Chris Lattner9c73f092005-10-25 20:55:47 +000072def PPCfsel : SDNode<"PPCISD::FSEL",
73 // Type constraint for fsel.
74 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
75 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000076
Nate Begeman993aeb22005-12-13 22:55:22 +000077def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
78def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
79def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
80def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000081
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000082def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000083
Chris Lattner4172b102005-12-06 02:10:38 +000084// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
85// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000086def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
87def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
88def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
89
Chris Lattnerecfe55e2006-03-22 05:30:33 +000090def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
91def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
92
Chris Lattner937a79d2005-12-04 19:01:59 +000093// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +000094def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +000095 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000096def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +000097 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +000098
Chris Lattner2e6b77d2006-06-27 18:36:44 +000099def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000100def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000101 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000102def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +0000103 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000104def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
105 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000106def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTRet,
107 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
108
109def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTRet,
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000110 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000111
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000112def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +0000113 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000114
Chris Lattnera17b1552006-03-31 05:13:27 +0000115def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
116def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000117
Chris Lattner90564f22006-04-18 17:59:36 +0000118def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
119 [SDNPHasChain, SDNPOptInFlag]>;
120
Chris Lattnerd9989382006-07-10 20:56:58 +0000121def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
122def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
123
Jim Laskey2f616bf2006-11-16 22:43:37 +0000124// Instructions to support dynamic alloca.
125def SDTDynOp : SDTypeProfile<1, 2, []>;
126def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
127
Chris Lattner47f01f12005-09-08 19:50:41 +0000128//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000129// PowerPC specific transformation functions and pattern fragments.
130//
Nate Begeman8d948322005-10-19 01:12:32 +0000131
Nate Begeman2d5aff72005-10-19 18:42:01 +0000132def SHL32 : SDNodeXForm<imm, [{
133 // Transformation function: 31 - imm
134 return getI32Imm(31 - N->getValue());
135}]>;
136
Nate Begeman2d5aff72005-10-19 18:42:01 +0000137def SRL32 : SDNodeXForm<imm, [{
138 // Transformation function: 32 - imm
139 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
140}]>;
141
Chris Lattner2eb25172005-09-09 00:39:56 +0000142def LO16 : SDNodeXForm<imm, [{
143 // Transformation function: get the low 16 bits.
144 return getI32Imm((unsigned short)N->getValue());
145}]>;
146
147def HI16 : SDNodeXForm<imm, [{
148 // Transformation function: shift the immediate value down into the low bits.
149 return getI32Imm((unsigned)N->getValue() >> 16);
150}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000151
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000152def HA16 : SDNodeXForm<imm, [{
153 // Transformation function: shift the immediate value down into the low bits.
154 signed int Val = N->getValue();
155 return getI32Imm((Val - (signed short)Val) >> 16);
156}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000157def MB : SDNodeXForm<imm, [{
158 // Transformation function: get the start bit of a mask
159 unsigned mb, me;
160 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
161 return getI32Imm(mb);
162}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000163
Nate Begemanf42f1332006-09-22 05:01:56 +0000164def ME : SDNodeXForm<imm, [{
165 // Transformation function: get the end bit of a mask
166 unsigned mb, me;
167 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
168 return getI32Imm(me);
169}]>;
170def maskimm32 : PatLeaf<(imm), [{
171 // maskImm predicate - True if immediate is a run of ones.
172 unsigned mb, me;
173 if (N->getValueType(0) == MVT::i32)
174 return isRunOfOnes((unsigned)N->getValue(), mb, me);
175 else
176 return false;
177}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000178
Chris Lattner3e63ead2005-09-08 17:33:10 +0000179def immSExt16 : PatLeaf<(imm), [{
180 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
181 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000182 if (N->getValueType(0) == MVT::i32)
183 return (int32_t)N->getValue() == (short)N->getValue();
184 else
185 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000186}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000187def immZExt16 : PatLeaf<(imm), [{
188 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
189 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000190 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000191}], LO16>;
192
Chris Lattner0ea70b22006-06-20 22:34:10 +0000193// imm16Shifted* - These match immediates where the low 16-bits are zero. There
194// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
195// identical in 32-bit mode, but in 64-bit mode, they return true if the
196// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
197// clear).
198def imm16ShiftedZExt : PatLeaf<(imm), [{
199 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
200 // immediate are set. Used by instructions like 'xoris'.
201 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
202}], HI16>;
203
204def imm16ShiftedSExt : PatLeaf<(imm), [{
205 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
206 // immediate are set. Used by instructions like 'addis'. Identical to
207 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000208 if (N->getValue() & 0xFFFF) return false;
209 if (N->getValueType(0) == MVT::i32)
210 return true;
211 // For 64-bit, make sure it is sext right.
212 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000213}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000214
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000215
Chris Lattner47f01f12005-09-08 19:50:41 +0000216//===----------------------------------------------------------------------===//
217// PowerPC Flag Definitions.
218
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000219class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000220class isDOT {
221 list<Register> Defs = [CR0];
222 bit RC = 1;
223}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000224
Chris Lattner302bf9c2006-11-08 02:13:12 +0000225class RegConstraint<string C> {
226 string Constraints = C;
227}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000228class NoEncode<string E> {
229 string DisableEncoding = E;
230}
Chris Lattner47f01f12005-09-08 19:50:41 +0000231
232
233//===----------------------------------------------------------------------===//
234// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000235
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000236def s5imm : Operand<i32> {
237 let PrintMethod = "printS5ImmOperand";
238}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000239def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000240 let PrintMethod = "printU5ImmOperand";
241}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000242def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000243 let PrintMethod = "printU6ImmOperand";
244}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000245def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000246 let PrintMethod = "printS16ImmOperand";
247}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000248def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000249 let PrintMethod = "printU16ImmOperand";
250}
Chris Lattner841d12d2005-10-18 16:51:22 +0000251def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
252 let PrintMethod = "printS16X4ImmOperand";
253}
Chris Lattner1e484782005-12-04 18:42:54 +0000254def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000255 let PrintMethod = "printBranchOperand";
256}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000257def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000258 let PrintMethod = "printCallOperand";
259}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000260def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000261 let PrintMethod = "printAbsAddrOperand";
262}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000263def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000264 let PrintMethod = "printPICLabel";
265}
Nate Begemaned428532004-09-04 05:00:00 +0000266def symbolHi: Operand<i32> {
267 let PrintMethod = "printSymbolHi";
268}
269def symbolLo: Operand<i32> {
270 let PrintMethod = "printSymbolLo";
271}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000272def crbitm: Operand<i8> {
273 let PrintMethod = "printcrbitm";
274}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000275// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000276def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000277 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000278 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000279}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000280def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000281 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000282 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000283}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000284def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000285 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000286 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000287}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000288
Chris Lattner6fc40072006-11-04 05:42:48 +0000289// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000290// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000291def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
292 (ops (i32 20), CR0)> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000293 let PrintMethod = "printPredicateOperand";
294}
Chris Lattner0638b262006-11-03 23:53:25 +0000295
Chris Lattnera613d262006-01-12 02:05:36 +0000296// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000297def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
298def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
299def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
300def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000301
Chris Lattner74531e42006-11-16 00:41:37 +0000302/// This is just the offset part of iaddr, used for preinc.
303def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000304
Evan Cheng8c75ef92005-12-14 22:07:12 +0000305//===----------------------------------------------------------------------===//
306// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000307def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000308def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
309def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000310
Chris Lattner6a5339b2006-11-14 18:44:47 +0000311
Chris Lattner47f01f12005-09-08 19:50:41 +0000312//===----------------------------------------------------------------------===//
313// PowerPC Instruction Definitions.
314
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000315// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000316
Chris Lattner88d211f2006-03-12 09:13:49 +0000317let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000318let Defs = [R1], Uses = [R1] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000319def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000320 "${:comment} ADJCALLSTACKDOWN",
Evan Cheng071a2792007-09-11 19:55:27 +0000321 [(callseq_start imm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000322def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Chris Lattner54689662006-09-27 02:55:21 +0000323 "${:comment} ADJCALLSTACKUP",
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000324 [(callseq_end imm:$amt1, imm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000325}
Chris Lattner1877ec92006-03-13 21:52:10 +0000326
Evan Cheng64d80e32007-07-19 01:14:50 +0000327def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000328 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000329}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000330
Evan Cheng071a2792007-09-11 19:55:27 +0000331let Defs = [R1], Uses = [R1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000332def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000333 "${:comment} DYNALLOC $result, $negsize, $fpsi",
334 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000335 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000336
Evan Cheng64d80e32007-07-19 01:14:50 +0000337def IMPLICIT_DEF_GPRC: Pseudo<(outs GPRC:$rD), (ins),
338 "${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000339 [(set GPRC:$rD, (undef))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000340def IMPLICIT_DEF_F8 : Pseudo<(outs F8RC:$rD), (ins),
341 "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000342 [(set F8RC:$rD, (undef))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000343def IMPLICIT_DEF_F4 : Pseudo<(outs F4RC:$rD), (ins),
344 "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000345 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000346
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000347// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
348// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000349let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
350 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000352 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
353 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000354 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000355 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
356 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000358 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
359 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000360 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000361 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
362 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000363 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000364 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
365 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000366}
367
Evan Chengffbacca2007-07-21 00:34:19 +0000368let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000369 let isReturn = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000370 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000371 "b${p:cc}lr ${p:reg}", BrB,
372 [(retflag)]>;
Owen Anderson20ab2902007-11-12 07:39:39 +0000373 let isBranch = 1, isIndirectBranch = 1 in
374 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000375}
376
Chris Lattneraf53a872006-11-04 05:27:39 +0000377
Chris Lattner6a5339b2006-11-14 18:44:47 +0000378
Chris Lattner7a823bd2005-02-15 20:26:49 +0000379let Defs = [LR] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000380 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000381 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000382
Evan Chengffbacca2007-07-21 00:34:19 +0000383let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000384 let isBarrier = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000385 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000386 "b $dst", BrB,
387 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000388 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000389
Chris Lattner18258c62006-11-17 22:37:34 +0000390 // BCC represents an arbitrary conditional branch on a predicate.
391 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
392 // a two-value operand where a dag node expects two operands. :(
Evan Cheng64d80e32007-07-19 01:14:50 +0000393 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000394 "b${cond:cc} ${cond:reg}, $dst"
395 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000396}
397
Chris Lattner9f0bc652007-02-25 05:34:32 +0000398// Macho ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000399let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000400 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000401 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
402 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000403 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000404 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000405 CR0,CR1,CR5,CR6,CR7] in {
406 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +0000407 def BL_Macho : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000408 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000409 "bl $func", BrB, []>; // See Pat patterns below.
410 def BLA_Macho : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000411 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000412 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
413 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000414 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000415 "bctrl", BrB,
Evan Cheng152b7e12007-10-23 06:42:42 +0000416 [(PPCbctrl_Macho)]>, Requires<[In32BitMode]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000417}
418
419// ELF ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000420let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000421 // All calls clobber the non-callee saved registers...
422 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +0000423 F0,F1,F2,F3,F4,F5,F6,F7,F8,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000424 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
425 LR,CTR,
426 CR0,CR1,CR5,CR6,CR7] in {
427 // Convenient aliases for call instructions
428 def BL_ELF : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000429 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000430 "bl $func", BrB, []>; // See Pat patterns below.
431 def BLA_ELF : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000432 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000433 "bla $func", BrB,
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000434 [(PPCcall_ELF (i32 imm:$func))]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000435 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000436 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000437 "bctrl", BrB,
Evan Cheng152b7e12007-10-23 06:42:42 +0000438 [(PPCbctrl_ELF)]>, Requires<[In32BitMode]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000439}
440
Chris Lattner001db452006-06-06 21:29:23 +0000441// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000442def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000443 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
444 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000445def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000446 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
447 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000448def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000449 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
450 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000451def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000452 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
453 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000455 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
456 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000457def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000458 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
459 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000460def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000461 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
462 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000463def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000464 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
465 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000466
467//===----------------------------------------------------------------------===//
468// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000469//
Chris Lattner26e552b2006-11-14 19:19:53 +0000470
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000471// Unindexed (r+i) Loads.
Chris Lattner88d211f2006-03-12 09:13:49 +0000472let isLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000473def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000474 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000475 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000476def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000477 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000478 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000479 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000480def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000481 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000482 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000483def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000484 "lwz $rD, $src", LdStGeneral,
485 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000486
Evan Cheng64d80e32007-07-19 01:14:50 +0000487def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000488 "lfs $rD, $src", LdStLFDU,
489 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000490def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000491 "lfd $rD, $src", LdStLFD,
492 [(set F8RC:$rD, (load iaddr:$src))]>;
493
Chris Lattner4eab7142006-11-10 02:08:47 +0000494
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000495// Unindexed (r+i) Loads with Update (preinc).
Evan Chengcaf778a2007-08-01 23:07:38 +0000496def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000497 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000498 []>, RegConstraint<"$addr.reg = $ea_result">,
499 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000500
Evan Chengcaf778a2007-08-01 23:07:38 +0000501def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000502 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000503 []>, RegConstraint<"$addr.reg = $ea_result">,
504 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000505
Evan Chengcaf778a2007-08-01 23:07:38 +0000506def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000507 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000508 []>, RegConstraint<"$addr.reg = $ea_result">,
509 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000510
Evan Chengcaf778a2007-08-01 23:07:38 +0000511def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000512 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000513 []>, RegConstraint<"$addr.reg = $ea_result">,
514 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000515
Evan Chengcaf778a2007-08-01 23:07:38 +0000516def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000517 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000518 []>, RegConstraint<"$addr.reg = $ea_result">,
519 NoEncode<"$ea_result">;
520
Evan Chengcaf778a2007-08-01 23:07:38 +0000521def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000522 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000523 []>, RegConstraint<"$addr.reg = $ea_result">,
524 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000525}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000526
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000527// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000528//
529let isLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000530def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000531 "lbzx $rD, $src", LdStGeneral,
532 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000533def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000534 "lhax $rD, $src", LdStLHA,
535 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
536 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000537def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000538 "lhzx $rD, $src", LdStGeneral,
539 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000540def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000541 "lwzx $rD, $src", LdStGeneral,
542 [(set GPRC:$rD, (load xaddr:$src))]>;
543
544
Evan Cheng64d80e32007-07-19 01:14:50 +0000545def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000546 "lhbrx $rD, $src", LdStGeneral,
547 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000548def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000549 "lwbrx $rD, $src", LdStGeneral,
550 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
551
Evan Cheng64d80e32007-07-19 01:14:50 +0000552def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000553 "lfsx $frD, $src", LdStLFDU,
554 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000555def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000556 "lfdx $frD, $src", LdStLFDU,
557 [(set F8RC:$frD, (load xaddr:$src))]>;
558}
559
560//===----------------------------------------------------------------------===//
561// PPC32 Store Instructions.
562//
563
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000564// Unindexed (r+i) Stores.
Evan Chengffbacca2007-07-21 00:34:19 +0000565let isStore = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000566def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000567 "stb $rS, $src", LdStGeneral,
568 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000569def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000570 "sth $rS, $src", LdStGeneral,
571 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000572def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000573 "stw $rS, $src", LdStGeneral,
574 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000575def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000576 "stfs $rS, $dst", LdStUX,
577 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000578def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000579 "stfd $rS, $dst", LdStUX,
580 [(store F8RC:$rS, iaddr:$dst)]>;
581}
582
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000583// Unindexed (r+i) Stores with Update (preinc).
584let isStore = 1, PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000585def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000586 symbolLo:$ptroff, ptr_rc:$ptrreg),
587 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000588 [(set ptr_rc:$ea_res,
589 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
590 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000591 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000592def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000593 symbolLo:$ptroff, ptr_rc:$ptrreg),
594 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000595 [(set ptr_rc:$ea_res,
596 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
597 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000598 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000599def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000600 symbolLo:$ptroff, ptr_rc:$ptrreg),
601 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000602 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
603 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000604 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000605def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000606 symbolLo:$ptroff, ptr_rc:$ptrreg),
607 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000608 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
609 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000610 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000611def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000612 symbolLo:$ptroff, ptr_rc:$ptrreg),
613 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000614 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
615 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000616 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000617}
618
619
Chris Lattner26e552b2006-11-14 19:19:53 +0000620// Indexed (r+r) Stores.
621//
Evan Chengffbacca2007-07-21 00:34:19 +0000622let isStore = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000623def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000624 "stbx $rS, $dst", LdStGeneral,
625 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
626 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000627def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000628 "sthx $rS, $dst", LdStGeneral,
629 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
630 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000631def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000632 "stwx $rS, $dst", LdStGeneral,
633 [(store GPRC:$rS, xaddr:$dst)]>,
634 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000635def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000636 "stwux $rS, $rA, $rB", LdStGeneral,
637 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000638def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000639 "sthbrx $rS, $dst", LdStGeneral,
640 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
641 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000642def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000643 "stwbrx $rS, $dst", LdStGeneral,
644 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
645 PPC970_DGroup_Cracked;
646
Evan Cheng64d80e32007-07-19 01:14:50 +0000647def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000648 "stfiwx $frS, $dst", LdStUX,
649 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000650def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000651 "stfsx $frS, $dst", LdStUX,
652 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000653def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000654 "stfdx $frS, $dst", LdStUX,
655 [(store F8RC:$frS, xaddr:$dst)]>;
656}
657
658
659//===----------------------------------------------------------------------===//
660// PPC32 Arithmetic Instructions.
661//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000662
Chris Lattner88d211f2006-03-12 09:13:49 +0000663let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000664def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000665 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000666 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000667def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000668 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000669 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
670 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000671def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000672 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000673 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000674def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000675 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000676 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000677def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000678 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000679 [(set GPRC:$rD, (add GPRC:$rA,
680 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000681def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000682 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000683 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000684def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000685 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000686 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Bill Wendling0f940c92007-12-07 21:42:31 +0000687
688let isReMaterializable = 1 in {
689 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
690 "li $rD, $imm", IntGeneral,
691 [(set GPRC:$rD, immSExt16:$imm)]>;
692 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
693 "lis $rD, $imm", IntGeneral,
694 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
695}
Chris Lattner88d211f2006-03-12 09:13:49 +0000696}
Chris Lattner26e552b2006-11-14 19:19:53 +0000697
Chris Lattner88d211f2006-03-12 09:13:49 +0000698let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000699def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000700 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000701 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
702 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000703def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000704 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000705 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000706 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000707def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000708 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000709 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000710def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000711 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000712 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000713def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000714 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000715 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000716def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000717 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000718 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000719def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000720 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000721def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000722 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000723def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000724 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000725}
Nate Begemaned428532004-09-04 05:00:00 +0000726
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000727
Chris Lattner88d211f2006-03-12 09:13:49 +0000728let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000729def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000730 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000731 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000732def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000733 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000734 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000735def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000736 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000737 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000738def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000739 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000740 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000741def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000742 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000743 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000744def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000745 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000746 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000747def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000748 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000749 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000750def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000752 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000753def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000754 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000755 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000756def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000758 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000759def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000760 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000761 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000762}
Chris Lattner26e552b2006-11-14 19:19:53 +0000763
Chris Lattner88d211f2006-03-12 09:13:49 +0000764let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000765def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000766 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000767 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000768def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000769 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000770 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000771def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000772 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000773 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000774def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000775 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000776 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000777
Evan Cheng64d80e32007-07-19 01:14:50 +0000778def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000779 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000780def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000781 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000782}
783let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000784//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000785// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000786def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000787 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000788def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000789 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000790
Evan Cheng64d80e32007-07-19 01:14:50 +0000791def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000792 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000793 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000794def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000795 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000796 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000797def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000798 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000799 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000800def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000801 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000802 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000803}
Chris Lattner919c0322005-10-01 01:35:02 +0000804
805/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000806///
807/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000808/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000809/// that they will fill slots (which could cause the load of a LSU reject to
810/// sneak into a d-group with a store).
Evan Cheng64d80e32007-07-19 01:14:50 +0000811def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000812 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000813 []>, // (set F4RC:$frD, F4RC:$frB)
814 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000815def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000816 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000817 []>, // (set F8RC:$frD, F8RC:$frB)
818 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000819def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000820 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000821 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
822 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000823
Chris Lattner88d211f2006-03-12 09:13:49 +0000824let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000825// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +0000826def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000827 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000828 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000829def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000830 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000831 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000832def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000833 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000834 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000835def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000836 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000837 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000838def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000839 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000840 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000841def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000842 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000843 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000844}
Chris Lattner919c0322005-10-01 01:35:02 +0000845
Nate Begeman6b3dc552004-08-29 22:45:13 +0000846
Nate Begeman07aada82004-08-30 02:28:06 +0000847// XL-Form instructions. condition register logical ops.
848//
Evan Cheng64d80e32007-07-19 01:14:50 +0000849def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000850 "mcrf $BF, $BFA", BrMCR>,
851 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000852
Evan Cheng64d80e32007-07-19 01:14:50 +0000853def CREQV : XLForm_1<19, 289, (outs CRRC:$CRD), (ins CRRC:$CRA, CRRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000854 "creqv $CRD, $CRA, $CRB", BrCR,
855 []>;
856
Evan Cheng64d80e32007-07-19 01:14:50 +0000857def SETCR : XLForm_1_ext<19, 289, (outs CRRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000858 "creqv $dst, $dst, $dst", BrCR,
859 []>;
860
Chris Lattner88d211f2006-03-12 09:13:49 +0000861// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000862//
Evan Cheng64d80e32007-07-19 01:14:50 +0000863def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
864 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000865 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000866let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000867def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
868 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +0000869 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000870}
Chris Lattner1877ec92006-03-13 21:52:10 +0000871
Evan Cheng64d80e32007-07-19 01:14:50 +0000872def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
873 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +0000874 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000875def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
876 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000877 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000878
879// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
880// a GPR on the PPC970. As such, copies in and out have the same performance
881// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +0000882def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000883 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000884 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000885def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +0000886 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000887 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000888
Evan Cheng64d80e32007-07-19 01:14:50 +0000889def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000890 "mtcrf $FXM, $rS", BrMCRX>,
891 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000892def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000893 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000894def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000895 "mfcr $rT, $FXM", SprMFCR>,
896 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000897
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000898// Instructions to manipulate FPSCR. Only long double handling uses these.
899// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
900
901def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
902 "mffs $rT", IntMFFS,
903 [(set F8RC:$rT, (PPCmffs))]>,
904 PPC970_DGroup_Single, PPC970_Unit_FPU;
905def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
906 "mtfsb0 $FM", IntMTFSB0,
907 [(PPCmtfsb0 (i32 imm:$FM))]>,
908 PPC970_DGroup_Single, PPC970_Unit_FPU;
909def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
910 "mtfsb1 $FM", IntMTFSB0,
911 [(PPCmtfsb1 (i32 imm:$FM))]>,
912 PPC970_DGroup_Single, PPC970_Unit_FPU;
913def FADDrtz: AForm_2<63, 21,
914 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
915 "fadd $FRT, $FRA, $FRB", FPGeneral,
916 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
917 PPC970_DGroup_Single, PPC970_Unit_FPU;
918// MTFSF does not actually produce an FP result. We pretend it copies
919// input reg B to the output. If we didn't do this it would look like the
920// instruction had no outputs (because we aren't modelling the FPSCR) and
921// it would be deleted.
922def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
923 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
924 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
925 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
926 F8RC:$rT, F8RC:$FRB))]>,
927 PPC970_DGroup_Single, PPC970_Unit_FPU;
928
Chris Lattner88d211f2006-03-12 09:13:49 +0000929let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000930
931// XO-Form instructions. Arithmetic instructions that can set overflow bit
932//
Evan Cheng64d80e32007-07-19 01:14:50 +0000933def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000934 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000935 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000936def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000937 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000938 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
939 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000940def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000941 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000942 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000943def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000944 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000945 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000946 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000947def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000948 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000949 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000950 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000951def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000952 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000953 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000954def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000955 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000956 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000957def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000958 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000959 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000960def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000961 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000962 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000963def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000964 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000965 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
966 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000967def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000968 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000969 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000970def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000971 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000972 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000973def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000974 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000975 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000976def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000977 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000978 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000979def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000980 "subfme $rT, $rA", IntGeneral,
981 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000982def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000983 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000984 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000985}
Nate Begeman07aada82004-08-30 02:28:06 +0000986
987// A-Form instructions. Most of the instructions executed in the FPU are of
988// this type.
989//
Chris Lattner88d211f2006-03-12 09:13:49 +0000990let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000991def FMADD : AForm_1<63, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +0000992 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000993 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000994 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000995 F8RC:$FRB))]>,
996 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000997def FMADDS : AForm_1<59, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +0000998 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000999 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001000 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001001 F4RC:$FRB))]>,
1002 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001003def FMSUB : AForm_1<63, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +00001004 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001005 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001006 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001007 F8RC:$FRB))]>,
1008 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001009def FMSUBS : AForm_1<59, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +00001010 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001011 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001012 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001013 F4RC:$FRB))]>,
1014 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001015def FNMADD : AForm_1<63, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +00001016 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001017 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001018 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001019 F8RC:$FRB)))]>,
1020 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001021def FNMADDS : AForm_1<59, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +00001022 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001023 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001024 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001025 F4RC:$FRB)))]>,
1026 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001027def FNMSUB : AForm_1<63, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +00001028 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001029 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001030 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001031 F8RC:$FRB)))]>,
1032 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001033def FNMSUBS : AForm_1<59, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +00001034 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001035 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001036 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001037 F4RC:$FRB)))]>,
1038 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001039// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1040// having 4 of these, force the comparison to always be an 8-byte double (code
1041// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001042// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001043def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001044 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001045 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001046 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001047def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001048 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001049 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001050 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001051def FADD : AForm_2<63, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001052 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001053 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001054 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001055def FADDS : AForm_2<59, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001056 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001057 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001058 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001059def FDIV : AForm_2<63, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001060 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001061 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +00001062 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001063def FDIVS : AForm_2<59, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001064 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001065 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001066 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001067def FMUL : AForm_3<63, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001068 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001069 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001070 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001071def FMULS : AForm_3<59, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001072 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001073 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001074 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001075def FSUB : AForm_2<63, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001076 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001077 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001078 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001079def FSUBS : AForm_2<59, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001080 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001081 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001082 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001083}
Nate Begeman07aada82004-08-30 02:28:06 +00001084
Chris Lattner88d211f2006-03-12 09:13:49 +00001085let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001086// M-Form instructions. rotate and mask instructions.
1087//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001088let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001089// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001090def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001091 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001092 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001093 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1094 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001095}
Chris Lattner14522e32005-04-19 05:21:30 +00001096def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001097 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001098 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001099 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001100def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001101 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001102 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001103 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001104def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001105 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001106 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001107 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001108}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001109
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001110
Chris Lattner2eb25172005-09-09 00:39:56 +00001111//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001112// DWARF Pseudo Instructions
1113//
1114
Evan Cheng64d80e32007-07-19 01:14:50 +00001115def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001116 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001117 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001118 (i32 imm:$file))]>;
1119
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001120//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001121// PowerPC Instruction Patterns
1122//
1123
Chris Lattner30e21a42005-09-26 22:20:16 +00001124// Arbitrary immediate support. Implement in terms of LIS/ORI.
1125def : Pat<(i32 imm:$imm),
1126 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001127
1128// Implement the 'not' operation with the NOR instruction.
1129def NOT : Pat<(not GPRC:$in),
1130 (NOR GPRC:$in, GPRC:$in)>;
1131
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001132// ADD an arbitrary immediate.
1133def : Pat<(add GPRC:$in, imm:$imm),
1134 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1135// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001136def : Pat<(or GPRC:$in, imm:$imm),
1137 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001138// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001139def : Pat<(xor GPRC:$in, imm:$imm),
1140 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001141// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001142def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001143 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001144
Chris Lattner956f43c2006-06-16 20:22:01 +00001145// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001146def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001147 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001148def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001149 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001150
Nate Begeman35ef9132006-01-11 21:21:00 +00001151// ROTL
1152def : Pat<(rotl GPRC:$in, GPRC:$sh),
1153 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1154def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1155 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001156
Nate Begemanf42f1332006-09-22 05:01:56 +00001157// RLWNM
1158def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1159 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1160
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001161// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +00001162def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1163 (BL_Macho tglobaladdr:$dst)>;
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001164def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1165 (BL_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001166def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001167 (BL_ELF tglobaladdr:$dst)>;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001168def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001169 (BL_ELF texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001170
Chris Lattner860e8862005-11-17 07:30:41 +00001171// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001172def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1173def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1174def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1175def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001176def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1177def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001178def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1179 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001180def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1181 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001182def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1183 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001184
Nate Begemana07da922005-12-14 22:54:33 +00001185// Fused negative multiply subtract, alternate pattern
1186def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1187 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1188 Requires<[FPContractions]>;
1189def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1190 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1191 Requires<[FPContractions]>;
1192
Chris Lattner4172b102005-12-06 02:10:38 +00001193// Standard shifts. These are represented separately from the real shifts above
1194// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1195// amounts.
1196def : Pat<(sra GPRC:$rS, GPRC:$rB),
1197 (SRAW GPRC:$rS, GPRC:$rB)>;
1198def : Pat<(srl GPRC:$rS, GPRC:$rB),
1199 (SRW GPRC:$rS, GPRC:$rB)>;
1200def : Pat<(shl GPRC:$rS, GPRC:$rB),
1201 (SLW GPRC:$rS, GPRC:$rB)>;
1202
Evan Cheng466685d2006-10-09 20:57:25 +00001203def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001204 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001205def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001206 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001207def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001208 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001209def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001210 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001211def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001212 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001213def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001214 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001215def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001216 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001217def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001218 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001219def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001220 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001221def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001222 (FMRSD (LFSX xaddr:$src))>;
1223
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001224include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001225include "PPCInstr64Bit.td"