Chris Lattner | 2e1f51b | 2004-08-01 05:59:33 +0000 | [diff] [blame] | 1 | //===- AsmWriterEmitter.cpp - Generate an assembly writer -----------------===// |
Misha Brukman | 3da94ae | 2005-04-22 00:00:37 +0000 | [diff] [blame] | 2 | // |
Chris Lattner | 2e1f51b | 2004-08-01 05:59:33 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 3060910 | 2007-12-29 20:37:13 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 3da94ae | 2005-04-22 00:00:37 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 2e1f51b | 2004-08-01 05:59:33 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This tablegen backend is emits an assembly printer for the current target. |
| 11 | // Note that this is currently fairly skeletal, but will grow over time. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "AsmWriterEmitter.h" |
Sean Callanan | d32c02f | 2010-02-09 21:50:41 +0000 | [diff] [blame] | 16 | #include "AsmWriterInst.h" |
Jim Grosbach | 0b6a44a | 2011-06-21 22:55:50 +0000 | [diff] [blame] | 17 | #include "Error.h" |
Chris Lattner | 2e1f51b | 2004-08-01 05:59:33 +0000 | [diff] [blame] | 18 | #include "CodeGenTarget.h" |
Chris Lattner | 175580c | 2004-08-14 22:50:53 +0000 | [diff] [blame] | 19 | #include "Record.h" |
Chris Lattner | 44da5fb | 2009-09-14 01:19:16 +0000 | [diff] [blame] | 20 | #include "StringToOffsetTable.h" |
Owen Anderson | bea6f61 | 2011-06-27 21:06:21 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/Twine.h" |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 22 | #include "llvm/Support/Debug.h" |
| 23 | #include "llvm/Support/MathExtras.h" |
Jeff Cohen | 615ed99 | 2005-01-22 18:50:10 +0000 | [diff] [blame] | 24 | #include <algorithm> |
Chris Lattner | 2e1f51b | 2004-08-01 05:59:33 +0000 | [diff] [blame] | 25 | using namespace llvm; |
| 26 | |
Chris Lattner | 38c0751 | 2005-01-22 20:31:17 +0000 | [diff] [blame] | 27 | static void PrintCases(std::vector<std::pair<std::string, |
Daniel Dunbar | 1a55180 | 2009-07-03 00:10:29 +0000 | [diff] [blame] | 28 | AsmWriterOperand> > &OpsToPrint, raw_ostream &O) { |
Chris Lattner | 38c0751 | 2005-01-22 20:31:17 +0000 | [diff] [blame] | 29 | O << " case " << OpsToPrint.back().first << ": "; |
| 30 | AsmWriterOperand TheOp = OpsToPrint.back().second; |
| 31 | OpsToPrint.pop_back(); |
| 32 | |
| 33 | // Check to see if any other operands are identical in this list, and if so, |
| 34 | // emit a case label for them. |
| 35 | for (unsigned i = OpsToPrint.size(); i != 0; --i) |
| 36 | if (OpsToPrint[i-1].second == TheOp) { |
| 37 | O << "\n case " << OpsToPrint[i-1].first << ": "; |
| 38 | OpsToPrint.erase(OpsToPrint.begin()+i-1); |
| 39 | } |
| 40 | |
| 41 | // Finally, emit the code. |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 42 | O << TheOp.getCode(); |
Chris Lattner | 38c0751 | 2005-01-22 20:31:17 +0000 | [diff] [blame] | 43 | O << "break;\n"; |
| 44 | } |
| 45 | |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 46 | |
| 47 | /// EmitInstructions - Emit the last instruction in the vector and any other |
| 48 | /// instructions that are suitably similar to it. |
| 49 | static void EmitInstructions(std::vector<AsmWriterInst> &Insts, |
Daniel Dunbar | 1a55180 | 2009-07-03 00:10:29 +0000 | [diff] [blame] | 50 | raw_ostream &O) { |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 51 | AsmWriterInst FirstInst = Insts.back(); |
| 52 | Insts.pop_back(); |
| 53 | |
| 54 | std::vector<AsmWriterInst> SimilarInsts; |
| 55 | unsigned DifferingOperand = ~0; |
| 56 | for (unsigned i = Insts.size(); i != 0; --i) { |
Chris Lattner | f876668 | 2005-01-22 19:22:23 +0000 | [diff] [blame] | 57 | unsigned DiffOp = Insts[i-1].MatchesAllButOneOp(FirstInst); |
| 58 | if (DiffOp != ~1U) { |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 59 | if (DifferingOperand == ~0U) // First match! |
| 60 | DifferingOperand = DiffOp; |
| 61 | |
| 62 | // If this differs in the same operand as the rest of the instructions in |
| 63 | // this class, move it to the SimilarInsts list. |
Chris Lattner | f876668 | 2005-01-22 19:22:23 +0000 | [diff] [blame] | 64 | if (DifferingOperand == DiffOp || DiffOp == ~0U) { |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 65 | SimilarInsts.push_back(Insts[i-1]); |
| 66 | Insts.erase(Insts.begin()+i-1); |
| 67 | } |
| 68 | } |
| 69 | } |
| 70 | |
Chris Lattner | a1e8a80 | 2006-05-01 17:01:17 +0000 | [diff] [blame] | 71 | O << " case " << FirstInst.CGI->Namespace << "::" |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 72 | << FirstInst.CGI->TheDef->getName() << ":\n"; |
| 73 | for (unsigned i = 0, e = SimilarInsts.size(); i != e; ++i) |
Chris Lattner | a1e8a80 | 2006-05-01 17:01:17 +0000 | [diff] [blame] | 74 | O << " case " << SimilarInsts[i].CGI->Namespace << "::" |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 75 | << SimilarInsts[i].CGI->TheDef->getName() << ":\n"; |
| 76 | for (unsigned i = 0, e = FirstInst.Operands.size(); i != e; ++i) { |
| 77 | if (i != DifferingOperand) { |
| 78 | // If the operand is the same for all instructions, just print it. |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 79 | O << " " << FirstInst.Operands[i].getCode(); |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 80 | } else { |
| 81 | // If this is the operand that varies between all of the instructions, |
| 82 | // emit a switch for just this operand now. |
| 83 | O << " switch (MI->getOpcode()) {\n"; |
Chris Lattner | 38c0751 | 2005-01-22 20:31:17 +0000 | [diff] [blame] | 84 | std::vector<std::pair<std::string, AsmWriterOperand> > OpsToPrint; |
Chris Lattner | a1e8a80 | 2006-05-01 17:01:17 +0000 | [diff] [blame] | 85 | OpsToPrint.push_back(std::make_pair(FirstInst.CGI->Namespace + "::" + |
Chris Lattner | 38c0751 | 2005-01-22 20:31:17 +0000 | [diff] [blame] | 86 | FirstInst.CGI->TheDef->getName(), |
| 87 | FirstInst.Operands[i])); |
Misha Brukman | 3da94ae | 2005-04-22 00:00:37 +0000 | [diff] [blame] | 88 | |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 89 | for (unsigned si = 0, e = SimilarInsts.size(); si != e; ++si) { |
Chris Lattner | 38c0751 | 2005-01-22 20:31:17 +0000 | [diff] [blame] | 90 | AsmWriterInst &AWI = SimilarInsts[si]; |
Chris Lattner | a1e8a80 | 2006-05-01 17:01:17 +0000 | [diff] [blame] | 91 | OpsToPrint.push_back(std::make_pair(AWI.CGI->Namespace+"::"+ |
Chris Lattner | 38c0751 | 2005-01-22 20:31:17 +0000 | [diff] [blame] | 92 | AWI.CGI->TheDef->getName(), |
| 93 | AWI.Operands[i])); |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 94 | } |
Chris Lattner | 38c0751 | 2005-01-22 20:31:17 +0000 | [diff] [blame] | 95 | std::reverse(OpsToPrint.begin(), OpsToPrint.end()); |
| 96 | while (!OpsToPrint.empty()) |
| 97 | PrintCases(OpsToPrint, O); |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 98 | O << " }"; |
| 99 | } |
| 100 | O << "\n"; |
| 101 | } |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 102 | O << " break;\n"; |
| 103 | } |
Chris Lattner | b0b55e7 | 2005-01-22 17:32:42 +0000 | [diff] [blame] | 104 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 105 | void AsmWriterEmitter:: |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 106 | FindUniqueOperandCommands(std::vector<std::string> &UniqueOperandCommands, |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 107 | std::vector<unsigned> &InstIdxs, |
| 108 | std::vector<unsigned> &InstOpsUsed) const { |
Chris Lattner | 195bb4a | 2006-07-18 19:27:30 +0000 | [diff] [blame] | 109 | InstIdxs.assign(NumberedInstructions.size(), ~0U); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 110 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 111 | // This vector parallels UniqueOperandCommands, keeping track of which |
| 112 | // instructions each case are used for. It is a comma separated string of |
| 113 | // enums. |
| 114 | std::vector<std::string> InstrsForCase; |
| 115 | InstrsForCase.resize(UniqueOperandCommands.size()); |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 116 | InstOpsUsed.assign(UniqueOperandCommands.size(), 0); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 117 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 118 | for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) { |
| 119 | const AsmWriterInst *Inst = getAsmWriterInstByID(i); |
Bill Wendling | b9449d6 | 2010-07-16 23:10:00 +0000 | [diff] [blame] | 120 | if (Inst == 0) continue; // PHI, INLINEASM, PROLOG_LABEL, etc. |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 121 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 122 | std::string Command; |
Chris Lattner | b846286 | 2006-07-18 17:56:07 +0000 | [diff] [blame] | 123 | if (Inst->Operands.empty()) |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 124 | continue; // Instruction already done. |
Chris Lattner | 191dd1f | 2006-07-18 17:50:22 +0000 | [diff] [blame] | 125 | |
Chris Lattner | b846286 | 2006-07-18 17:56:07 +0000 | [diff] [blame] | 126 | Command = " " + Inst->Operands[0].getCode() + "\n"; |
Chris Lattner | 191dd1f | 2006-07-18 17:50:22 +0000 | [diff] [blame] | 127 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 128 | // Check to see if we already have 'Command' in UniqueOperandCommands. |
| 129 | // If not, add it. |
| 130 | bool FoundIt = false; |
| 131 | for (unsigned idx = 0, e = UniqueOperandCommands.size(); idx != e; ++idx) |
| 132 | if (UniqueOperandCommands[idx] == Command) { |
| 133 | InstIdxs[i] = idx; |
| 134 | InstrsForCase[idx] += ", "; |
| 135 | InstrsForCase[idx] += Inst->CGI->TheDef->getName(); |
| 136 | FoundIt = true; |
| 137 | break; |
| 138 | } |
| 139 | if (!FoundIt) { |
| 140 | InstIdxs[i] = UniqueOperandCommands.size(); |
| 141 | UniqueOperandCommands.push_back(Command); |
| 142 | InstrsForCase.push_back(Inst->CGI->TheDef->getName()); |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 143 | |
| 144 | // This command matches one operand so far. |
| 145 | InstOpsUsed.push_back(1); |
| 146 | } |
| 147 | } |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 148 | |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 149 | // For each entry of UniqueOperandCommands, there is a set of instructions |
| 150 | // that uses it. If the next command of all instructions in the set are |
| 151 | // identical, fold it into the command. |
| 152 | for (unsigned CommandIdx = 0, e = UniqueOperandCommands.size(); |
| 153 | CommandIdx != e; ++CommandIdx) { |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 154 | |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 155 | for (unsigned Op = 1; ; ++Op) { |
| 156 | // Scan for the first instruction in the set. |
| 157 | std::vector<unsigned>::iterator NIT = |
| 158 | std::find(InstIdxs.begin(), InstIdxs.end(), CommandIdx); |
| 159 | if (NIT == InstIdxs.end()) break; // No commonality. |
| 160 | |
| 161 | // If this instruction has no more operands, we isn't anything to merge |
| 162 | // into this command. |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 163 | const AsmWriterInst *FirstInst = |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 164 | getAsmWriterInstByID(NIT-InstIdxs.begin()); |
| 165 | if (!FirstInst || FirstInst->Operands.size() == Op) |
| 166 | break; |
| 167 | |
| 168 | // Otherwise, scan to see if all of the other instructions in this command |
| 169 | // set share the operand. |
| 170 | bool AllSame = true; |
David Greene | c8d0605 | 2009-07-29 20:10:24 +0000 | [diff] [blame] | 171 | // Keep track of the maximum, number of operands or any |
| 172 | // instruction we see in the group. |
| 173 | size_t MaxSize = FirstInst->Operands.size(); |
| 174 | |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 175 | for (NIT = std::find(NIT+1, InstIdxs.end(), CommandIdx); |
| 176 | NIT != InstIdxs.end(); |
| 177 | NIT = std::find(NIT+1, InstIdxs.end(), CommandIdx)) { |
| 178 | // Okay, found another instruction in this command set. If the operand |
| 179 | // matches, we're ok, otherwise bail out. |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 180 | const AsmWriterInst *OtherInst = |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 181 | getAsmWriterInstByID(NIT-InstIdxs.begin()); |
David Greene | c8d0605 | 2009-07-29 20:10:24 +0000 | [diff] [blame] | 182 | |
| 183 | if (OtherInst && |
| 184 | OtherInst->Operands.size() > FirstInst->Operands.size()) |
| 185 | MaxSize = std::max(MaxSize, OtherInst->Operands.size()); |
| 186 | |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 187 | if (!OtherInst || OtherInst->Operands.size() == Op || |
| 188 | OtherInst->Operands[Op] != FirstInst->Operands[Op]) { |
| 189 | AllSame = false; |
| 190 | break; |
| 191 | } |
| 192 | } |
| 193 | if (!AllSame) break; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 194 | |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 195 | // Okay, everything in this command set has the same next operand. Add it |
| 196 | // to UniqueOperandCommands and remember that it was consumed. |
| 197 | std::string Command = " " + FirstInst->Operands[Op].getCode() + "\n"; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 198 | |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 199 | UniqueOperandCommands[CommandIdx] += Command; |
| 200 | InstOpsUsed[CommandIdx]++; |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 201 | } |
| 202 | } |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 203 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 204 | // Prepend some of the instructions each case is used for onto the case val. |
| 205 | for (unsigned i = 0, e = InstrsForCase.size(); i != e; ++i) { |
| 206 | std::string Instrs = InstrsForCase[i]; |
| 207 | if (Instrs.size() > 70) { |
| 208 | Instrs.erase(Instrs.begin()+70, Instrs.end()); |
| 209 | Instrs += "..."; |
| 210 | } |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 211 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 212 | if (!Instrs.empty()) |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 213 | UniqueOperandCommands[i] = " // " + Instrs + "\n" + |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 214 | UniqueOperandCommands[i]; |
| 215 | } |
| 216 | } |
| 217 | |
| 218 | |
Daniel Dunbar | 9bd3460 | 2009-10-17 20:43:42 +0000 | [diff] [blame] | 219 | static void UnescapeString(std::string &Str) { |
| 220 | for (unsigned i = 0; i != Str.size(); ++i) { |
| 221 | if (Str[i] == '\\' && i != Str.size()-1) { |
| 222 | switch (Str[i+1]) { |
| 223 | default: continue; // Don't execute the code after the switch. |
| 224 | case 'a': Str[i] = '\a'; break; |
| 225 | case 'b': Str[i] = '\b'; break; |
| 226 | case 'e': Str[i] = 27; break; |
| 227 | case 'f': Str[i] = '\f'; break; |
| 228 | case 'n': Str[i] = '\n'; break; |
| 229 | case 'r': Str[i] = '\r'; break; |
| 230 | case 't': Str[i] = '\t'; break; |
| 231 | case 'v': Str[i] = '\v'; break; |
| 232 | case '"': Str[i] = '\"'; break; |
| 233 | case '\'': Str[i] = '\''; break; |
| 234 | case '\\': Str[i] = '\\'; break; |
| 235 | } |
| 236 | // Nuke the second character. |
| 237 | Str.erase(Str.begin()+i+1); |
| 238 | } |
| 239 | } |
| 240 | } |
| 241 | |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 242 | /// EmitPrintInstruction - Generate the code for the "printInstruction" method |
| 243 | /// implementation. |
| 244 | void AsmWriterEmitter::EmitPrintInstruction(raw_ostream &O) { |
Chris Lattner | 67db883 | 2010-12-13 00:23:57 +0000 | [diff] [blame] | 245 | CodeGenTarget Target(Records); |
Chris Lattner | 175580c | 2004-08-14 22:50:53 +0000 | [diff] [blame] | 246 | Record *AsmWriter = Target.getAsmWriter(); |
Chris Lattner | 953c6fe | 2004-10-03 20:19:02 +0000 | [diff] [blame] | 247 | std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName"); |
Jim Grosbach | ca96a86 | 2010-09-30 01:29:54 +0000 | [diff] [blame] | 248 | bool isMC = AsmWriter->getValueAsBit("isMCAsmWriter"); |
| 249 | const char *MachineInstrClassName = isMC ? "MCInst" : "MachineInstr"; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 250 | |
Chris Lattner | 2e1f51b | 2004-08-01 05:59:33 +0000 | [diff] [blame] | 251 | O << |
| 252 | "/// printInstruction - This method is automatically generated by tablegen\n" |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 253 | "/// from the instruction set description.\n" |
Chris Lattner | 41aefdc | 2009-08-08 01:32:19 +0000 | [diff] [blame] | 254 | "void " << Target.getName() << ClassName |
Jim Grosbach | ca96a86 | 2010-09-30 01:29:54 +0000 | [diff] [blame] | 255 | << "::printInstruction(const " << MachineInstrClassName |
| 256 | << " *MI, raw_ostream &O) {\n"; |
Chris Lattner | 2e1f51b | 2004-08-01 05:59:33 +0000 | [diff] [blame] | 257 | |
Chris Lattner | 5765dba | 2005-01-22 17:40:38 +0000 | [diff] [blame] | 258 | std::vector<AsmWriterInst> Instructions; |
| 259 | |
Chris Lattner | 2e1f51b | 2004-08-01 05:59:33 +0000 | [diff] [blame] | 260 | for (CodeGenTarget::inst_iterator I = Target.inst_begin(), |
| 261 | E = Target.inst_end(); I != E; ++I) |
Chris Lattner | 6a91b18 | 2010-03-19 01:00:55 +0000 | [diff] [blame] | 262 | if (!(*I)->AsmString.empty() && |
| 263 | (*I)->TheDef->getName() != "PHI") |
Sean Callanan | d0bc7f0 | 2010-02-09 23:06:35 +0000 | [diff] [blame] | 264 | Instructions.push_back( |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 265 | AsmWriterInst(**I, |
Sean Callanan | d0bc7f0 | 2010-02-09 23:06:35 +0000 | [diff] [blame] | 266 | AsmWriter->getValueAsInt("Variant"), |
| 267 | AsmWriter->getValueAsInt("FirstOperandColumn"), |
| 268 | AsmWriter->getValueAsInt("OperandSpacing"))); |
Chris Lattner | 076efa7 | 2004-08-01 07:43:02 +0000 | [diff] [blame] | 269 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 270 | // Get the instruction numbering. |
Chris Lattner | f650278 | 2010-03-19 00:34:35 +0000 | [diff] [blame] | 271 | NumberedInstructions = Target.getInstructionsByEnumValue(); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 272 | |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 273 | // Compute the CodeGenInstruction -> AsmWriterInst mapping. Note that not |
| 274 | // all machine instructions are necessarily being printed, so there may be |
| 275 | // target instructions not in this map. |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 276 | for (unsigned i = 0, e = Instructions.size(); i != e; ++i) |
| 277 | CGIAWIMap.insert(std::make_pair(Instructions[i].CGI, &Instructions[i])); |
Chris Lattner | f876668 | 2005-01-22 19:22:23 +0000 | [diff] [blame] | 278 | |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 279 | // Build an aggregate string, and build a table of offsets into it. |
Chris Lattner | 3200fc9 | 2009-09-14 01:16:36 +0000 | [diff] [blame] | 280 | StringToOffsetTable StringTable; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 281 | |
Chris Lattner | 259bda4 | 2006-09-27 16:44:09 +0000 | [diff] [blame] | 282 | /// OpcodeInfo - This encodes the index of the string to use for the first |
Chris Lattner | 5561640 | 2006-07-18 17:32:27 +0000 | [diff] [blame] | 283 | /// chunk of the output as well as indices used for operand printing. |
| 284 | std::vector<unsigned> OpcodeInfo; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 285 | |
Chris Lattner | 5561640 | 2006-07-18 17:32:27 +0000 | [diff] [blame] | 286 | unsigned MaxStringIdx = 0; |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 287 | for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) { |
| 288 | AsmWriterInst *AWI = CGIAWIMap[NumberedInstructions[i]]; |
| 289 | unsigned Idx; |
Chris Lattner | a6dc9fb | 2006-07-19 01:39:06 +0000 | [diff] [blame] | 290 | if (AWI == 0) { |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 291 | // Something not handled by the asmwriter printer. |
Chris Lattner | 3200fc9 | 2009-09-14 01:16:36 +0000 | [diff] [blame] | 292 | Idx = ~0U; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 293 | } else if (AWI->Operands[0].OperandType != |
Chris Lattner | a6dc9fb | 2006-07-19 01:39:06 +0000 | [diff] [blame] | 294 | AsmWriterOperand::isLiteralTextOperand || |
| 295 | AWI->Operands[0].Str.empty()) { |
| 296 | // Something handled by the asmwriter printer, but with no leading string. |
Chris Lattner | 3200fc9 | 2009-09-14 01:16:36 +0000 | [diff] [blame] | 297 | Idx = StringTable.GetOrAddStringOffset(""); |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 298 | } else { |
Chris Lattner | 3200fc9 | 2009-09-14 01:16:36 +0000 | [diff] [blame] | 299 | std::string Str = AWI->Operands[0].Str; |
| 300 | UnescapeString(Str); |
| 301 | Idx = StringTable.GetOrAddStringOffset(Str); |
| 302 | MaxStringIdx = std::max(MaxStringIdx, Idx); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 303 | |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 304 | // Nuke the string from the operand list. It is now handled! |
| 305 | AWI->Operands.erase(AWI->Operands.begin()); |
Chris Lattner | f876668 | 2005-01-22 19:22:23 +0000 | [diff] [blame] | 306 | } |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 307 | |
Chris Lattner | 3200fc9 | 2009-09-14 01:16:36 +0000 | [diff] [blame] | 308 | // Bias offset by one since we want 0 as a sentinel. |
| 309 | OpcodeInfo.push_back(Idx+1); |
Chris Lattner | f876668 | 2005-01-22 19:22:23 +0000 | [diff] [blame] | 310 | } |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 311 | |
Chris Lattner | 5561640 | 2006-07-18 17:32:27 +0000 | [diff] [blame] | 312 | // Figure out how many bits we used for the string index. |
Chris Lattner | 3200fc9 | 2009-09-14 01:16:36 +0000 | [diff] [blame] | 313 | unsigned AsmStrBits = Log2_32_Ceil(MaxStringIdx+2); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 314 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 315 | // To reduce code size, we compactify common instructions into a few bits |
| 316 | // in the opcode-indexed table. |
Chris Lattner | b51ecd4 | 2006-07-18 17:38:46 +0000 | [diff] [blame] | 317 | unsigned BitsLeft = 32-AsmStrBits; |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 318 | |
| 319 | std::vector<std::vector<std::string> > TableDrivenOperandPrinters; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 320 | |
Chris Lattner | b846286 | 2006-07-18 17:56:07 +0000 | [diff] [blame] | 321 | while (1) { |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 322 | std::vector<std::string> UniqueOperandCommands; |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 323 | std::vector<unsigned> InstIdxs; |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 324 | std::vector<unsigned> NumInstOpsHandled; |
| 325 | FindUniqueOperandCommands(UniqueOperandCommands, InstIdxs, |
| 326 | NumInstOpsHandled); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 327 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 328 | // If we ran out of operands to print, we're done. |
| 329 | if (UniqueOperandCommands.empty()) break; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 330 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 331 | // Compute the number of bits we need to represent these cases, this is |
| 332 | // ceil(log2(numentries)). |
| 333 | unsigned NumBits = Log2_32_Ceil(UniqueOperandCommands.size()); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 334 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 335 | // If we don't have enough bits for this operand, don't include it. |
| 336 | if (NumBits > BitsLeft) { |
Chris Lattner | 569f121 | 2009-08-23 04:44:11 +0000 | [diff] [blame] | 337 | DEBUG(errs() << "Not enough bits to densely encode " << NumBits |
| 338 | << " more bits\n"); |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 339 | break; |
| 340 | } |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 341 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 342 | // Otherwise, we can include this in the initial lookup table. Add it in. |
| 343 | BitsLeft -= NumBits; |
| 344 | for (unsigned i = 0, e = InstIdxs.size(); i != e; ++i) |
Chris Lattner | 195bb4a | 2006-07-18 19:27:30 +0000 | [diff] [blame] | 345 | if (InstIdxs[i] != ~0U) |
| 346 | OpcodeInfo[i] |= InstIdxs[i] << (BitsLeft+AsmStrBits); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 347 | |
Chris Lattner | b846286 | 2006-07-18 17:56:07 +0000 | [diff] [blame] | 348 | // Remove the info about this operand. |
| 349 | for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) { |
| 350 | if (AsmWriterInst *Inst = getAsmWriterInstByID(i)) |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 351 | if (!Inst->Operands.empty()) { |
| 352 | unsigned NumOps = NumInstOpsHandled[InstIdxs[i]]; |
Chris Lattner | 0a01212 | 2006-07-18 19:06:01 +0000 | [diff] [blame] | 353 | assert(NumOps <= Inst->Operands.size() && |
| 354 | "Can't remove this many ops!"); |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 355 | Inst->Operands.erase(Inst->Operands.begin(), |
| 356 | Inst->Operands.begin()+NumOps); |
| 357 | } |
Chris Lattner | b846286 | 2006-07-18 17:56:07 +0000 | [diff] [blame] | 358 | } |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 359 | |
Chris Lattner | b846286 | 2006-07-18 17:56:07 +0000 | [diff] [blame] | 360 | // Remember the handlers for this set of operands. |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 361 | TableDrivenOperandPrinters.push_back(UniqueOperandCommands); |
| 362 | } |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 363 | |
| 364 | |
| 365 | |
Chris Lattner | 5561640 | 2006-07-18 17:32:27 +0000 | [diff] [blame] | 366 | O<<" static const unsigned OpInfo[] = {\n"; |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 367 | for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) { |
Chris Lattner | b51ecd4 | 2006-07-18 17:38:46 +0000 | [diff] [blame] | 368 | O << " " << OpcodeInfo[i] << "U,\t// " |
Chris Lattner | 5561640 | 2006-07-18 17:32:27 +0000 | [diff] [blame] | 369 | << NumberedInstructions[i]->TheDef->getName() << "\n"; |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 370 | } |
| 371 | // Add a dummy entry so the array init doesn't end with a comma. |
Chris Lattner | 5561640 | 2006-07-18 17:32:27 +0000 | [diff] [blame] | 372 | O << " 0U\n"; |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 373 | O << " };\n\n"; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 374 | |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 375 | // Emit the string itself. |
Chris Lattner | 3200fc9 | 2009-09-14 01:16:36 +0000 | [diff] [blame] | 376 | O << " const char *AsmStrs = \n"; |
| 377 | StringTable.EmitString(O); |
| 378 | O << ";\n\n"; |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 379 | |
Evan Cheng | 4eecdeb | 2008-02-02 08:39:46 +0000 | [diff] [blame] | 380 | O << " O << \"\\t\";\n\n"; |
| 381 | |
Chris Lattner | 6af022f | 2006-07-14 22:59:11 +0000 | [diff] [blame] | 382 | O << " // Emit the opcode for the instruction.\n" |
Chris Lattner | 5561640 | 2006-07-18 17:32:27 +0000 | [diff] [blame] | 383 | << " unsigned Bits = OpInfo[MI->getOpcode()];\n" |
Chris Lattner | 41aefdc | 2009-08-08 01:32:19 +0000 | [diff] [blame] | 384 | << " assert(Bits != 0 && \"Cannot print this instruction.\");\n" |
Chris Lattner | 3200fc9 | 2009-09-14 01:16:36 +0000 | [diff] [blame] | 385 | << " O << AsmStrs+(Bits & " << (1 << AsmStrBits)-1 << ")-1;\n\n"; |
David Greene | a5bb59f | 2009-08-05 21:00:52 +0000 | [diff] [blame] | 386 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 387 | // Output the table driven operand information. |
Chris Lattner | b51ecd4 | 2006-07-18 17:38:46 +0000 | [diff] [blame] | 388 | BitsLeft = 32-AsmStrBits; |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 389 | for (unsigned i = 0, e = TableDrivenOperandPrinters.size(); i != e; ++i) { |
| 390 | std::vector<std::string> &Commands = TableDrivenOperandPrinters[i]; |
| 391 | |
| 392 | // Compute the number of bits we need to represent these cases, this is |
| 393 | // ceil(log2(numentries)). |
| 394 | unsigned NumBits = Log2_32_Ceil(Commands.size()); |
| 395 | assert(NumBits <= BitsLeft && "consistency error"); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 396 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 397 | // Emit code to extract this field from Bits. |
| 398 | BitsLeft -= NumBits; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 399 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 400 | O << "\n // Fragment " << i << " encoded into " << NumBits |
Chris Lattner | e7a589d | 2006-07-18 17:43:54 +0000 | [diff] [blame] | 401 | << " bits for " << Commands.size() << " unique commands.\n"; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 402 | |
Chris Lattner | 96c1ade | 2006-07-18 18:28:27 +0000 | [diff] [blame] | 403 | if (Commands.size() == 2) { |
Chris Lattner | e7a589d | 2006-07-18 17:43:54 +0000 | [diff] [blame] | 404 | // Emit two possibilitys with if/else. |
| 405 | O << " if ((Bits >> " << (BitsLeft+AsmStrBits) << ") & " |
| 406 | << ((1 << NumBits)-1) << ") {\n" |
| 407 | << Commands[1] |
| 408 | << " } else {\n" |
| 409 | << Commands[0] |
| 410 | << " }\n\n"; |
Eric Christopher | 1687050 | 2010-09-18 18:50:27 +0000 | [diff] [blame] | 411 | } else if (Commands.size() == 1) { |
| 412 | // Emit a single possibility. |
| 413 | O << Commands[0] << "\n\n"; |
Chris Lattner | e7a589d | 2006-07-18 17:43:54 +0000 | [diff] [blame] | 414 | } else { |
| 415 | O << " switch ((Bits >> " << (BitsLeft+AsmStrBits) << ") & " |
| 416 | << ((1 << NumBits)-1) << ") {\n" |
| 417 | << " default: // unreachable.\n"; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 418 | |
Chris Lattner | e7a589d | 2006-07-18 17:43:54 +0000 | [diff] [blame] | 419 | // Print out all the cases. |
| 420 | for (unsigned i = 0, e = Commands.size(); i != e; ++i) { |
| 421 | O << " case " << i << ":\n"; |
| 422 | O << Commands[i]; |
| 423 | O << " break;\n"; |
| 424 | } |
| 425 | O << " }\n\n"; |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 426 | } |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 427 | } |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 428 | |
Chris Lattner | b846286 | 2006-07-18 17:56:07 +0000 | [diff] [blame] | 429 | // Okay, delete instructions with no operand info left. |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 430 | for (unsigned i = 0, e = Instructions.size(); i != e; ++i) { |
| 431 | // Entire instruction has been emitted? |
| 432 | AsmWriterInst &Inst = Instructions[i]; |
Chris Lattner | b846286 | 2006-07-18 17:56:07 +0000 | [diff] [blame] | 433 | if (Inst.Operands.empty()) { |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 434 | Instructions.erase(Instructions.begin()+i); |
Chris Lattner | b846286 | 2006-07-18 17:56:07 +0000 | [diff] [blame] | 435 | --i; --e; |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 436 | } |
| 437 | } |
| 438 | |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 439 | |
Chris Lattner | bdff5f9 | 2006-07-18 17:18:03 +0000 | [diff] [blame] | 440 | // Because this is a vector, we want to emit from the end. Reverse all of the |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 441 | // elements in the vector. |
| 442 | std::reverse(Instructions.begin(), Instructions.end()); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 443 | |
| 444 | |
Chris Lattner | 7006760 | 2009-09-18 18:10:19 +0000 | [diff] [blame] | 445 | // Now that we've emitted all of the operand info that fit into 32 bits, emit |
| 446 | // information for those instructions that are left. This is a less dense |
| 447 | // encoding, but we expect the main 32-bit table to handle the majority of |
| 448 | // instructions. |
Chris Lattner | b51ecd4 | 2006-07-18 17:38:46 +0000 | [diff] [blame] | 449 | if (!Instructions.empty()) { |
| 450 | // Find the opcode # of inline asm. |
| 451 | O << " switch (MI->getOpcode()) {\n"; |
| 452 | while (!Instructions.empty()) |
| 453 | EmitInstructions(Instructions, O); |
Chris Lattner | 870c016 | 2005-01-22 18:38:13 +0000 | [diff] [blame] | 454 | |
Chris Lattner | b51ecd4 | 2006-07-18 17:38:46 +0000 | [diff] [blame] | 455 | O << " }\n"; |
Chris Lattner | 41aefdc | 2009-08-08 01:32:19 +0000 | [diff] [blame] | 456 | O << " return;\n"; |
Chris Lattner | b51ecd4 | 2006-07-18 17:38:46 +0000 | [diff] [blame] | 457 | } |
David Greene | c8d0605 | 2009-07-29 20:10:24 +0000 | [diff] [blame] | 458 | |
Chris Lattner | 0a01212 | 2006-07-18 19:06:01 +0000 | [diff] [blame] | 459 | O << "}\n"; |
Chris Lattner | 2e1f51b | 2004-08-01 05:59:33 +0000 | [diff] [blame] | 460 | } |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 461 | |
Owen Anderson | bea6f61 | 2011-06-27 21:06:21 +0000 | [diff] [blame] | 462 | static void |
| 463 | emitRegisterNameString(raw_ostream &O, StringRef AltName, |
| 464 | const std::vector<CodeGenRegister*> &Registers) { |
| 465 | StringToOffsetTable StringTable; |
| 466 | O << " static const unsigned RegAsmOffset" << AltName << "[] = {\n "; |
| 467 | for (unsigned i = 0, e = Registers.size(); i != e; ++i) { |
| 468 | const CodeGenRegister &Reg = *Registers[i]; |
| 469 | |
| 470 | StringRef AsmName; |
| 471 | // "NoRegAltName" is special. We don't need to do a lookup for that, |
| 472 | // as it's just a reference to the default register name. |
| 473 | if (AltName == "" || AltName == "NoRegAltName") { |
| 474 | AsmName = Reg.TheDef->getValueAsString("AsmName"); |
| 475 | if (AsmName.empty()) |
| 476 | AsmName = Reg.getName(); |
| 477 | } else { |
| 478 | // Make sure the register has an alternate name for this index. |
| 479 | std::vector<Record*> AltNameList = |
| 480 | Reg.TheDef->getValueAsListOfDefs("RegAltNameIndices"); |
| 481 | unsigned Idx = 0, e; |
| 482 | for (e = AltNameList.size(); |
| 483 | Idx < e && (AltNameList[Idx]->getName() != AltName); |
| 484 | ++Idx) |
| 485 | ; |
| 486 | // If the register has an alternate name for this index, use it. |
| 487 | // Otherwise, leave it empty as an error flag. |
| 488 | if (Idx < e) { |
| 489 | std::vector<std::string> AltNames = |
| 490 | Reg.TheDef->getValueAsListOfStrings("AltNames"); |
| 491 | if (AltNames.size() <= Idx) |
| 492 | throw TGError(Reg.TheDef->getLoc(), |
| 493 | (Twine("Register definition missing alt name for '") + |
| 494 | AltName + "'.").str()); |
| 495 | AsmName = AltNames[Idx]; |
| 496 | } |
| 497 | } |
| 498 | |
| 499 | O << StringTable.GetOrAddStringOffset(AsmName); |
| 500 | if (((i + 1) % 14) == 0) |
| 501 | O << ",\n "; |
| 502 | else |
| 503 | O << ", "; |
| 504 | |
| 505 | } |
| 506 | O << "0\n" |
| 507 | << " };\n" |
| 508 | << "\n"; |
| 509 | |
| 510 | O << " const char *AsmStrs" << AltName << " =\n"; |
| 511 | StringTable.EmitString(O); |
| 512 | O << ";\n"; |
| 513 | } |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 514 | |
| 515 | void AsmWriterEmitter::EmitGetRegisterName(raw_ostream &O) { |
Chris Lattner | 67db883 | 2010-12-13 00:23:57 +0000 | [diff] [blame] | 516 | CodeGenTarget Target(Records); |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 517 | Record *AsmWriter = Target.getAsmWriter(); |
| 518 | std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName"); |
Jakob Stoklund Olesen | abdbc84 | 2011-06-18 04:26:06 +0000 | [diff] [blame] | 519 | const std::vector<CodeGenRegister*> &Registers = |
| 520 | Target.getRegBank().getRegisters(); |
Owen Anderson | bea6f61 | 2011-06-27 21:06:21 +0000 | [diff] [blame] | 521 | std::vector<Record*> AltNameIndices = Target.getRegAltNameIndices(); |
| 522 | bool hasAltNames = AltNameIndices.size() > 1; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 523 | |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 524 | O << |
| 525 | "\n\n/// getRegisterName - This method is automatically generated by tblgen\n" |
| 526 | "/// from the register set description. This returns the assembler name\n" |
| 527 | "/// for the specified register.\n" |
Owen Anderson | bea6f61 | 2011-06-27 21:06:21 +0000 | [diff] [blame] | 528 | "const char *" << Target.getName() << ClassName << "::"; |
| 529 | if (hasAltNames) |
| 530 | O << "\ngetRegisterName(unsigned RegNo, unsigned AltIdx) {\n"; |
| 531 | else |
| 532 | O << "getRegisterName(unsigned RegNo) {\n"; |
| 533 | O << " assert(RegNo && RegNo < " << (Registers.size()+1) |
| 534 | << " && \"Invalid register number!\");\n" |
Chris Lattner | f6761be | 2009-09-14 01:26:18 +0000 | [diff] [blame] | 535 | << "\n"; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 536 | |
Owen Anderson | bea6f61 | 2011-06-27 21:06:21 +0000 | [diff] [blame] | 537 | if (hasAltNames) { |
| 538 | for (unsigned i = 0, e = AltNameIndices.size(); i < e; ++i) |
| 539 | emitRegisterNameString(O, AltNameIndices[i]->getName(), Registers); |
| 540 | } else |
| 541 | emitRegisterNameString(O, "", Registers); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 542 | |
Owen Anderson | bea6f61 | 2011-06-27 21:06:21 +0000 | [diff] [blame] | 543 | if (hasAltNames) { |
| 544 | O << " const unsigned *RegAsmOffset;\n" |
| 545 | << " const char *AsmStrs;\n" |
| 546 | << " switch(AltIdx) {\n" |
| 547 | << " default: assert(0 && \"Invalid register alt name index!\");\n"; |
| 548 | for (unsigned i = 0, e = AltNameIndices.size(); i < e; ++i) { |
| 549 | StringRef Namespace = AltNameIndices[1]->getValueAsString("Namespace"); |
| 550 | StringRef AltName(AltNameIndices[i]->getName()); |
| 551 | O << " case " << Namespace << "::" << AltName |
| 552 | << ":\n" |
| 553 | << " AsmStrs = AsmStrs" << AltName << ";\n" |
| 554 | << " RegAsmOffset = RegAsmOffset" << AltName << ";\n" |
| 555 | << " break;\n"; |
| 556 | } |
| 557 | O << "}\n"; |
| 558 | } |
| 559 | |
| 560 | O << " assert (*(AsmStrs+RegAsmOffset[RegNo-1]) &&\n" |
| 561 | << " \"Invalid alt name index for register!\");\n" |
| 562 | << " return AsmStrs+RegAsmOffset[RegNo-1];\n" |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 563 | << "}\n"; |
| 564 | } |
| 565 | |
Chris Lattner | 0d7b0aa | 2010-02-11 22:57:32 +0000 | [diff] [blame] | 566 | void AsmWriterEmitter::EmitGetInstructionName(raw_ostream &O) { |
Chris Lattner | 67db883 | 2010-12-13 00:23:57 +0000 | [diff] [blame] | 567 | CodeGenTarget Target(Records); |
Chris Lattner | 0d7b0aa | 2010-02-11 22:57:32 +0000 | [diff] [blame] | 568 | Record *AsmWriter = Target.getAsmWriter(); |
| 569 | std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName"); |
| 570 | |
Chris Lattner | f650278 | 2010-03-19 00:34:35 +0000 | [diff] [blame] | 571 | const std::vector<const CodeGenInstruction*> &NumberedInstructions = |
| 572 | Target.getInstructionsByEnumValue(); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 573 | |
Chris Lattner | 0d7b0aa | 2010-02-11 22:57:32 +0000 | [diff] [blame] | 574 | StringToOffsetTable StringTable; |
| 575 | O << |
| 576 | "\n\n#ifdef GET_INSTRUCTION_NAME\n" |
| 577 | "#undef GET_INSTRUCTION_NAME\n\n" |
| 578 | "/// getInstructionName: This method is automatically generated by tblgen\n" |
| 579 | "/// from the instruction set description. This returns the enum name of the\n" |
| 580 | "/// specified instruction.\n" |
| 581 | "const char *" << Target.getName() << ClassName |
| 582 | << "::getInstructionName(unsigned Opcode) {\n" |
| 583 | << " assert(Opcode < " << NumberedInstructions.size() |
| 584 | << " && \"Invalid instruction number!\");\n" |
| 585 | << "\n" |
| 586 | << " static const unsigned InstAsmOffset[] = {"; |
| 587 | for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) { |
| 588 | const CodeGenInstruction &Inst = *NumberedInstructions[i]; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 589 | |
Chris Lattner | 0d7b0aa | 2010-02-11 22:57:32 +0000 | [diff] [blame] | 590 | std::string AsmName = Inst.TheDef->getName(); |
| 591 | if ((i % 14) == 0) |
| 592 | O << "\n "; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 593 | |
Chris Lattner | 0d7b0aa | 2010-02-11 22:57:32 +0000 | [diff] [blame] | 594 | O << StringTable.GetOrAddStringOffset(AsmName) << ", "; |
| 595 | } |
| 596 | O << "0\n" |
| 597 | << " };\n" |
| 598 | << "\n"; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 599 | |
Chris Lattner | 0d7b0aa | 2010-02-11 22:57:32 +0000 | [diff] [blame] | 600 | O << " const char *Strs =\n"; |
| 601 | StringTable.EmitString(O); |
| 602 | O << ";\n"; |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 603 | |
Chris Lattner | 0d7b0aa | 2010-02-11 22:57:32 +0000 | [diff] [blame] | 604 | O << " return Strs+InstAsmOffset[Opcode];\n" |
| 605 | << "}\n\n#endif\n"; |
| 606 | } |
| 607 | |
Bill Wendling | 2cf6fc6 | 2011-03-21 08:31:53 +0000 | [diff] [blame] | 608 | namespace { |
Chris Lattner | 0d7b0aa | 2010-02-11 22:57:32 +0000 | [diff] [blame] | 609 | |
Bill Wendling | 2cf6fc6 | 2011-03-21 08:31:53 +0000 | [diff] [blame] | 610 | /// SubtargetFeatureInfo - Helper class for storing information on a subtarget |
| 611 | /// feature which participates in instruction matching. |
| 612 | struct SubtargetFeatureInfo { |
| 613 | /// \brief The predicate record for this feature. |
| 614 | const Record *TheDef; |
| 615 | |
| 616 | /// \brief An unique index assigned to represent this feature. |
| 617 | unsigned Index; |
| 618 | |
| 619 | SubtargetFeatureInfo(const Record *D, unsigned Idx) : TheDef(D), Index(Idx) {} |
| 620 | |
| 621 | /// \brief The name of the enumerated constant identifying this feature. |
| 622 | std::string getEnumName() const { |
| 623 | return "Feature_" + TheDef->getName(); |
| 624 | } |
| 625 | }; |
| 626 | |
| 627 | struct AsmWriterInfo { |
| 628 | /// Map of Predicate records to their subtarget information. |
| 629 | std::map<const Record*, SubtargetFeatureInfo*> SubtargetFeatures; |
| 630 | |
| 631 | /// getSubtargetFeature - Lookup or create the subtarget feature info for the |
| 632 | /// given operand. |
| 633 | SubtargetFeatureInfo *getSubtargetFeature(const Record *Def) const { |
| 634 | assert(Def->isSubClassOf("Predicate") && "Invalid predicate type!"); |
| 635 | std::map<const Record*, SubtargetFeatureInfo*>::const_iterator I = |
| 636 | SubtargetFeatures.find(Def); |
| 637 | return I == SubtargetFeatures.end() ? 0 : I->second; |
| 638 | } |
| 639 | |
| 640 | void addReqFeatures(const std::vector<Record*> &Features) { |
| 641 | for (std::vector<Record*>::const_iterator |
| 642 | I = Features.begin(), E = Features.end(); I != E; ++I) { |
| 643 | const Record *Pred = *I; |
| 644 | |
| 645 | // Ignore predicates that are not intended for the assembler. |
| 646 | if (!Pred->getValueAsBit("AssemblerMatcherPredicate")) |
| 647 | continue; |
| 648 | |
| 649 | if (Pred->getName().empty()) |
| 650 | throw TGError(Pred->getLoc(), "Predicate has no name!"); |
| 651 | |
| 652 | // Don't add the predicate again. |
| 653 | if (getSubtargetFeature(Pred)) |
| 654 | continue; |
| 655 | |
| 656 | unsigned FeatureNo = SubtargetFeatures.size(); |
| 657 | SubtargetFeatures[Pred] = new SubtargetFeatureInfo(Pred, FeatureNo); |
| 658 | assert(FeatureNo < 32 && "Too many subtarget features!"); |
| 659 | } |
| 660 | } |
| 661 | |
| 662 | const SubtargetFeatureInfo *getFeatureInfo(const Record *R) { |
| 663 | return SubtargetFeatures[R]; |
| 664 | } |
| 665 | }; |
| 666 | |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 667 | // IAPrinter - Holds information about an InstAlias. Two InstAliases match if |
| 668 | // they both have the same conditionals. In which case, we cannot print out the |
| 669 | // alias for that pattern. |
| 670 | class IAPrinter { |
| 671 | AsmWriterInfo &AWI; |
| 672 | std::vector<std::string> Conds; |
| 673 | std::map<StringRef, unsigned> OpMap; |
| 674 | std::string Result; |
| 675 | std::string AsmString; |
| 676 | std::vector<Record*> ReqFeatures; |
| 677 | public: |
| 678 | IAPrinter(AsmWriterInfo &Info, std::string R, std::string AS) |
| 679 | : AWI(Info), Result(R), AsmString(AS) {} |
| 680 | |
| 681 | void addCond(const std::string &C) { Conds.push_back(C); } |
| 682 | void addReqFeatures(const std::vector<Record*> &Features) { |
| 683 | AWI.addReqFeatures(Features); |
| 684 | ReqFeatures = Features; |
| 685 | } |
| 686 | |
| 687 | void addOperand(StringRef Op, unsigned Idx) { OpMap[Op] = Idx; } |
| 688 | unsigned getOpIndex(StringRef Op) { return OpMap[Op]; } |
| 689 | bool isOpMapped(StringRef Op) { return OpMap.find(Op) != OpMap.end(); } |
| 690 | |
Bill Wendling | dd099e1 | 2011-04-08 04:08:57 +0000 | [diff] [blame] | 691 | bool print(raw_ostream &O) { |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 692 | if (Conds.empty() && ReqFeatures.empty()) { |
| 693 | O.indent(6) << "return true;\n"; |
Bill Wendling | dd099e1 | 2011-04-08 04:08:57 +0000 | [diff] [blame] | 694 | return false; |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 695 | } |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 696 | |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 697 | O << "if ("; |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 698 | |
| 699 | for (std::vector<std::string>::iterator |
| 700 | I = Conds.begin(), E = Conds.end(); I != E; ++I) { |
| 701 | if (I != Conds.begin()) { |
| 702 | O << " &&\n"; |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 703 | O.indent(8); |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 704 | } |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 705 | |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 706 | O << *I; |
| 707 | } |
| 708 | |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 709 | if (!ReqFeatures.empty()) { |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 710 | if (Conds.begin() != Conds.end()) { |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 711 | O << " &&\n"; |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 712 | O.indent(8); |
| 713 | } else { |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 714 | O << "if ("; |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 715 | } |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 716 | |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 717 | std::string Req; |
| 718 | raw_string_ostream ReqO(Req); |
| 719 | |
| 720 | for (std::vector<Record*>::iterator |
| 721 | I = ReqFeatures.begin(), E = ReqFeatures.end(); I != E; ++I) { |
| 722 | if (I != ReqFeatures.begin()) ReqO << " | "; |
| 723 | ReqO << AWI.getFeatureInfo(*I)->getEnumName(); |
| 724 | } |
| 725 | |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 726 | O << "(AvailableFeatures & (" << ReqO.str() << ")) == (" |
| 727 | << ReqO.str() << ')'; |
| 728 | } |
| 729 | |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 730 | O << ") {\n"; |
| 731 | O.indent(6) << "// " << Result << "\n"; |
| 732 | O.indent(6) << "AsmString = \"" << AsmString << "\";\n"; |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 733 | |
| 734 | for (std::map<StringRef, unsigned>::iterator |
| 735 | I = OpMap.begin(), E = OpMap.end(); I != E; ++I) |
Bill Wendling | f415d8b | 2011-05-23 00:18:33 +0000 | [diff] [blame] | 736 | O.indent(6) << "OpMap.push_back(std::make_pair(\"" << I->first << "\", " |
| 737 | << I->second << "));\n"; |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 738 | |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 739 | O.indent(6) << "break;\n"; |
| 740 | O.indent(4) << '}'; |
Bill Wendling | dd099e1 | 2011-04-08 04:08:57 +0000 | [diff] [blame] | 741 | return !ReqFeatures.empty(); |
Bill Wendling | 4962e61 | 2011-03-21 08:40:31 +0000 | [diff] [blame] | 742 | } |
| 743 | |
| 744 | bool operator==(const IAPrinter &RHS) { |
| 745 | if (Conds.size() != RHS.Conds.size()) |
| 746 | return false; |
| 747 | |
| 748 | unsigned Idx = 0; |
| 749 | for (std::vector<std::string>::iterator |
| 750 | I = Conds.begin(), E = Conds.end(); I != E; ++I) |
| 751 | if (*I != RHS.Conds[Idx++]) |
| 752 | return false; |
| 753 | |
| 754 | return true; |
| 755 | } |
| 756 | |
| 757 | bool operator()(const IAPrinter &RHS) { |
| 758 | if (Conds.size() < RHS.Conds.size()) |
| 759 | return true; |
| 760 | |
| 761 | unsigned Idx = 0; |
| 762 | for (std::vector<std::string>::iterator |
| 763 | I = Conds.begin(), E = Conds.end(); I != E; ++I) |
| 764 | if (*I != RHS.Conds[Idx++]) |
| 765 | return *I < RHS.Conds[Idx++]; |
| 766 | |
| 767 | return false; |
| 768 | } |
| 769 | }; |
| 770 | |
Bill Wendling | 2cf6fc6 | 2011-03-21 08:31:53 +0000 | [diff] [blame] | 771 | } // end anonymous namespace |
| 772 | |
| 773 | /// EmitSubtargetFeatureFlagEnumeration - Emit the subtarget feature flag |
| 774 | /// definitions. |
| 775 | static void EmitSubtargetFeatureFlagEnumeration(AsmWriterInfo &Info, |
| 776 | raw_ostream &O) { |
| 777 | O << "namespace {\n\n"; |
| 778 | O << "// Flags for subtarget features that participate in " |
| 779 | << "alias instruction matching.\n"; |
| 780 | O << "enum SubtargetFeatureFlag {\n"; |
| 781 | |
| 782 | for (std::map<const Record*, SubtargetFeatureInfo*>::const_iterator |
| 783 | I = Info.SubtargetFeatures.begin(), |
| 784 | E = Info.SubtargetFeatures.end(); I != E; ++I) { |
| 785 | SubtargetFeatureInfo &SFI = *I->second; |
| 786 | O << " " << SFI.getEnumName() << " = (1 << " << SFI.Index << "),\n"; |
| 787 | } |
| 788 | |
| 789 | O << " Feature_None = 0\n"; |
| 790 | O << "};\n\n"; |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 791 | O << "} // end anonymous namespace\n\n"; |
Bill Wendling | 2cf6fc6 | 2011-03-21 08:31:53 +0000 | [diff] [blame] | 792 | } |
| 793 | |
| 794 | /// EmitComputeAvailableFeatures - Emit the function to compute the list of |
| 795 | /// available features given a subtarget. |
| 796 | static void EmitComputeAvailableFeatures(AsmWriterInfo &Info, |
| 797 | Record *AsmWriter, |
| 798 | CodeGenTarget &Target, |
| 799 | raw_ostream &O) { |
| 800 | std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName"); |
| 801 | |
| 802 | O << "unsigned " << Target.getName() << ClassName << "::\n" |
| 803 | << "ComputeAvailableFeatures(const " << Target.getName() |
| 804 | << "Subtarget *Subtarget) const {\n"; |
| 805 | O << " unsigned Features = 0;\n"; |
| 806 | |
| 807 | for (std::map<const Record*, SubtargetFeatureInfo*>::const_iterator |
| 808 | I = Info.SubtargetFeatures.begin(), |
| 809 | E = Info.SubtargetFeatures.end(); I != E; ++I) { |
| 810 | SubtargetFeatureInfo &SFI = *I->second; |
| 811 | O << " if (" << SFI.TheDef->getValueAsString("CondString") |
| 812 | << ")\n"; |
| 813 | O << " Features |= " << SFI.getEnumName() << ";\n"; |
| 814 | } |
| 815 | |
| 816 | O << " return Features;\n"; |
| 817 | O << "}\n\n"; |
| 818 | } |
| 819 | |
Bill Wendling | f415d8b | 2011-05-23 00:18:33 +0000 | [diff] [blame] | 820 | static void EmitGetMapOperandNumber(raw_ostream &O) { |
| 821 | O << "static unsigned getMapOperandNumber(" |
| 822 | << "const SmallVectorImpl<std::pair<StringRef, unsigned> > &OpMap,\n"; |
| 823 | O << " StringRef Name) {\n"; |
| 824 | O << " for (SmallVectorImpl<std::pair<StringRef, unsigned> >::" |
| 825 | << "const_iterator\n"; |
| 826 | O << " I = OpMap.begin(), E = OpMap.end(); I != E; ++I)\n"; |
| 827 | O << " if (I->first == Name)\n"; |
| 828 | O << " return I->second;\n"; |
| 829 | O << " assert(false && \"Operand not in map!\");\n"; |
| 830 | O << " return 0;\n"; |
| 831 | O << "}\n\n"; |
| 832 | } |
| 833 | |
Bill Wendling | 2cf6fc6 | 2011-03-21 08:31:53 +0000 | [diff] [blame] | 834 | void AsmWriterEmitter::EmitRegIsInRegClass(raw_ostream &O) { |
| 835 | CodeGenTarget Target(Records); |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 836 | |
| 837 | // Enumerate the register classes. |
| 838 | const std::vector<CodeGenRegisterClass> &RegisterClasses = |
| 839 | Target.getRegisterClasses(); |
| 840 | |
| 841 | O << "namespace { // Register classes\n"; |
| 842 | O << " enum RegClass {\n"; |
| 843 | |
| 844 | // Emit the register enum value for each RegisterClass. |
| 845 | for (unsigned I = 0, E = RegisterClasses.size(); I != E; ++I) { |
| 846 | if (I != 0) O << ",\n"; |
| 847 | O << " RC_" << RegisterClasses[I].TheDef->getName(); |
| 848 | } |
| 849 | |
| 850 | O << "\n };\n"; |
| 851 | O << "} // end anonymous namespace\n\n"; |
| 852 | |
| 853 | // Emit a function that returns 'true' if a regsiter is part of a particular |
| 854 | // register class. I.e., RAX is part of GR64 on X86. |
| 855 | O << "static bool regIsInRegisterClass" |
| 856 | << "(unsigned RegClass, unsigned Reg) {\n"; |
| 857 | |
| 858 | // Emit the switch that checks if a register belongs to a particular register |
| 859 | // class. |
| 860 | O << " switch (RegClass) {\n"; |
| 861 | O << " default: break;\n"; |
| 862 | |
| 863 | for (unsigned I = 0, E = RegisterClasses.size(); I != E; ++I) { |
| 864 | const CodeGenRegisterClass &RC = RegisterClasses[I]; |
| 865 | |
| 866 | // Give the register class a legal C name if it's anonymous. |
| 867 | std::string Name = RC.TheDef->getName(); |
| 868 | O << " case RC_" << Name << ":\n"; |
| 869 | |
| 870 | // Emit the register list now. |
Jakob Stoklund Olesen | ae1920b | 2011-06-15 04:50:36 +0000 | [diff] [blame] | 871 | unsigned IE = RC.getOrder().size(); |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 872 | if (IE == 1) { |
Jakob Stoklund Olesen | ae1920b | 2011-06-15 04:50:36 +0000 | [diff] [blame] | 873 | O << " if (Reg == " << getQualifiedName(RC.getOrder()[0]) << ")\n"; |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 874 | O << " return true;\n"; |
| 875 | } else { |
| 876 | O << " switch (Reg) {\n"; |
| 877 | O << " default: break;\n"; |
| 878 | |
| 879 | for (unsigned II = 0; II != IE; ++II) { |
Jakob Stoklund Olesen | ae1920b | 2011-06-15 04:50:36 +0000 | [diff] [blame] | 880 | Record *Reg = RC.getOrder()[II]; |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 881 | O << " case " << getQualifiedName(Reg) << ":\n"; |
| 882 | } |
| 883 | |
| 884 | O << " return true;\n"; |
| 885 | O << " }\n"; |
| 886 | } |
| 887 | |
| 888 | O << " break;\n"; |
| 889 | } |
| 890 | |
| 891 | O << " }\n\n"; |
| 892 | O << " return false;\n"; |
| 893 | O << "}\n\n"; |
Bill Wendling | 2cf6fc6 | 2011-03-21 08:31:53 +0000 | [diff] [blame] | 894 | } |
| 895 | |
Bill Wendling | 740e5b3 | 2011-06-14 03:17:20 +0000 | [diff] [blame] | 896 | static unsigned CountNumOperands(StringRef AsmString) { |
| 897 | unsigned NumOps = 0; |
| 898 | std::pair<StringRef, StringRef> ASM = AsmString.split(' '); |
| 899 | |
| 900 | while (!ASM.second.empty()) { |
| 901 | ++NumOps; |
| 902 | ASM = ASM.second.split(' '); |
| 903 | } |
| 904 | |
| 905 | return NumOps; |
| 906 | } |
| 907 | |
Bill Wendling | 393c404 | 2011-06-15 04:31:19 +0000 | [diff] [blame] | 908 | static unsigned CountResultNumOperands(StringRef AsmString) { |
| 909 | unsigned NumOps = 0; |
| 910 | std::pair<StringRef, StringRef> ASM = AsmString.split('\t'); |
| 911 | |
| 912 | if (!ASM.second.empty()) { |
| 913 | size_t I = ASM.second.find('{'); |
| 914 | StringRef Str = ASM.second; |
| 915 | if (I != StringRef::npos) |
| 916 | Str = ASM.second.substr(I, ASM.second.find('|', I)); |
| 917 | |
| 918 | ASM = Str.split(' '); |
| 919 | |
| 920 | do { |
| 921 | ++NumOps; |
| 922 | ASM = ASM.second.split(' '); |
| 923 | } while (!ASM.second.empty()); |
| 924 | } |
| 925 | |
| 926 | return NumOps; |
| 927 | } |
Bill Wendling | 740e5b3 | 2011-06-14 03:17:20 +0000 | [diff] [blame] | 928 | |
Bill Wendling | 2cf6fc6 | 2011-03-21 08:31:53 +0000 | [diff] [blame] | 929 | void AsmWriterEmitter::EmitPrintAliasInstruction(raw_ostream &O) { |
| 930 | CodeGenTarget Target(Records); |
| 931 | Record *AsmWriter = Target.getAsmWriter(); |
| 932 | |
Bill Wendling | 740e5b3 | 2011-06-14 03:17:20 +0000 | [diff] [blame] | 933 | if (!AsmWriter->getValueAsBit("isMCAsmWriter")) |
| 934 | return; |
| 935 | |
Bill Wendling | 2cf6fc6 | 2011-03-21 08:31:53 +0000 | [diff] [blame] | 936 | O << "\n#ifdef PRINT_ALIAS_INSTR\n"; |
| 937 | O << "#undef PRINT_ALIAS_INSTR\n\n"; |
| 938 | |
| 939 | EmitRegIsInRegClass(O); |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 940 | |
| 941 | // Emit the method that prints the alias instruction. |
| 942 | std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName"); |
| 943 | |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 944 | std::vector<Record*> AllInstAliases = |
| 945 | Records.getAllDerivedDefinitions("InstAlias"); |
| 946 | |
| 947 | // Create a map from the qualified name to a list of potential matches. |
| 948 | std::map<std::string, std::vector<CodeGenInstAlias*> > AliasMap; |
| 949 | for (std::vector<Record*>::iterator |
| 950 | I = AllInstAliases.begin(), E = AllInstAliases.end(); I != E; ++I) { |
| 951 | CodeGenInstAlias *Alias = new CodeGenInstAlias(*I, Target); |
| 952 | const Record *R = *I; |
Bill Wendling | eef965f | 2011-04-13 23:36:21 +0000 | [diff] [blame] | 953 | if (!R->getValueAsBit("EmitAlias")) |
| 954 | continue; // We were told not to emit the alias, but to emit the aliasee. |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 955 | const DagInit *DI = R->getValueAsDag("ResultInst"); |
| 956 | const DefInit *Op = dynamic_cast<const DefInit*>(DI->getOperator()); |
| 957 | AliasMap[getQualifiedName(Op->getDef())].push_back(Alias); |
| 958 | } |
| 959 | |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 960 | // A map of which conditions need to be met for each instruction operand |
| 961 | // before it can be matched to the mnemonic. |
| 962 | std::map<std::string, std::vector<IAPrinter*> > IAPrinterMap; |
| 963 | AsmWriterInfo AWI; |
| 964 | |
| 965 | for (std::map<std::string, std::vector<CodeGenInstAlias*> >::iterator |
| 966 | I = AliasMap.begin(), E = AliasMap.end(); I != E; ++I) { |
| 967 | std::vector<CodeGenInstAlias*> &Aliases = I->second; |
| 968 | |
| 969 | for (std::vector<CodeGenInstAlias*>::iterator |
| 970 | II = Aliases.begin(), IE = Aliases.end(); II != IE; ++II) { |
| 971 | const CodeGenInstAlias *CGA = *II; |
Bill Wendling | 740e5b3 | 2011-06-14 03:17:20 +0000 | [diff] [blame] | 972 | unsigned LastOpNo = CGA->ResultInstOperandIndex.size(); |
Bill Wendling | 393c404 | 2011-06-15 04:31:19 +0000 | [diff] [blame] | 973 | unsigned NumResultOps = |
| 974 | CountResultNumOperands(CGA->ResultInst->AsmString); |
Bill Wendling | 740e5b3 | 2011-06-14 03:17:20 +0000 | [diff] [blame] | 975 | |
| 976 | // Don't emit the alias if it has more operands than what it's aliasing. |
Bill Wendling | 393c404 | 2011-06-15 04:31:19 +0000 | [diff] [blame] | 977 | if (NumResultOps < CountNumOperands(CGA->AsmString)) |
Bill Wendling | 740e5b3 | 2011-06-14 03:17:20 +0000 | [diff] [blame] | 978 | continue; |
| 979 | |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 980 | IAPrinter *IAP = new IAPrinter(AWI, CGA->Result->getAsString(), |
| 981 | CGA->AsmString); |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 982 | IAP->addReqFeatures(CGA->TheDef->getValueAsListOfDefs("Predicates")); |
| 983 | |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 984 | std::string Cond; |
| 985 | Cond = std::string("MI->getNumOperands() == ") + llvm::utostr(LastOpNo); |
| 986 | IAP->addCond(Cond); |
| 987 | |
| 988 | std::map<StringRef, unsigned> OpMap; |
| 989 | bool CantHandle = false; |
| 990 | |
| 991 | for (unsigned i = 0, e = LastOpNo; i != e; ++i) { |
| 992 | const CodeGenInstAlias::ResultOperand &RO = CGA->ResultOperands[i]; |
| 993 | |
| 994 | switch (RO.Kind) { |
| 995 | default: assert(0 && "unexpected InstAlias operand kind"); |
| 996 | case CodeGenInstAlias::ResultOperand::K_Record: { |
| 997 | const Record *Rec = RO.getRecord(); |
| 998 | StringRef ROName = RO.getName(); |
| 999 | |
Owen Anderson | bea6f61 | 2011-06-27 21:06:21 +0000 | [diff] [blame] | 1000 | |
| 1001 | if (Rec->isSubClassOf("RegisterOperand")) |
| 1002 | Rec = Rec->getValueAsDef("RegClass"); |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 1003 | if (Rec->isSubClassOf("RegisterClass")) { |
| 1004 | Cond = std::string("MI->getOperand(")+llvm::utostr(i)+").isReg()"; |
| 1005 | IAP->addCond(Cond); |
| 1006 | |
| 1007 | if (!IAP->isOpMapped(ROName)) { |
| 1008 | IAP->addOperand(ROName, i); |
| 1009 | Cond = std::string("regIsInRegisterClass(RC_") + |
| 1010 | CGA->ResultOperands[i].getRecord()->getName() + |
| 1011 | ", MI->getOperand(" + llvm::utostr(i) + ").getReg())"; |
| 1012 | IAP->addCond(Cond); |
| 1013 | } else { |
| 1014 | Cond = std::string("MI->getOperand(") + |
| 1015 | llvm::utostr(i) + ").getReg() == MI->getOperand(" + |
| 1016 | llvm::utostr(IAP->getOpIndex(ROName)) + ").getReg()"; |
| 1017 | IAP->addCond(Cond); |
| 1018 | } |
| 1019 | } else { |
| 1020 | assert(Rec->isSubClassOf("Operand") && "Unexpected operand!"); |
Bill Wendling | 740e5b3 | 2011-06-14 03:17:20 +0000 | [diff] [blame] | 1021 | // FIXME: We may need to handle these situations. |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 1022 | delete IAP; |
| 1023 | IAP = 0; |
| 1024 | CantHandle = true; |
| 1025 | break; |
| 1026 | } |
| 1027 | |
| 1028 | break; |
| 1029 | } |
| 1030 | case CodeGenInstAlias::ResultOperand::K_Imm: |
| 1031 | Cond = std::string("MI->getOperand(") + |
| 1032 | llvm::utostr(i) + ").getImm() == " + |
| 1033 | llvm::utostr(CGA->ResultOperands[i].getImm()); |
| 1034 | IAP->addCond(Cond); |
| 1035 | break; |
| 1036 | case CodeGenInstAlias::ResultOperand::K_Reg: |
| 1037 | Cond = std::string("MI->getOperand(") + |
| 1038 | llvm::utostr(i) + ").getReg() == " + Target.getName() + |
| 1039 | "::" + CGA->ResultOperands[i].getRegister()->getName(); |
| 1040 | IAP->addCond(Cond); |
| 1041 | break; |
| 1042 | } |
| 1043 | |
| 1044 | if (!IAP) break; |
| 1045 | } |
| 1046 | |
| 1047 | if (CantHandle) continue; |
| 1048 | IAPrinterMap[I->first].push_back(IAP); |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 1049 | } |
| 1050 | } |
| 1051 | |
| 1052 | EmitSubtargetFeatureFlagEnumeration(AWI, O); |
| 1053 | EmitComputeAvailableFeatures(AWI, AsmWriter, Target, O); |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 1054 | |
Bill Wendling | f415d8b | 2011-05-23 00:18:33 +0000 | [diff] [blame] | 1055 | std::string Header; |
| 1056 | raw_string_ostream HeaderO(Header); |
| 1057 | |
| 1058 | HeaderO << "bool " << Target.getName() << ClassName |
Bill Wendling | 740e5b3 | 2011-06-14 03:17:20 +0000 | [diff] [blame] | 1059 | << "::printAliasInstr(const MCInst" |
Bill Wendling | f415d8b | 2011-05-23 00:18:33 +0000 | [diff] [blame] | 1060 | << " *MI, raw_ostream &OS) {\n"; |
Bill Wendling | 3ce1b7d | 2011-03-21 08:59:17 +0000 | [diff] [blame] | 1061 | |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 1062 | std::string Cases; |
| 1063 | raw_string_ostream CasesO(Cases); |
Bill Wendling | dd099e1 | 2011-04-08 04:08:57 +0000 | [diff] [blame] | 1064 | bool NeedAvailableFeatures = false; |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 1065 | |
| 1066 | for (std::map<std::string, std::vector<IAPrinter*> >::iterator |
| 1067 | I = IAPrinterMap.begin(), E = IAPrinterMap.end(); I != E; ++I) { |
| 1068 | std::vector<IAPrinter*> &IAPs = I->second; |
| 1069 | std::vector<IAPrinter*> UniqueIAPs; |
| 1070 | |
| 1071 | for (std::vector<IAPrinter*>::iterator |
| 1072 | II = IAPs.begin(), IE = IAPs.end(); II != IE; ++II) { |
| 1073 | IAPrinter *LHS = *II; |
| 1074 | bool IsDup = false; |
| 1075 | for (std::vector<IAPrinter*>::iterator |
| 1076 | III = IAPs.begin(), IIE = IAPs.end(); III != IIE; ++III) { |
| 1077 | IAPrinter *RHS = *III; |
| 1078 | if (LHS != RHS && *LHS == *RHS) { |
| 1079 | IsDup = true; |
| 1080 | break; |
| 1081 | } |
| 1082 | } |
| 1083 | |
| 1084 | if (!IsDup) UniqueIAPs.push_back(LHS); |
| 1085 | } |
| 1086 | |
| 1087 | if (UniqueIAPs.empty()) continue; |
| 1088 | |
| 1089 | CasesO.indent(2) << "case " << I->first << ":\n"; |
| 1090 | |
| 1091 | for (std::vector<IAPrinter*>::iterator |
| 1092 | II = UniqueIAPs.begin(), IE = UniqueIAPs.end(); II != IE; ++II) { |
| 1093 | IAPrinter *IAP = *II; |
| 1094 | CasesO.indent(4); |
Bill Wendling | dd099e1 | 2011-04-08 04:08:57 +0000 | [diff] [blame] | 1095 | NeedAvailableFeatures |= IAP->print(CasesO); |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 1096 | CasesO << '\n'; |
| 1097 | } |
| 1098 | |
Eric Christopher | 721ef66 | 2011-04-18 21:28:11 +0000 | [diff] [blame] | 1099 | CasesO.indent(4) << "return false;\n"; |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 1100 | } |
| 1101 | |
Bill Wendling | 740e5b3 | 2011-06-14 03:17:20 +0000 | [diff] [blame] | 1102 | if (CasesO.str().empty()) { |
Bill Wendling | f415d8b | 2011-05-23 00:18:33 +0000 | [diff] [blame] | 1103 | O << HeaderO.str(); |
Eric Christopher | 721ef66 | 2011-04-18 21:28:11 +0000 | [diff] [blame] | 1104 | O << " return false;\n"; |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 1105 | O << "}\n\n"; |
| 1106 | O << "#endif // PRINT_ALIAS_INSTR\n"; |
| 1107 | return; |
| 1108 | } |
| 1109 | |
Bill Wendling | f415d8b | 2011-05-23 00:18:33 +0000 | [diff] [blame] | 1110 | EmitGetMapOperandNumber(O); |
| 1111 | |
| 1112 | O << HeaderO.str(); |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 1113 | O.indent(2) << "StringRef AsmString;\n"; |
Bill Wendling | f415d8b | 2011-05-23 00:18:33 +0000 | [diff] [blame] | 1114 | O.indent(2) << "SmallVector<std::pair<StringRef, unsigned>, 4> OpMap;\n"; |
Bill Wendling | dd099e1 | 2011-04-08 04:08:57 +0000 | [diff] [blame] | 1115 | if (NeedAvailableFeatures) |
| 1116 | O.indent(2) << "unsigned AvailableFeatures = getAvailableFeatures();\n\n"; |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 1117 | O.indent(2) << "switch (MI->getOpcode()) {\n"; |
Eric Christopher | 721ef66 | 2011-04-18 21:28:11 +0000 | [diff] [blame] | 1118 | O.indent(2) << "default: return false;\n"; |
Bill Wendling | 44dcfd3 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 1119 | O << CasesO.str(); |
| 1120 | O.indent(2) << "}\n\n"; |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 1121 | |
| 1122 | // Code that prints the alias, replacing the operands with the ones from the |
| 1123 | // MCInst. |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 1124 | O << " std::pair<StringRef, StringRef> ASM = AsmString.split(' ');\n"; |
| 1125 | O << " OS << '\\t' << ASM.first;\n"; |
| 1126 | |
| 1127 | O << " if (!ASM.second.empty()) {\n"; |
| 1128 | O << " OS << '\\t';\n"; |
| 1129 | O << " for (StringRef::iterator\n"; |
| 1130 | O << " I = ASM.second.begin(), E = ASM.second.end(); I != E; ) {\n"; |
| 1131 | O << " if (*I == '$') {\n"; |
| 1132 | O << " StringRef::iterator Start = ++I;\n"; |
| 1133 | O << " while (I != E &&\n"; |
| 1134 | O << " ((*I >= 'a' && *I <= 'z') ||\n"; |
| 1135 | O << " (*I >= 'A' && *I <= 'Z') ||\n"; |
| 1136 | O << " (*I >= '0' && *I <= '9') ||\n"; |
| 1137 | O << " *I == '_'))\n"; |
| 1138 | O << " ++I;\n"; |
| 1139 | O << " StringRef Name(Start, I - Start);\n"; |
Bill Wendling | f415d8b | 2011-05-23 00:18:33 +0000 | [diff] [blame] | 1140 | O << " printOperand(MI, getMapOperandNumber(OpMap, Name), OS);\n"; |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 1141 | O << " } else {\n"; |
| 1142 | O << " OS << *I++;\n"; |
| 1143 | O << " }\n"; |
| 1144 | O << " }\n"; |
| 1145 | O << " }\n\n"; |
| 1146 | |
Eric Christopher | 721ef66 | 2011-04-18 21:28:11 +0000 | [diff] [blame] | 1147 | O << " return true;\n"; |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 1148 | O << "}\n\n"; |
| 1149 | |
| 1150 | O << "#endif // PRINT_ALIAS_INSTR\n"; |
| 1151 | } |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 1152 | |
| 1153 | void AsmWriterEmitter::run(raw_ostream &O) { |
| 1154 | EmitSourceFileHeader("Assembly Writer Source Fragment", O); |
Jim Grosbach | 9255b8d | 2010-09-29 22:32:50 +0000 | [diff] [blame] | 1155 | |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 1156 | EmitPrintInstruction(O); |
| 1157 | EmitGetRegisterName(O); |
Chris Lattner | 0d7b0aa | 2010-02-11 22:57:32 +0000 | [diff] [blame] | 1158 | EmitGetInstructionName(O); |
Bill Wendling | 7520e3a | 2011-02-26 03:09:12 +0000 | [diff] [blame] | 1159 | EmitPrintAliasInstruction(O); |
Chris Lattner | 05af261 | 2009-09-13 20:08:00 +0000 | [diff] [blame] | 1160 | } |
| 1161 | |