blob: 06fd55c551522058d00117c7346b4368b1ccc07d [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Dan Gohman84023e02010-07-10 09:00:22 +000023#include "llvm/CodeGen/Analysis.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Nadav Rotemb6fbec32011-06-01 12:51:46 +000029#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000030#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000031#include "llvm/Support/MathExtras.h"
Nick Lewycky476b2422010-12-19 20:43:38 +000032#include <cctype>
Chris Lattner310968c2005-01-07 07:44:53 +000033using namespace llvm;
34
Nadav Rotemb6fbec32011-06-01 12:51:46 +000035/// We are in the process of implementing a new TypeLegalization action
36/// - the promotion of vector elements. This feature is disabled by default
37/// and only enabled using this flag.
38static cl::opt<bool>
39AllowPromoteIntElem("promote-elements", cl::Hidden,
40 cl::desc("Allow promotion of integer vector element types"));
41
Rafael Espindola9a580232009-02-27 13:37:18 +000042namespace llvm {
43TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
44 bool isLocal = GV->hasLocalLinkage();
45 bool isDeclaration = GV->isDeclaration();
46 // FIXME: what should we do for protected and internal visibility?
47 // For variables, is internal different from hidden?
48 bool isHidden = GV->hasHiddenVisibility();
49
50 if (reloc == Reloc::PIC_) {
51 if (isLocal || isHidden)
52 return TLSModel::LocalDynamic;
53 else
54 return TLSModel::GeneralDynamic;
55 } else {
56 if (!isDeclaration || isHidden)
57 return TLSModel::LocalExec;
58 else
59 return TLSModel::InitialExec;
60 }
61}
62}
63
Evan Cheng56966222007-01-12 02:11:51 +000064/// InitLibcallNames - Set default libcall names.
65///
Evan Cheng79cca502007-01-12 22:51:10 +000066static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000067 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000068 Names[RTLIB::SHL_I32] = "__ashlsi3";
69 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000070 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000071 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::SRL_I32] = "__lshrsi3";
73 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000074 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000075 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::SRA_I32] = "__ashrsi3";
77 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000078 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000079 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000080 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::MUL_I32] = "__mulsi3";
82 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000083 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000084 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000085 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000086 Names[RTLIB::SDIV_I32] = "__divsi3";
87 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000088 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000089 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000090 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000091 Names[RTLIB::UDIV_I32] = "__udivsi3";
92 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000093 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000094 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000095 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000096 Names[RTLIB::SREM_I32] = "__modsi3";
97 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000098 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000099 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +0000100 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::UREM_I32] = "__umodsi3";
102 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +0000103 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng8e23e812011-04-01 00:42:02 +0000104
105 // These are generally not available.
106 Names[RTLIB::SDIVREM_I8] = 0;
107 Names[RTLIB::SDIVREM_I16] = 0;
108 Names[RTLIB::SDIVREM_I32] = 0;
109 Names[RTLIB::SDIVREM_I64] = 0;
110 Names[RTLIB::SDIVREM_I128] = 0;
111 Names[RTLIB::UDIVREM_I8] = 0;
112 Names[RTLIB::UDIVREM_I16] = 0;
113 Names[RTLIB::UDIVREM_I32] = 0;
114 Names[RTLIB::UDIVREM_I64] = 0;
115 Names[RTLIB::UDIVREM_I128] = 0;
116
Evan Cheng56966222007-01-12 02:11:51 +0000117 Names[RTLIB::NEG_I32] = "__negsi2";
118 Names[RTLIB::NEG_I64] = "__negdi2";
119 Names[RTLIB::ADD_F32] = "__addsf3";
120 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000121 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000122 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000123 Names[RTLIB::SUB_F32] = "__subsf3";
124 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000125 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000126 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000127 Names[RTLIB::MUL_F32] = "__mulsf3";
128 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000129 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000130 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000131 Names[RTLIB::DIV_F32] = "__divsf3";
132 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000133 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000134 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000135 Names[RTLIB::REM_F32] = "fmodf";
136 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000137 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000138 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000139 Names[RTLIB::POWI_F32] = "__powisf2";
140 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000141 Names[RTLIB::POWI_F80] = "__powixf2";
142 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000143 Names[RTLIB::SQRT_F32] = "sqrtf";
144 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000145 Names[RTLIB::SQRT_F80] = "sqrtl";
146 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000147 Names[RTLIB::LOG_F32] = "logf";
148 Names[RTLIB::LOG_F64] = "log";
149 Names[RTLIB::LOG_F80] = "logl";
150 Names[RTLIB::LOG_PPCF128] = "logl";
151 Names[RTLIB::LOG2_F32] = "log2f";
152 Names[RTLIB::LOG2_F64] = "log2";
153 Names[RTLIB::LOG2_F80] = "log2l";
154 Names[RTLIB::LOG2_PPCF128] = "log2l";
155 Names[RTLIB::LOG10_F32] = "log10f";
156 Names[RTLIB::LOG10_F64] = "log10";
157 Names[RTLIB::LOG10_F80] = "log10l";
158 Names[RTLIB::LOG10_PPCF128] = "log10l";
159 Names[RTLIB::EXP_F32] = "expf";
160 Names[RTLIB::EXP_F64] = "exp";
161 Names[RTLIB::EXP_F80] = "expl";
162 Names[RTLIB::EXP_PPCF128] = "expl";
163 Names[RTLIB::EXP2_F32] = "exp2f";
164 Names[RTLIB::EXP2_F64] = "exp2";
165 Names[RTLIB::EXP2_F80] = "exp2l";
166 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000167 Names[RTLIB::SIN_F32] = "sinf";
168 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000169 Names[RTLIB::SIN_F80] = "sinl";
170 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000171 Names[RTLIB::COS_F32] = "cosf";
172 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000173 Names[RTLIB::COS_F80] = "cosl";
174 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000175 Names[RTLIB::POW_F32] = "powf";
176 Names[RTLIB::POW_F64] = "pow";
177 Names[RTLIB::POW_F80] = "powl";
178 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000179 Names[RTLIB::CEIL_F32] = "ceilf";
180 Names[RTLIB::CEIL_F64] = "ceil";
181 Names[RTLIB::CEIL_F80] = "ceill";
182 Names[RTLIB::CEIL_PPCF128] = "ceill";
183 Names[RTLIB::TRUNC_F32] = "truncf";
184 Names[RTLIB::TRUNC_F64] = "trunc";
185 Names[RTLIB::TRUNC_F80] = "truncl";
186 Names[RTLIB::TRUNC_PPCF128] = "truncl";
187 Names[RTLIB::RINT_F32] = "rintf";
188 Names[RTLIB::RINT_F64] = "rint";
189 Names[RTLIB::RINT_F80] = "rintl";
190 Names[RTLIB::RINT_PPCF128] = "rintl";
191 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
192 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
193 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
194 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
195 Names[RTLIB::FLOOR_F32] = "floorf";
196 Names[RTLIB::FLOOR_F64] = "floor";
197 Names[RTLIB::FLOOR_F80] = "floorl";
198 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000199 Names[RTLIB::COPYSIGN_F32] = "copysignf";
200 Names[RTLIB::COPYSIGN_F64] = "copysign";
201 Names[RTLIB::COPYSIGN_F80] = "copysignl";
202 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000203 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000204 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
205 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000206 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000207 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
208 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
209 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
210 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000211 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfqi";
212 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000213 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
214 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000215 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000216 Names[RTLIB::FPTOSINT_F64_I8] = "__fixdfqi";
217 Names[RTLIB::FPTOSINT_F64_I16] = "__fixdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000218 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
219 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000220 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000221 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000222 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000223 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000224 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000225 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000226 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000227 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfqi";
228 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000229 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
230 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000231 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000232 Names[RTLIB::FPTOUINT_F64_I8] = "__fixunsdfqi";
233 Names[RTLIB::FPTOUINT_F64_I16] = "__fixunsdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000234 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
235 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000236 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000237 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
238 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000239 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000240 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000241 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000242 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000243 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
244 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000245 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
246 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000247 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
248 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000249 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
250 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000251 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
252 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
253 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
254 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000255 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
256 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000257 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
258 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000259 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
260 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000261 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
262 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
263 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
264 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
265 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
266 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000267 Names[RTLIB::OEQ_F32] = "__eqsf2";
268 Names[RTLIB::OEQ_F64] = "__eqdf2";
269 Names[RTLIB::UNE_F32] = "__nesf2";
270 Names[RTLIB::UNE_F64] = "__nedf2";
271 Names[RTLIB::OGE_F32] = "__gesf2";
272 Names[RTLIB::OGE_F64] = "__gedf2";
273 Names[RTLIB::OLT_F32] = "__ltsf2";
274 Names[RTLIB::OLT_F64] = "__ltdf2";
275 Names[RTLIB::OLE_F32] = "__lesf2";
276 Names[RTLIB::OLE_F64] = "__ledf2";
277 Names[RTLIB::OGT_F32] = "__gtsf2";
278 Names[RTLIB::OGT_F64] = "__gtdf2";
279 Names[RTLIB::UO_F32] = "__unordsf2";
280 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000281 Names[RTLIB::O_F32] = "__unordsf2";
282 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000283 Names[RTLIB::MEMCPY] = "memcpy";
284 Names[RTLIB::MEMMOVE] = "memmove";
285 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000286 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Jim Grosbache03262f2010-06-18 21:43:38 +0000287 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_1] = "__sync_val_compare_and_swap_1";
288 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_2] = "__sync_val_compare_and_swap_2";
289 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_4] = "__sync_val_compare_and_swap_4";
290 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_8] = "__sync_val_compare_and_swap_8";
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000291 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_1] = "__sync_lock_test_and_set_1";
292 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_2] = "__sync_lock_test_and_set_2";
293 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_4] = "__sync_lock_test_and_set_4";
294 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_8] = "__sync_lock_test_and_set_8";
Jim Grosbache03262f2010-06-18 21:43:38 +0000295 Names[RTLIB::SYNC_FETCH_AND_ADD_1] = "__sync_fetch_and_add_1";
296 Names[RTLIB::SYNC_FETCH_AND_ADD_2] = "__sync_fetch_and_add_2";
297 Names[RTLIB::SYNC_FETCH_AND_ADD_4] = "__sync_fetch_and_add_4";
298 Names[RTLIB::SYNC_FETCH_AND_ADD_8] = "__sync_fetch_and_add_8";
299 Names[RTLIB::SYNC_FETCH_AND_SUB_1] = "__sync_fetch_and_sub_1";
300 Names[RTLIB::SYNC_FETCH_AND_SUB_2] = "__sync_fetch_and_sub_2";
301 Names[RTLIB::SYNC_FETCH_AND_SUB_4] = "__sync_fetch_and_sub_4";
302 Names[RTLIB::SYNC_FETCH_AND_SUB_8] = "__sync_fetch_and_sub_8";
303 Names[RTLIB::SYNC_FETCH_AND_AND_1] = "__sync_fetch_and_and_1";
304 Names[RTLIB::SYNC_FETCH_AND_AND_2] = "__sync_fetch_and_and_2";
305 Names[RTLIB::SYNC_FETCH_AND_AND_4] = "__sync_fetch_and_and_4";
306 Names[RTLIB::SYNC_FETCH_AND_AND_8] = "__sync_fetch_and_and_8";
307 Names[RTLIB::SYNC_FETCH_AND_OR_1] = "__sync_fetch_and_or_1";
308 Names[RTLIB::SYNC_FETCH_AND_OR_2] = "__sync_fetch_and_or_2";
309 Names[RTLIB::SYNC_FETCH_AND_OR_4] = "__sync_fetch_and_or_4";
310 Names[RTLIB::SYNC_FETCH_AND_OR_8] = "__sync_fetch_and_or_8";
311 Names[RTLIB::SYNC_FETCH_AND_XOR_1] = "__sync_fetch_and_xor_1";
312 Names[RTLIB::SYNC_FETCH_AND_XOR_2] = "__sync_fetch_and_xor_2";
313 Names[RTLIB::SYNC_FETCH_AND_XOR_4] = "__sync_fetch_and-xor_4";
314 Names[RTLIB::SYNC_FETCH_AND_XOR_8] = "__sync_fetch_and_xor_8";
315 Names[RTLIB::SYNC_FETCH_AND_NAND_1] = "__sync_fetch_and_nand_1";
316 Names[RTLIB::SYNC_FETCH_AND_NAND_2] = "__sync_fetch_and_nand_2";
317 Names[RTLIB::SYNC_FETCH_AND_NAND_4] = "__sync_fetch_and_nand_4";
318 Names[RTLIB::SYNC_FETCH_AND_NAND_8] = "__sync_fetch_and_nand_8";
Evan Chengd385fd62007-01-31 09:29:11 +0000319}
320
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000321/// InitLibcallCallingConvs - Set default libcall CallingConvs.
322///
323static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
324 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
325 CCs[i] = CallingConv::C;
326 }
327}
328
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000329/// getFPEXT - Return the FPEXT_*_* value for the given types, or
330/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000331RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 if (OpVT == MVT::f32) {
333 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return FPEXT_F32_F64;
335 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000336
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000337 return UNKNOWN_LIBCALL;
338}
339
340/// getFPROUND - Return the FPROUND_*_* value for the given types, or
341/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000342RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::f32) {
344 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000345 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000347 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000349 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 } else if (RetVT == MVT::f64) {
351 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000352 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000354 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000355 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000356
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return UNKNOWN_LIBCALL;
358}
359
360/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
361/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000362RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 if (OpVT == MVT::f32) {
364 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000365 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000367 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000369 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000375 if (RetVT == MVT::i8)
376 return FPTOSINT_F64_I8;
377 if (RetVT == MVT::i16)
378 return FPTOSINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000380 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000382 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000384 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 } else if (OpVT == MVT::f80) {
386 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000387 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000389 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000391 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 } else if (OpVT == MVT::ppcf128) {
393 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000394 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return FPTOSINT_PPCF128_I128;
399 }
400 return UNKNOWN_LIBCALL;
401}
402
403/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
404/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000405RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 if (OpVT == MVT::f32) {
407 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000408 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000410 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000412 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000418 if (RetVT == MVT::i8)
419 return FPTOUINT_F64_I8;
420 if (RetVT == MVT::i16)
421 return FPTOUINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000423 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000425 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000427 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 } else if (OpVT == MVT::f80) {
429 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000434 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 } else if (OpVT == MVT::ppcf128) {
436 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000437 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000441 return FPTOUINT_PPCF128_I128;
442 }
443 return UNKNOWN_LIBCALL;
444}
445
446/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
447/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000448RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 if (OpVT == MVT::i32) {
450 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000451 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000453 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000455 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000457 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 } else if (OpVT == MVT::i64) {
459 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000460 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000462 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000464 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000466 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 } else if (OpVT == MVT::i128) {
468 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000469 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000471 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000473 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000475 return SINTTOFP_I128_PPCF128;
476 }
477 return UNKNOWN_LIBCALL;
478}
479
480/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
481/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000482RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 if (OpVT == MVT::i32) {
484 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000485 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000487 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000489 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000491 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 } else if (OpVT == MVT::i64) {
493 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000494 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000496 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000498 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000500 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 } else if (OpVT == MVT::i128) {
502 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000503 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000505 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000507 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000509 return UINTTOFP_I128_PPCF128;
510 }
511 return UNKNOWN_LIBCALL;
512}
513
Evan Chengd385fd62007-01-31 09:29:11 +0000514/// InitCmpLibcallCCs - Set default comparison libcall CC.
515///
516static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
517 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
518 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
519 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
520 CCs[RTLIB::UNE_F32] = ISD::SETNE;
521 CCs[RTLIB::UNE_F64] = ISD::SETNE;
522 CCs[RTLIB::OGE_F32] = ISD::SETGE;
523 CCs[RTLIB::OGE_F64] = ISD::SETGE;
524 CCs[RTLIB::OLT_F32] = ISD::SETLT;
525 CCs[RTLIB::OLT_F64] = ISD::SETLT;
526 CCs[RTLIB::OLE_F32] = ISD::SETLE;
527 CCs[RTLIB::OLE_F64] = ISD::SETLE;
528 CCs[RTLIB::OGT_F32] = ISD::SETGT;
529 CCs[RTLIB::OGT_F64] = ISD::SETGT;
530 CCs[RTLIB::UO_F32] = ISD::SETNE;
531 CCs[RTLIB::UO_F64] = ISD::SETNE;
532 CCs[RTLIB::O_F32] = ISD::SETEQ;
533 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000534}
535
Chris Lattnerf0144122009-07-28 03:13:23 +0000536/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +0000537TargetLowering::TargetLowering(const TargetMachine &tm,
538 const TargetLoweringObjectFile *tlof)
Nadav Rotemb6fbec32011-06-01 12:51:46 +0000539 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof),
540 mayPromoteElements(AllowPromoteIntElem) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000541 // All operations default to being supported.
542 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000543 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000544 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000545 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000546 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000547
Chris Lattner1a3048b2007-12-22 20:47:56 +0000548 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000550 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000551 for (unsigned IM = (unsigned)ISD::PRE_INC;
552 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
554 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000555 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000556
Chris Lattner1a3048b2007-12-22 20:47:56 +0000557 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000560 }
Evan Chengd2cde682008-03-10 19:38:10 +0000561
562 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000563 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000564
565 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000566 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000567 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
569 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
570 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000571
Dale Johannesen0bb41602008-09-22 21:57:32 +0000572 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 setOperationAction(ISD::FLOG , MVT::f64, Expand);
574 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
575 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
576 setOperationAction(ISD::FEXP , MVT::f64, Expand);
577 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
578 setOperationAction(ISD::FLOG , MVT::f32, Expand);
579 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
580 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
581 setOperationAction(ISD::FEXP , MVT::f32, Expand);
582 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000583
Chris Lattner41bab0b2008-01-15 21:58:08 +0000584 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000586
Owen Andersona69571c2006-05-03 01:29:57 +0000587 IsLittleEndian = TD->isLittleEndian();
Owen Anderson95771af2011-02-25 21:41:48 +0000588 PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000590 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000591 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng05219282011-01-06 06:52:41 +0000592 maxStoresPerMemsetOptSize = maxStoresPerMemcpyOptSize
593 = maxStoresPerMemmoveOptSize = 4;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000594 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000595 UseUnderscoreSetJmp = false;
596 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000597 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000598 IntDivIsCheap = false;
599 Pow2DivIsCheap = false;
Chris Lattnerde189be2010-11-30 18:12:52 +0000600 JumpIsExpensive = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000601 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000602 ExceptionPointerRegister = 0;
603 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000604 BooleanContents = UndefinedBooleanContent;
Evan Cheng211ffa12010-05-19 20:19:50 +0000605 SchedPreferenceInfo = Sched::Latency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000606 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000607 JumpBufAlignment = 0;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000608 MinFunctionAlignment = 0;
609 PrefFunctionAlignment = 0;
Evan Chengfb8075d2008-02-28 00:43:03 +0000610 PrefLoopAlignment = 0;
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000611 MinStackArgumentAlignment = 1;
Jim Grosbach9a526492010-06-23 16:07:42 +0000612 ShouldFoldAtomicFences = false;
Evan Cheng56966222007-01-12 02:11:51 +0000613
614 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000615 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000616 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000617}
618
Chris Lattnerf0144122009-07-28 03:13:23 +0000619TargetLowering::~TargetLowering() {
620 delete &TLOF;
621}
Chris Lattnercba82f92005-01-16 07:28:11 +0000622
Owen Anderson95771af2011-02-25 21:41:48 +0000623MVT TargetLowering::getShiftAmountTy(EVT LHSTy) const {
624 return MVT::getIntegerVT(8*TD->getPointerSize());
625}
626
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000627/// canOpTrap - Returns true if the operation can trap for the value type.
628/// VT must be a legal type.
629bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
630 assert(isTypeLegal(VT));
631 switch (Op) {
632 default:
633 return false;
634 case ISD::FDIV:
635 case ISD::FREM:
636 case ISD::SDIV:
637 case ISD::UDIV:
638 case ISD::SREM:
639 case ISD::UREM:
640 return true;
641 }
642}
643
644
Owen Anderson23b9b192009-08-12 00:36:31 +0000645static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
Chris Lattner598751e2010-07-05 05:36:21 +0000646 unsigned &NumIntermediates,
647 EVT &RegisterVT,
648 TargetLowering *TLI) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000649 // Figure out the right, legal destination reg to copy into.
650 unsigned NumElts = VT.getVectorNumElements();
651 MVT EltTy = VT.getVectorElementType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000652
Owen Anderson23b9b192009-08-12 00:36:31 +0000653 unsigned NumVectorRegs = 1;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000654
655 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
Owen Anderson23b9b192009-08-12 00:36:31 +0000656 // could break down into LHS/RHS like LegalizeDAG does.
657 if (!isPowerOf2_32(NumElts)) {
658 NumVectorRegs = NumElts;
659 NumElts = 1;
660 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000661
Owen Anderson23b9b192009-08-12 00:36:31 +0000662 // Divide the input until we get to a supported size. This will always
663 // end with a scalar if the target doesn't support vectors.
664 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
665 NumElts >>= 1;
666 NumVectorRegs <<= 1;
667 }
668
669 NumIntermediates = NumVectorRegs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670
Owen Anderson23b9b192009-08-12 00:36:31 +0000671 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
672 if (!TLI->isTypeLegal(NewVT))
673 NewVT = EltTy;
674 IntermediateVT = NewVT;
675
676 EVT DestVT = TLI->getRegisterType(NewVT);
677 RegisterVT = DestVT;
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000678 if (EVT(DestVT).bitsLT(NewVT)) // Value is expanded, e.g. i64 -> i16.
Owen Anderson23b9b192009-08-12 00:36:31 +0000679 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000680
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000681 // Otherwise, promotion or legal types use the same number of registers as
682 // the vector decimated to the appropriate level.
683 return NumVectorRegs;
Owen Anderson23b9b192009-08-12 00:36:31 +0000684}
685
Evan Cheng46dcb572010-07-19 18:47:01 +0000686/// isLegalRC - Return true if the value types that can be represented by the
687/// specified register class are all legal.
688bool TargetLowering::isLegalRC(const TargetRegisterClass *RC) const {
689 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
690 I != E; ++I) {
691 if (isTypeLegal(*I))
692 return true;
693 }
694 return false;
695}
696
697/// hasLegalSuperRegRegClasses - Return true if the specified register class
698/// has one or more super-reg register classes that are legal.
Evan Chengd70f57b2010-07-19 22:15:08 +0000699bool
700TargetLowering::hasLegalSuperRegRegClasses(const TargetRegisterClass *RC) const{
Evan Cheng46dcb572010-07-19 18:47:01 +0000701 if (*RC->superregclasses_begin() == 0)
702 return false;
703 for (TargetRegisterInfo::regclass_iterator I = RC->superregclasses_begin(),
704 E = RC->superregclasses_end(); I != E; ++I) {
705 const TargetRegisterClass *RRC = *I;
706 if (isLegalRC(RRC))
707 return true;
708 }
709 return false;
710}
711
712/// findRepresentativeClass - Return the largest legal super-reg register class
Evan Cheng4f6b4672010-07-21 06:09:07 +0000713/// of the register class for the specified type and its associated "cost".
714std::pair<const TargetRegisterClass*, uint8_t>
715TargetLowering::findRepresentativeClass(EVT VT) const {
716 const TargetRegisterClass *RC = RegClassForVT[VT.getSimpleVT().SimpleTy];
717 if (!RC)
718 return std::make_pair(RC, 0);
Evan Cheng46dcb572010-07-19 18:47:01 +0000719 const TargetRegisterClass *BestRC = RC;
720 for (TargetRegisterInfo::regclass_iterator I = RC->superregclasses_begin(),
721 E = RC->superregclasses_end(); I != E; ++I) {
722 const TargetRegisterClass *RRC = *I;
723 if (RRC->isASubClass() || !isLegalRC(RRC))
724 continue;
725 if (!hasLegalSuperRegRegClasses(RRC))
Evan Cheng4f6b4672010-07-21 06:09:07 +0000726 return std::make_pair(RRC, 1);
Evan Cheng46dcb572010-07-19 18:47:01 +0000727 BestRC = RRC;
728 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000729 return std::make_pair(BestRC, 1);
Evan Cheng46dcb572010-07-19 18:47:01 +0000730}
731
Chris Lattnere6f7c262010-08-25 22:49:25 +0000732
Chris Lattner310968c2005-01-07 07:44:53 +0000733/// computeRegisterProperties - Once all of the register classes are added,
734/// this allows us to compute derived properties we expose.
735void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000737 "Too many value types for ValueTypeActions to hold!");
738
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000739 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000741 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000743 }
744 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000746
Chris Lattner310968c2005-01-07 07:44:53 +0000747 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000749 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000751
752 // Every integer value type larger than this largest register takes twice as
753 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000754 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000755 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
756 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000757 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000758 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
760 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000761 ValueTypeActions.setTypeAction(ExpandedVT, TypeExpandInteger);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000762 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000763
764 // Inspect all of the ValueType's smaller than the largest integer
765 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000766 unsigned LegalIntReg = LargestIntReg;
767 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 IntReg >= (unsigned)MVT::i1; --IntReg) {
769 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000770 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000771 LegalIntReg = IntReg;
772 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000773 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 (MVT::SimpleValueType)LegalIntReg;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000775 ValueTypeActions.setTypeAction(IVT, TypePromoteInteger);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000776 }
777 }
778
Dale Johannesen161e8972007-10-05 20:04:43 +0000779 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 if (!isTypeLegal(MVT::ppcf128)) {
781 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
782 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
783 TransformToType[MVT::ppcf128] = MVT::f64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000784 ValueTypeActions.setTypeAction(MVT::ppcf128, TypeExpandFloat);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000785 }
Dale Johannesen161e8972007-10-05 20:04:43 +0000786
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000787 // Decide how to handle f64. If the target does not have native f64 support,
788 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 if (!isTypeLegal(MVT::f64)) {
790 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
791 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
792 TransformToType[MVT::f64] = MVT::i64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000793 ValueTypeActions.setTypeAction(MVT::f64, TypeSoftenFloat);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000794 }
795
796 // Decide how to handle f32. If the target does not have native support for
797 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 if (!isTypeLegal(MVT::f32)) {
799 if (isTypeLegal(MVT::f64)) {
800 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
801 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
802 TransformToType[MVT::f32] = MVT::f64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000803 ValueTypeActions.setTypeAction(MVT::f32, TypePromoteInteger);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000804 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
806 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
807 TransformToType[MVT::f32] = MVT::i32;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000808 ValueTypeActions.setTypeAction(MVT::f32, TypeSoftenFloat);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000809 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000810 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000811
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000812 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
814 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000815 MVT VT = (MVT::SimpleValueType)i;
Chris Lattner598751e2010-07-05 05:36:21 +0000816 if (isTypeLegal(VT)) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000817
Chris Lattnere6f7c262010-08-25 22:49:25 +0000818 // Determine if there is a legal wider type. If so, we should promote to
819 // that wider vector type.
820 EVT EltVT = VT.getVectorElementType();
821 unsigned NElts = VT.getVectorNumElements();
822 if (NElts != 1) {
823 bool IsLegalWiderType = false;
824 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
825 EVT SVT = (MVT::SimpleValueType)nVT;
Nadav Rotemb6fbec32011-06-01 12:51:46 +0000826
827 // If we allow the promotion of vector elements using a flag,
828 // then return TypePromoteInteger on vector elements.
829 if (mayPromoteElements) {
830 // Promote vectors of integers to vectors with the same number
831 // of elements, with a wider element type.
832 if (SVT.getVectorElementType().getSizeInBits() > EltVT.getSizeInBits()
833 && SVT.getVectorNumElements() == NElts &&
834 isTypeLegal(SVT) && SVT.getScalarType().isInteger()) {
835 TransformToType[i] = SVT;
836 RegisterTypeForVT[i] = SVT;
837 NumRegistersForVT[i] = 1;
838 ValueTypeActions.setTypeAction(VT, TypePromoteInteger);
839 IsLegalWiderType = true;
840 break;
841 }
842 }
843
Chris Lattnere6f7c262010-08-25 22:49:25 +0000844 if (SVT.getVectorElementType() == EltVT &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000845 SVT.getVectorNumElements() > NElts &&
Dale Johannesene93d99c2010-10-20 21:32:10 +0000846 isTypeLegal(SVT)) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000847 TransformToType[i] = SVT;
848 RegisterTypeForVT[i] = SVT;
849 NumRegistersForVT[i] = 1;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000850 ValueTypeActions.setTypeAction(VT, TypeWidenVector);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000851 IsLegalWiderType = true;
852 break;
853 }
854 }
855 if (IsLegalWiderType) continue;
856 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000857
Chris Lattner598751e2010-07-05 05:36:21 +0000858 MVT IntermediateVT;
859 EVT RegisterVT;
860 unsigned NumIntermediates;
861 NumRegistersForVT[i] =
862 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
863 RegisterVT, this);
864 RegisterTypeForVT[i] = RegisterVT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000865
Chris Lattnere6f7c262010-08-25 22:49:25 +0000866 EVT NVT = VT.getPow2VectorType();
867 if (NVT == VT) {
868 // Type is already a power of 2. The default action is to split.
869 TransformToType[i] = MVT::Other;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000870 unsigned NumElts = VT.getVectorNumElements();
871 ValueTypeActions.setTypeAction(VT,
872 NumElts > 1 ? TypeSplitVector : TypeScalarizeVector);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000873 } else {
874 TransformToType[i] = NVT;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000875 ValueTypeActions.setTypeAction(VT, TypeWidenVector);
Dan Gohman7f321562007-06-25 16:23:39 +0000876 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000877 }
Evan Cheng46dcb572010-07-19 18:47:01 +0000878
879 // Determine the 'representative' register class for each value type.
880 // An representative register class is the largest (meaning one which is
881 // not a sub-register class / subreg register class) legal register class for
882 // a group of value types. For example, on i386, i8, i16, and i32
883 // representative would be GR32; while on x86_64 it's GR64.
Evan Chengd70f57b2010-07-19 22:15:08 +0000884 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Evan Cheng4f6b4672010-07-21 06:09:07 +0000885 const TargetRegisterClass* RRC;
886 uint8_t Cost;
887 tie(RRC, Cost) = findRepresentativeClass((MVT::SimpleValueType)i);
888 RepRegClassForVT[i] = RRC;
889 RepRegClassCostForVT[i] = Cost;
Evan Chengd70f57b2010-07-19 22:15:08 +0000890 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000891}
Chris Lattnercba82f92005-01-16 07:28:11 +0000892
Evan Cheng72261582005-12-20 06:22:03 +0000893const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
894 return NULL;
895}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000896
Scott Michel5b8f82e2008-03-10 15:42:14 +0000897
Owen Anderson825b72b2009-08-11 20:47:22 +0000898MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000899 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000900}
901
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000902MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
903 return MVT::i32; // return the default value
904}
905
Dan Gohman7f321562007-06-25 16:23:39 +0000906/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000907/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
908/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
909/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000910///
Dan Gohman7f321562007-06-25 16:23:39 +0000911/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000912/// register. It also returns the VT and quantity of the intermediate values
913/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000914///
Owen Anderson23b9b192009-08-12 00:36:31 +0000915unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000916 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000917 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000918 EVT &RegisterVT) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000919 unsigned NumElts = VT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000920
Chris Lattnere6f7c262010-08-25 22:49:25 +0000921 // If there is a wider vector type with the same element type as this one,
922 // we should widen to that legal vector type. This handles things like
923 // <2 x float> -> <4 x float>.
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000924 if (NumElts != 1 && getTypeAction(Context, VT) == TypeWidenVector) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000925 RegisterVT = getTypeToTransformTo(Context, VT);
926 if (isTypeLegal(RegisterVT)) {
927 IntermediateVT = RegisterVT;
928 NumIntermediates = 1;
929 return 1;
930 }
931 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000932
Chris Lattnere6f7c262010-08-25 22:49:25 +0000933 // Figure out the right, legal destination reg to copy into.
Owen Andersone50ed302009-08-10 22:56:29 +0000934 EVT EltTy = VT.getVectorElementType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000935
Chris Lattnerdc879292006-03-31 00:28:56 +0000936 unsigned NumVectorRegs = 1;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000937
938 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
Nate Begemand73ab882007-11-27 19:28:48 +0000939 // could break down into LHS/RHS like LegalizeDAG does.
940 if (!isPowerOf2_32(NumElts)) {
941 NumVectorRegs = NumElts;
942 NumElts = 1;
943 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944
Chris Lattnerdc879292006-03-31 00:28:56 +0000945 // Divide the input until we get to a supported size. This will always
946 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000947 while (NumElts > 1 && !isTypeLegal(
948 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000949 NumElts >>= 1;
950 NumVectorRegs <<= 1;
951 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000952
953 NumIntermediates = NumVectorRegs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000954
Owen Anderson23b9b192009-08-12 00:36:31 +0000955 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000956 if (!isTypeLegal(NewVT))
957 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000958 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000959
Owen Anderson23b9b192009-08-12 00:36:31 +0000960 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000961 RegisterVT = DestVT;
Chris Lattnere6f7c262010-08-25 22:49:25 +0000962 if (DestVT.bitsLT(NewVT)) // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000963 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000964
Chris Lattnere6f7c262010-08-25 22:49:25 +0000965 // Otherwise, promotion or legal types use the same number of registers as
966 // the vector decimated to the appropriate level.
967 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000968}
969
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000970/// Get the EVTs and ArgFlags collections that represent the legalized return
Dan Gohman84023e02010-07-10 09:00:22 +0000971/// type of the given function. This does not require a DAG or a return value,
972/// and is suitable for use before any DAGs for the function are constructed.
973/// TODO: Move this out of TargetLowering.cpp.
974void llvm::GetReturnInfo(const Type* ReturnType, Attributes attr,
975 SmallVectorImpl<ISD::OutputArg> &Outs,
976 const TargetLowering &TLI,
977 SmallVectorImpl<uint64_t> *Offsets) {
978 SmallVector<EVT, 4> ValueVTs;
979 ComputeValueVTs(TLI, ReturnType, ValueVTs);
980 unsigned NumValues = ValueVTs.size();
981 if (NumValues == 0) return;
982 unsigned Offset = 0;
983
984 for (unsigned j = 0, f = NumValues; j != f; ++j) {
985 EVT VT = ValueVTs[j];
986 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
987
988 if (attr & Attribute::SExt)
989 ExtendKind = ISD::SIGN_EXTEND;
990 else if (attr & Attribute::ZExt)
991 ExtendKind = ISD::ZERO_EXTEND;
992
993 // FIXME: C calling convention requires the return type to be promoted to
994 // at least 32-bit. But this is not necessary for non-C calling
995 // conventions. The frontend should mark functions whose return values
996 // require promoting with signext or zeroext attributes.
997 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
998 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
999 if (VT.bitsLT(MinVT))
1000 VT = MinVT;
1001 }
1002
1003 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
1004 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
1005 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
1006 PartVT.getTypeForEVT(ReturnType->getContext()));
1007
1008 // 'inreg' on function refers to return value
1009 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1010 if (attr & Attribute::InReg)
1011 Flags.setInReg();
1012
1013 // Propagate extension type if any
1014 if (attr & Attribute::SExt)
1015 Flags.setSExt();
1016 else if (attr & Attribute::ZExt)
1017 Flags.setZExt();
1018
1019 for (unsigned i = 0; i < NumParts; ++i) {
1020 Outs.push_back(ISD::OutputArg(Flags, PartVT, /*isFixed=*/true));
1021 if (Offsets) {
1022 Offsets->push_back(Offset);
1023 Offset += PartSize;
1024 }
1025 }
1026 }
1027}
1028
Evan Cheng3ae05432008-01-24 00:22:01 +00001029/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +00001030/// function arguments in the caller parameter area. This is the actual
1031/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +00001032unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +00001033 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +00001034}
1035
Chris Lattner071c62f2010-01-25 23:26:13 +00001036/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1037/// current function. The returned value is a member of the
1038/// MachineJumpTableInfo::JTEntryKind enum.
1039unsigned TargetLowering::getJumpTableEncoding() const {
1040 // In non-pic modes, just use the address of a block.
1041 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1042 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001043
Chris Lattner071c62f2010-01-25 23:26:13 +00001044 // In PIC mode, if the target supports a GPRel32 directive, use it.
1045 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
1046 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001047
Chris Lattner071c62f2010-01-25 23:26:13 +00001048 // Otherwise, use a label difference.
1049 return MachineJumpTableInfo::EK_LabelDifference32;
1050}
1051
Dan Gohman475871a2008-07-27 21:46:04 +00001052SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
1053 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +00001054 // If our PIC model is GP relative, use the global offset table as the base.
1055 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001056 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001057 return Table;
1058}
1059
Chris Lattner13e97a22010-01-26 05:30:30 +00001060/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1061/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1062/// MCExpr.
1063const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +00001064TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
1065 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +00001066 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +00001067 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +00001068}
1069
Dan Gohman6520e202008-10-18 02:06:02 +00001070bool
1071TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1072 // Assume that everything is safe in static mode.
1073 if (getTargetMachine().getRelocationModel() == Reloc::Static)
1074 return true;
1075
1076 // In dynamic-no-pic mode, assume that known defined values are safe.
1077 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
1078 GA &&
1079 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +00001080 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +00001081 return true;
1082
1083 // Otherwise assume nothing is safe.
1084 return false;
1085}
1086
Chris Lattnereb8146b2006-02-04 02:13:02 +00001087//===----------------------------------------------------------------------===//
1088// Optimization Methods
1089//===----------------------------------------------------------------------===//
1090
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001091/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman368e18d2006-02-16 21:11:51 +00001092/// specified instruction is a constant integer. If so, check to see if there
1093/// are any bits set in the constant that are not demanded. If so, shrink the
1094/// constant and return true.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001095bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001096 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +00001097 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +00001098
Chris Lattnerec665152006-02-26 23:36:02 +00001099 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +00001100 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001101 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001102 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +00001103 case ISD::AND:
1104 case ISD::OR: {
1105 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1106 if (!C) return false;
1107
1108 if (Op.getOpcode() == ISD::XOR &&
1109 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
1110 return false;
1111
1112 // if we can expand it to have all bits set, do it
1113 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001114 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +00001115 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
1116 DAG.getConstant(Demanded &
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001117 C->getAPIntValue(),
Bill Wendling36ae6c12009-03-04 00:18:06 +00001118 VT));
1119 return CombineTo(Op, New);
1120 }
1121
Nate Begemande996292006-02-03 22:24:05 +00001122 break;
1123 }
Bill Wendling36ae6c12009-03-04 00:18:06 +00001124 }
1125
Nate Begemande996292006-02-03 22:24:05 +00001126 return false;
1127}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001128
Dan Gohman97121ba2009-04-08 00:15:30 +00001129/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
1130/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
1131/// cast, but it could be generalized for targets with other types of
1132/// implicit widening casts.
1133bool
1134TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
1135 unsigned BitWidth,
1136 const APInt &Demanded,
1137 DebugLoc dl) {
1138 assert(Op.getNumOperands() == 2 &&
1139 "ShrinkDemandedOp only supports binary operators!");
1140 assert(Op.getNode()->getNumValues() == 1 &&
1141 "ShrinkDemandedOp only supports nodes with one result!");
1142
1143 // Don't do this if the node has another user, which may require the
1144 // full value.
1145 if (!Op.getNode()->hasOneUse())
1146 return false;
1147
1148 // Search for the smallest integer type with free casts to and from
1149 // Op's type. For expedience, just check power-of-2 integer types.
1150 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1151 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
1152 if (!isPowerOf2_32(SmallVTBits))
1153 SmallVTBits = NextPowerOf2(SmallVTBits);
1154 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001155 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +00001156 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
1157 TLI.isZExtFree(SmallVT, Op.getValueType())) {
1158 // We found a type with free casts.
1159 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
1160 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
1161 Op.getNode()->getOperand(0)),
1162 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
1163 Op.getNode()->getOperand(1)));
1164 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
1165 return CombineTo(Op, Z);
1166 }
1167 }
1168 return false;
1169}
1170
Nate Begeman368e18d2006-02-16 21:11:51 +00001171/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
1172/// DemandedMask bits of the result of Op are ever used downstream. If we can
1173/// use this information to simplify Op, create a new simplified DAG node and
1174/// return true, returning the original and new nodes in Old and New. Otherwise,
1175/// analyze the expression and return a mask of KnownOne and KnownZero bits for
1176/// the expression (used to simplify the caller). The KnownZero/One bits may
1177/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +00001178bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001179 const APInt &DemandedMask,
1180 APInt &KnownZero,
1181 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +00001182 TargetLoweringOpt &TLO,
1183 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001184 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +00001185 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001186 "Mask size mismatches value type size!");
1187 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001188 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +00001189
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001190 // Don't know anything.
1191 KnownZero = KnownOne = APInt(BitWidth, 0);
1192
Nate Begeman368e18d2006-02-16 21:11:51 +00001193 // Other users may use these bits.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001194 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001195 if (Depth != 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001196 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman368e18d2006-02-16 21:11:51 +00001197 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +00001198 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +00001199 return false;
1200 }
1201 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001202 // just set the NewMask to all bits.
1203 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001204 } else if (DemandedMask == 0) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001205 // Not demanding any bits from Op.
1206 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +00001207 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +00001208 return false;
1209 } else if (Depth == 6) { // Limit search depth.
1210 return false;
1211 }
1212
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001213 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001214 switch (Op.getOpcode()) {
1215 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +00001216 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001217 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
1218 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001219 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001220 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +00001221 // If the RHS is a constant, check to see if the LHS would be zero without
1222 // using the bits from the RHS. Below, we use knowledge about the RHS to
1223 // simplify the LHS, here we're using information from the LHS to simplify
1224 // the RHS.
1225 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001226 APInt LHSZero, LHSOne;
Dale Johannesen97fd9a52011-01-10 21:53:07 +00001227 // Do not increment Depth here; that can cause an infinite loop.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001228 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dale Johannesen97fd9a52011-01-10 21:53:07 +00001229 LHSZero, LHSOne, Depth);
Chris Lattner81cd3552006-02-27 00:36:27 +00001230 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001231 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001232 return TLO.CombineTo(Op, Op.getOperand(0));
1233 // If any of the set bits in the RHS are known zero on the LHS, shrink
1234 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001235 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001236 return true;
1237 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001238
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001239 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001240 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001241 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001242 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001243 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001244 KnownZero2, KnownOne2, TLO, Depth+1))
1245 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001246 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1247
Nate Begeman368e18d2006-02-16 21:11:51 +00001248 // If all of the demanded bits are known one on one side, return the other.
1249 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001250 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001251 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001252 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001253 return TLO.CombineTo(Op, Op.getOperand(1));
1254 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001255 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001256 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1257 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001258 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001259 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001260 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001261 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001262 return true;
1263
Nate Begeman368e18d2006-02-16 21:11:51 +00001264 // Output known-1 bits are only known if set in both the LHS & RHS.
1265 KnownOne &= KnownOne2;
1266 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1267 KnownZero |= KnownZero2;
1268 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001269 case ISD::OR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001270 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001271 KnownOne, TLO, Depth+1))
1272 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001273 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001274 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001275 KnownZero2, KnownOne2, TLO, Depth+1))
1276 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001277 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1278
Nate Begeman368e18d2006-02-16 21:11:51 +00001279 // If all of the demanded bits are known zero on one side, return the other.
1280 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001281 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001282 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001283 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001284 return TLO.CombineTo(Op, Op.getOperand(1));
1285 // If all of the potentially set bits on one side are known to be set on
1286 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001287 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001288 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001289 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001290 return TLO.CombineTo(Op, Op.getOperand(1));
1291 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001292 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001293 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001294 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001295 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001296 return true;
1297
Nate Begeman368e18d2006-02-16 21:11:51 +00001298 // Output known-0 bits are only known if clear in both the LHS & RHS.
1299 KnownZero &= KnownZero2;
1300 // Output known-1 are known to be set if set in either the LHS | RHS.
1301 KnownOne |= KnownOne2;
1302 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001303 case ISD::XOR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001304 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001305 KnownOne, TLO, Depth+1))
1306 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001307 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001308 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001309 KnownOne2, TLO, Depth+1))
1310 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001311 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1312
Nate Begeman368e18d2006-02-16 21:11:51 +00001313 // If all of the demanded bits are known zero on one side, return the other.
1314 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001315 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001316 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001317 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001318 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001319 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001320 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001321 return true;
1322
Chris Lattner3687c1a2006-11-27 21:50:02 +00001323 // If all of the unknown bits are known to be zero on one side or the other
1324 // (but not both) turn this into an *inclusive* or.
1325 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001326 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001327 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001328 Op.getOperand(0),
1329 Op.getOperand(1)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001330
Nate Begeman368e18d2006-02-16 21:11:51 +00001331 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1332 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1333 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1334 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001335
Nate Begeman368e18d2006-02-16 21:11:51 +00001336 // If all of the demanded bits on one side are known, and all of the set
1337 // bits on that side are also known to be set on the other side, turn this
1338 // into an AND, as we know the bits will be cleared.
1339 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001340 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001341 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001342 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001343 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001344 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001345 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001346 }
1347 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001348
Nate Begeman368e18d2006-02-16 21:11:51 +00001349 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001350 // for XOR, we prefer to force bits to 1 if they will make a -1.
1351 // if we can't force bits, try to shrink constant
1352 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1353 APInt Expanded = C->getAPIntValue() | (~NewMask);
1354 // if we can expand it to have all bits set, do it
1355 if (Expanded.isAllOnesValue()) {
1356 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001357 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001358 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001359 TLO.DAG.getConstant(Expanded, VT));
1360 return TLO.CombineTo(Op, New);
1361 }
1362 // if it already has all the bits set, nothing to change
1363 // but don't shrink either!
1364 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1365 return true;
1366 }
1367 }
1368
Nate Begeman368e18d2006-02-16 21:11:51 +00001369 KnownZero = KnownZeroOut;
1370 KnownOne = KnownOneOut;
1371 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001372 case ISD::SELECT:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001373 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001374 KnownOne, TLO, Depth+1))
1375 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001376 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001377 KnownOne2, TLO, Depth+1))
1378 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001379 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1380 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1381
Nate Begeman368e18d2006-02-16 21:11:51 +00001382 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001383 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001384 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001385
Nate Begeman368e18d2006-02-16 21:11:51 +00001386 // Only known if known in both the LHS and RHS.
1387 KnownOne &= KnownOne2;
1388 KnownZero &= KnownZero2;
1389 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001390 case ISD::SELECT_CC:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001391 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001392 KnownOne, TLO, Depth+1))
1393 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001394 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001395 KnownOne2, TLO, Depth+1))
1396 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001397 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1398 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1399
Chris Lattnerec665152006-02-26 23:36:02 +00001400 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001401 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001402 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001403
Chris Lattnerec665152006-02-26 23:36:02 +00001404 // Only known if known in both the LHS and RHS.
1405 KnownOne &= KnownOne2;
1406 KnownZero &= KnownZero2;
1407 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001408 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001409 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001410 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001411 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001412
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001413 // If the shift count is an invalid immediate, don't do anything.
1414 if (ShAmt >= BitWidth)
1415 break;
1416
Chris Lattner895c4ab2007-04-17 21:14:16 +00001417 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1418 // single shift. We can do this if the bottom bits (which are shifted
1419 // out) are never demanded.
1420 if (InOp.getOpcode() == ISD::SRL &&
1421 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001422 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001423 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001424 unsigned Opc = ISD::SHL;
1425 int Diff = ShAmt-C1;
1426 if (Diff < 0) {
1427 Diff = -Diff;
1428 Opc = ISD::SRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001429 }
1430
1431 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001432 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001433 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001434 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001435 InOp.getOperand(0), NewSA));
1436 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001437 }
1438
Dan Gohmana4f4d692010-07-23 18:03:30 +00001439 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001440 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001441 return true;
Dan Gohmana4f4d692010-07-23 18:03:30 +00001442
1443 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
1444 // are not demanded. This will likely allow the anyext to be folded away.
1445 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
1446 SDValue InnerOp = InOp.getNode()->getOperand(0);
1447 EVT InnerVT = InnerOp.getValueType();
1448 if ((APInt::getHighBitsSet(BitWidth,
1449 BitWidth - InnerVT.getSizeInBits()) &
1450 DemandedMask) == 0 &&
1451 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001452 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohmancd20c6f2010-07-23 21:08:12 +00001453 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
1454 ShTy = InnerVT;
Dan Gohmana4f4d692010-07-23 18:03:30 +00001455 SDValue NarrowShl =
1456 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohmancd20c6f2010-07-23 21:08:12 +00001457 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohmana4f4d692010-07-23 18:03:30 +00001458 return
1459 TLO.CombineTo(Op,
1460 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
1461 NarrowShl));
1462 }
1463 }
1464
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001465 KnownZero <<= SA->getZExtValue();
1466 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001467 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001468 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001469 }
1470 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001471 case ISD::SRL:
1472 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001473 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001474 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001475 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue InOp = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001477
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001478 // If the shift count is an invalid immediate, don't do anything.
1479 if (ShAmt >= BitWidth)
1480 break;
1481
Chris Lattner895c4ab2007-04-17 21:14:16 +00001482 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1483 // single shift. We can do this if the top bits (which are shifted out)
1484 // are never demanded.
1485 if (InOp.getOpcode() == ISD::SHL &&
1486 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001487 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001488 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001489 unsigned Opc = ISD::SRL;
1490 int Diff = ShAmt-C1;
1491 if (Diff < 0) {
1492 Diff = -Diff;
1493 Opc = ISD::SHL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001494 }
1495
Dan Gohman475871a2008-07-27 21:46:04 +00001496 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001497 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001498 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001499 InOp.getOperand(0), NewSA));
1500 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001501 }
1502
Nate Begeman368e18d2006-02-16 21:11:51 +00001503 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001504 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001505 KnownZero, KnownOne, TLO, Depth+1))
1506 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001507 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001508 KnownZero = KnownZero.lshr(ShAmt);
1509 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001510
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001511 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001512 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001513 }
1514 break;
1515 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001516 // If this is an arithmetic shift right and only the low-bit is set, we can
1517 // always convert this into a logical shr, even if the shift amount is
1518 // variable. The low bit of the shift cannot be an input sign bit unless
1519 // the shift amount is >= the size of the datatype, which is undefined.
1520 if (DemandedMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +00001521 return TLO.CombineTo(Op,
1522 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
1523 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +00001524
Nate Begeman368e18d2006-02-16 21:11:51 +00001525 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001526 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001527 unsigned ShAmt = SA->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001528
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001529 // If the shift count is an invalid immediate, don't do anything.
1530 if (ShAmt >= BitWidth)
1531 break;
1532
1533 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001534
1535 // If any of the demanded bits are produced by the sign extension, we also
1536 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001537 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1538 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001539 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540
Chris Lattner1b737132006-05-08 17:22:53 +00001541 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001542 KnownZero, KnownOne, TLO, Depth+1))
1543 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001544 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001545 KnownZero = KnownZero.lshr(ShAmt);
1546 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001547
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001548 // Handle the sign bit, adjusted to where it is now in the mask.
1549 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001550
Nate Begeman368e18d2006-02-16 21:11:51 +00001551 // If the input sign bit is known to be zero, or if none of the top bits
1552 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001553 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001554 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001555 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001556 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001557 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001558 KnownOne |= HighBits;
1559 }
1560 }
1561 break;
1562 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001563 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001564
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001566 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001567 APInt NewBits =
1568 APInt::getHighBitsSet(BitWidth,
Eli Friedman1d17d192010-08-02 04:42:25 +00001569 BitWidth - EVT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001570
Chris Lattnerec665152006-02-26 23:36:02 +00001571 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman1d17d192010-08-02 04:42:25 +00001572 if ((NewBits & NewMask) == 0)
Chris Lattnerec665152006-02-26 23:36:02 +00001573 return TLO.CombineTo(Op, Op.getOperand(0));
1574
Jay Foad40f8f622010-12-07 08:25:19 +00001575 APInt InSignBit =
1576 APInt::getSignBit(EVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001577 APInt InputDemandedBits =
1578 APInt::getLowBitsSet(BitWidth,
1579 EVT.getScalarType().getSizeInBits()) &
1580 NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001581
Chris Lattnerec665152006-02-26 23:36:02 +00001582 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001583 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001584 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001585
1586 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1587 KnownZero, KnownOne, TLO, Depth+1))
1588 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001589 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman368e18d2006-02-16 21:11:51 +00001590
1591 // If the sign bit of the input is known set or clear, then we know the
1592 // top bits of the result.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001593
Chris Lattnerec665152006-02-26 23:36:02 +00001594 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001595 if (KnownZero.intersects(InSignBit))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001596 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001597 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001598
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001599 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001600 KnownOne |= NewBits;
1601 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001602 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001603 KnownZero &= ~NewBits;
1604 KnownOne &= ~NewBits;
1605 }
1606 break;
1607 }
Chris Lattnerec665152006-02-26 23:36:02 +00001608 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001609 unsigned OperandBitWidth =
1610 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001611 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001612
Chris Lattnerec665152006-02-26 23:36:02 +00001613 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001614 APInt NewBits =
1615 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1616 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001617 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001618 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001619 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001620
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001621 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001622 KnownZero, KnownOne, TLO, Depth+1))
1623 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001624 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +00001625 KnownZero = KnownZero.zext(BitWidth);
1626 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001627 KnownZero |= NewBits;
1628 break;
1629 }
1630 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001631 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001632 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001633 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001634 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001635 APInt NewBits = ~InMask & NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001636
Chris Lattnerec665152006-02-26 23:36:02 +00001637 // If none of the top bits are demanded, convert this into an any_extend.
1638 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001639 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1640 Op.getValueType(),
1641 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001642
Chris Lattnerec665152006-02-26 23:36:02 +00001643 // Since some of the sign extended bits are demanded, we know that the sign
1644 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001645 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001646 InDemandedBits |= InSignBit;
Jay Foad40f8f622010-12-07 08:25:19 +00001647 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001648
1649 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001650 KnownOne, TLO, Depth+1))
1651 return true;
Jay Foad40f8f622010-12-07 08:25:19 +00001652 KnownZero = KnownZero.zext(BitWidth);
1653 KnownOne = KnownOne.zext(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001654
Chris Lattnerec665152006-02-26 23:36:02 +00001655 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001656 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001657 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001658 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001659 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001660
Chris Lattnerec665152006-02-26 23:36:02 +00001661 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001662 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001663 KnownOne |= NewBits;
1664 KnownZero &= ~NewBits;
1665 } else { // Otherwise, top bits aren't known.
1666 KnownOne &= ~NewBits;
1667 KnownZero &= ~NewBits;
1668 }
1669 break;
1670 }
1671 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001672 unsigned OperandBitWidth =
1673 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001674 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001675 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001676 KnownZero, KnownOne, TLO, Depth+1))
1677 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001678 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +00001679 KnownZero = KnownZero.zext(BitWidth);
1680 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001681 break;
1682 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001683 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001684 // Simplify the input, using demanded bit information, and compute the known
1685 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001686 unsigned OperandBitWidth =
1687 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001688 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001689 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001690 KnownZero, KnownOne, TLO, Depth+1))
1691 return true;
Jay Foad40f8f622010-12-07 08:25:19 +00001692 KnownZero = KnownZero.trunc(BitWidth);
1693 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001694
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001695 // If the input is only used by this truncate, see if we can shrink it based
1696 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001697 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001698 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001699 switch (In.getOpcode()) {
1700 default: break;
1701 case ISD::SRL:
1702 // Shrink SRL by a constant if none of the high bits shifted in are
1703 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +00001704 if (TLO.LegalTypes() &&
1705 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1706 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1707 // undesirable.
1708 break;
1709 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1710 if (!ShAmt)
1711 break;
Owen Anderson7adf8622011-04-13 23:22:23 +00001712 SDValue Shift = In.getOperand(1);
1713 if (TLO.LegalTypes()) {
1714 uint64_t ShVal = ShAmt->getZExtValue();
1715 Shift =
1716 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
1717 }
1718
Evan Chenge5b51ac2010-04-17 06:13:15 +00001719 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1720 OperandBitWidth - BitWidth);
Jay Foad40f8f622010-12-07 08:25:19 +00001721 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chenge5b51ac2010-04-17 06:13:15 +00001722
1723 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1724 // None of the shifted in bits are needed. Add a truncate of the
1725 // shift input, then shift it.
1726 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001727 Op.getValueType(),
Evan Chenge5b51ac2010-04-17 06:13:15 +00001728 In.getOperand(0));
1729 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1730 Op.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001731 NewTrunc,
Owen Anderson7adf8622011-04-13 23:22:23 +00001732 Shift));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001733 }
1734 break;
1735 }
1736 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001737
1738 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001739 break;
1740 }
Chris Lattnerec665152006-02-26 23:36:02 +00001741 case ISD::AssertZext: {
Dan Gohman400f75c2010-06-03 20:21:33 +00001742 // Demand all the bits of the input that are demanded in the output.
1743 // The low bits are obvious; the high bits are demanded because we're
1744 // asserting that they're zero here.
1745 if (SimplifyDemandedBits(Op.getOperand(0), NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001746 KnownZero, KnownOne, TLO, Depth+1))
1747 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001748 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +00001749
1750 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1751 APInt InMask = APInt::getLowBitsSet(BitWidth,
1752 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001753 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001754 break;
1755 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756 case ISD::BITCAST:
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001757 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1758 // is demanded, turn this into a FGETSIGN.
Stuart Hastings3dfc4b122011-05-19 18:48:20 +00001759 if (NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1760 Op.getOperand(0).getValueType().isFloatingPoint() &&
1761 !Op.getOperand(0).getValueType().isVector()) {
Rafael Espindola251b4a02011-06-02 19:57:47 +00001762 if (isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32)) {
1763 EVT Ty = (isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType())) ?
1764 Op.getValueType() : MVT::i32;
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001765 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1766 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings090bf192011-06-01 18:32:25 +00001767 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Rafael Espindola251b4a02011-06-02 19:57:47 +00001768 if (Ty != Op.getValueType())
Stuart Hastings090bf192011-06-01 18:32:25 +00001769 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001770 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsbdce3722011-06-01 14:04:17 +00001771 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings3dfc4b122011-05-19 18:48:20 +00001772 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1773 Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001774 Sign, ShAmt));
1775 }
1776 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001777 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001778 case ISD::ADD:
1779 case ISD::MUL:
1780 case ISD::SUB: {
1781 // Add, Sub, and Mul don't demand any bits in positions beyond that
1782 // of the highest bit demanded of them.
1783 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1784 BitWidth - NewMask.countLeadingZeros());
1785 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1786 KnownOne2, TLO, Depth+1))
1787 return true;
1788 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1789 KnownOne2, TLO, Depth+1))
1790 return true;
1791 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001792 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001793 return true;
1794 }
1795 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001796 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001797 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001798 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001799 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001800 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001801
Chris Lattnerec665152006-02-26 23:36:02 +00001802 // If we know the value of all of the demanded bits, return this as a
1803 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001804 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001805 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001806
Nate Begeman368e18d2006-02-16 21:11:51 +00001807 return false;
1808}
1809
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001810/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1811/// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +00001812/// KnownZero/KnownOne bitsets.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001813void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001814 const APInt &Mask,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001815 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001816 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001817 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001818 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001819 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1820 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1821 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1822 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001823 "Should use MaskedValueIsZero if you don't know whether Op"
1824 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001825 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001826}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001827
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001828/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1829/// targets that want to expose additional information about sign bits to the
1830/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001831unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001832 unsigned Depth) const {
1833 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1834 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1835 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1836 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1837 "Should use ComputeNumSignBits if you don't know whether Op"
1838 " is a target node!");
1839 return 1;
1840}
1841
Dan Gohman97d11632009-02-15 23:59:32 +00001842/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1843/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1844/// determine which bit is set.
1845///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001846static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001847 // A left-shift of a constant one will have exactly one bit set, because
1848 // shifting the bit off the end is undefined.
1849 if (Val.getOpcode() == ISD::SHL)
1850 if (ConstantSDNode *C =
1851 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1852 if (C->getAPIntValue() == 1)
1853 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001854
Dan Gohman97d11632009-02-15 23:59:32 +00001855 // Similarly, a right-shift of a constant sign-bit will have exactly
1856 // one bit set.
1857 if (Val.getOpcode() == ISD::SRL)
1858 if (ConstantSDNode *C =
1859 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1860 if (C->getAPIntValue().isSignBit())
1861 return true;
1862
1863 // More could be done here, though the above checks are enough
1864 // to handle some common cases.
1865
1866 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001867 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001868 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001869 APInt Mask = APInt::getAllOnesValue(BitWidth);
1870 APInt KnownZero, KnownOne;
1871 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001872 return (KnownZero.countPopulation() == BitWidth - 1) &&
1873 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001874}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001875
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001877/// and cc. If it is unable to simplify it, return a null SDValue.
1878SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001879TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001880 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001881 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001882 SelectionDAG &DAG = DCI.DAG;
1883
1884 // These setcc operations always fold.
1885 switch (Cond) {
1886 default: break;
1887 case ISD::SETFALSE:
1888 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1889 case ISD::SETTRUE:
1890 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1891 }
1892
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001893 // Ensure that the constant occurs on the RHS, and fold constant
1894 // comparisons.
1895 if (isa<ConstantSDNode>(N0.getNode()))
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001896 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001897
Gabor Greifba36cb52008-08-28 21:40:38 +00001898 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001899 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001900
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001901 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1902 // equality comparison, then we're just comparing whether X itself is
1903 // zero.
1904 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1905 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1906 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001907 const APInt &ShAmt
1908 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001909 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1910 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1911 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1912 // (srl (ctlz x), 5) == 0 -> X != 0
1913 // (srl (ctlz x), 5) != 1 -> X != 0
1914 Cond = ISD::SETNE;
1915 } else {
1916 // (srl (ctlz x), 5) != 0 -> X == 0
1917 // (srl (ctlz x), 5) == 1 -> X == 0
1918 Cond = ISD::SETEQ;
1919 }
1920 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1921 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1922 Zero, Cond);
1923 }
1924 }
1925
Benjamin Kramerd8228922011-01-17 12:04:57 +00001926 SDValue CTPOP = N0;
1927 // Look through truncs that don't change the value of a ctpop.
1928 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1929 CTPOP = N0.getOperand(0);
1930
1931 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramerc9b6a3e2011-01-17 18:00:28 +00001932 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramerd8228922011-01-17 12:04:57 +00001933 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1934 EVT CTVT = CTPOP.getValueType();
1935 SDValue CTOp = CTPOP.getOperand(0);
1936
1937 // (ctpop x) u< 2 -> (x & x-1) == 0
1938 // (ctpop x) u> 1 -> (x & x-1) != 0
1939 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1940 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1941 DAG.getConstant(1, CTVT));
1942 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1943 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1944 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1945 }
1946
1947 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
1948 }
1949
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001950 // (zext x) == C --> x == (trunc C)
1951 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1952 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1953 unsigned MinBits = N0.getValueSizeInBits();
1954 SDValue PreZExt;
1955 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1956 // ZExt
1957 MinBits = N0->getOperand(0).getValueSizeInBits();
1958 PreZExt = N0->getOperand(0);
1959 } else if (N0->getOpcode() == ISD::AND) {
1960 // DAGCombine turns costly ZExts into ANDs
1961 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1962 if ((C->getAPIntValue()+1).isPowerOf2()) {
1963 MinBits = C->getAPIntValue().countTrailingOnes();
1964 PreZExt = N0->getOperand(0);
1965 }
1966 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1967 // ZEXTLOAD
1968 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1969 MinBits = LN0->getMemoryVT().getSizeInBits();
1970 PreZExt = N0;
1971 }
1972 }
1973
1974 // Make sure we're not loosing bits from the constant.
1975 if (MinBits < C1.getBitWidth() && MinBits > C1.getActiveBits()) {
1976 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1977 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1978 // Will get folded away.
1979 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
1980 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1981 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1982 }
1983 }
1984 }
1985
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001986 // If the LHS is '(and load, const)', the RHS is 0,
1987 // the test is for equality or unsigned, and all 1 bits of the const are
1988 // in the same partial word, see if we can shorten the load.
1989 if (DCI.isBeforeLegalize() &&
1990 N0.getOpcode() == ISD::AND && C1 == 0 &&
1991 N0.getNode()->hasOneUse() &&
1992 isa<LoadSDNode>(N0.getOperand(0)) &&
1993 N0.getOperand(0).getNode()->hasOneUse() &&
1994 isa<ConstantSDNode>(N0.getOperand(1))) {
1995 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001996 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001997 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001998 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001999 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00002000 unsigned maskWidth = origWidth;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002001 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002002 // 8 bits, but have to be careful...
2003 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
2004 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00002005 const APInt &Mask =
2006 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002007 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00002008 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002009 for (unsigned offset=0; offset<origWidth/width; offset++) {
2010 if ((newMask & Mask) == Mask) {
2011 if (!TD->isLittleEndian())
2012 bestOffset = (origWidth/width - offset - 1) * (width/8);
2013 else
2014 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00002015 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002016 bestWidth = width;
2017 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00002018 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002019 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00002020 }
2021 }
2022 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002023 if (bestWidth) {
Chris Lattnerc0c7fca2011-04-14 04:12:47 +00002024 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002025 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002026 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002027 SDValue Ptr = Lod->getBasePtr();
2028 if (bestOffset != 0)
2029 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
2030 DAG.getConstant(bestOffset, PtrType));
2031 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
2032 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +00002033 Lod->getPointerInfo().getWithOffset(bestOffset),
David Greene1e559442010-02-15 17:00:31 +00002034 false, false, NewAlign);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002035 return DAG.getSetCC(dl, VT,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002036 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002037 DAG.getConstant(bestMask.trunc(bestWidth),
2038 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002039 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002040 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002041 }
2042 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002043
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002044 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
2045 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
2046 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
2047
2048 // If the comparison constant has bits in the upper part, the
2049 // zero-extended value could never match.
2050 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
2051 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002052 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002053 case ISD::SETUGT:
2054 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002055 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002056 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002057 case ISD::SETULE:
2058 case ISD::SETNE: return DAG.getConstant(1, VT);
2059 case ISD::SETGT:
2060 case ISD::SETGE:
2061 // True if the sign bit of C1 is set.
2062 return DAG.getConstant(C1.isNegative(), VT);
2063 case ISD::SETLT:
2064 case ISD::SETLE:
2065 // True if the sign bit of C1 isn't set.
2066 return DAG.getConstant(C1.isNonNegative(), VT);
2067 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00002068 break;
2069 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002070 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002071
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002072 // Otherwise, we can perform the comparison with the low bits.
2073 switch (Cond) {
2074 case ISD::SETEQ:
2075 case ISD::SETNE:
2076 case ISD::SETUGT:
2077 case ISD::SETUGE:
2078 case ISD::SETULT:
2079 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00002080 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002081 if (DCI.isBeforeLegalizeOps() ||
2082 (isOperationLegal(ISD::SETCC, newVT) &&
2083 getCondCodeAction(Cond, newVT)==Legal))
2084 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Jay Foad40f8f622010-12-07 08:25:19 +00002085 DAG.getConstant(C1.trunc(InSize), newVT),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002086 Cond);
2087 break;
2088 }
2089 default:
2090 break; // todo, be more careful with signed comparisons
2091 }
2092 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00002093 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00002094 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002095 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00002096 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002097 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
2098
Eli Friedmanad78a882010-07-30 06:44:31 +00002099 // If the constant doesn't fit into the number of bits for the source of
2100 // the sign extension, it is impossible for both sides to be equal.
2101 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002102 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002103
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002104 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00002105 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002106 if (Op0Ty == ExtSrcTy) {
2107 ZextOp = N0.getOperand(0);
2108 } else {
2109 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
2110 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
2111 DAG.getConstant(Imm, Op0Ty));
2112 }
2113 if (!DCI.isCalledByLegalizer())
2114 DCI.AddToWorklist(ZextOp.getNode());
2115 // Otherwise, make this a use of a zext.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002116 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002117 DAG.getConstant(C1 & APInt::getLowBitsSet(
2118 ExtDstTyBits,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002119 ExtSrcTyBits),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002120 ExtDstTy),
2121 Cond);
2122 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
2123 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002124 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00002125 if (N0.getOpcode() == ISD::SETCC &&
2126 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00002127 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002128 if (TrueWhenTrue)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002129 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002130 // Invert the condition.
2131 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002132 CC = ISD::getSetCCInverse(CC,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002133 N0.getOperand(0).getValueType().isInteger());
2134 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00002135 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002136
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002137 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002138 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002139 N0.getOperand(0).getOpcode() == ISD::XOR &&
2140 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
2141 isa<ConstantSDNode>(N0.getOperand(1)) &&
2142 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
2143 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
2144 // can only do this if the top bits are known zero.
2145 unsigned BitWidth = N0.getValueSizeInBits();
2146 if (DAG.MaskedValueIsZero(N0,
2147 APInt::getHighBitsSet(BitWidth,
2148 BitWidth-1))) {
2149 // Okay, get the un-inverted input value.
2150 SDValue Val;
2151 if (N0.getOpcode() == ISD::XOR)
2152 Val = N0.getOperand(0);
2153 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002154 assert(N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002155 N0.getOperand(0).getOpcode() == ISD::XOR);
2156 // ((X^1)&1)^1 -> X & 1
2157 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
2158 N0.getOperand(0).getOperand(0),
2159 N0.getOperand(1));
2160 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002161
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002162 return DAG.getSetCC(dl, VT, Val, N1,
2163 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2164 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002165 } else if (N1C->getAPIntValue() == 1 &&
2166 (VT == MVT::i1 ||
2167 getBooleanContents() == ZeroOrOneBooleanContent)) {
2168 SDValue Op0 = N0;
2169 if (Op0.getOpcode() == ISD::TRUNCATE)
2170 Op0 = Op0.getOperand(0);
2171
2172 if ((Op0.getOpcode() == ISD::XOR) &&
2173 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
2174 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
2175 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
2176 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
2177 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
2178 Cond);
2179 } else if (Op0.getOpcode() == ISD::AND &&
2180 isa<ConstantSDNode>(Op0.getOperand(1)) &&
2181 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
2182 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00002183 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00002184 Op0 = DAG.getNode(ISD::AND, dl, VT,
2185 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
2186 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00002187 else if (Op0.getValueType().bitsLT(VT))
2188 Op0 = DAG.getNode(ISD::AND, dl, VT,
2189 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
2190 DAG.getConstant(1, VT));
2191
Evan Cheng2c755ba2010-02-27 07:36:59 +00002192 return DAG.getSetCC(dl, VT, Op0,
2193 DAG.getConstant(0, Op0.getValueType()),
2194 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2195 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002196 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002197 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002198
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002199 APInt MinVal, MaxVal;
2200 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
2201 if (ISD::isSignedIntSetCC(Cond)) {
2202 MinVal = APInt::getSignedMinValue(OperandBitSize);
2203 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
2204 } else {
2205 MinVal = APInt::getMinValue(OperandBitSize);
2206 MaxVal = APInt::getMaxValue(OperandBitSize);
2207 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002208
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002209 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2210 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2211 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
2212 // X >= C0 --> X > (C0-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002213 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002214 DAG.getConstant(C1-1, N1.getValueType()),
2215 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
2216 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002217
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002218 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2219 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
2220 // X <= C0 --> X < (C0+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002221 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002222 DAG.getConstant(C1+1, N1.getValueType()),
2223 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
2224 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002225
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002226 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
2227 return DAG.getConstant(0, VT); // X < MIN --> false
2228 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
2229 return DAG.getConstant(1, VT); // X >= MIN --> true
2230 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
2231 return DAG.getConstant(0, VT); // X > MAX --> false
2232 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
2233 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00002234
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002235 // Canonicalize setgt X, Min --> setne X, Min
2236 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
2237 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
2238 // Canonicalize setlt X, Max --> setne X, Max
2239 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
2240 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00002241
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002242 // If we have setult X, 1, turn it into seteq X, 0
2243 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002244 return DAG.getSetCC(dl, VT, N0,
2245 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002246 ISD::SETEQ);
2247 // If we have setugt X, Max-1, turn it into seteq X, Max
2248 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002249 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002250 DAG.getConstant(MaxVal, N0.getValueType()),
2251 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00002252
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002253 // If we have "setcc X, C0", check to see if we can shrink the immediate
2254 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00002255
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002256 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002257 if (Cond == ISD::SETUGT &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002258 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002259 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002260 DAG.getConstant(0, N1.getValueType()),
2261 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002262
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002263 // SETULT X, SINTMIN -> SETGT X, -1
2264 if (Cond == ISD::SETULT &&
2265 C1 == APInt::getSignedMinValue(OperandBitSize)) {
2266 SDValue ConstMinusOne =
2267 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
2268 N1.getValueType());
2269 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
2270 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002271
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002272 // Fold bit comparisons when we can.
2273 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00002274 (VT == N0.getValueType() ||
2275 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
2276 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002277 if (ConstantSDNode *AndRHS =
2278 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00002279 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Anderson95771af2011-02-25 21:41:48 +00002280 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002281 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2282 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00002283 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002284 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2285 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002286 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002287 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00002288 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002289 // (X & 8) == 8 --> (X & 8) >> 3
2290 // Perform the xform if C1 is a single bit.
2291 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002292 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2293 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
2294 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00002295 }
2296 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002297 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002298 }
2299
Gabor Greifba36cb52008-08-28 21:40:38 +00002300 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002301 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002302 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00002303 if (O.getNode()) return O;
2304 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00002305 // If the RHS of an FP comparison is a constant, simplify it away in
2306 // some cases.
2307 if (CFP->getValueAPF().isNaN()) {
2308 // If an operand is known to be a nan, we can fold it.
2309 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002310 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00002311 case 0: // Known false.
2312 return DAG.getConstant(0, VT);
2313 case 1: // Known true.
2314 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00002315 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00002316 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00002317 }
2318 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002319
Chris Lattner63079f02007-12-29 08:37:08 +00002320 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
2321 // constant if knowing that the operand is non-nan is enough. We prefer to
2322 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2323 // materialize 0.0.
2324 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002325 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002326
2327 // If the condition is not legal, see if we can find an equivalent one
2328 // which is legal.
2329 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2330 // If the comparison was an awkward floating-point == or != and one of
2331 // the comparison operands is infinity or negative infinity, convert the
2332 // condition to a less-awkward <= or >=.
2333 if (CFP->getValueAPF().isInfinity()) {
2334 if (CFP->getValueAPF().isNegative()) {
2335 if (Cond == ISD::SETOEQ &&
2336 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2337 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2338 if (Cond == ISD::SETUEQ &&
2339 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2340 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2341 if (Cond == ISD::SETUNE &&
2342 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2343 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2344 if (Cond == ISD::SETONE &&
2345 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2346 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2347 } else {
2348 if (Cond == ISD::SETOEQ &&
2349 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2350 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2351 if (Cond == ISD::SETUEQ &&
2352 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2353 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2354 if (Cond == ISD::SETUNE &&
2355 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2356 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2357 if (Cond == ISD::SETONE &&
2358 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2359 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2360 }
2361 }
2362 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002363 }
2364
2365 if (N0 == N1) {
2366 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002367 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002368 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2369 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2370 if (UOF == 2) // FP operators that are undefined on NaNs.
2371 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2372 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2373 return DAG.getConstant(UOF, VT);
2374 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2375 // if it is not already.
2376 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2377 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002378 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002379 }
2380
2381 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002382 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002383 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2384 N0.getOpcode() == ISD::XOR) {
2385 // Simplify (X+Y) == (X+Z) --> Y == Z
2386 if (N0.getOpcode() == N1.getOpcode()) {
2387 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002388 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002389 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002390 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002391 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2392 // If X op Y == Y op X, try other combinations.
2393 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002394 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002395 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002396 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002397 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002398 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002399 }
2400 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002401
Evan Chengfa1eb272007-02-08 22:13:59 +00002402 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2403 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2404 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002405 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002406 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002407 DAG.getConstant(RHSC->getAPIntValue()-
2408 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002409 N0.getValueType()), Cond);
2410 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002411
Evan Chengfa1eb272007-02-08 22:13:59 +00002412 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2413 if (N0.getOpcode() == ISD::XOR)
2414 // If we know that all of the inverted bits are zero, don't bother
2415 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002416 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2417 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002418 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002419 DAG.getConstant(LHSR->getAPIntValue() ^
2420 RHSC->getAPIntValue(),
2421 N0.getValueType()),
2422 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002423 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002424
Evan Chengfa1eb272007-02-08 22:13:59 +00002425 // Turn (C1-X) == C2 --> X == C1-C2
2426 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002427 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002428 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002429 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002430 DAG.getConstant(SUBC->getAPIntValue() -
2431 RHSC->getAPIntValue(),
2432 N0.getValueType()),
2433 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002434 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002435 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002436 }
2437
2438 // Simplify (X+Z) == X --> Z == 0
2439 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002440 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002441 DAG.getConstant(0, N0.getValueType()), Cond);
2442 if (N0.getOperand(1) == N1) {
2443 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002444 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002445 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002446 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002447 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2448 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002449 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002450 N1,
Owen Anderson95771af2011-02-25 21:41:48 +00002451 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00002452 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002453 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002454 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002455 }
2456 }
2457 }
2458
2459 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2460 N1.getOpcode() == ISD::XOR) {
2461 // Simplify X == (X+Z) --> Z == 0
2462 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002463 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002464 DAG.getConstant(0, N1.getValueType()), Cond);
2465 } else if (N1.getOperand(1) == N0) {
2466 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002467 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002468 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002470 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2471 // X == (Z-X) --> X<<1 == Z
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002472 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Anderson95771af2011-02-25 21:41:48 +00002473 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00002474 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002475 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002476 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002477 }
2478 }
2479 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002480
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002481 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002482 // Note that where y is variable and is known to have at most
2483 // one bit set (for example, if it is z&1) we cannot do this;
2484 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002485 if (N0.getOpcode() == ISD::AND)
2486 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002487 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002488 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2489 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002490 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002491 }
2492 }
2493 if (N1.getOpcode() == ISD::AND)
2494 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002495 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002496 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2497 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002498 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002499 }
2500 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002501 }
2502
2503 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002504 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002506 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002507 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002508 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2510 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002511 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002512 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002513 break;
2514 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002516 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002517 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2518 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 Temp = DAG.getNOT(dl, N0, MVT::i1);
2520 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002521 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002522 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002523 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002524 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2525 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 Temp = DAG.getNOT(dl, N1, MVT::i1);
2527 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002528 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002529 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002530 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002531 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2532 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 Temp = DAG.getNOT(dl, N0, MVT::i1);
2534 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002535 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002536 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002537 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002538 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2539 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 Temp = DAG.getNOT(dl, N1, MVT::i1);
2541 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002542 break;
2543 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002545 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002546 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002547 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002548 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002549 }
2550 return N0;
2551 }
2552
2553 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002554 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002555}
2556
Evan Chengad4196b2008-05-12 19:56:52 +00002557/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2558/// node is a GlobalAddress + offset.
Chris Lattner0a9481f2011-02-13 22:25:43 +00002559bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Chengad4196b2008-05-12 19:56:52 +00002560 int64_t &Offset) const {
2561 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002562 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2563 GA = GASD->getGlobal();
2564 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002565 return true;
2566 }
2567
2568 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002569 SDValue N1 = N->getOperand(0);
2570 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002571 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002572 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2573 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002574 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002575 return true;
2576 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002577 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002578 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2579 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002580 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002581 return true;
2582 }
2583 }
2584 }
Owen Anderson95771af2011-02-25 21:41:48 +00002585
Evan Chengad4196b2008-05-12 19:56:52 +00002586 return false;
2587}
2588
2589
Dan Gohman475871a2008-07-27 21:46:04 +00002590SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002591PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2592 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002593 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002594}
2595
Chris Lattnereb8146b2006-02-04 02:13:02 +00002596//===----------------------------------------------------------------------===//
2597// Inline Assembler Implementation Methods
2598//===----------------------------------------------------------------------===//
2599
Chris Lattner4376fea2008-04-27 00:09:47 +00002600
Chris Lattnereb8146b2006-02-04 02:13:02 +00002601TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002602TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002603 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002604 if (Constraint.size() == 1) {
2605 switch (Constraint[0]) {
2606 default: break;
2607 case 'r': return C_RegisterClass;
2608 case 'm': // memory
2609 case 'o': // offsetable
2610 case 'V': // not offsetable
2611 return C_Memory;
2612 case 'i': // Simple Integer or Relocatable Constant
2613 case 'n': // Simple Integer
John Thompson67aff162010-09-21 22:04:54 +00002614 case 'E': // Floating Point Constant
2615 case 'F': // Floating Point Constant
Chris Lattner4234f572007-03-25 02:14:49 +00002616 case 's': // Relocatable Constant
John Thompson67aff162010-09-21 22:04:54 +00002617 case 'p': // Address.
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002618 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002619 case 'I': // Target registers.
2620 case 'J':
2621 case 'K':
2622 case 'L':
2623 case 'M':
2624 case 'N':
2625 case 'O':
2626 case 'P':
John Thompson67aff162010-09-21 22:04:54 +00002627 case '<':
2628 case '>':
Chris Lattner4234f572007-03-25 02:14:49 +00002629 return C_Other;
2630 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002631 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002632
2633 if (Constraint.size() > 1 && Constraint[0] == '{' &&
Chris Lattner065421f2007-03-25 02:18:14 +00002634 Constraint[Constraint.size()-1] == '}')
2635 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002636 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002637}
2638
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002639/// LowerXConstraint - try to replace an X constraint, which matches anything,
2640/// with another that has more specific requirements based on the type of the
2641/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002642const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002643 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002644 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002645 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002646 return "f"; // works for many targets
2647 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002648}
2649
Chris Lattner48884cd2007-08-25 00:47:38 +00002650/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2651/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002652void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00002653 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00002654 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002655 SelectionDAG &DAG) const {
Eric Christopher100c8332011-06-02 23:16:42 +00002656
2657 if (Constraint.length() > 1) return;
2658
2659 char ConstraintLetter = Constraint[0];
Chris Lattnereb8146b2006-02-04 02:13:02 +00002660 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002661 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002662 case 'X': // Allows any operand; labels (basic block) use this.
2663 if (Op.getOpcode() == ISD::BasicBlock) {
2664 Ops.push_back(Op);
2665 return;
2666 }
2667 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002668 case 'i': // Simple Integer or Relocatable Constant
2669 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002670 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002671 // These operands are interested in values of the form (GV+C), where C may
2672 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2673 // is possible and fine if either GV or C are missing.
2674 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2675 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002676
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002677 // If we have "(add GV, C)", pull out GV/C
2678 if (Op.getOpcode() == ISD::ADD) {
2679 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2680 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2681 if (C == 0 || GA == 0) {
2682 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2683 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2684 }
2685 if (C == 0 || GA == 0)
2686 C = 0, GA = 0;
2687 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002688
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002689 // If we find a valid operand, map to the TargetXXX version so that the
2690 // value itself doesn't get selected.
2691 if (GA) { // Either &GV or &GV+C
2692 if (ConstraintLetter != 'n') {
2693 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002694 if (C) Offs += C->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002695 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Devang Patel07538ad2010-07-15 18:45:27 +00002696 C ? C->getDebugLoc() : DebugLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00002697 Op.getValueType(), Offs));
2698 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002699 }
2700 }
2701 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002702 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002703 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002704 // gcc prints these as sign extended. Sign extend value to 64 bits
2705 // now; without this it would get ZExt'd later in
2706 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2707 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002708 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002709 return;
2710 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002711 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002712 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002713 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002714 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002715}
2716
Chris Lattner4ccb0702006-01-26 20:37:03 +00002717std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002718getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002720 return std::vector<unsigned>();
2721}
2722
2723
2724std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002725getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002727 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002728 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002729 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2730
2731 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002732 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002733
2734 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002735 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2736 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002737 E = RI->regclass_end(); RCI != E; ++RCI) {
2738 const TargetRegisterClass *RC = *RCI;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002739
2740 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002741 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2742 bool isLegal = false;
2743 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2744 I != E; ++I) {
2745 if (isTypeLegal(*I)) {
2746 isLegal = true;
2747 break;
2748 }
2749 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002750
Chris Lattnerb3befd42006-02-22 23:00:51 +00002751 if (!isLegal) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002752
2753 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002754 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002755 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002756 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002757 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002758 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002759
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002760 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Chris Lattner4ccb0702006-01-26 20:37:03 +00002761}
Evan Cheng30b37b52006-03-13 23:18:16 +00002762
2763//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002764// Constraint Selection.
2765
Chris Lattner6bdcda32008-10-17 16:47:46 +00002766/// isMatchingInputConstraint - Return true of this is an input operand that is
2767/// a matching constraint like "4".
2768bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002769 assert(!ConstraintCode.empty() && "No known constraint!");
2770 return isdigit(ConstraintCode[0]);
2771}
2772
2773/// getMatchedOperand - If this is an input matching constraint, this method
2774/// returns the output operand it matches.
2775unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2776 assert(!ConstraintCode.empty() && "No known constraint!");
2777 return atoi(ConstraintCode.c_str());
2778}
2779
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002780
John Thompsoneac6e1d2010-09-13 18:15:37 +00002781/// ParseConstraints - Split up the constraint string from the inline
2782/// assembly value into the specific constraints and their prefixes,
2783/// and also tie in the associated operand values.
2784/// If this returns an empty vector, and if the constraint string itself
2785/// isn't empty, there was an error parsing.
John Thompson44ab89e2010-10-29 17:29:13 +00002786TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002787 ImmutableCallSite CS) const {
2788 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00002789 AsmOperandInfoVector ConstraintOperands;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002790 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompson67aff162010-09-21 22:04:54 +00002791 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002792
2793 // Do a prepass over the constraints, canonicalizing them, and building up the
2794 // ConstraintOperands list.
John Thompson44ab89e2010-10-29 17:29:13 +00002795 InlineAsm::ConstraintInfoVector
John Thompsoneac6e1d2010-09-13 18:15:37 +00002796 ConstraintInfos = IA->ParseConstraints();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002797
John Thompsoneac6e1d2010-09-13 18:15:37 +00002798 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2799 unsigned ResNo = 0; // ResNo - The result number of the next output.
2800
2801 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2802 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2803 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2804
John Thompson67aff162010-09-21 22:04:54 +00002805 // Update multiple alternative constraint count.
2806 if (OpInfo.multipleAlternatives.size() > maCount)
2807 maCount = OpInfo.multipleAlternatives.size();
2808
John Thompson44ab89e2010-10-29 17:29:13 +00002809 OpInfo.ConstraintVT = MVT::Other;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002810
2811 // Compute the value type for each operand.
2812 switch (OpInfo.Type) {
2813 case InlineAsm::isOutput:
2814 // Indirect outputs just consume an argument.
2815 if (OpInfo.isIndirect) {
2816 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2817 break;
2818 }
2819
2820 // The return value of the call is this value. As such, there is no
2821 // corresponding argument.
2822 assert(!CS.getType()->isVoidTy() &&
2823 "Bad inline asm!");
2824 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
John Thompson44ab89e2010-10-29 17:29:13 +00002825 OpInfo.ConstraintVT = getValueType(STy->getElementType(ResNo));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002826 } else {
2827 assert(ResNo == 0 && "Asm only has one result!");
John Thompson44ab89e2010-10-29 17:29:13 +00002828 OpInfo.ConstraintVT = getValueType(CS.getType());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002829 }
2830 ++ResNo;
2831 break;
2832 case InlineAsm::isInput:
2833 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2834 break;
2835 case InlineAsm::isClobber:
2836 // Nothing to do.
2837 break;
2838 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002839
John Thompson44ab89e2010-10-29 17:29:13 +00002840 if (OpInfo.CallOperandVal) {
2841 const llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
2842 if (OpInfo.isIndirect) {
2843 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
2844 if (!PtrTy)
2845 report_fatal_error("Indirect operand for inline asm not a pointer!");
2846 OpTy = PtrTy->getElementType();
2847 }
Eric Christophercef81b72011-05-09 20:04:43 +00002848
2849 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
2850 if (const StructType *STy = dyn_cast<StructType>(OpTy))
2851 if (STy->getNumElements() == 1)
2852 OpTy = STy->getElementType(0);
2853
John Thompson44ab89e2010-10-29 17:29:13 +00002854 // If OpTy is not a single value, it may be a struct/union that we
2855 // can tile with integers.
2856 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
2857 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
2858 switch (BitSize) {
2859 default: break;
2860 case 1:
2861 case 8:
2862 case 16:
2863 case 32:
2864 case 64:
2865 case 128:
Dale Johannesen71365d32010-11-09 01:15:07 +00002866 OpInfo.ConstraintVT =
2867 EVT::getEVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompson44ab89e2010-10-29 17:29:13 +00002868 break;
2869 }
2870 } else if (dyn_cast<PointerType>(OpTy)) {
2871 OpInfo.ConstraintVT = MVT::getIntegerVT(8*TD->getPointerSize());
2872 } else {
2873 OpInfo.ConstraintVT = EVT::getEVT(OpTy, true);
2874 }
2875 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002876 }
2877
2878 // If we have multiple alternative constraints, select the best alternative.
2879 if (ConstraintInfos.size()) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002880 if (maCount) {
2881 unsigned bestMAIndex = 0;
2882 int bestWeight = -1;
2883 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2884 int weight = -1;
2885 unsigned maIndex;
2886 // Compute the sums of the weights for each alternative, keeping track
2887 // of the best (highest weight) one so far.
2888 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2889 int weightSum = 0;
2890 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2891 cIndex != eIndex; ++cIndex) {
2892 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2893 if (OpInfo.Type == InlineAsm::isClobber)
2894 continue;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002895
John Thompson44ab89e2010-10-29 17:29:13 +00002896 // If this is an output operand with a matching input operand,
2897 // look up the matching input. If their types mismatch, e.g. one
2898 // is an integer, the other is floating point, or their sizes are
2899 // different, flag it as an maCantMatch.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002900 if (OpInfo.hasMatchingInput()) {
2901 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsoneac6e1d2010-09-13 18:15:37 +00002902 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2903 if ((OpInfo.ConstraintVT.isInteger() !=
2904 Input.ConstraintVT.isInteger()) ||
2905 (OpInfo.ConstraintVT.getSizeInBits() !=
2906 Input.ConstraintVT.getSizeInBits())) {
2907 weightSum = -1; // Can't match.
2908 break;
2909 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002910 }
2911 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002912 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2913 if (weight == -1) {
2914 weightSum = -1;
2915 break;
2916 }
2917 weightSum += weight;
2918 }
2919 // Update best.
2920 if (weightSum > bestWeight) {
2921 bestWeight = weightSum;
2922 bestMAIndex = maIndex;
2923 }
2924 }
2925
2926 // Now select chosen alternative in each constraint.
2927 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2928 cIndex != eIndex; ++cIndex) {
2929 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2930 if (cInfo.Type == InlineAsm::isClobber)
2931 continue;
2932 cInfo.selectAlternative(bestMAIndex);
2933 }
2934 }
2935 }
2936
2937 // Check and hook up tied operands, choose constraint code to use.
2938 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2939 cIndex != eIndex; ++cIndex) {
2940 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002941
John Thompsoneac6e1d2010-09-13 18:15:37 +00002942 // If this is an output operand with a matching input operand, look up the
2943 // matching input. If their types mismatch, e.g. one is an integer, the
2944 // other is floating point, or their sizes are different, flag it as an
2945 // error.
2946 if (OpInfo.hasMatchingInput()) {
2947 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson44ab89e2010-10-29 17:29:13 +00002948
John Thompsoneac6e1d2010-09-13 18:15:37 +00002949 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2950 if ((OpInfo.ConstraintVT.isInteger() !=
2951 Input.ConstraintVT.isInteger()) ||
2952 (OpInfo.ConstraintVT.getSizeInBits() !=
2953 Input.ConstraintVT.getSizeInBits())) {
2954 report_fatal_error("Unsupported asm: input constraint"
2955 " with a matching output constraint of"
2956 " incompatible type!");
2957 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002958 }
John Thompson44ab89e2010-10-29 17:29:13 +00002959
John Thompsoneac6e1d2010-09-13 18:15:37 +00002960 }
2961 }
2962
2963 return ConstraintOperands;
2964}
2965
Chris Lattner58f15c42008-10-17 16:21:11 +00002966
Chris Lattner4376fea2008-04-27 00:09:47 +00002967/// getConstraintGenerality - Return an integer indicating how general CT
2968/// is.
2969static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2970 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002971 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002972 case TargetLowering::C_Other:
2973 case TargetLowering::C_Unknown:
2974 return 0;
2975 case TargetLowering::C_Register:
2976 return 1;
2977 case TargetLowering::C_RegisterClass:
2978 return 2;
2979 case TargetLowering::C_Memory:
2980 return 3;
2981 }
2982}
2983
John Thompson44ab89e2010-10-29 17:29:13 +00002984/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002985/// This object must already have been set up with the operand type
2986/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002987TargetLowering::ConstraintWeight
2988 TargetLowering::getMultipleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002989 AsmOperandInfo &info, int maIndex) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002990 InlineAsm::ConstraintCodeVector *rCodes;
John Thompson67aff162010-09-21 22:04:54 +00002991 if (maIndex >= (int)info.multipleAlternatives.size())
2992 rCodes = &info.Codes;
2993 else
2994 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompson44ab89e2010-10-29 17:29:13 +00002995 ConstraintWeight BestWeight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002996
2997 // Loop over the options, keeping track of the most general one.
John Thompson67aff162010-09-21 22:04:54 +00002998 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompson44ab89e2010-10-29 17:29:13 +00002999 ConstraintWeight weight =
3000 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompsoneac6e1d2010-09-13 18:15:37 +00003001 if (weight > BestWeight)
3002 BestWeight = weight;
3003 }
3004
3005 return BestWeight;
3006}
3007
John Thompson44ab89e2010-10-29 17:29:13 +00003008/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003009/// This object must already have been set up with the operand type
3010/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00003011TargetLowering::ConstraintWeight
3012 TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00003013 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +00003014 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003015 Value *CallOperandVal = info.CallOperandVal;
3016 // If we don't have a value, we can't do a match,
3017 // but allow it at the lowest weight.
3018 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +00003019 return CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003020 // Look at the constraint type.
3021 switch (*constraint) {
3022 case 'i': // immediate integer.
3023 case 'n': // immediate integer with a known value.
John Thompson44ab89e2010-10-29 17:29:13 +00003024 if (isa<ConstantInt>(CallOperandVal))
3025 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003026 break;
3027 case 's': // non-explicit intregal immediate.
John Thompson44ab89e2010-10-29 17:29:13 +00003028 if (isa<GlobalValue>(CallOperandVal))
3029 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003030 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003031 case 'E': // immediate float if host format.
3032 case 'F': // immediate float.
3033 if (isa<ConstantFP>(CallOperandVal))
3034 weight = CW_Constant;
3035 break;
3036 case '<': // memory operand with autodecrement.
3037 case '>': // memory operand with autoincrement.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003038 case 'm': // memory operand.
3039 case 'o': // offsettable memory operand
3040 case 'V': // non-offsettable memory operand
John Thompson44ab89e2010-10-29 17:29:13 +00003041 weight = CW_Memory;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003042 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003043 case 'r': // general register.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003044 case 'g': // general register, memory operand or immediate integer.
John Thompson44ab89e2010-10-29 17:29:13 +00003045 // note: Clang converts "g" to "imr".
3046 if (CallOperandVal->getType()->isIntegerTy())
3047 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003048 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003049 case 'X': // any operand.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003050 default:
John Thompson44ab89e2010-10-29 17:29:13 +00003051 weight = CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003052 break;
3053 }
3054 return weight;
3055}
3056
Chris Lattner4376fea2008-04-27 00:09:47 +00003057/// ChooseConstraint - If there are multiple different constraints that we
3058/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00003059/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00003060/// Other -> immediates and magic values
3061/// Register -> one specific register
3062/// RegisterClass -> a group of regs
3063/// Memory -> memory
3064/// Ideally, we would pick the most specific constraint possible: if we have
3065/// something that fits into a register, we would pick it. The problem here
3066/// is that if we have something that could either be in a register or in
3067/// memory that use of the register could cause selection of *other*
3068/// operands to fail: they might only succeed if we pick memory. Because of
3069/// this the heuristic we use is:
3070///
3071/// 1) If there is an 'other' constraint, and if the operand is valid for
3072/// that constraint, use it. This makes us take advantage of 'i'
3073/// constraints when available.
3074/// 2) Otherwise, pick the most general constraint present. This prefers
3075/// 'm' over 'r', for example.
3076///
3077static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00003078 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00003079 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00003080 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
3081 unsigned BestIdx = 0;
3082 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
3083 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00003084
Chris Lattner4376fea2008-04-27 00:09:47 +00003085 // Loop over the options, keeping track of the most general one.
3086 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
3087 TargetLowering::ConstraintType CType =
3088 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00003089
Chris Lattner5a096902008-04-27 00:37:18 +00003090 // If this is an 'other' constraint, see if the operand is valid for it.
3091 // For example, on X86 we might have an 'rI' constraint. If the operand
3092 // is an integer in the range [0..31] we want to use I (saving a load
3093 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00003094 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00003095 assert(OpInfo.Codes[i].size() == 1 &&
3096 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00003097 std::vector<SDValue> ResultOps;
Eric Christopher100c8332011-06-02 23:16:42 +00003098 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner5a096902008-04-27 00:37:18 +00003099 ResultOps, *DAG);
3100 if (!ResultOps.empty()) {
3101 BestType = CType;
3102 BestIdx = i;
3103 break;
3104 }
3105 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003106
Dale Johannesena5989f82010-06-28 22:09:45 +00003107 // Things with matching constraints can only be registers, per gcc
3108 // documentation. This mainly affects "g" constraints.
3109 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
3110 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003111
Chris Lattner4376fea2008-04-27 00:09:47 +00003112 // This constraint letter is more general than the previous one, use it.
3113 int Generality = getConstraintGenerality(CType);
3114 if (Generality > BestGenerality) {
3115 BestType = CType;
3116 BestIdx = i;
3117 BestGenerality = Generality;
3118 }
3119 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003120
Chris Lattner4376fea2008-04-27 00:09:47 +00003121 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
3122 OpInfo.ConstraintType = BestType;
3123}
3124
3125/// ComputeConstraintToUse - Determines the constraint code and constraint
3126/// type to use for the specific AsmOperandInfo, setting
3127/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00003128void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003129 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00003130 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00003131 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003132
Chris Lattner4376fea2008-04-27 00:09:47 +00003133 // Single-letter constraints ('r') are very common.
3134 if (OpInfo.Codes.size() == 1) {
3135 OpInfo.ConstraintCode = OpInfo.Codes[0];
3136 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3137 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00003138 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00003139 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003140
Chris Lattner4376fea2008-04-27 00:09:47 +00003141 // 'X' matches anything.
3142 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
3143 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003144 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00003145 // the result, which is not what we want to look at; leave them alone.
3146 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003147 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
3148 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00003149 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003150 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003151
Chris Lattner4376fea2008-04-27 00:09:47 +00003152 // Otherwise, try to resolve it to something we know about by looking at
3153 // the actual operand type.
3154 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
3155 OpInfo.ConstraintCode = Repl;
3156 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3157 }
3158 }
3159}
3160
3161//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00003162// Loop Strength Reduction hooks
3163//===----------------------------------------------------------------------===//
3164
Chris Lattner1436bb62007-03-30 23:14:50 +00003165/// isLegalAddressingMode - Return true if the addressing mode represented
3166/// by AM is legal for this target, for a load/store of the specified type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003167bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner1436bb62007-03-30 23:14:50 +00003168 const Type *Ty) const {
3169 // The default implementation of this implements a conservative RISCy, r+r and
3170 // r+i addr mode.
3171
3172 // Allows a sign-extended 16-bit immediate field.
3173 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3174 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003175
Chris Lattner1436bb62007-03-30 23:14:50 +00003176 // No global is ever allowed as a base.
3177 if (AM.BaseGV)
3178 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003179
3180 // Only support r+r,
Chris Lattner1436bb62007-03-30 23:14:50 +00003181 switch (AM.Scale) {
3182 case 0: // "r+i" or just "i", depending on HasBaseReg.
3183 break;
3184 case 1:
3185 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3186 return false;
3187 // Otherwise we have r+r or r+i.
3188 break;
3189 case 2:
3190 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3191 return false;
3192 // Allow 2*r as r+r.
3193 break;
3194 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003195
Chris Lattner1436bb62007-03-30 23:14:50 +00003196 return true;
3197}
3198
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003199/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
3200/// return a DAG expression to select that will generate the same value by
3201/// multiplying by a magic number. See:
3202/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003203SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003204 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003205 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003206 DebugLoc dl= N->getDebugLoc();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003207
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003208 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003209 // FIXME: We should be more aggressive here.
3210 if (!isTypeLegal(VT))
3211 return SDValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003212
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003213 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00003214 APInt::ms magics = d.magic();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003215
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003216 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003217 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00003218 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00003219 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003220 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00003221 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00003222 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003223 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00003224 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00003225 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00003226 else
Dan Gohman475871a2008-07-27 21:46:04 +00003227 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003228 // If d > 0 and m < 0, add the numerator
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003229 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003230 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003231 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003232 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003233 }
3234 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003235 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003236 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003237 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003238 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003239 }
3240 // Shift right algebraic if shift value is nonzero
3241 if (magics.s > 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003242 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00003243 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003244 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003245 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003246 }
3247 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00003248 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003249 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Owen Anderson95771af2011-02-25 21:41:48 +00003250 getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003251 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003252 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003253 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003254}
3255
3256/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
3257/// return a DAG expression to select that will generate the same value by
3258/// multiplying by a magic number. See:
3259/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00003260SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
3261 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003262 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003263 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00003264
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003265 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00003266 // FIXME: We should be more aggressive here.
3267 if (!isTypeLegal(VT))
3268 return SDValue();
3269
3270 // FIXME: We should use a narrower constant when the upper
3271 // bits are known to be zero.
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003272 const APInt &N1C = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
3273 APInt::mu magics = N1C.magicu();
3274
3275 SDValue Q = N->getOperand(0);
3276
3277 // If the divisor is even, we can avoid using the expensive fixup by shifting
3278 // the divided value upfront.
3279 if (magics.a != 0 && !N1C[0]) {
3280 unsigned Shift = N1C.countTrailingZeros();
3281 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
3282 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
3283 if (Created)
3284 Created->push_back(Q.getNode());
3285
3286 // Get magic number for the shifted divisor.
3287 magics = N1C.lshr(Shift).magicu(Shift);
3288 assert(magics.a == 0 && "Should use cheap fixup now");
3289 }
Eli Friedman201c9772008-11-30 06:02:26 +00003290
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003291 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00003292 // FIXME: We should support doing a MUL in a wider type
Dan Gohmanf560ffa2009-01-28 17:46:25 +00003293 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003294 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00003295 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003296 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
3297 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00003298 else
Dan Gohman475871a2008-07-27 21:46:04 +00003299 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003300 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003301 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003302
3303 if (magics.a == 0) {
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003304 assert(magics.s < N1C.getBitWidth() &&
Eli Friedman201c9772008-11-30 06:02:26 +00003305 "We shouldn't generate an undefined shift!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003306 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00003307 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003308 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003309 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003310 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003311 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003312 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00003313 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003314 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003315 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003316 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003317 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003318 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003319 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00003320 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003321 }
3322}