blob: 17f294a4d4e67c88cd0e7100f5e5ca81bae6f20a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
316 let PrintMethod = "printSORegOperand";
317 let MIOperandInfo = (ops GPR, GPR, i32imm);
318}
319
320// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
321// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
322// represented in the imm field in the same 12-bit form that they are encoded
323// into so_imm instructions: the 8-bit immediate is the least significant bits
324// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000325def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
372// addrmode2 := reg +/- reg shop imm
373// addrmode2 := reg +/- imm12
374//
375def addrmode2 : Operand<i32>,
376 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
377 let PrintMethod = "printAddrMode2Operand";
378 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
379}
380
381def am2offset : Operand<i32>,
382 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
383 let PrintMethod = "printAddrMode2OffsetOperand";
384 let MIOperandInfo = (ops GPR, i32imm);
385}
386
387// addrmode3 := reg +/- reg
388// addrmode3 := reg +/- imm8
389//
390def addrmode3 : Operand<i32>,
391 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
392 let PrintMethod = "printAddrMode3Operand";
393 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
394}
395
396def am3offset : Operand<i32>,
397 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
398 let PrintMethod = "printAddrMode3OffsetOperand";
399 let MIOperandInfo = (ops GPR, i32imm);
400}
401
402// addrmode4 := reg, <mode|W>
403//
404def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000405 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000406 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000407 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000408}
409
410// addrmode5 := reg +/- imm8*4
411//
412def addrmode5 : Operand<i32>,
413 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
414 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000415 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
417
Bob Wilson8b024a52009-07-01 23:16:05 +0000418// addrmode6 := reg with optional writeback
419//
420def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000421 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000422 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000423 let MIOperandInfo = (ops GPR:$addr, i32imm);
424}
425
426def am6offset : Operand<i32> {
427 let PrintMethod = "printAddrMode6OffsetOperand";
428 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000429}
430
Evan Chenga8e29892007-01-19 07:51:42 +0000431// addrmodepc := pc + reg
432//
433def addrmodepc : Operand<i32>,
434 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
435 let PrintMethod = "printAddrModePCOperand";
436 let MIOperandInfo = (ops GPR, i32imm);
437}
438
Bob Wilson4f38b382009-08-21 21:58:55 +0000439def nohash_imm : Operand<i32> {
440 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000441}
442
Evan Chenga8e29892007-01-19 07:51:42 +0000443//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000444
Evan Cheng37f25d92008-08-28 23:39:26 +0000445include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000446
447//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000448// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000449//
450
Evan Cheng3924f782008-08-29 07:36:24 +0000451/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000452/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000453multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
454 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000455 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000456 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000457 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
458 let Inst{25} = 1;
459 }
Evan Chengedda31c2008-11-05 18:35:52 +0000460 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000461 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000462 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000463 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000465 let isCommutable = Commutable;
466 }
Evan Chengedda31c2008-11-05 18:35:52 +0000467 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000468 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000469 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
470 let Inst{25} = 0;
471 }
Evan Chenga8e29892007-01-19 07:51:42 +0000472}
473
Evan Cheng1e249e32009-06-25 20:59:23 +0000474/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000475/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000476let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000477multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
478 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000479 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000480 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000481 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000482 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000483 let Inst{25} = 1;
484 }
Evan Chengedda31c2008-11-05 18:35:52 +0000485 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000486 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
488 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000489 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000490 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000491 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000492 }
Evan Chengedda31c2008-11-05 18:35:52 +0000493 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000494 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000495 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000496 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000497 let Inst{25} = 0;
498 }
Evan Cheng071a2792007-09-11 19:55:27 +0000499}
Evan Chengc85e8322007-07-05 07:13:32 +0000500}
501
502/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000503/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000504/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000505let isCompare = 1, Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000506multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
507 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000508 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000509 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000510 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000511 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000512 let Inst{25} = 1;
513 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000514 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000515 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000516 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000517 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000518 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000519 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000520 let isCommutable = Commutable;
521 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000522 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000523 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000524 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000525 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000526 let Inst{25} = 0;
527 }
Evan Cheng071a2792007-09-11 19:55:27 +0000528}
Evan Chenga8e29892007-01-19 07:51:42 +0000529}
530
Evan Chenga8e29892007-01-19 07:51:42 +0000531/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
532/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000533/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
534multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000535 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000536 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000537 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000538 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000539 let Inst{11-10} = 0b00;
540 let Inst{19-16} = 0b1111;
541 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000542 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000543 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000544 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000545 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000546 let Inst{19-16} = 0b1111;
547 }
Evan Chenga8e29892007-01-19 07:51:42 +0000548}
549
Johnny Chen2ec5e492010-02-22 21:50:40 +0000550multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
551 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
552 IIC_iUNAr, opc, "\t$dst, $src",
553 [/* For disassembly only; pattern left blank */]>,
554 Requires<[IsARM, HasV6]> {
555 let Inst{11-10} = 0b00;
556 let Inst{19-16} = 0b1111;
557 }
558 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
559 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
560 [/* For disassembly only; pattern left blank */]>,
561 Requires<[IsARM, HasV6]> {
562 let Inst{19-16} = 0b1111;
563 }
564}
565
Evan Chenga8e29892007-01-19 07:51:42 +0000566/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
567/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000568multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
569 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000570 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000571 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000572 Requires<[IsARM, HasV6]> {
573 let Inst{11-10} = 0b00;
574 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000575 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
576 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000577 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000578 [(set GPR:$dst, (opnode GPR:$LHS,
579 (rotr GPR:$RHS, rot_imm:$rot)))]>,
580 Requires<[IsARM, HasV6]>;
581}
582
Johnny Chen2ec5e492010-02-22 21:50:40 +0000583// For disassembly only.
584multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
585 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
586 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
587 [/* For disassembly only; pattern left blank */]>,
588 Requires<[IsARM, HasV6]> {
589 let Inst{11-10} = 0b00;
590 }
591 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
592 i32imm:$rot),
593 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
594 [/* For disassembly only; pattern left blank */]>,
595 Requires<[IsARM, HasV6]>;
596}
597
Evan Cheng62674222009-06-25 23:34:10 +0000598/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
599let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000600multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
601 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000602 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000603 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000604 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000605 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000606 let Inst{25} = 1;
607 }
Evan Cheng62674222009-06-25 23:34:10 +0000608 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000609 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000610 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000611 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000612 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000613 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000615 }
Evan Cheng62674222009-06-25 23:34:10 +0000616 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000617 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000618 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000619 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 let Inst{25} = 0;
621 }
Jim Grosbache5165492009-11-09 00:11:35 +0000622}
623// Carry setting variants
624let Defs = [CPSR] in {
625multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
626 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000627 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000628 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000629 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000630 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000631 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000632 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000633 }
Evan Cheng62674222009-06-25 23:34:10 +0000634 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000635 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000636 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000637 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000638 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000639 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000640 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000641 }
Evan Cheng62674222009-06-25 23:34:10 +0000642 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000643 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000644 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000645 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000646 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000647 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000648 }
Evan Cheng071a2792007-09-11 19:55:27 +0000649}
Evan Chengc85e8322007-07-05 07:13:32 +0000650}
Jim Grosbache5165492009-11-09 00:11:35 +0000651}
Evan Chengc85e8322007-07-05 07:13:32 +0000652
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000653//===----------------------------------------------------------------------===//
654// Instructions
655//===----------------------------------------------------------------------===//
656
Evan Chenga8e29892007-01-19 07:51:42 +0000657//===----------------------------------------------------------------------===//
658// Miscellaneous Instructions.
659//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000660
Evan Chenga8e29892007-01-19 07:51:42 +0000661/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
662/// the function. The first operand is the ID# for this instruction, the second
663/// is the index into the MachineConstantPool that this is, the third is the
664/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000665let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000666def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000667PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000668 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000669 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000670
Jim Grosbach4642ad32010-02-22 23:10:38 +0000671// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
672// from removing one half of the matched pairs. That breaks PEI, which assumes
673// these will always be in pairs, and asserts if it finds otherwise. Better way?
674let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000675def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000676PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000677 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000678 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000679
Jim Grosbach64171712010-02-16 21:07:46 +0000680def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000681PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000682 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000683 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000684}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000685
Johnny Chenf4d81052010-02-12 22:53:19 +0000686def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000687 [/* For disassembly only; pattern left blank */]>,
688 Requires<[IsARM, HasV6T2]> {
689 let Inst{27-16} = 0b001100100000;
690 let Inst{7-0} = 0b00000000;
691}
692
Johnny Chenf4d81052010-02-12 22:53:19 +0000693def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
694 [/* For disassembly only; pattern left blank */]>,
695 Requires<[IsARM, HasV6T2]> {
696 let Inst{27-16} = 0b001100100000;
697 let Inst{7-0} = 0b00000001;
698}
699
700def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
701 [/* For disassembly only; pattern left blank */]>,
702 Requires<[IsARM, HasV6T2]> {
703 let Inst{27-16} = 0b001100100000;
704 let Inst{7-0} = 0b00000010;
705}
706
707def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
708 [/* For disassembly only; pattern left blank */]>,
709 Requires<[IsARM, HasV6T2]> {
710 let Inst{27-16} = 0b001100100000;
711 let Inst{7-0} = 0b00000011;
712}
713
Johnny Chen2ec5e492010-02-22 21:50:40 +0000714def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
715 "\t$dst, $a, $b",
716 [/* For disassembly only; pattern left blank */]>,
717 Requires<[IsARM, HasV6]> {
718 let Inst{27-20} = 0b01101000;
719 let Inst{7-4} = 0b1011;
720}
721
Johnny Chenf4d81052010-02-12 22:53:19 +0000722def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
723 [/* For disassembly only; pattern left blank */]>,
724 Requires<[IsARM, HasV6T2]> {
725 let Inst{27-16} = 0b001100100000;
726 let Inst{7-0} = 0b00000100;
727}
728
Johnny Chenc6f7b272010-02-11 18:12:29 +0000729// The i32imm operand $val can be used by a debugger to store more information
730// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000731def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000732 [/* For disassembly only; pattern left blank */]>,
733 Requires<[IsARM]> {
734 let Inst{27-20} = 0b00010010;
735 let Inst{7-4} = 0b0111;
736}
737
Johnny Chenb98e1602010-02-12 18:55:33 +0000738// Change Processor State is a system instruction -- for disassembly only.
739// The singleton $opt operand contains the following information:
740// opt{4-0} = mode from Inst{4-0}
741// opt{5} = changemode from Inst{17}
742// opt{8-6} = AIF from Inst{8-6}
743// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000744def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000745 [/* For disassembly only; pattern left blank */]>,
746 Requires<[IsARM]> {
747 let Inst{31-28} = 0b1111;
748 let Inst{27-20} = 0b00010000;
749 let Inst{16} = 0;
750 let Inst{5} = 0;
751}
752
Johnny Chenb92a23f2010-02-21 04:42:01 +0000753// Preload signals the memory system of possible future data/instruction access.
754// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000755//
756// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
757// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000758multiclass APreLoad<bit data, bit read, string opc> {
759
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000760 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000761 !strconcat(opc, "\t[$base, $imm]"), []> {
762 let Inst{31-26} = 0b111101;
763 let Inst{25} = 0; // 0 for immediate form
764 let Inst{24} = data;
765 let Inst{22} = read;
766 let Inst{21-20} = 0b01;
767 }
768
769 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
770 !strconcat(opc, "\t$addr"), []> {
771 let Inst{31-26} = 0b111101;
772 let Inst{25} = 1; // 1 for register form
773 let Inst{24} = data;
774 let Inst{22} = read;
775 let Inst{21-20} = 0b01;
776 let Inst{4} = 0;
777 }
778}
779
780defm PLD : APreLoad<1, 1, "pld">;
781defm PLDW : APreLoad<1, 0, "pldw">;
782defm PLI : APreLoad<0, 1, "pli">;
783
Johnny Chena1e76212010-02-13 02:51:09 +0000784def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
785 [/* For disassembly only; pattern left blank */]>,
786 Requires<[IsARM]> {
787 let Inst{31-28} = 0b1111;
788 let Inst{27-20} = 0b00010000;
789 let Inst{16} = 1;
790 let Inst{9} = 1;
791 let Inst{7-4} = 0b0000;
792}
793
794def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
795 [/* For disassembly only; pattern left blank */]>,
796 Requires<[IsARM]> {
797 let Inst{31-28} = 0b1111;
798 let Inst{27-20} = 0b00010000;
799 let Inst{16} = 1;
800 let Inst{9} = 0;
801 let Inst{7-4} = 0b0000;
802}
803
Johnny Chenf4d81052010-02-12 22:53:19 +0000804def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000805 [/* For disassembly only; pattern left blank */]>,
806 Requires<[IsARM, HasV7]> {
807 let Inst{27-16} = 0b001100100000;
808 let Inst{7-4} = 0b1111;
809}
810
Johnny Chenba6e0332010-02-11 17:14:31 +0000811// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000812// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
813// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000814let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000815def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000816 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000817 Requires<[IsARM]> {
818 let Inst{27-25} = 0b011;
819 let Inst{24-20} = 0b11111;
820 let Inst{7-5} = 0b111;
821 let Inst{4} = 0b1;
822}
823
Evan Cheng12c3a532008-11-06 17:48:05 +0000824// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000825let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000826def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000827 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000828 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000829
Evan Cheng325474e2008-01-07 23:56:57 +0000830let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000831def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000832 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000833 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000834
Evan Chengd87293c2008-11-06 08:47:38 +0000835def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000836 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000837 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
838
Evan Chengd87293c2008-11-06 08:47:38 +0000839def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000840 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000841 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
842
Evan Chengd87293c2008-11-06 08:47:38 +0000843def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000844 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000845 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
846
Evan Chengd87293c2008-11-06 08:47:38 +0000847def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000848 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000849 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
850}
Chris Lattner13c63102008-01-06 05:55:01 +0000851let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000852def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000853 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000854 [(store GPR:$src, addrmodepc:$addr)]>;
855
Evan Chengd87293c2008-11-06 08:47:38 +0000856def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000857 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000858 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
859
Evan Chengd87293c2008-11-06 08:47:38 +0000860def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000861 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000862 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
863}
Evan Cheng12c3a532008-11-06 17:48:05 +0000864} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000865
Evan Chenge07715c2009-06-23 05:25:29 +0000866
867// LEApcrel - Load a pc-relative address into a register without offending the
868// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000869let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000870let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000871def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000872 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000873 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000874
Jim Grosbacha967d112010-06-21 21:27:27 +0000875} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000876def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000877 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000878 Pseudo, IIC_iALUi,
879 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000880 let Inst{25} = 1;
881}
Evan Chenge07715c2009-06-23 05:25:29 +0000882
Evan Chenga8e29892007-01-19 07:51:42 +0000883//===----------------------------------------------------------------------===//
884// Control Flow Instructions.
885//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000886
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000887let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
888 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000889 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000890 "bx", "\tlr", [(ARMretflag)]>,
891 Requires<[IsARM, HasV4T]> {
892 let Inst{3-0} = 0b1110;
893 let Inst{7-4} = 0b0001;
894 let Inst{19-8} = 0b111111111111;
895 let Inst{27-20} = 0b00010010;
896 }
897
898 // ARMV4 only
899 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
900 "mov", "\tpc, lr", [(ARMretflag)]>,
901 Requires<[IsARM, NoV4T]> {
902 let Inst{11-0} = 0b000000001110;
903 let Inst{15-12} = 0b1111;
904 let Inst{19-16} = 0b0000;
905 let Inst{27-20} = 0b00011010;
906 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000907}
Rafael Espindola27185192006-09-29 21:20:16 +0000908
Bob Wilson04ea6e52009-10-28 00:37:03 +0000909// Indirect branches
910let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000911 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000912 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000913 [(brind GPR:$dst)]>,
914 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000915 let Inst{7-4} = 0b0001;
916 let Inst{19-8} = 0b111111111111;
917 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000918 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000919 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000920
921 // ARMV4 only
922 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
923 [(brind GPR:$dst)]>,
924 Requires<[IsARM, NoV4T]> {
925 let Inst{11-4} = 0b00000000;
926 let Inst{15-12} = 0b1111;
927 let Inst{19-16} = 0b0000;
928 let Inst{27-20} = 0b00011010;
929 let Inst{31-28} = 0b1110;
930 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000931}
932
Evan Chenga8e29892007-01-19 07:51:42 +0000933// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000934// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000935let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
936 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000937 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
938 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000939 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000940 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000941 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000942
Bob Wilson54fc1242009-06-22 21:01:46 +0000943// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000944let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000945 Defs = [R0, R1, R2, R3, R12, LR,
946 D0, D1, D2, D3, D4, D5, D6, D7,
947 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000948 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000949 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000950 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000951 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000952 Requires<[IsARM, IsNotDarwin]> {
953 let Inst{31-28} = 0b1110;
954 }
Evan Cheng277f0742007-06-19 21:05:09 +0000955
Evan Cheng12c3a532008-11-06 17:48:05 +0000956 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000957 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000958 [(ARMcall_pred tglobaladdr:$func)]>,
959 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000960
Evan Chenga8e29892007-01-19 07:51:42 +0000961 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000962 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000963 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000964 [(ARMcall GPR:$func)]>,
965 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000966 let Inst{7-4} = 0b0011;
967 let Inst{19-8} = 0b111111111111;
968 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000969 }
970
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000971 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000972 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
973 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000974 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000975 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000976 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000977 let Inst{7-4} = 0b0001;
978 let Inst{19-8} = 0b111111111111;
979 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000980 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000981
982 // ARMv4
983 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
984 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
985 [(ARMcall_nolink tGPR:$func)]>,
986 Requires<[IsARM, NoV4T, IsNotDarwin]> {
987 let Inst{11-4} = 0b00000000;
988 let Inst{15-12} = 0b1111;
989 let Inst{19-16} = 0b0000;
990 let Inst{27-20} = 0b00011010;
991 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000992}
993
994// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000995let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000996 Defs = [R0, R1, R2, R3, R9, R12, LR,
997 D0, D1, D2, D3, D4, D5, D6, D7,
998 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000999 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001000 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001001 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001002 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1003 let Inst{31-28} = 0b1110;
1004 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001005
1006 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001007 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001008 [(ARMcall_pred tglobaladdr:$func)]>,
1009 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001010
1011 // ARMv5T and above
1012 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001013 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001014 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1015 let Inst{7-4} = 0b0011;
1016 let Inst{19-8} = 0b111111111111;
1017 let Inst{27-20} = 0b00010010;
1018 }
1019
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001020 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001021 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1022 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001023 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001024 [(ARMcall_nolink tGPR:$func)]>,
1025 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001026 let Inst{7-4} = 0b0001;
1027 let Inst{19-8} = 0b111111111111;
1028 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001029 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001030
1031 // ARMv4
1032 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1033 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1034 [(ARMcall_nolink tGPR:$func)]>,
1035 Requires<[IsARM, NoV4T, IsDarwin]> {
1036 let Inst{11-4} = 0b00000000;
1037 let Inst{15-12} = 0b1111;
1038 let Inst{19-16} = 0b0000;
1039 let Inst{27-20} = 0b00011010;
1040 }
Rafael Espindola35574632006-07-18 17:00:30 +00001041}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001042
Dale Johannesen51e28e62010-06-03 21:09:53 +00001043// Tail calls.
1044
1045let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1046 // Darwin versions.
1047 let Defs = [R0, R1, R2, R3, R9, R12,
1048 D0, D1, D2, D3, D4, D5, D6, D7,
1049 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1050 D27, D28, D29, D30, D31, PC],
1051 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001052 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1053 Pseudo, IIC_Br,
1054 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001055
Evan Cheng6523d2f2010-06-19 00:11:54 +00001056 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1057 Pseudo, IIC_Br,
1058 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001059
Evan Cheng6523d2f2010-06-19 00:11:54 +00001060 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001061 IIC_Br, "b\t$dst @ TAILCALL",
1062 []>, Requires<[IsDarwin]>;
1063
1064 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001065 IIC_Br, "b.w\t$dst @ TAILCALL",
1066 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001067
Evan Cheng6523d2f2010-06-19 00:11:54 +00001068 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1069 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1070 []>, Requires<[IsDarwin]> {
1071 let Inst{7-4} = 0b0001;
1072 let Inst{19-8} = 0b111111111111;
1073 let Inst{27-20} = 0b00010010;
1074 let Inst{31-28} = 0b1110;
1075 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001076 }
1077
1078 // Non-Darwin versions (the difference is R9).
1079 let Defs = [R0, R1, R2, R3, R12,
1080 D0, D1, D2, D3, D4, D5, D6, D7,
1081 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1082 D27, D28, D29, D30, D31, PC],
1083 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001084 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1085 Pseudo, IIC_Br,
1086 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001087
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001088 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001089 Pseudo, IIC_Br,
1090 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001091
Evan Cheng6523d2f2010-06-19 00:11:54 +00001092 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1093 IIC_Br, "b\t$dst @ TAILCALL",
1094 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001095
Evan Cheng6523d2f2010-06-19 00:11:54 +00001096 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1097 IIC_Br, "b.w\t$dst @ TAILCALL",
1098 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001099
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001100 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001101 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1102 []>, Requires<[IsNotDarwin]> {
1103 let Inst{7-4} = 0b0001;
1104 let Inst{19-8} = 0b111111111111;
1105 let Inst{27-20} = 0b00010010;
1106 let Inst{31-28} = 0b1110;
1107 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001108 }
1109}
1110
David Goodwin1a8f36e2009-08-12 18:31:53 +00001111let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001112 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001113 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001114 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001115 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001116 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001117
Owen Anderson20ab2902007-11-12 07:39:39 +00001118 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001119 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001120 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001121 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001122 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001123 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001124 let Inst{20} = 0; // S Bit
1125 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001126 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001127 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001128 def BR_JTm : JTI<(outs),
1129 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001130 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001131 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1132 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001133 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001134 let Inst{20} = 1; // L bit
1135 let Inst{21} = 0; // W bit
1136 let Inst{22} = 0; // B bit
1137 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001138 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001139 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001140 def BR_JTadd : JTI<(outs),
1141 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001142 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001143 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1144 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001145 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001146 let Inst{20} = 0; // S bit
1147 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001148 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001149 }
1150 } // isNotDuplicable = 1, isIndirectBranch = 1
1151 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001152
Evan Chengc85e8322007-07-05 07:13:32 +00001153 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001154 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001155 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001156 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001157 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001158}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001159
Johnny Chena1e76212010-02-13 02:51:09 +00001160// Branch and Exchange Jazelle -- for disassembly only
1161def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1162 [/* For disassembly only; pattern left blank */]> {
1163 let Inst{23-20} = 0b0010;
1164 //let Inst{19-8} = 0xfff;
1165 let Inst{7-4} = 0b0010;
1166}
1167
Johnny Chen0296f3e2010-02-16 21:59:54 +00001168// Secure Monitor Call is a system instruction -- for disassembly only
1169def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1170 [/* For disassembly only; pattern left blank */]> {
1171 let Inst{23-20} = 0b0110;
1172 let Inst{7-4} = 0b0111;
1173}
1174
Johnny Chen64dfb782010-02-16 20:04:27 +00001175// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001176let isCall = 1 in {
1177def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1178 [/* For disassembly only; pattern left blank */]>;
1179}
1180
Johnny Chenfb566792010-02-17 21:39:10 +00001181// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001182def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1183 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001184 [/* For disassembly only; pattern left blank */]> {
1185 let Inst{31-28} = 0b1111;
1186 let Inst{22-20} = 0b110; // W = 1
1187}
1188
1189def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1190 NoItinerary, "srs${addr:submode}\tsp, $mode",
1191 [/* For disassembly only; pattern left blank */]> {
1192 let Inst{31-28} = 0b1111;
1193 let Inst{22-20} = 0b100; // W = 0
1194}
1195
Johnny Chenfb566792010-02-17 21:39:10 +00001196// Return From Exception is a system instruction -- for disassembly only
1197def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1198 NoItinerary, "rfe${addr:submode}\t$base!",
1199 [/* For disassembly only; pattern left blank */]> {
1200 let Inst{31-28} = 0b1111;
1201 let Inst{22-20} = 0b011; // W = 1
1202}
1203
1204def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1205 NoItinerary, "rfe${addr:submode}\t$base",
1206 [/* For disassembly only; pattern left blank */]> {
1207 let Inst{31-28} = 0b1111;
1208 let Inst{22-20} = 0b001; // W = 0
1209}
1210
Evan Chenga8e29892007-01-19 07:51:42 +00001211//===----------------------------------------------------------------------===//
1212// Load / store Instructions.
1213//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001214
Evan Chenga8e29892007-01-19 07:51:42 +00001215// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001216let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001217def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001218 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001219 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001220
Evan Chengfa775d02007-03-19 07:20:03 +00001221// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001222let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1223 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001224def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001225 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001226
Evan Chenga8e29892007-01-19 07:51:42 +00001227// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001228def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001229 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001230 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001231
Jim Grosbach64171712010-02-16 21:07:46 +00001232def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001233 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001234 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001235
Evan Chenga8e29892007-01-19 07:51:42 +00001236// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001237def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001238 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001239 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001240
David Goodwin5d598aa2009-08-19 18:00:44 +00001241def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001242 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001243 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001244
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001245let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001246// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001247def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001248 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001249 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001250
Evan Chenga8e29892007-01-19 07:51:42 +00001251// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001252def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001253 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001255
Evan Chengd87293c2008-11-06 08:47:38 +00001256def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001257 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001258 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001259
Evan Chengd87293c2008-11-06 08:47:38 +00001260def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001261 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001262 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001263
Evan Chengd87293c2008-11-06 08:47:38 +00001264def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001265 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001266 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001267
Evan Chengd87293c2008-11-06 08:47:38 +00001268def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001269 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001270 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001271
Evan Chengd87293c2008-11-06 08:47:38 +00001272def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001273 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001274 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001275
Evan Chengd87293c2008-11-06 08:47:38 +00001276def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001277 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001278 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001279
Evan Chengd87293c2008-11-06 08:47:38 +00001280def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001281 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001282 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001283
Evan Chengd87293c2008-11-06 08:47:38 +00001284def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001285 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001286 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001287
Evan Chengd87293c2008-11-06 08:47:38 +00001288def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001289 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001290 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001291
1292// For disassembly only
1293def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1294 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1295 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1296 Requires<[IsARM, HasV5TE]>;
1297
1298// For disassembly only
1299def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1300 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1301 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1302 Requires<[IsARM, HasV5TE]>;
1303
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001304} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001305
Johnny Chenadb561d2010-02-18 03:27:42 +00001306// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001307
1308def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1309 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1310 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1311 let Inst{21} = 1; // overwrite
1312}
1313
1314def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001315 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1316 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1317 let Inst{21} = 1; // overwrite
1318}
1319
1320def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001321 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001322 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1323 let Inst{21} = 1; // overwrite
1324}
1325
1326def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1327 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1328 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1329 let Inst{21} = 1; // overwrite
1330}
1331
1332def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1333 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1334 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001335 let Inst{21} = 1; // overwrite
1336}
1337
Evan Chenga8e29892007-01-19 07:51:42 +00001338// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001339def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001340 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001341 [(store GPR:$src, addrmode2:$addr)]>;
1342
1343// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001344def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1345 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001346 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1347
David Goodwin5d598aa2009-08-19 18:00:44 +00001348def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001349 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001350 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1351
1352// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001353let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001354def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001355 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001356 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001357
1358// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001359def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001360 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001361 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001362 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001363 [(set GPR:$base_wb,
1364 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1365
Evan Chengd87293c2008-11-06 08:47:38 +00001366def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001367 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001368 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001369 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001370 [(set GPR:$base_wb,
1371 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1372
Evan Chengd87293c2008-11-06 08:47:38 +00001373def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001374 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001375 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001376 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001377 [(set GPR:$base_wb,
1378 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1379
Evan Chengd87293c2008-11-06 08:47:38 +00001380def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001381 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001382 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001383 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001384 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1385 GPR:$base, am3offset:$offset))]>;
1386
Evan Chengd87293c2008-11-06 08:47:38 +00001387def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001388 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001389 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001390 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001391 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1392 GPR:$base, am2offset:$offset))]>;
1393
Evan Chengd87293c2008-11-06 08:47:38 +00001394def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001395 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001396 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001397 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001398 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1399 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001400
Johnny Chen39a4bb32010-02-18 22:31:18 +00001401// For disassembly only
1402def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1403 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1404 StMiscFrm, IIC_iStoreru,
1405 "strd", "\t$src1, $src2, [$base, $offset]!",
1406 "$base = $base_wb", []>;
1407
1408// For disassembly only
1409def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1410 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1411 StMiscFrm, IIC_iStoreru,
1412 "strd", "\t$src1, $src2, [$base], $offset",
1413 "$base = $base_wb", []>;
1414
Johnny Chenad4df4c2010-03-01 19:22:00 +00001415// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001416
1417def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001418 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001419 StFrm, IIC_iStoreru,
1420 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1421 [/* For disassembly only; pattern left blank */]> {
1422 let Inst{21} = 1; // overwrite
1423}
1424
1425def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001426 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001427 StFrm, IIC_iStoreru,
1428 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1429 [/* For disassembly only; pattern left blank */]> {
1430 let Inst{21} = 1; // overwrite
1431}
1432
Johnny Chenad4df4c2010-03-01 19:22:00 +00001433def STRHT: AI3sthpo<(outs GPR:$base_wb),
1434 (ins GPR:$src, GPR:$base,am3offset:$offset),
1435 StMiscFrm, IIC_iStoreru,
1436 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1437 [/* For disassembly only; pattern left blank */]> {
1438 let Inst{21} = 1; // overwrite
1439}
1440
Evan Chenga8e29892007-01-19 07:51:42 +00001441//===----------------------------------------------------------------------===//
1442// Load / store multiple Instructions.
1443//
1444
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001445let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001446def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001447 reglist:$dsts, variable_ops),
1448 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001449 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001450
Bob Wilson815baeb2010-03-13 01:08:20 +00001451def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1452 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001453 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001454 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001455 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001456} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001457
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001458let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001459def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001460 reglist:$srcs, variable_ops),
1461 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001462 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1463
1464def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1465 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001466 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001467 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001468 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001469} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001470
1471//===----------------------------------------------------------------------===//
1472// Move Instructions.
1473//
1474
Evan Chengcd799b92009-06-12 20:46:18 +00001475let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001476def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001477 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001478 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001479 let Inst{25} = 0;
1480}
1481
Dale Johannesen38d5f042010-06-15 22:24:08 +00001482// A version for the smaller set of tail call registers.
1483let neverHasSideEffects = 1 in
1484def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1485 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1486 let Inst{11-4} = 0b00000000;
1487 let Inst{25} = 0;
1488}
1489
Jim Grosbach64171712010-02-16 21:07:46 +00001490def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001491 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001492 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001493 let Inst{25} = 0;
1494}
Evan Chenga2515702007-03-19 07:09:02 +00001495
Evan Chengb3379fb2009-02-05 08:42:55 +00001496let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001497def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001498 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001499 let Inst{25} = 1;
1500}
1501
1502let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001503def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001504 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001505 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001506 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001507 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001508 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001509 let Inst{25} = 1;
1510}
1511
Evan Cheng5adb66a2009-09-28 09:14:39 +00001512let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001513def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1514 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001515 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001516 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001517 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001518 lo16AllZero:$imm))]>, UnaryDP,
1519 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001520 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001521 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001522}
Evan Cheng13ab0202007-07-10 18:08:01 +00001523
Evan Cheng20956592009-10-21 08:15:52 +00001524def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1525 Requires<[IsARM, HasV6T2]>;
1526
David Goodwinca01a8d2009-09-01 18:32:09 +00001527let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001528def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001529 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001530 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001531
1532// These aren't really mov instructions, but we have to define them this way
1533// due to flag operands.
1534
Evan Cheng071a2792007-09-11 19:55:27 +00001535let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001536def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001537 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001538 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001539def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001540 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001541 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001542}
Evan Chenga8e29892007-01-19 07:51:42 +00001543
Evan Chenga8e29892007-01-19 07:51:42 +00001544//===----------------------------------------------------------------------===//
1545// Extend Instructions.
1546//
1547
1548// Sign extenders
1549
Evan Cheng97f48c32008-11-06 22:15:19 +00001550defm SXTB : AI_unary_rrot<0b01101010,
1551 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1552defm SXTH : AI_unary_rrot<0b01101011,
1553 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001554
Evan Cheng97f48c32008-11-06 22:15:19 +00001555defm SXTAB : AI_bin_rrot<0b01101010,
1556 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1557defm SXTAH : AI_bin_rrot<0b01101011,
1558 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001559
Johnny Chen2ec5e492010-02-22 21:50:40 +00001560// For disassembly only
1561defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1562
1563// For disassembly only
1564defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001565
1566// Zero extenders
1567
1568let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001569defm UXTB : AI_unary_rrot<0b01101110,
1570 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1571defm UXTH : AI_unary_rrot<0b01101111,
1572 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1573defm UXTB16 : AI_unary_rrot<0b01101100,
1574 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001575
Jim Grosbach542f6422010-07-28 23:25:44 +00001576// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1577// The transformation should probably be done as a combiner action
1578// instead so we can include a check for masking back in the upper
1579// eight bits of the source into the lower eight bits of the result.
1580//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1581// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001582def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001583 (UXTB16r_rot GPR:$Src, 8)>;
1584
Evan Cheng97f48c32008-11-06 22:15:19 +00001585defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001586 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001587defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001588 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001589}
1590
Evan Chenga8e29892007-01-19 07:51:42 +00001591// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001592// For disassembly only
1593defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001594
Evan Chenga8e29892007-01-19 07:51:42 +00001595
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001596def SBFX : I<(outs GPR:$dst),
1597 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1598 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001599 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001600 Requires<[IsARM, HasV6T2]> {
1601 let Inst{27-21} = 0b0111101;
1602 let Inst{6-4} = 0b101;
1603}
1604
1605def UBFX : I<(outs GPR:$dst),
1606 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1607 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001608 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001609 Requires<[IsARM, HasV6T2]> {
1610 let Inst{27-21} = 0b0111111;
1611 let Inst{6-4} = 0b101;
1612}
1613
Evan Chenga8e29892007-01-19 07:51:42 +00001614//===----------------------------------------------------------------------===//
1615// Arithmetic Instructions.
1616//
1617
Jim Grosbach26421962008-10-14 20:36:24 +00001618defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001619 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001620defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001621 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001622
Evan Chengc85e8322007-07-05 07:13:32 +00001623// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001624defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1625 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1626defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001627 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001628
Evan Cheng62674222009-06-25 23:34:10 +00001629defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001630 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001631defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001632 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001633defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001634 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001635defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001636 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001637
Evan Chengedda31c2008-11-05 18:35:52 +00001638def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001639 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1640 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001641 let Inst{25} = 1;
1642}
Evan Cheng13ab0202007-07-10 18:08:01 +00001643
Bob Wilsoncff71782010-08-05 18:23:43 +00001644// The reg/reg form is only defined for the disassembler; for codegen it is
1645// equivalent to SUBrr.
1646def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001647 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1648 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001649 let Inst{25} = 0;
1650 let Inst{11-4} = 0b00000000;
1651}
1652
Evan Chengedda31c2008-11-05 18:35:52 +00001653def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001654 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1655 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001656 let Inst{25} = 0;
1657}
Evan Chengc85e8322007-07-05 07:13:32 +00001658
1659// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001660let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001661def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001662 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001663 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001664 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001665 let Inst{25} = 1;
1666}
Evan Chengedda31c2008-11-05 18:35:52 +00001667def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001668 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001669 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001670 let Inst{20} = 1;
1671 let Inst{25} = 0;
1672}
Evan Cheng071a2792007-09-11 19:55:27 +00001673}
Evan Chengc85e8322007-07-05 07:13:32 +00001674
Evan Cheng62674222009-06-25 23:34:10 +00001675let Uses = [CPSR] in {
1676def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001677 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001678 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1679 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001680 let Inst{25} = 1;
1681}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001682// The reg/reg form is only defined for the disassembler; for codegen it is
1683// equivalent to SUBrr.
1684def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1685 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1686 [/* For disassembly only; pattern left blank */]> {
1687 let Inst{25} = 0;
1688 let Inst{11-4} = 0b00000000;
1689}
Evan Cheng62674222009-06-25 23:34:10 +00001690def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001691 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001692 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1693 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001694 let Inst{25} = 0;
1695}
Evan Cheng62674222009-06-25 23:34:10 +00001696}
1697
1698// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001699let Defs = [CPSR], Uses = [CPSR] in {
1700def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001701 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001702 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1703 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001704 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001705 let Inst{25} = 1;
1706}
Evan Cheng1e249e32009-06-25 20:59:23 +00001707def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001708 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001709 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1710 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001711 let Inst{20} = 1;
1712 let Inst{25} = 0;
1713}
Evan Cheng071a2792007-09-11 19:55:27 +00001714}
Evan Cheng2c614c52007-06-06 10:17:05 +00001715
Evan Chenga8e29892007-01-19 07:51:42 +00001716// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001717// The assume-no-carry-in form uses the negation of the input since add/sub
1718// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1719// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1720// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001721def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1722 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001723def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1724 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1725// The with-carry-in form matches bitwise not instead of the negation.
1726// Effectively, the inverse interpretation of the carry flag already accounts
1727// for part of the negation.
1728def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1729 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001730
1731// Note: These are implemented in C++ code, because they have to generate
1732// ADD/SUBrs instructions, which use a complex pattern that a xform function
1733// cannot produce.
1734// (mul X, 2^n+1) -> (add (X << n), X)
1735// (mul X, 2^n-1) -> (rsb X, (X << n))
1736
Johnny Chen667d1272010-02-22 18:50:54 +00001737// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001738// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001739class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1740 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001741 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001742 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001743 let Inst{27-20} = op27_20;
1744 let Inst{7-4} = op7_4;
1745}
1746
Johnny Chen667d1272010-02-22 18:50:54 +00001747// Saturating add/subtract -- for disassembly only
1748
Nate Begeman692433b2010-07-29 17:56:55 +00001749def QADD : AAI<0b00010000, 0b0101, "qadd",
1750 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001751def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1752def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1753def QASX : AAI<0b01100010, 0b0011, "qasx">;
1754def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1755def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1756def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001757def QSUB : AAI<0b00010010, 0b0101, "qsub",
1758 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001759def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1760def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1761def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1762def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1763def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1764def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1765def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1766def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1767
1768// Signed/Unsigned add/subtract -- for disassembly only
1769
1770def SASX : AAI<0b01100001, 0b0011, "sasx">;
1771def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1772def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1773def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1774def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1775def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1776def UASX : AAI<0b01100101, 0b0011, "uasx">;
1777def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1778def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1779def USAX : AAI<0b01100101, 0b0101, "usax">;
1780def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1781def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1782
1783// Signed/Unsigned halving add/subtract -- for disassembly only
1784
1785def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1786def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1787def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1788def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1789def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1790def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1791def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1792def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1793def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1794def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1795def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1796def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1797
Johnny Chenadc77332010-02-26 22:04:29 +00001798// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001799
Johnny Chenadc77332010-02-26 22:04:29 +00001800def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001801 MulFrm /* for convenience */, NoItinerary, "usad8",
1802 "\t$dst, $a, $b", []>,
1803 Requires<[IsARM, HasV6]> {
1804 let Inst{27-20} = 0b01111000;
1805 let Inst{15-12} = 0b1111;
1806 let Inst{7-4} = 0b0001;
1807}
1808def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1809 MulFrm /* for convenience */, NoItinerary, "usada8",
1810 "\t$dst, $a, $b, $acc", []>,
1811 Requires<[IsARM, HasV6]> {
1812 let Inst{27-20} = 0b01111000;
1813 let Inst{7-4} = 0b0001;
1814}
1815
1816// Signed/Unsigned saturate -- for disassembly only
1817
Bob Wilson22f5dc72010-08-16 18:27:34 +00001818def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001819 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1820 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001821 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001822 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001823}
1824
Bob Wilson9a1c1892010-08-11 00:01:18 +00001825def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001826 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1827 [/* For disassembly only; pattern left blank */]> {
1828 let Inst{27-20} = 0b01101010;
1829 let Inst{7-4} = 0b0011;
1830}
1831
Bob Wilson22f5dc72010-08-16 18:27:34 +00001832def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001833 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1834 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001835 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001836 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001837}
1838
Bob Wilson9a1c1892010-08-11 00:01:18 +00001839def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001840 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1841 [/* For disassembly only; pattern left blank */]> {
1842 let Inst{27-20} = 0b01101110;
1843 let Inst{7-4} = 0b0011;
1844}
Evan Chenga8e29892007-01-19 07:51:42 +00001845
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001846def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1847def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001848
Evan Chenga8e29892007-01-19 07:51:42 +00001849//===----------------------------------------------------------------------===//
1850// Bitwise Instructions.
1851//
1852
Jim Grosbach26421962008-10-14 20:36:24 +00001853defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001854 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001855defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001856 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001857defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001858 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001859defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001860 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001861
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001862def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001863 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001864 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001865 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1866 Requires<[IsARM, HasV6T2]> {
1867 let Inst{27-21} = 0b0111110;
1868 let Inst{6-0} = 0b0011111;
1869}
1870
Johnny Chenb2503c02010-02-17 06:31:48 +00001871// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001872def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001873 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001874 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1875 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1876 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001877 Requires<[IsARM, HasV6T2]> {
1878 let Inst{27-21} = 0b0111110;
1879 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1880}
1881
David Goodwin5d598aa2009-08-19 18:00:44 +00001882def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001883 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001884 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001885 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001886 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001887}
Evan Chengedda31c2008-11-05 18:35:52 +00001888def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001889 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001890 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1891 let Inst{25} = 0;
1892}
Evan Chengb3379fb2009-02-05 08:42:55 +00001893let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001894def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001895 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001896 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1897 let Inst{25} = 1;
1898}
Evan Chenga8e29892007-01-19 07:51:42 +00001899
1900def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1901 (BICri GPR:$src, so_imm_not:$imm)>;
1902
1903//===----------------------------------------------------------------------===//
1904// Multiply Instructions.
1905//
1906
Evan Cheng8de898a2009-06-26 00:19:44 +00001907let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001908def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001909 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001910 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001911
Evan Chengfbc9d412008-11-06 01:21:28 +00001912def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001913 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001914 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001915
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001916def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001917 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001918 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1919 Requires<[IsARM, HasV6T2]>;
1920
Evan Chenga8e29892007-01-19 07:51:42 +00001921// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001922let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001923let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001924def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001925 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001926 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001927
Evan Chengfbc9d412008-11-06 01:21:28 +00001928def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001929 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001930 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001931}
Evan Chenga8e29892007-01-19 07:51:42 +00001932
1933// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001934def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001935 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001936 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001937
Evan Chengfbc9d412008-11-06 01:21:28 +00001938def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001939 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001940 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001941
Evan Chengfbc9d412008-11-06 01:21:28 +00001942def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001943 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001944 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001945 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001946} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001947
1948// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001949def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001950 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001951 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001952 Requires<[IsARM, HasV6]> {
1953 let Inst{7-4} = 0b0001;
1954 let Inst{15-12} = 0b1111;
1955}
Evan Cheng13ab0202007-07-10 18:08:01 +00001956
Johnny Chen2ec5e492010-02-22 21:50:40 +00001957def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1958 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1959 [/* For disassembly only; pattern left blank */]>,
1960 Requires<[IsARM, HasV6]> {
1961 let Inst{7-4} = 0b0011; // R = 1
1962 let Inst{15-12} = 0b1111;
1963}
1964
Evan Chengfbc9d412008-11-06 01:21:28 +00001965def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001966 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001967 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001968 Requires<[IsARM, HasV6]> {
1969 let Inst{7-4} = 0b0001;
1970}
Evan Chenga8e29892007-01-19 07:51:42 +00001971
Johnny Chen2ec5e492010-02-22 21:50:40 +00001972def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1973 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1974 [/* For disassembly only; pattern left blank */]>,
1975 Requires<[IsARM, HasV6]> {
1976 let Inst{7-4} = 0b0011; // R = 1
1977}
Evan Chenga8e29892007-01-19 07:51:42 +00001978
Evan Chengfbc9d412008-11-06 01:21:28 +00001979def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001980 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001981 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001982 Requires<[IsARM, HasV6]> {
1983 let Inst{7-4} = 0b1101;
1984}
Evan Chenga8e29892007-01-19 07:51:42 +00001985
Johnny Chen2ec5e492010-02-22 21:50:40 +00001986def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1987 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1988 [/* For disassembly only; pattern left blank */]>,
1989 Requires<[IsARM, HasV6]> {
1990 let Inst{7-4} = 0b1111; // R = 1
1991}
1992
Raul Herbster37fb5b12007-08-30 23:25:47 +00001993multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001994 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001995 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001996 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1997 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001998 Requires<[IsARM, HasV5TE]> {
1999 let Inst{5} = 0;
2000 let Inst{6} = 0;
2001 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002002
Evan Chengeb4f52e2008-11-06 03:35:07 +00002003 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002004 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002005 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002006 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002007 Requires<[IsARM, HasV5TE]> {
2008 let Inst{5} = 0;
2009 let Inst{6} = 1;
2010 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002011
Evan Chengeb4f52e2008-11-06 03:35:07 +00002012 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002013 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002014 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002015 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002016 Requires<[IsARM, HasV5TE]> {
2017 let Inst{5} = 1;
2018 let Inst{6} = 0;
2019 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002020
Evan Chengeb4f52e2008-11-06 03:35:07 +00002021 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002022 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002023 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2024 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002025 Requires<[IsARM, HasV5TE]> {
2026 let Inst{5} = 1;
2027 let Inst{6} = 1;
2028 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002029
Evan Chengeb4f52e2008-11-06 03:35:07 +00002030 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002031 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002032 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002033 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002034 Requires<[IsARM, HasV5TE]> {
2035 let Inst{5} = 1;
2036 let Inst{6} = 0;
2037 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002038
Evan Chengeb4f52e2008-11-06 03:35:07 +00002039 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002040 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002041 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002042 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002043 Requires<[IsARM, HasV5TE]> {
2044 let Inst{5} = 1;
2045 let Inst{6} = 1;
2046 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002047}
2048
Raul Herbster37fb5b12007-08-30 23:25:47 +00002049
2050multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002051 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002052 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002053 [(set GPR:$dst, (add GPR:$acc,
2054 (opnode (sext_inreg GPR:$a, i16),
2055 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002056 Requires<[IsARM, HasV5TE]> {
2057 let Inst{5} = 0;
2058 let Inst{6} = 0;
2059 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002060
Evan Chengeb4f52e2008-11-06 03:35:07 +00002061 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002062 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002063 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002064 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002065 Requires<[IsARM, HasV5TE]> {
2066 let Inst{5} = 0;
2067 let Inst{6} = 1;
2068 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002069
Evan Chengeb4f52e2008-11-06 03:35:07 +00002070 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002071 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002072 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002073 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002074 Requires<[IsARM, HasV5TE]> {
2075 let Inst{5} = 1;
2076 let Inst{6} = 0;
2077 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002078
Evan Chengeb4f52e2008-11-06 03:35:07 +00002079 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002080 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2081 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2082 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002083 Requires<[IsARM, HasV5TE]> {
2084 let Inst{5} = 1;
2085 let Inst{6} = 1;
2086 }
Evan Chenga8e29892007-01-19 07:51:42 +00002087
Evan Chengeb4f52e2008-11-06 03:35:07 +00002088 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002089 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002090 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002091 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002092 Requires<[IsARM, HasV5TE]> {
2093 let Inst{5} = 0;
2094 let Inst{6} = 0;
2095 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002096
Evan Chengeb4f52e2008-11-06 03:35:07 +00002097 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002098 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002099 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002100 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002101 Requires<[IsARM, HasV5TE]> {
2102 let Inst{5} = 0;
2103 let Inst{6} = 1;
2104 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002105}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002106
Raul Herbster37fb5b12007-08-30 23:25:47 +00002107defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2108defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002109
Johnny Chen83498e52010-02-12 21:59:23 +00002110// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2111def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2112 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2113 [/* For disassembly only; pattern left blank */]>,
2114 Requires<[IsARM, HasV5TE]> {
2115 let Inst{5} = 0;
2116 let Inst{6} = 0;
2117}
2118
2119def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2120 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2121 [/* For disassembly only; pattern left blank */]>,
2122 Requires<[IsARM, HasV5TE]> {
2123 let Inst{5} = 0;
2124 let Inst{6} = 1;
2125}
2126
2127def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2128 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2129 [/* For disassembly only; pattern left blank */]>,
2130 Requires<[IsARM, HasV5TE]> {
2131 let Inst{5} = 1;
2132 let Inst{6} = 0;
2133}
2134
2135def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2136 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2137 [/* For disassembly only; pattern left blank */]>,
2138 Requires<[IsARM, HasV5TE]> {
2139 let Inst{5} = 1;
2140 let Inst{6} = 1;
2141}
2142
Johnny Chen667d1272010-02-22 18:50:54 +00002143// Helper class for AI_smld -- for disassembly only
2144class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2145 InstrItinClass itin, string opc, string asm>
2146 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2147 let Inst{4} = 1;
2148 let Inst{5} = swap;
2149 let Inst{6} = sub;
2150 let Inst{7} = 0;
2151 let Inst{21-20} = 0b00;
2152 let Inst{22} = long;
2153 let Inst{27-23} = 0b01110;
2154}
2155
2156multiclass AI_smld<bit sub, string opc> {
2157
2158 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2159 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2160
2161 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2162 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2163
2164 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2165 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2166
2167 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2168 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2169
2170}
2171
2172defm SMLA : AI_smld<0, "smla">;
2173defm SMLS : AI_smld<1, "smls">;
2174
Johnny Chen2ec5e492010-02-22 21:50:40 +00002175multiclass AI_sdml<bit sub, string opc> {
2176
2177 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2178 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2179 let Inst{15-12} = 0b1111;
2180 }
2181
2182 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2183 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2184 let Inst{15-12} = 0b1111;
2185 }
2186
2187}
2188
2189defm SMUA : AI_sdml<0, "smua">;
2190defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002191
Evan Chenga8e29892007-01-19 07:51:42 +00002192//===----------------------------------------------------------------------===//
2193// Misc. Arithmetic Instructions.
2194//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002195
David Goodwin5d598aa2009-08-19 18:00:44 +00002196def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002197 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002198 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2199 let Inst{7-4} = 0b0001;
2200 let Inst{11-8} = 0b1111;
2201 let Inst{19-16} = 0b1111;
2202}
Rafael Espindola199dd672006-10-17 13:13:23 +00002203
Jim Grosbach3482c802010-01-18 19:58:49 +00002204def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002205 "rbit", "\t$dst, $src",
2206 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2207 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002208 let Inst{7-4} = 0b0011;
2209 let Inst{11-8} = 0b1111;
2210 let Inst{19-16} = 0b1111;
2211}
2212
David Goodwin5d598aa2009-08-19 18:00:44 +00002213def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002214 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002215 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2216 let Inst{7-4} = 0b0011;
2217 let Inst{11-8} = 0b1111;
2218 let Inst{19-16} = 0b1111;
2219}
Rafael Espindola199dd672006-10-17 13:13:23 +00002220
David Goodwin5d598aa2009-08-19 18:00:44 +00002221def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002222 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002223 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002224 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2225 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2226 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2227 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002228 Requires<[IsARM, HasV6]> {
2229 let Inst{7-4} = 0b1011;
2230 let Inst{11-8} = 0b1111;
2231 let Inst{19-16} = 0b1111;
2232}
Rafael Espindola27185192006-09-29 21:20:16 +00002233
David Goodwin5d598aa2009-08-19 18:00:44 +00002234def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002235 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002236 [(set GPR:$dst,
2237 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002238 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2239 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002240 Requires<[IsARM, HasV6]> {
2241 let Inst{7-4} = 0b1011;
2242 let Inst{11-8} = 0b1111;
2243 let Inst{19-16} = 0b1111;
2244}
Rafael Espindola27185192006-09-29 21:20:16 +00002245
Bob Wilsonf955f292010-08-17 17:23:19 +00002246def lsl_shift_imm : SDNodeXForm<imm, [{
2247 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2248 return CurDAG->getTargetConstant(Sh, MVT::i32);
2249}]>;
2250
2251def lsl_amt : PatLeaf<(i32 imm), [{
2252 return (N->getZExtValue() < 32);
2253}], lsl_shift_imm>;
2254
Evan Cheng8b59db32008-11-07 01:41:35 +00002255def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002256 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2257 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002258 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002259 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002260 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002261 Requires<[IsARM, HasV6]> {
2262 let Inst{6-4} = 0b001;
2263}
Rafael Espindola27185192006-09-29 21:20:16 +00002264
Evan Chenga8e29892007-01-19 07:51:42 +00002265// Alternate cases for PKHBT where identities eliminate some nodes.
2266def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2267 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002268def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2269 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002270
Bob Wilsonf955f292010-08-17 17:23:19 +00002271def asr_shift_imm : SDNodeXForm<imm, [{
2272 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2273 return CurDAG->getTargetConstant(Sh, MVT::i32);
2274}]>;
2275
2276def asr_amt : PatLeaf<(i32 imm), [{
2277 return (N->getZExtValue() <= 32);
2278}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002279
Bob Wilsondc66eda2010-08-16 22:26:55 +00002280// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2281// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002282def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002283 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2284 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002285 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002286 (and (sra GPR:$src2, asr_amt:$sh),
2287 0xFFFF)))]>,
2288 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002289 let Inst{6-4} = 0b101;
2290}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002291
Evan Chenga8e29892007-01-19 07:51:42 +00002292// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2293// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002294def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002295 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002296def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002297 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2298 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002299
Evan Chenga8e29892007-01-19 07:51:42 +00002300//===----------------------------------------------------------------------===//
2301// Comparison Instructions...
2302//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002303
Jim Grosbach26421962008-10-14 20:36:24 +00002304defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002305 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002306
2307// FIXME: There seems to be a (potential) hardware bug with the CMN instruction
2308// and comparison with 0. These two pieces of code should give identical
2309// results:
2310//
2311// rsbs r1, r1, 0
2312// cmp r0, r1
2313// mov r0, #0
2314// it ls
2315// mov r0, #1
2316//
2317// and:
2318//
2319// cmn r0, r1
2320// mov r0, #0
2321// it ls
2322// mov r0, #1
2323//
2324// However, the CMN gives the *opposite* result when r1 is 0. This is because
2325// the carry flag is set in the CMP case but not in the CMN case. In short, the
2326// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2327// value of r0 and the carry bit (because the "carry bit" parameter to
2328// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2329// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2330// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2331// parameter to AddWithCarry is defined as 0).
2332//
2333// The AddWithCarry in the CMP case seems to be relying upon the identity:
2334//
2335// ~x + 1 = -x
2336//
2337// However when x is 0 and unsigned, this doesn't hold:
2338//
2339// x = 0
2340// ~x = 0xFFFF FFFF
2341// ~x + 1 = 0x1 0000 0000
2342// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2343//
2344// Therefore, we should disable *all* versions of CMN, especially when comparing
2345// against zero, until we can limit when the CMN instruction is used (when we
2346// know that the RHS is not 0) or when we have a hardware fix for this.
2347//
2348// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2349//
2350// This is related to <rdar://problem/7569620>.
2351//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002352//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2353// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002354
Evan Chenga8e29892007-01-19 07:51:42 +00002355// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002356defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002357 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002358defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002359 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002360
David Goodwinc0309b42009-06-29 15:33:01 +00002361defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2362 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2363defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2364 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002365
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002366//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2367// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002368
David Goodwinc0309b42009-06-29 15:33:01 +00002369def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002370 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002371
Evan Cheng218977b2010-07-13 19:27:42 +00002372// Pseudo i64 compares for some floating point compares.
2373let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2374 Defs = [CPSR] in {
2375def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002376 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2377 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002378 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2379 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2380
2381def BCCZi64 : PseudoInst<(outs),
2382 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2383 IIC_Br,
2384 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2385 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2386} // usesCustomInserter
2387
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002388
Evan Chenga8e29892007-01-19 07:51:42 +00002389// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002390// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002391// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002392let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002393def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002394 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002395 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002396 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002397 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002398 let Inst{25} = 0;
2399}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002400
Evan Chengd87293c2008-11-06 08:47:38 +00002401def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002402 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002403 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002404 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002405 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002406 let Inst{25} = 0;
2407}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002408
Evan Chengd87293c2008-11-06 08:47:38 +00002409def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002410 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002411 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002412 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002413 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002414 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002415}
Evan Chengea420b22010-05-19 01:52:25 +00002416} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002417
Jim Grosbach3728e962009-12-10 00:11:09 +00002418//===----------------------------------------------------------------------===//
2419// Atomic operations intrinsics
2420//
2421
2422// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002423let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002424def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002425 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002426 let Inst{31-4} = 0xf57ff05;
2427 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002428 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002429 let Inst{3-0} = 0b1111;
2430}
Jim Grosbach3728e962009-12-10 00:11:09 +00002431
Johnny Chen7def14f2010-08-11 23:35:12 +00002432def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002433 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002434 let Inst{31-4} = 0xf57ff04;
2435 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002436 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002437 let Inst{3-0} = 0b1111;
2438}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002439
Johnny Chen7def14f2010-08-11 23:35:12 +00002440def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002441 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002442 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002443 Requires<[IsARM, HasV6]> {
2444 // FIXME: add support for options other than a full system DMB
2445 // FIXME: add encoding
2446}
2447
Johnny Chen7def14f2010-08-11 23:35:12 +00002448def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002449 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002450 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002451 Requires<[IsARM, HasV6]> {
2452 // FIXME: add support for options other than a full system DSB
2453 // FIXME: add encoding
2454}
Jim Grosbach3728e962009-12-10 00:11:09 +00002455}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002456
Johnny Chen1adc40c2010-08-12 20:46:17 +00002457// Memory Barrier Operations Variants -- for disassembly only
2458
2459def memb_opt : Operand<i32> {
2460 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002461}
2462
Johnny Chen1adc40c2010-08-12 20:46:17 +00002463class AMBI<bits<4> op7_4, string opc>
2464 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2465 [/* For disassembly only; pattern left blank */]>,
2466 Requires<[IsARM, HasDB]> {
2467 let Inst{31-8} = 0xf57ff0;
2468 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002469}
2470
2471// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002472def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002473
2474// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002475def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002476
2477// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002478def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2479 Requires<[IsARM, HasDB]> {
2480 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002481 let Inst{3-0} = 0b1111;
2482}
2483
Jim Grosbach66869102009-12-11 18:52:41 +00002484let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002485 let Uses = [CPSR] in {
2486 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2487 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2488 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2489 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2490 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2491 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2492 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2493 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2494 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2495 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2496 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2497 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2498 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2499 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2500 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2501 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2502 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2503 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2504 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2505 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2506 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2507 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2508 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2509 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2510 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2511 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2512 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2513 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2514 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2515 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2516 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2517 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2518 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2519 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2520 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2521 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2522 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2523 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2524 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2525 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2526 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2527 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2528 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2529 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2530 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2532 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2533 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2534 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2535 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2536 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2537 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2538 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2539 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2540 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2541 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2542 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2543 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2544 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2545 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2546 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2547 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2548 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2549 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2550 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2551 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2552 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2553 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2554 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2555 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2556 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2557 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2558
2559 def ATOMIC_SWAP_I8 : PseudoInst<
2560 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2561 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2562 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2563 def ATOMIC_SWAP_I16 : PseudoInst<
2564 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2565 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2566 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2567 def ATOMIC_SWAP_I32 : PseudoInst<
2568 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2569 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2570 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2571
Jim Grosbache801dc42009-12-12 01:40:06 +00002572 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2573 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2574 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2575 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2576 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2577 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2578 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2579 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2580 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2581 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2582 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2583 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2584}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002585}
2586
2587let mayLoad = 1 in {
2588def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2589 "ldrexb", "\t$dest, [$ptr]",
2590 []>;
2591def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2592 "ldrexh", "\t$dest, [$ptr]",
2593 []>;
2594def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2595 "ldrex", "\t$dest, [$ptr]",
2596 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002597def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002598 NoItinerary,
2599 "ldrexd", "\t$dest, $dest2, [$ptr]",
2600 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002601}
2602
Jim Grosbach587b0722009-12-16 19:44:06 +00002603let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002604def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002605 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002606 "strexb", "\t$success, $src, [$ptr]",
2607 []>;
2608def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2609 NoItinerary,
2610 "strexh", "\t$success, $src, [$ptr]",
2611 []>;
2612def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002613 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002614 "strex", "\t$success, $src, [$ptr]",
2615 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002616def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002617 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2618 NoItinerary,
2619 "strexd", "\t$success, $src, $src2, [$ptr]",
2620 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002621}
2622
Johnny Chenb9436272010-02-17 22:37:58 +00002623// Clear-Exclusive is for disassembly only.
2624def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2625 [/* For disassembly only; pattern left blank */]>,
2626 Requires<[IsARM, HasV7]> {
2627 let Inst{31-20} = 0xf57;
2628 let Inst{7-4} = 0b0001;
2629}
2630
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002631// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2632let mayLoad = 1 in {
2633def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2634 "swp", "\t$dst, $src, [$ptr]",
2635 [/* For disassembly only; pattern left blank */]> {
2636 let Inst{27-23} = 0b00010;
2637 let Inst{22} = 0; // B = 0
2638 let Inst{21-20} = 0b00;
2639 let Inst{7-4} = 0b1001;
2640}
2641
2642def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2643 "swpb", "\t$dst, $src, [$ptr]",
2644 [/* For disassembly only; pattern left blank */]> {
2645 let Inst{27-23} = 0b00010;
2646 let Inst{22} = 1; // B = 1
2647 let Inst{21-20} = 0b00;
2648 let Inst{7-4} = 0b1001;
2649}
2650}
2651
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002652//===----------------------------------------------------------------------===//
2653// TLS Instructions
2654//
2655
2656// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002657let isCall = 1,
2658 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002659 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002660 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002661 [(set R0, ARMthread_pointer)]>;
2662}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002663
Evan Chenga8e29892007-01-19 07:51:42 +00002664//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002665// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002666// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002667// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002668// Since by its nature we may be coming from some other function to get
2669// here, and we're using the stack frame for the containing function to
2670// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002671// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002672// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002673// except for our own input by listing the relevant registers in Defs. By
2674// doing so, we also cause the prologue/epilogue code to actively preserve
2675// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002676// A constant value is passed in $val, and we use the location as a scratch.
2677let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002678 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2679 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002680 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002681 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002682 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002683 AddrModeNone, SizeSpecial, IndexModeNone,
2684 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002685 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
2686 "str\t$val, [$src, #+4]\n\t"
2687 "mov\tr0, #0\n\t"
2688 "add\tpc, pc, #0\n\t"
2689 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002690 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2691 Requires<[IsARM, HasVFP2]>;
2692}
2693
2694let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002695 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2696 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002697 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2698 AddrModeNone, SizeSpecial, IndexModeNone,
2699 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002700 "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t"
2701 "str\t$val, [$src, #+4]\n\t"
2702 "mov\tr0, #0\n\t"
2703 "add\tpc, pc, #0\n\t"
2704 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002705 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2706 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002707}
2708
Jim Grosbach5eb19512010-05-22 01:06:18 +00002709// FIXME: Non-Darwin version(s)
2710let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2711 Defs = [ R7, LR, SP ] in {
2712def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2713 AddrModeNone, SizeSpecial, IndexModeNone,
2714 Pseudo, NoItinerary,
2715 "ldr\tsp, [$src, #8]\n\t"
2716 "ldr\t$scratch, [$src, #4]\n\t"
2717 "ldr\tr7, [$src]\n\t"
2718 "bx\t$scratch", "",
2719 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2720 Requires<[IsARM, IsDarwin]>;
2721}
2722
Jim Grosbach0e0da732009-05-12 23:59:14 +00002723//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002724// Non-Instruction Patterns
2725//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002726
Evan Chenga8e29892007-01-19 07:51:42 +00002727// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002728
Evan Chenga8e29892007-01-19 07:51:42 +00002729// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002730let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002731def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002732 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002733 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002734 [(set GPR:$dst, so_imm2part:$src)]>,
2735 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002736
Evan Chenga8e29892007-01-19 07:51:42 +00002737def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002738 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2739 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002740def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002741 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2742 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002743def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2744 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2745 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002746def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2747 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2748 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002749
Evan Cheng5adb66a2009-09-28 09:14:39 +00002750// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002751// This is a single pseudo instruction, the benefit is that it can be remat'd
2752// as a single unit instead of having to handle reg inputs.
2753// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002754let isReMaterializable = 1 in
2755def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002756 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002757 [(set GPR:$dst, (i32 imm:$src))]>,
2758 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002759
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002760// ConstantPool, GlobalAddress, and JumpTable
2761def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2762 Requires<[IsARM, DontUseMovt]>;
2763def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2764def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2765 Requires<[IsARM, UseMovt]>;
2766def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2767 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2768
Evan Chenga8e29892007-01-19 07:51:42 +00002769// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002770
Dale Johannesen51e28e62010-06-03 21:09:53 +00002771// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002772def : ARMPat<(ARMtcret tcGPR:$dst),
2773 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002774
2775def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2776 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2777
2778def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2779 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2780
Dale Johannesen38d5f042010-06-15 22:24:08 +00002781def : ARMPat<(ARMtcret tcGPR:$dst),
2782 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002783
2784def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2785 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2786
2787def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2788 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002789
Evan Chenga8e29892007-01-19 07:51:42 +00002790// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002791def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002792 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002793def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002794 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002795
Evan Chenga8e29892007-01-19 07:51:42 +00002796// zextload i1 -> zextload i8
2797def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002798
Evan Chenga8e29892007-01-19 07:51:42 +00002799// extload -> zextload
2800def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2801def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2802def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002803
Evan Cheng83b5cf02008-11-05 23:22:34 +00002804def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2805def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2806
Evan Cheng34b12d22007-01-19 20:27:35 +00002807// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002808def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2809 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002810 (SMULBB GPR:$a, GPR:$b)>;
2811def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2812 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002813def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2814 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002815 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002816def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002817 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002818def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2819 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002820 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002821def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002822 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002823def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2824 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002825 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002826def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002827 (SMULWB GPR:$a, GPR:$b)>;
2828
2829def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002830 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2831 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002832 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2833def : ARMV5TEPat<(add GPR:$acc,
2834 (mul sext_16_node:$a, sext_16_node:$b)),
2835 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2836def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002837 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2838 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002839 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2840def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002841 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002842 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2843def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002844 (mul (sra GPR:$a, (i32 16)),
2845 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002846 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2847def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002848 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002849 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2850def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002851 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2852 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002853 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2854def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002855 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002856 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2857
Evan Chenga8e29892007-01-19 07:51:42 +00002858//===----------------------------------------------------------------------===//
2859// Thumb Support
2860//
2861
2862include "ARMInstrThumb.td"
2863
2864//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002865// Thumb2 Support
2866//
2867
2868include "ARMInstrThumb2.td"
2869
2870//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002871// Floating Point Support
2872//
2873
2874include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002875
2876//===----------------------------------------------------------------------===//
2877// Advanced SIMD (NEON) Support
2878//
2879
2880include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002881
2882//===----------------------------------------------------------------------===//
2883// Coprocessor Instructions. For disassembly only.
2884//
2885
2886def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2887 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2888 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2889 [/* For disassembly only; pattern left blank */]> {
2890 let Inst{4} = 0;
2891}
2892
2893def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2894 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2895 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2896 [/* For disassembly only; pattern left blank */]> {
2897 let Inst{31-28} = 0b1111;
2898 let Inst{4} = 0;
2899}
2900
Johnny Chen64dfb782010-02-16 20:04:27 +00002901class ACI<dag oops, dag iops, string opc, string asm>
2902 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2903 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2904 let Inst{27-25} = 0b110;
2905}
2906
2907multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2908
2909 def _OFFSET : ACI<(outs),
2910 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2911 opc, "\tp$cop, cr$CRd, $addr"> {
2912 let Inst{31-28} = op31_28;
2913 let Inst{24} = 1; // P = 1
2914 let Inst{21} = 0; // W = 0
2915 let Inst{22} = 0; // D = 0
2916 let Inst{20} = load;
2917 }
2918
2919 def _PRE : ACI<(outs),
2920 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2921 opc, "\tp$cop, cr$CRd, $addr!"> {
2922 let Inst{31-28} = op31_28;
2923 let Inst{24} = 1; // P = 1
2924 let Inst{21} = 1; // W = 1
2925 let Inst{22} = 0; // D = 0
2926 let Inst{20} = load;
2927 }
2928
2929 def _POST : ACI<(outs),
2930 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2931 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2932 let Inst{31-28} = op31_28;
2933 let Inst{24} = 0; // P = 0
2934 let Inst{21} = 1; // W = 1
2935 let Inst{22} = 0; // D = 0
2936 let Inst{20} = load;
2937 }
2938
2939 def _OPTION : ACI<(outs),
2940 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2941 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2942 let Inst{31-28} = op31_28;
2943 let Inst{24} = 0; // P = 0
2944 let Inst{23} = 1; // U = 1
2945 let Inst{21} = 0; // W = 0
2946 let Inst{22} = 0; // D = 0
2947 let Inst{20} = load;
2948 }
2949
2950 def L_OFFSET : ACI<(outs),
2951 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002952 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002953 let Inst{31-28} = op31_28;
2954 let Inst{24} = 1; // P = 1
2955 let Inst{21} = 0; // W = 0
2956 let Inst{22} = 1; // D = 1
2957 let Inst{20} = load;
2958 }
2959
2960 def L_PRE : ACI<(outs),
2961 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002962 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002963 let Inst{31-28} = op31_28;
2964 let Inst{24} = 1; // P = 1
2965 let Inst{21} = 1; // W = 1
2966 let Inst{22} = 1; // D = 1
2967 let Inst{20} = load;
2968 }
2969
2970 def L_POST : ACI<(outs),
2971 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002972 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002973 let Inst{31-28} = op31_28;
2974 let Inst{24} = 0; // P = 0
2975 let Inst{21} = 1; // W = 1
2976 let Inst{22} = 1; // D = 1
2977 let Inst{20} = load;
2978 }
2979
2980 def L_OPTION : ACI<(outs),
2981 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002982 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002983 let Inst{31-28} = op31_28;
2984 let Inst{24} = 0; // P = 0
2985 let Inst{23} = 1; // U = 1
2986 let Inst{21} = 0; // W = 0
2987 let Inst{22} = 1; // D = 1
2988 let Inst{20} = load;
2989 }
2990}
2991
2992defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2993defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2994defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2995defm STC2 : LdStCop<0b1111, 0, "stc2">;
2996
Johnny Chen906d57f2010-02-12 01:44:23 +00002997def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2998 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2999 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3000 [/* For disassembly only; pattern left blank */]> {
3001 let Inst{20} = 0;
3002 let Inst{4} = 1;
3003}
3004
3005def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3006 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3007 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3008 [/* For disassembly only; pattern left blank */]> {
3009 let Inst{31-28} = 0b1111;
3010 let Inst{20} = 0;
3011 let Inst{4} = 1;
3012}
3013
3014def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3015 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3016 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3017 [/* For disassembly only; pattern left blank */]> {
3018 let Inst{20} = 1;
3019 let Inst{4} = 1;
3020}
3021
3022def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3023 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3024 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3025 [/* For disassembly only; pattern left blank */]> {
3026 let Inst{31-28} = 0b1111;
3027 let Inst{20} = 1;
3028 let Inst{4} = 1;
3029}
3030
3031def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3032 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3033 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3034 [/* For disassembly only; pattern left blank */]> {
3035 let Inst{23-20} = 0b0100;
3036}
3037
3038def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3039 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3040 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3041 [/* For disassembly only; pattern left blank */]> {
3042 let Inst{31-28} = 0b1111;
3043 let Inst{23-20} = 0b0100;
3044}
3045
3046def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3047 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3048 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3049 [/* For disassembly only; pattern left blank */]> {
3050 let Inst{23-20} = 0b0101;
3051}
3052
3053def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3054 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3055 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3056 [/* For disassembly only; pattern left blank */]> {
3057 let Inst{31-28} = 0b1111;
3058 let Inst{23-20} = 0b0101;
3059}
3060
Johnny Chenb98e1602010-02-12 18:55:33 +00003061//===----------------------------------------------------------------------===//
3062// Move between special register and ARM core register -- for disassembly only
3063//
3064
3065def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3066 [/* For disassembly only; pattern left blank */]> {
3067 let Inst{23-20} = 0b0000;
3068 let Inst{7-4} = 0b0000;
3069}
3070
3071def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3072 [/* For disassembly only; pattern left blank */]> {
3073 let Inst{23-20} = 0b0100;
3074 let Inst{7-4} = 0b0000;
3075}
3076
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003077def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3078 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003079 [/* For disassembly only; pattern left blank */]> {
3080 let Inst{23-20} = 0b0010;
3081 let Inst{7-4} = 0b0000;
3082}
3083
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003084def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3085 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003086 [/* For disassembly only; pattern left blank */]> {
3087 let Inst{23-20} = 0b0010;
3088 let Inst{7-4} = 0b0000;
3089}
3090
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003091def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3092 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003093 [/* For disassembly only; pattern left blank */]> {
3094 let Inst{23-20} = 0b0110;
3095 let Inst{7-4} = 0b0000;
3096}
3097
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003098def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3099 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003100 [/* For disassembly only; pattern left blank */]> {
3101 let Inst{23-20} = 0b0110;
3102 let Inst{7-4} = 0b0000;
3103}