blob: 09569a899217a7f77e86aa9417787621a41e8fd2 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000016#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000017#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000023#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000024#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000026#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000027#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000028#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029using namespace llvm;
30
Nate Begeman21e463b2005-10-16 05:39:50 +000031PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032 : TargetLowering(TM) {
33
34 // Fold away setcc operations if possible.
35 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000036 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037
Chris Lattnerd145a612005-09-27 22:18:25 +000038 // Use _setjmp/_longjmp instead of setjmp/longjmp.
39 setUseUnderscoreSetJmpLongJmp(true);
40
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000042 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
43 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
44 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Evan Chengc5484282006-10-04 00:56:09 +000046 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
47 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
48 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
49
Evan Cheng8b2794a2006-10-13 21:14:26 +000050 // PowerPC does not have truncstore for i1.
51 setStoreXAction(MVT::i1, Promote);
52
Chris Lattnera54aa942006-01-29 06:26:08 +000053 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
54 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
55
Chris Lattner7c5a3d32005-08-16 17:14:42 +000056 // PowerPC has no intrinsics for these particular operations
57 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
58 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
59 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
60
Chris Lattner7c5a3d32005-08-16 17:14:42 +000061 // PowerPC has no SREM/UREM instructions
62 setOperationAction(ISD::SREM, MVT::i32, Expand);
63 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000064 setOperationAction(ISD::SREM, MVT::i64, Expand);
65 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000066
67 // We don't support sin/cos/sqrt/fmod
68 setOperationAction(ISD::FSIN , MVT::f64, Expand);
69 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000070 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000071 setOperationAction(ISD::FSIN , MVT::f32, Expand);
72 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000073 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074
75 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000076 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000077 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
78 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
79 }
80
Chris Lattner9601a862006-03-05 05:08:37 +000081 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
82 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
83
Nate Begemand88fc032006-01-14 03:14:10 +000084 // PowerPC does not have BSWAP, CTPOP or CTTZ
85 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
87 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +000088 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
89 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
90 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000091
Nate Begeman35ef9132006-01-11 21:21:00 +000092 // PowerPC does not have ROTR
93 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
94
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095 // PowerPC does not have Select
96 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +000097 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000098 setOperationAction(ISD::SELECT, MVT::f32, Expand);
99 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000100
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000101 // PowerPC wants to turn select_cc of FP into fsel when possible.
102 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
103 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000104
Nate Begeman750ac1b2006-02-01 07:19:44 +0000105 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000106 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000107
Nate Begeman81e80972006-03-17 01:40:33 +0000108 // PowerPC does not have BRCOND which requires SetCC
109 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110
Chris Lattnerf7605322005-08-31 21:09:52 +0000111 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
112 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000113
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000114 // PowerPC does not have [U|S]INT_TO_FP
115 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
116 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
117
Chris Lattner53e88452005-12-23 05:13:35 +0000118 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
119 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000120 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
121 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000122
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000123 // We cannot sextinreg(i1). Expand to shifts.
124 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
125
126
Jim Laskeyabf6d172006-01-05 01:25:28 +0000127 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000128 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000129 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000130 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000131 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000132 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000133
Nate Begeman28a6b022005-12-10 02:36:00 +0000134 // We want to legalize GlobalAddress and ConstantPool nodes into the
135 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000136 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000137 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000138 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000139 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
140 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
141 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
142
Nate Begemanee625572006-01-27 21:09:22 +0000143 // RET must be custom lowered, to meet ABI requirements
144 setOperationAction(ISD::RET , MVT::Other, Custom);
145
Nate Begemanacc398c2006-01-25 18:21:52 +0000146 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
147 setOperationAction(ISD::VASTART , MVT::Other, Custom);
148
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000149 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000150 setOperationAction(ISD::VAARG , MVT::Other, Expand);
151 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
152 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000153 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
154 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
155 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner56a752e2006-10-18 01:18:48 +0000156 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
157
Chris Lattner6d92cad2006-03-26 10:06:40 +0000158 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000159 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000160
Chris Lattnera7a58542006-06-16 17:34:12 +0000161 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000162 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000163 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
164 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000165
166 // FIXME: disable this lowered code. This generates 64-bit register values,
167 // and we don't model the fact that the top part is clobbered by calls. We
168 // need to flag these together so that the value isn't live across a call.
169 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
170
Nate Begemanae749a92005-10-25 23:48:36 +0000171 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
172 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
173 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000174 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000175 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000176 }
177
Chris Lattnera7a58542006-06-16 17:34:12 +0000178 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000179 // 64 bit PowerPC implementations can support i64 types directly
180 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000181 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
182 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000183 } else {
184 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000185 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
186 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
187 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000188 }
Evan Chengd30bf012006-03-01 01:11:20 +0000189
Nate Begeman425a9692005-11-29 08:17:20 +0000190 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000191 // First set operation action for all vector types to expand. Then we
192 // will selectively turn on ones that can be effectively codegen'd.
193 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
194 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000195 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000196 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
197 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000198
Chris Lattner7ff7e672006-04-04 17:25:31 +0000199 // We promote all shuffles to v16i8.
200 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000201 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
202
203 // We promote all non-typed operations to v4i32.
204 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
205 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
206 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
207 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
208 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
209 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
210 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
211 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
212 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
213 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
214 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
215 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000216
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000217 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000218 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
219 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
220 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
221 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
222 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000223 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000224 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
225 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
226 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000227
228 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000229 }
230
Chris Lattner7ff7e672006-04-04 17:25:31 +0000231 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
232 // with merges, splats, etc.
233 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
234
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000235 setOperationAction(ISD::AND , MVT::v4i32, Legal);
236 setOperationAction(ISD::OR , MVT::v4i32, Legal);
237 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
238 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
239 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
240 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
241
Nate Begeman425a9692005-11-29 08:17:20 +0000242 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000243 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000244 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
245 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000246
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000247 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000248 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000249 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000250 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000251
Chris Lattnerb2177b92006-03-19 06:55:52 +0000252 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
253 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000254
Chris Lattner541f91b2006-04-02 00:43:36 +0000255 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
256 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000257 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
258 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000259 }
260
Chris Lattnerc08f9022006-06-27 00:04:13 +0000261 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000262 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000263 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000264 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000265
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000266 // We have target-specific dag combine patterns for the following nodes:
267 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000268 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000269 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000270 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000271
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000272 computeRegisterProperties();
273}
274
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000275const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
276 switch (Opcode) {
277 default: return 0;
278 case PPCISD::FSEL: return "PPCISD::FSEL";
279 case PPCISD::FCFID: return "PPCISD::FCFID";
280 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
281 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000282 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000283 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
284 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000285 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000286 case PPCISD::Hi: return "PPCISD::Hi";
287 case PPCISD::Lo: return "PPCISD::Lo";
288 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
289 case PPCISD::SRL: return "PPCISD::SRL";
290 case PPCISD::SRA: return "PPCISD::SRA";
291 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000292 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
293 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000294 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000295 case PPCISD::MTCTR: return "PPCISD::MTCTR";
296 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000297 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000298 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000299 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000300 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000301 case PPCISD::LBRX: return "PPCISD::LBRX";
302 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000303 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000304 }
305}
306
Chris Lattner1a635d62006-04-14 06:01:58 +0000307//===----------------------------------------------------------------------===//
308// Node matching predicates, for use by the tblgen matching code.
309//===----------------------------------------------------------------------===//
310
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000311/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
312static bool isFloatingPointZero(SDOperand Op) {
313 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
314 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000315 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000316 // Maybe this has already been legalized into the constant pool?
317 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000318 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000319 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
320 }
321 return false;
322}
323
Chris Lattnerddb739e2006-04-06 17:23:16 +0000324/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
325/// true if Op is undef or if it matches the specified value.
326static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
327 return Op.getOpcode() == ISD::UNDEF ||
328 cast<ConstantSDNode>(Op)->getValue() == Val;
329}
330
331/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
332/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000333bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
334 if (!isUnary) {
335 for (unsigned i = 0; i != 16; ++i)
336 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
337 return false;
338 } else {
339 for (unsigned i = 0; i != 8; ++i)
340 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
341 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
342 return false;
343 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000344 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000345}
346
347/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
348/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000349bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
350 if (!isUnary) {
351 for (unsigned i = 0; i != 16; i += 2)
352 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
353 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
354 return false;
355 } else {
356 for (unsigned i = 0; i != 8; i += 2)
357 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
358 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
359 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
360 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
361 return false;
362 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000363 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000364}
365
Chris Lattnercaad1632006-04-06 22:02:42 +0000366/// isVMerge - Common function, used to match vmrg* shuffles.
367///
368static bool isVMerge(SDNode *N, unsigned UnitSize,
369 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000370 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
371 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
372 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
373 "Unsupported merge size!");
374
375 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
376 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
377 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000378 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000379 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000380 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000381 return false;
382 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000383 return true;
384}
385
386/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
387/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
388bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
389 if (!isUnary)
390 return isVMerge(N, UnitSize, 8, 24);
391 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000392}
393
394/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
395/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000396bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
397 if (!isUnary)
398 return isVMerge(N, UnitSize, 0, 16);
399 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000400}
401
402
Chris Lattnerd0608e12006-04-06 18:26:28 +0000403/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
404/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000405int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000406 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
407 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000408 // Find the first non-undef value in the shuffle mask.
409 unsigned i;
410 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
411 /*search*/;
412
413 if (i == 16) return -1; // all undef.
414
415 // Otherwise, check to see if the rest of the elements are consequtively
416 // numbered from this value.
417 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
418 if (ShiftAmt < i) return -1;
419 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000420
Chris Lattnerf24380e2006-04-06 22:28:36 +0000421 if (!isUnary) {
422 // Check the rest of the elements to see if they are consequtive.
423 for (++i; i != 16; ++i)
424 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
425 return -1;
426 } else {
427 // Check the rest of the elements to see if they are consequtive.
428 for (++i; i != 16; ++i)
429 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
430 return -1;
431 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000432
433 return ShiftAmt;
434}
Chris Lattneref819f82006-03-20 06:33:01 +0000435
436/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
437/// specifies a splat of a single element that is suitable for input to
438/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000439bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
440 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
441 N->getNumOperands() == 16 &&
442 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000443
Chris Lattner88a99ef2006-03-20 06:37:44 +0000444 // This is a splat operation if each element of the permute is the same, and
445 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000446 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000447 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000448 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
449 ElementBase = EltV->getValue();
450 else
451 return false; // FIXME: Handle UNDEF elements too!
452
453 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
454 return false;
455
456 // Check that they are consequtive.
457 for (unsigned i = 1; i != EltSize; ++i) {
458 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
459 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
460 return false;
461 }
462
Chris Lattner88a99ef2006-03-20 06:37:44 +0000463 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000464 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000465 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000466 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
467 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000468 for (unsigned j = 0; j != EltSize; ++j)
469 if (N->getOperand(i+j) != N->getOperand(j))
470 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000471 }
472
Chris Lattner7ff7e672006-04-04 17:25:31 +0000473 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000474}
475
476/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
477/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000478unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
479 assert(isSplatShuffleMask(N, EltSize));
480 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000481}
482
Chris Lattnere87192a2006-04-12 17:37:20 +0000483/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000484/// by using a vspltis[bhw] instruction of the specified element size, return
485/// the constant being splatted. The ByteSize field indicates the number of
486/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000487SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000488 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000489
490 // If ByteSize of the splat is bigger than the element size of the
491 // build_vector, then we have a case where we are checking for a splat where
492 // multiple elements of the buildvector are folded together into a single
493 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
494 unsigned EltSize = 16/N->getNumOperands();
495 if (EltSize < ByteSize) {
496 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
497 SDOperand UniquedVals[4];
498 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
499
500 // See if all of the elements in the buildvector agree across.
501 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
502 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
503 // If the element isn't a constant, bail fully out.
504 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
505
506
507 if (UniquedVals[i&(Multiple-1)].Val == 0)
508 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
509 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
510 return SDOperand(); // no match.
511 }
512
513 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
514 // either constant or undef values that are identical for each chunk. See
515 // if these chunks can form into a larger vspltis*.
516
517 // Check to see if all of the leading entries are either 0 or -1. If
518 // neither, then this won't fit into the immediate field.
519 bool LeadingZero = true;
520 bool LeadingOnes = true;
521 for (unsigned i = 0; i != Multiple-1; ++i) {
522 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
523
524 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
525 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
526 }
527 // Finally, check the least significant entry.
528 if (LeadingZero) {
529 if (UniquedVals[Multiple-1].Val == 0)
530 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
531 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
532 if (Val < 16)
533 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
534 }
535 if (LeadingOnes) {
536 if (UniquedVals[Multiple-1].Val == 0)
537 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
538 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
539 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
540 return DAG.getTargetConstant(Val, MVT::i32);
541 }
542
543 return SDOperand();
544 }
545
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000546 // Check to see if this buildvec has a single non-undef value in its elements.
547 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
548 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
549 if (OpVal.Val == 0)
550 OpVal = N->getOperand(i);
551 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000552 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000553 }
554
Chris Lattner140a58f2006-04-08 06:46:53 +0000555 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000556
Nate Begeman98e70cc2006-03-28 04:15:58 +0000557 unsigned ValSizeInBytes = 0;
558 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000559 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
560 Value = CN->getValue();
561 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
562 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
563 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
564 Value = FloatToBits(CN->getValue());
565 ValSizeInBytes = 4;
566 }
567
568 // If the splat value is larger than the element value, then we can never do
569 // this splat. The only case that we could fit the replicated bits into our
570 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000571 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000572
573 // If the element value is larger than the splat value, cut it in half and
574 // check to see if the two halves are equal. Continue doing this until we
575 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
576 while (ValSizeInBytes > ByteSize) {
577 ValSizeInBytes >>= 1;
578
579 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000580 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
581 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000582 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000583 }
584
585 // Properly sign extend the value.
586 int ShAmt = (4-ByteSize)*8;
587 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
588
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000589 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000590 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000591
Chris Lattner140a58f2006-04-08 06:46:53 +0000592 // Finally, if this value fits in a 5 bit sext field, return it
593 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
594 return DAG.getTargetConstant(MaskVal, MVT::i32);
595 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000596}
597
Chris Lattner1a635d62006-04-14 06:01:58 +0000598//===----------------------------------------------------------------------===//
599// LowerOperation implementation
600//===----------------------------------------------------------------------===//
601
602static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000603 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000604 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000605 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000606 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
607 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000608
609 const TargetMachine &TM = DAG.getTarget();
610
Chris Lattner059ca0f2006-06-16 21:01:35 +0000611 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
612 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
613
Chris Lattner1a635d62006-04-14 06:01:58 +0000614 // If this is a non-darwin platform, we don't support non-static relo models
615 // yet.
616 if (TM.getRelocationModel() == Reloc::Static ||
617 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
618 // Generate non-pic code that has direct accesses to the constant pool.
619 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000620 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000621 }
622
Chris Lattner35d86fe2006-07-26 21:12:04 +0000623 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000624 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000625 Hi = DAG.getNode(ISD::ADD, PtrVT,
626 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000627 }
628
Chris Lattner059ca0f2006-06-16 21:01:35 +0000629 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000630 return Lo;
631}
632
Nate Begeman37efe672006-04-22 18:53:45 +0000633static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000634 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000635 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000636 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
637 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000638
639 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000640
641 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
642 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
643
Nate Begeman37efe672006-04-22 18:53:45 +0000644 // If this is a non-darwin platform, we don't support non-static relo models
645 // yet.
646 if (TM.getRelocationModel() == Reloc::Static ||
647 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
648 // Generate non-pic code that has direct accesses to the constant pool.
649 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000650 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000651 }
652
Chris Lattner35d86fe2006-07-26 21:12:04 +0000653 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000654 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000655 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +0000656 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +0000657 }
658
Chris Lattner059ca0f2006-06-16 21:01:35 +0000659 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000660 return Lo;
661}
662
Chris Lattner1a635d62006-04-14 06:01:58 +0000663static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000664 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000665 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
666 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000667 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
668 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000669
670 const TargetMachine &TM = DAG.getTarget();
671
Chris Lattner059ca0f2006-06-16 21:01:35 +0000672 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
673 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
674
Chris Lattner1a635d62006-04-14 06:01:58 +0000675 // If this is a non-darwin platform, we don't support non-static relo models
676 // yet.
677 if (TM.getRelocationModel() == Reloc::Static ||
678 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
679 // Generate non-pic code that has direct accesses to globals.
680 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000681 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000682 }
683
Chris Lattner35d86fe2006-07-26 21:12:04 +0000684 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000685 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000686 Hi = DAG.getNode(ISD::ADD, PtrVT,
687 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000688 }
689
Chris Lattner059ca0f2006-06-16 21:01:35 +0000690 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000691
692 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
693 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
694 return Lo;
695
696 // If the global is weak or external, we have to go through the lazy
697 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +0000698 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +0000699}
700
701static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
702 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
703
704 // If we're comparing for equality to zero, expose the fact that this is
705 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
706 // fold the new nodes.
707 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
708 if (C->isNullValue() && CC == ISD::SETEQ) {
709 MVT::ValueType VT = Op.getOperand(0).getValueType();
710 SDOperand Zext = Op.getOperand(0);
711 if (VT < MVT::i32) {
712 VT = MVT::i32;
713 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
714 }
715 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
716 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
717 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
718 DAG.getConstant(Log2b, MVT::i32));
719 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
720 }
721 // Leave comparisons against 0 and -1 alone for now, since they're usually
722 // optimized. FIXME: revisit this when we can custom lower all setcc
723 // optimizations.
724 if (C->isAllOnesValue() || C->isNullValue())
725 return SDOperand();
726 }
727
728 // If we have an integer seteq/setne, turn it into a compare against zero
729 // by subtracting the rhs from the lhs, which is faster than setting a
730 // condition register, reading it back out, and masking the correct bit.
731 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
732 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
733 MVT::ValueType VT = Op.getValueType();
734 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
735 Op.getOperand(1));
736 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
737 }
738 return SDOperand();
739}
740
741static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
742 unsigned VarArgsFrameIndex) {
743 // vastart just stores the address of the VarArgsFrameIndex slot into the
744 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +0000745 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
746 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000747 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
748 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
749 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +0000750}
751
Chris Lattnerc91a4752006-06-26 22:48:35 +0000752static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
753 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000754 // TODO: add description of PPC stack frame format, or at least some docs.
755 //
756 MachineFunction &MF = DAG.getMachineFunction();
757 MachineFrameInfo *MFI = MF.getFrameInfo();
758 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +0000759 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000760 SDOperand Root = Op.getOperand(0);
761
762 unsigned ArgOffset = 24;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000763 const unsigned Num_GPR_Regs = 8;
764 const unsigned Num_FPR_Regs = 13;
765 const unsigned Num_VR_Regs = 12;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000766 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000767
768 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000769 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
770 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
771 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000772 static const unsigned GPR_64[] = { // 64-bit registers.
773 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
774 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
775 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000776 static const unsigned FPR[] = {
777 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
778 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
779 };
780 static const unsigned VR[] = {
781 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
782 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
783 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000784
785 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
786 bool isPPC64 = PtrVT == MVT::i64;
787 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000788
789 // Add DAG nodes to load the arguments or copy them out of registers. On
790 // entry to a function on PPC, the arguments start at offset 24, although the
791 // first ones are often in registers.
792 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
793 SDOperand ArgVal;
794 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000795 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
796 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
797
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000798 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000799 switch (ObjectVT) {
800 default: assert(0 && "Unhandled argument type!");
801 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000802 // All int arguments reserve stack space.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000803 ArgOffset += isPPC64 ? 8 : 4;
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000804
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000805 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000806 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
807 MF.addLiveIn(GPR[GPR_idx], VReg);
808 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000809 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000810 } else {
811 needsLoad = true;
812 }
813 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000814 case MVT::i64: // PPC64
815 // All int arguments reserve stack space.
816 ArgOffset += 8;
817
818 if (GPR_idx != Num_GPR_Regs) {
819 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
820 MF.addLiveIn(GPR[GPR_idx], VReg);
821 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
822 ++GPR_idx;
823 } else {
824 needsLoad = true;
825 }
826 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000827 case MVT::f32:
828 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000829 // All FP arguments reserve stack space.
830 ArgOffset += ObjSize;
831
832 // Every 4 bytes of argument space consumes one of the GPRs available for
833 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000834 if (GPR_idx != Num_GPR_Regs) {
835 ++GPR_idx;
836 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs)
837 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000838 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000839 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000840 unsigned VReg;
841 if (ObjectVT == MVT::f32)
842 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
843 else
844 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
845 MF.addLiveIn(FPR[FPR_idx], VReg);
846 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000847 ++FPR_idx;
848 } else {
849 needsLoad = true;
850 }
851 break;
852 case MVT::v4f32:
853 case MVT::v4i32:
854 case MVT::v8i16:
855 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +0000856 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000857 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000858 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
859 MF.addLiveIn(VR[VR_idx], VReg);
860 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000861 ++VR_idx;
862 } else {
863 // This should be simple, but requires getting 16-byte aligned stack
864 // values.
865 assert(0 && "Loading VR argument not implemented yet!");
866 needsLoad = true;
867 }
868 break;
869 }
870
871 // We need to load the argument to a virtual register if we determined above
872 // that we ran out of physical registers of the appropriate type
873 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +0000874 // If the argument is actually used, emit a load from the right stack
875 // slot.
876 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
877 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Chris Lattnerc91a4752006-06-26 22:48:35 +0000878 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +0000879 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +0000880 } else {
881 // Don't emit a dead load.
882 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
883 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000884 }
885
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000886 ArgValues.push_back(ArgVal);
887 }
888
889 // If the function takes variable number of arguments, make a frame index for
890 // the start of the first vararg value... for expansion of llvm.va_start.
891 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
892 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +0000893 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
894 ArgOffset);
895 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000896 // If this function is vararg, store any remaining integer argument regs
897 // to their spots on the stack so that they may be loaded by deferencing the
898 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +0000899 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +0000900 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000901 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
902 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +0000903 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000904 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000905 MemOps.push_back(Store);
906 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +0000907 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
908 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000909 }
910 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000911 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000912 }
913
914 ArgValues.push_back(Root);
915
916 // Return the new list of results.
917 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
918 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +0000919 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +0000920}
921
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000922/// isCallCompatibleAddress - Return the immediate to use if the specified
923/// 32-bit value is representable in the immediate field of a BxA instruction.
924static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
925 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
926 if (!C) return 0;
927
928 int Addr = C->getValue();
929 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
930 (Addr << 6 >> 6) != Addr)
931 return 0; // Top 6 bits have to be sext of immediate.
932
933 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
934}
935
936
Chris Lattnerabde4602006-05-16 22:56:08 +0000937static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
938 SDOperand Chain = Op.getOperand(0);
939 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
940 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
941 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
942 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +0000943 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
944
Chris Lattnerc91a4752006-06-26 22:48:35 +0000945 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
946 bool isPPC64 = PtrVT == MVT::i64;
947 unsigned PtrByteSize = isPPC64 ? 8 : 4;
948
949
Chris Lattnerabde4602006-05-16 22:56:08 +0000950 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
951 // SelectExpr to use to put the arguments in the appropriate registers.
952 std::vector<SDOperand> args_to_use;
953
954 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +0000955 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000956 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattnerc91a4752006-06-26 22:48:35 +0000957 unsigned NumBytes = 6*PtrByteSize;
Chris Lattnerabde4602006-05-16 22:56:08 +0000958
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000959 // Add up all the space actually used.
Evan Cheng4360bdc2006-05-25 00:57:32 +0000960 for (unsigned i = 0; i != NumOps; ++i)
961 NumBytes += MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Chris Lattnerc04ba7a2006-05-16 23:54:25 +0000962
Chris Lattner7b053502006-05-30 21:21:04 +0000963 // The prolog code of the callee may store up to 8 GPR argument registers to
964 // the stack, allowing va_start to index over them in memory if its varargs.
965 // Because we cannot tell if this is needed on the caller side, we have to
966 // conservatively assume that it is needed. As such, make sure we have at
967 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000968 if (NumBytes < 6*PtrByteSize+8*PtrByteSize)
969 NumBytes = 6*PtrByteSize+8*PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000970
971 // Adjust the stack pointer for the new arguments...
972 // These operations are automatically eliminated by the prolog/epilog pass
973 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +0000974 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000975
976 // Set up a copy of the stack pointer for use loading and storing any
977 // arguments that may not fit in the registers available for argument
978 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000979 SDOperand StackPtr;
980 if (isPPC64)
981 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
982 else
983 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +0000984
985 // Figure out which arguments are going to go in registers, and which in
986 // memory. Also, if this is a vararg function, floating point operations
987 // must be stored to our stack, and loaded into integer regs as well, if
988 // any integer regs are available for argument passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +0000989 unsigned ArgOffset = 6*PtrByteSize;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000990 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Chris Lattnerc91a4752006-06-26 22:48:35 +0000991 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +0000992 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
993 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
994 };
Chris Lattnerc91a4752006-06-26 22:48:35 +0000995 static const unsigned GPR_64[] = { // 64-bit registers.
996 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
997 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
998 };
Chris Lattner9a2a4972006-05-17 06:01:33 +0000999 static const unsigned FPR[] = {
1000 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1001 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1002 };
1003 static const unsigned VR[] = {
1004 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1005 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1006 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001007 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001008 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
1009 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1010
Chris Lattnerc91a4752006-06-26 22:48:35 +00001011 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1012
Chris Lattner9a2a4972006-05-17 06:01:33 +00001013 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001014 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001015 for (unsigned i = 0; i != NumOps; ++i) {
1016 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001017
1018 // PtrOff will be used to store the current argument to the stack if a
1019 // register cannot be found for it.
1020 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001021 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1022
1023 // On PPC64, promote integers to 64-bit values.
1024 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1025 unsigned ExtOp = ISD::ZERO_EXTEND;
1026 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1027 ExtOp = ISD::SIGN_EXTEND;
1028 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1029 }
1030
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001031 switch (Arg.getValueType()) {
1032 default: assert(0 && "Unexpected ValueType for argument!");
1033 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001034 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001035 if (GPR_idx != NumGPRs) {
1036 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001037 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001038 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001039 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001040 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001041 break;
1042 case MVT::f32:
1043 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001044 if (FPR_idx != NumFPRs) {
1045 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1046
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001047 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001048 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001049 MemOpChains.push_back(Store);
1050
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001051 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001052 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001053 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001054 MemOpChains.push_back(Load.getValue(1));
1055 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001056 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001057 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001058 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001059 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001060 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001061 MemOpChains.push_back(Load.getValue(1));
1062 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001063 }
1064 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001065 // If we have any FPRs remaining, we may also have GPRs remaining.
1066 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1067 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001068 if (GPR_idx != NumGPRs)
1069 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001070 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001071 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001072 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001073 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001074 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerabde4602006-05-16 22:56:08 +00001075 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001076 if (isPPC64)
1077 ArgOffset += 8;
1078 else
1079 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001080 break;
1081 case MVT::v4f32:
1082 case MVT::v4i32:
1083 case MVT::v8i16:
1084 case MVT::v16i8:
1085 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001086 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001087 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001088 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001089 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001090 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001091 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001092 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001093 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1094 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001095
Chris Lattner9a2a4972006-05-17 06:01:33 +00001096 // Build a sequence of copy-to-reg nodes chained together with token chain
1097 // and flag operands which copy the outgoing args into the appropriate regs.
1098 SDOperand InFlag;
1099 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1100 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1101 InFlag);
1102 InFlag = Chain.getValue(1);
1103 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001104
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001105 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001106 NodeTys.push_back(MVT::Other); // Returns a chain
1107 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1108
Chris Lattner79e490a2006-08-11 17:18:05 +00001109 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001110 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001111
1112 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1113 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1114 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001115 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001116 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001117 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1118 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1119 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1120 // If this is an absolute destination address, use the munged value.
1121 Callee = SDOperand(Dest, 0);
1122 else {
1123 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1124 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001125 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1126 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001127 InFlag = Chain.getValue(1);
1128
1129 // Copy the callee address into R12 on darwin.
1130 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1131 InFlag = Chain.getValue(1);
1132
1133 NodeTys.clear();
1134 NodeTys.push_back(MVT::Other);
1135 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001136 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001137 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001138 Callee.Val = 0;
1139 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001140
Chris Lattner4a45abf2006-06-10 01:14:28 +00001141 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001142 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001143 Ops.push_back(Chain);
1144 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001145 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001146
Chris Lattner4a45abf2006-06-10 01:14:28 +00001147 // Add argument registers to the end of the list so that they are known live
1148 // into the call.
1149 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1150 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1151 RegsToPass[i].second.getValueType()));
1152
1153 if (InFlag.Val)
1154 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001155 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001156 InFlag = Chain.getValue(1);
1157
Chris Lattner79e490a2006-08-11 17:18:05 +00001158 SDOperand ResultVals[3];
1159 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001160 NodeTys.clear();
1161
1162 // If the call has results, copy the values out of the ret val registers.
1163 switch (Op.Val->getValueType(0)) {
1164 default: assert(0 && "Unexpected ret value!");
1165 case MVT::Other: break;
1166 case MVT::i32:
1167 if (Op.Val->getValueType(1) == MVT::i32) {
1168 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001169 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001170 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1171 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001172 ResultVals[1] = Chain.getValue(0);
1173 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001174 NodeTys.push_back(MVT::i32);
1175 } else {
1176 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001177 ResultVals[0] = Chain.getValue(0);
1178 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001179 }
1180 NodeTys.push_back(MVT::i32);
1181 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001182 case MVT::i64:
1183 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001184 ResultVals[0] = Chain.getValue(0);
1185 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001186 NodeTys.push_back(MVT::i64);
1187 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001188 case MVT::f32:
1189 case MVT::f64:
1190 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1191 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001192 ResultVals[0] = Chain.getValue(0);
1193 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001194 NodeTys.push_back(Op.Val->getValueType(0));
1195 break;
1196 case MVT::v4f32:
1197 case MVT::v4i32:
1198 case MVT::v8i16:
1199 case MVT::v16i8:
1200 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1201 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001202 ResultVals[0] = Chain.getValue(0);
1203 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001204 NodeTys.push_back(Op.Val->getValueType(0));
1205 break;
1206 }
1207
Chris Lattnerabde4602006-05-16 22:56:08 +00001208 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001209 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001210 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001211
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001212 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001213 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001214 return Chain;
1215
1216 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001217 ResultVals[NumResults++] = Chain;
1218 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1219 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001220 return Res.getValue(Op.ResNo);
1221}
1222
Chris Lattner1a635d62006-04-14 06:01:58 +00001223static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1224 SDOperand Copy;
1225 switch(Op.getNumOperands()) {
1226 default:
1227 assert(0 && "Do not know how to return this many arguments!");
1228 abort();
1229 case 1:
1230 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001231 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001232 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1233 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001234 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001235 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001236 } else if (ArgVT == MVT::i64) {
1237 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001238 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001239 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001240 } else {
1241 assert(MVT::isFloatingPoint(ArgVT));
1242 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001243 }
1244
1245 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1246 SDOperand());
1247
1248 // If we haven't noted the R3/F1 are live out, do so now.
1249 if (DAG.getMachineFunction().liveout_empty())
1250 DAG.getMachineFunction().addLiveOut(ArgReg);
1251 break;
1252 }
Evan Cheng6848be12006-05-26 23:10:12 +00001253 case 5:
1254 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001255 SDOperand());
1256 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1257 // If we haven't noted the R3+R4 are live out, do so now.
1258 if (DAG.getMachineFunction().liveout_empty()) {
1259 DAG.getMachineFunction().addLiveOut(PPC::R3);
1260 DAG.getMachineFunction().addLiveOut(PPC::R4);
1261 }
1262 break;
1263 }
1264 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1265}
1266
1267/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1268/// possible.
1269static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1270 // Not FP? Not a fsel.
1271 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1272 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1273 return SDOperand();
1274
1275 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1276
1277 // Cannot handle SETEQ/SETNE.
1278 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1279
1280 MVT::ValueType ResVT = Op.getValueType();
1281 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1282 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1283 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1284
1285 // If the RHS of the comparison is a 0.0, we don't need to do the
1286 // subtraction at all.
1287 if (isFloatingPointZero(RHS))
1288 switch (CC) {
1289 default: break; // SETUO etc aren't handled by fsel.
1290 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001291 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001292 case ISD::SETLT:
1293 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1294 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001295 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001296 case ISD::SETGE:
1297 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1298 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1299 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1300 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001301 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001302 case ISD::SETGT:
1303 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1304 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001305 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001306 case ISD::SETLE:
1307 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1308 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1309 return DAG.getNode(PPCISD::FSEL, ResVT,
1310 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1311 }
1312
1313 SDOperand Cmp;
1314 switch (CC) {
1315 default: break; // SETUO etc aren't handled by fsel.
1316 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001317 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001318 case ISD::SETLT:
1319 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1320 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1321 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1322 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1323 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001324 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001325 case ISD::SETGE:
1326 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1327 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1328 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1329 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1330 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001331 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001332 case ISD::SETGT:
1333 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1334 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1335 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1336 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1337 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001338 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001339 case ISD::SETLE:
1340 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1341 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1342 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1343 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1344 }
1345 return SDOperand();
1346}
1347
1348static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1349 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1350 SDOperand Src = Op.getOperand(0);
1351 if (Src.getValueType() == MVT::f32)
1352 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1353
1354 SDOperand Tmp;
1355 switch (Op.getValueType()) {
1356 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1357 case MVT::i32:
1358 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1359 break;
1360 case MVT::i64:
1361 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1362 break;
1363 }
1364
1365 // Convert the FP value to an int value through memory.
1366 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1367 if (Op.getValueType() == MVT::i32)
1368 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1369 return Bits;
1370}
1371
1372static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1373 if (Op.getOperand(0).getValueType() == MVT::i64) {
1374 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1375 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1376 if (Op.getValueType() == MVT::f32)
1377 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1378 return FP;
1379 }
1380
1381 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1382 "Unhandled SINT_TO_FP type in custom expander!");
1383 // Since we only generate this in 64-bit mode, we can take advantage of
1384 // 64-bit registers. In particular, sign extend the input value into the
1385 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1386 // then lfd it and fcfid it.
1387 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1388 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001389 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1390 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001391
1392 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1393 Op.getOperand(0));
1394
1395 // STD the extended value into the stack slot.
1396 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1397 DAG.getEntryNode(), Ext64, FIdx,
1398 DAG.getSrcValue(NULL));
1399 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001400 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001401
1402 // FCFID it and return it.
1403 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1404 if (Op.getValueType() == MVT::f32)
1405 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1406 return FP;
1407}
1408
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001409static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1410 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001411 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001412
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001413 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001414 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001415 SDOperand Lo = Op.getOperand(0);
1416 SDOperand Hi = Op.getOperand(1);
1417 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001418
1419 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1420 DAG.getConstant(32, MVT::i32), Amt);
1421 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1422 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1423 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1424 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1425 DAG.getConstant(-32U, MVT::i32));
1426 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1427 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1428 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001429 SDOperand OutOps[] = { OutLo, OutHi };
1430 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1431 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001432}
1433
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001434static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1435 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1436 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001437
1438 // Otherwise, expand into a bunch of logical ops. Note that these ops
1439 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001440 SDOperand Lo = Op.getOperand(0);
1441 SDOperand Hi = Op.getOperand(1);
1442 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001443
1444 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1445 DAG.getConstant(32, MVT::i32), Amt);
1446 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1447 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1448 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1449 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1450 DAG.getConstant(-32U, MVT::i32));
1451 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1452 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1453 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001454 SDOperand OutOps[] = { OutLo, OutHi };
1455 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1456 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001457}
1458
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001459static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1460 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001461 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001462
1463 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001464 SDOperand Lo = Op.getOperand(0);
1465 SDOperand Hi = Op.getOperand(1);
1466 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001467
1468 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1469 DAG.getConstant(32, MVT::i32), Amt);
1470 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1471 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1472 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1473 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1474 DAG.getConstant(-32U, MVT::i32));
1475 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1476 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1477 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1478 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001479 SDOperand OutOps[] = { OutLo, OutHi };
1480 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1481 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001482}
1483
1484//===----------------------------------------------------------------------===//
1485// Vector related lowering.
1486//
1487
Chris Lattnerac225ca2006-04-12 19:07:14 +00001488// If this is a vector of constants or undefs, get the bits. A bit in
1489// UndefBits is set if the corresponding element of the vector is an
1490// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1491// zero. Return true if this is not an array of constants, false if it is.
1492//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001493static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1494 uint64_t UndefBits[2]) {
1495 // Start with zero'd results.
1496 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1497
1498 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1499 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1500 SDOperand OpVal = BV->getOperand(i);
1501
1502 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001503 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001504
1505 uint64_t EltBits = 0;
1506 if (OpVal.getOpcode() == ISD::UNDEF) {
1507 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1508 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1509 continue;
1510 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1511 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1512 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1513 assert(CN->getValueType(0) == MVT::f32 &&
1514 "Only one legal FP vector type!");
1515 EltBits = FloatToBits(CN->getValue());
1516 } else {
1517 // Nonconstant element.
1518 return true;
1519 }
1520
1521 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1522 }
1523
1524 //printf("%llx %llx %llx %llx\n",
1525 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1526 return false;
1527}
Chris Lattneref819f82006-03-20 06:33:01 +00001528
Chris Lattnerb17f1672006-04-16 01:01:29 +00001529// If this is a splat (repetition) of a value across the whole vector, return
1530// the smallest size that splats it. For example, "0x01010101010101..." is a
1531// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1532// SplatSize = 1 byte.
1533static bool isConstantSplat(const uint64_t Bits128[2],
1534 const uint64_t Undef128[2],
1535 unsigned &SplatBits, unsigned &SplatUndef,
1536 unsigned &SplatSize) {
1537
1538 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1539 // the same as the lower 64-bits, ignoring undefs.
1540 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1541 return false; // Can't be a splat if two pieces don't match.
1542
1543 uint64_t Bits64 = Bits128[0] | Bits128[1];
1544 uint64_t Undef64 = Undef128[0] & Undef128[1];
1545
1546 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1547 // undefs.
1548 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1549 return false; // Can't be a splat if two pieces don't match.
1550
1551 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1552 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1553
1554 // If the top 16-bits are different than the lower 16-bits, ignoring
1555 // undefs, we have an i32 splat.
1556 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1557 SplatBits = Bits32;
1558 SplatUndef = Undef32;
1559 SplatSize = 4;
1560 return true;
1561 }
1562
1563 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1564 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1565
1566 // If the top 8-bits are different than the lower 8-bits, ignoring
1567 // undefs, we have an i16 splat.
1568 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1569 SplatBits = Bits16;
1570 SplatUndef = Undef16;
1571 SplatSize = 2;
1572 return true;
1573 }
1574
1575 // Otherwise, we have an 8-bit splat.
1576 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1577 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1578 SplatSize = 1;
1579 return true;
1580}
1581
Chris Lattner4a998b92006-04-17 06:00:21 +00001582/// BuildSplatI - Build a canonical splati of Val with an element size of
1583/// SplatSize. Cast the result to VT.
1584static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1585 SelectionDAG &DAG) {
1586 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner6876e662006-04-17 06:58:41 +00001587
1588 // Force vspltis[hw] -1 to vspltisb -1.
1589 if (Val == -1) SplatSize = 1;
1590
Chris Lattner4a998b92006-04-17 06:00:21 +00001591 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1592 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1593 };
1594 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
1595
1596 // Build a canonical splat for this value.
1597 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00001598 SmallVector<SDOperand, 8> Ops;
1599 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
1600 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
1601 &Ops[0], Ops.size());
Chris Lattner4a998b92006-04-17 06:00:21 +00001602 return DAG.getNode(ISD::BIT_CONVERT, VT, Res);
1603}
1604
Chris Lattnere7c768e2006-04-18 03:24:30 +00001605/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00001606/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001607static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
1608 SelectionDAG &DAG,
1609 MVT::ValueType DestVT = MVT::Other) {
1610 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
1611 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00001612 DAG.getConstant(IID, MVT::i32), LHS, RHS);
1613}
1614
Chris Lattnere7c768e2006-04-18 03:24:30 +00001615/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
1616/// specified intrinsic ID.
1617static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
1618 SDOperand Op2, SelectionDAG &DAG,
1619 MVT::ValueType DestVT = MVT::Other) {
1620 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
1621 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
1622 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
1623}
1624
1625
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001626/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
1627/// amount. The result has the specified value type.
1628static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
1629 MVT::ValueType VT, SelectionDAG &DAG) {
1630 // Force LHS/RHS to be the right type.
1631 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
1632 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
1633
Chris Lattnere2199452006-08-11 17:38:39 +00001634 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001635 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00001636 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001637 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00001638 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001639 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
1640}
1641
Chris Lattnerf1b47082006-04-14 05:19:18 +00001642// If this is a case we can't handle, return null and let the default
1643// expansion code take care of it. If we CAN select this case, and if it
1644// selects to a single instruction, return Op. Otherwise, if we can codegen
1645// this case more efficiently than a constant pool load, lower it to the
1646// sequence of ops that should be used.
1647static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
1648 // If this is a vector of constants or undefs, get the bits. A bit in
1649 // UndefBits is set if the corresponding element of the vector is an
1650 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1651 // zero.
1652 uint64_t VectorBits[2];
1653 uint64_t UndefBits[2];
1654 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
1655 return SDOperand(); // Not a constant vector.
1656
Chris Lattnerb17f1672006-04-16 01:01:29 +00001657 // If this is a splat (repetition) of a value across the whole vector, return
1658 // the smallest size that splats it. For example, "0x01010101010101..." is a
1659 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1660 // SplatSize = 1 byte.
1661 unsigned SplatBits, SplatUndef, SplatSize;
1662 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
1663 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
1664
1665 // First, handle single instruction cases.
1666
1667 // All zeros?
1668 if (SplatBits == 0) {
1669 // Canonicalize all zero vectors to be v4i32.
1670 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
1671 SDOperand Z = DAG.getConstant(0, MVT::i32);
1672 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
1673 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
1674 }
1675 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001676 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001677
1678 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
1679 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00001680 if (SextVal >= -16 && SextVal <= 15)
1681 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00001682
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001683
1684 // Two instruction sequences.
1685
Chris Lattner4a998b92006-04-17 06:00:21 +00001686 // If this value is in the range [-32,30] and is even, use:
1687 // tmp = VSPLTI[bhw], result = add tmp, tmp
1688 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
1689 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
1690 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
1691 }
Chris Lattner6876e662006-04-17 06:58:41 +00001692
1693 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
1694 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
1695 // for fneg/fabs.
1696 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
1697 // Make -1 and vspltisw -1:
1698 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
1699
1700 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00001701 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
1702 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001703
1704 // xor by OnesV to invert it.
1705 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
1706 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
1707 }
1708
1709 // Check to see if this is a wide variety of vsplti*, binop self cases.
1710 unsigned SplatBitSize = SplatSize*8;
1711 static const char SplatCsts[] = {
1712 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001713 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00001714 };
1715 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
1716 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
1717 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
1718 int i = SplatCsts[idx];
1719
1720 // Figure out what shift amount will be used by altivec if shifted by i in
1721 // this splat size.
1722 unsigned TypeShiftAmt = i & (SplatBitSize-1);
1723
1724 // vsplti + shl self.
1725 if (SextVal == (i << (int)TypeShiftAmt)) {
1726 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1727 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1728 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
1729 Intrinsic::ppc_altivec_vslw
1730 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001731 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001732 }
1733
1734 // vsplti + srl self.
1735 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1736 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1737 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1738 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
1739 Intrinsic::ppc_altivec_vsrw
1740 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001741 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001742 }
1743
1744 // vsplti + sra self.
1745 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
1746 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1747 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1748 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
1749 Intrinsic::ppc_altivec_vsraw
1750 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001751 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00001752 }
1753
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001754 // vsplti + rol self.
1755 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
1756 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
1757 Op = BuildSplatI(i, SplatSize, Op.getValueType(), DAG);
1758 static const unsigned IIDs[] = { // Intrinsic to use for each size.
1759 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
1760 Intrinsic::ppc_altivec_vrlw
1761 };
Chris Lattnere7c768e2006-04-18 03:24:30 +00001762 return BuildIntrinsicOp(IIDs[SplatSize-1], Op, Op, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001763 }
1764
1765 // t = vsplti c, result = vsldoi t, t, 1
1766 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
1767 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1768 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
1769 }
1770 // t = vsplti c, result = vsldoi t, t, 2
1771 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
1772 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1773 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
1774 }
1775 // t = vsplti c, result = vsldoi t, t, 3
1776 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
1777 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
1778 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
1779 }
Chris Lattner6876e662006-04-17 06:58:41 +00001780 }
1781
Chris Lattner6876e662006-04-17 06:58:41 +00001782 // Three instruction sequences.
1783
Chris Lattnerdbce85d2006-04-17 18:09:22 +00001784 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
1785 if (SextVal >= 0 && SextVal <= 31) {
1786 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, Op.getValueType(),DAG);
1787 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
1788 return DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
1789 }
1790 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
1791 if (SextVal >= -31 && SextVal <= 0) {
1792 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, Op.getValueType(),DAG);
1793 SDOperand RHS = BuildSplatI(-16, SplatSize, Op.getValueType(), DAG);
Chris Lattnerc4083822006-04-17 06:07:44 +00001794 return DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00001795 }
1796 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00001797
Chris Lattnerf1b47082006-04-14 05:19:18 +00001798 return SDOperand();
1799}
1800
Chris Lattner59138102006-04-17 05:28:54 +00001801/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
1802/// the specified operations to build the shuffle.
1803static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
1804 SDOperand RHS, SelectionDAG &DAG) {
1805 unsigned OpNum = (PFEntry >> 26) & 0x0F;
1806 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
1807 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
1808
1809 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00001810 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00001811 OP_VMRGHW,
1812 OP_VMRGLW,
1813 OP_VSPLTISW0,
1814 OP_VSPLTISW1,
1815 OP_VSPLTISW2,
1816 OP_VSPLTISW3,
1817 OP_VSLDOI4,
1818 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00001819 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00001820 };
1821
1822 if (OpNum == OP_COPY) {
1823 if (LHSID == (1*9+2)*9+3) return LHS;
1824 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
1825 return RHS;
1826 }
1827
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001828 SDOperand OpLHS, OpRHS;
1829 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
1830 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
1831
Chris Lattner59138102006-04-17 05:28:54 +00001832 unsigned ShufIdxs[16];
1833 switch (OpNum) {
1834 default: assert(0 && "Unknown i32 permute!");
1835 case OP_VMRGHW:
1836 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
1837 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
1838 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
1839 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
1840 break;
1841 case OP_VMRGLW:
1842 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
1843 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
1844 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
1845 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
1846 break;
1847 case OP_VSPLTISW0:
1848 for (unsigned i = 0; i != 16; ++i)
1849 ShufIdxs[i] = (i&3)+0;
1850 break;
1851 case OP_VSPLTISW1:
1852 for (unsigned i = 0; i != 16; ++i)
1853 ShufIdxs[i] = (i&3)+4;
1854 break;
1855 case OP_VSPLTISW2:
1856 for (unsigned i = 0; i != 16; ++i)
1857 ShufIdxs[i] = (i&3)+8;
1858 break;
1859 case OP_VSPLTISW3:
1860 for (unsigned i = 0; i != 16; ++i)
1861 ShufIdxs[i] = (i&3)+12;
1862 break;
1863 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001864 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001865 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001866 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001867 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00001868 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00001869 }
Chris Lattnere2199452006-08-11 17:38:39 +00001870 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00001871 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00001872 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00001873
1874 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00001875 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00001876}
1877
Chris Lattnerf1b47082006-04-14 05:19:18 +00001878/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
1879/// is a shuffle we can handle in a single instruction, return it. Otherwise,
1880/// return the code it can be lowered into. Worst case, it can always be
1881/// lowered into a vperm.
1882static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
1883 SDOperand V1 = Op.getOperand(0);
1884 SDOperand V2 = Op.getOperand(1);
1885 SDOperand PermMask = Op.getOperand(2);
1886
1887 // Cases that are handled by instructions that take permute immediates
1888 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
1889 // selected by the instruction selector.
1890 if (V2.getOpcode() == ISD::UNDEF) {
1891 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
1892 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
1893 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
1894 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
1895 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
1896 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
1897 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
1898 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
1899 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
1900 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
1901 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
1902 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
1903 return Op;
1904 }
1905 }
1906
1907 // Altivec has a variety of "shuffle immediates" that take two vector inputs
1908 // and produce a fixed permutation. If any of these match, do not lower to
1909 // VPERM.
1910 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
1911 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
1912 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
1913 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
1914 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
1915 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
1916 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
1917 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
1918 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
1919 return Op;
1920
Chris Lattner59138102006-04-17 05:28:54 +00001921 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
1922 // perfect shuffle table to emit an optimal matching sequence.
1923 unsigned PFIndexes[4];
1924 bool isFourElementShuffle = true;
1925 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
1926 unsigned EltNo = 8; // Start out undef.
1927 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
1928 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
1929 continue; // Undef, ignore it.
1930
1931 unsigned ByteSource =
1932 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
1933 if ((ByteSource & 3) != j) {
1934 isFourElementShuffle = false;
1935 break;
1936 }
1937
1938 if (EltNo == 8) {
1939 EltNo = ByteSource/4;
1940 } else if (EltNo != ByteSource/4) {
1941 isFourElementShuffle = false;
1942 break;
1943 }
1944 }
1945 PFIndexes[i] = EltNo;
1946 }
1947
1948 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
1949 // perfect shuffle vector to determine if it is cost effective to do this as
1950 // discrete instructions, or whether we should use a vperm.
1951 if (isFourElementShuffle) {
1952 // Compute the index in the perfect shuffle table.
1953 unsigned PFTableIndex =
1954 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
1955
1956 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
1957 unsigned Cost = (PFEntry >> 30);
1958
1959 // Determining when to avoid vperm is tricky. Many things affect the cost
1960 // of vperm, particularly how many times the perm mask needs to be computed.
1961 // For example, if the perm mask can be hoisted out of a loop or is already
1962 // used (perhaps because there are multiple permutes with the same shuffle
1963 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
1964 // the loop requires an extra register.
1965 //
1966 // As a compromise, we only emit discrete instructions if the shuffle can be
1967 // generated in 3 or fewer operations. When we have loop information
1968 // available, if this block is within a loop, we should avoid using vperm
1969 // for 3-operation perms and use a constant pool load instead.
1970 if (Cost < 3)
1971 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
1972 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00001973
1974 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
1975 // vector that will get spilled to the constant pool.
1976 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
1977
1978 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
1979 // that it is in input element units, not in bytes. Convert now.
1980 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
1981 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
1982
Chris Lattnere2199452006-08-11 17:38:39 +00001983 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00001984 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00001985 unsigned SrcElt;
1986 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
1987 SrcElt = 0;
1988 else
1989 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00001990
1991 for (unsigned j = 0; j != BytesPerElement; ++j)
1992 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
1993 MVT::i8));
1994 }
1995
Chris Lattnere2199452006-08-11 17:38:39 +00001996 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
1997 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00001998 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
1999}
2000
Chris Lattner90564f22006-04-18 17:59:36 +00002001/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2002/// altivec comparison. If it is, return true and fill in Opc/isDot with
2003/// information about the intrinsic.
2004static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2005 bool &isDot) {
2006 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2007 CompareOpc = -1;
2008 isDot = false;
2009 switch (IntrinsicID) {
2010 default: return false;
2011 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002012 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2013 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2014 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2015 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2016 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2017 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2018 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2019 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2020 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2021 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2022 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2023 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2024 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2025
2026 // Normal Comparisons.
2027 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2028 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2029 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2030 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2031 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2032 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2033 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2034 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2035 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2036 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2037 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2038 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2039 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2040 }
Chris Lattner90564f22006-04-18 17:59:36 +00002041 return true;
2042}
2043
2044/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2045/// lower, do it, otherwise return null.
2046static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2047 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2048 // opcode number of the comparison.
2049 int CompareOpc;
2050 bool isDot;
2051 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2052 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002053
Chris Lattner90564f22006-04-18 17:59:36 +00002054 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002055 if (!isDot) {
2056 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2057 Op.getOperand(1), Op.getOperand(2),
2058 DAG.getConstant(CompareOpc, MVT::i32));
2059 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2060 }
2061
2062 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002063 SDOperand Ops[] = {
2064 Op.getOperand(2), // LHS
2065 Op.getOperand(3), // RHS
2066 DAG.getConstant(CompareOpc, MVT::i32)
2067 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002068 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002069 VTs.push_back(Op.getOperand(2).getValueType());
2070 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002071 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002072
2073 // Now that we have the comparison, emit a copy from the CR to a GPR.
2074 // This is flagged to the above dot comparison.
2075 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2076 DAG.getRegister(PPC::CR6, MVT::i32),
2077 CompNode.getValue(1));
2078
2079 // Unpack the result based on how the target uses it.
2080 unsigned BitNo; // Bit # of CR6.
2081 bool InvertBit; // Invert result?
2082 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2083 default: // Can't happen, don't crash on invalid number though.
2084 case 0: // Return the value of the EQ bit of CR6.
2085 BitNo = 0; InvertBit = false;
2086 break;
2087 case 1: // Return the inverted value of the EQ bit of CR6.
2088 BitNo = 0; InvertBit = true;
2089 break;
2090 case 2: // Return the value of the LT bit of CR6.
2091 BitNo = 2; InvertBit = false;
2092 break;
2093 case 3: // Return the inverted value of the LT bit of CR6.
2094 BitNo = 2; InvertBit = true;
2095 break;
2096 }
2097
2098 // Shift the bit into the low position.
2099 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2100 DAG.getConstant(8-(3-BitNo), MVT::i32));
2101 // Isolate the bit.
2102 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2103 DAG.getConstant(1, MVT::i32));
2104
2105 // If we are supposed to, toggle the bit.
2106 if (InvertBit)
2107 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2108 DAG.getConstant(1, MVT::i32));
2109 return Flags;
2110}
2111
2112static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2113 // Create a stack slot that is 16-byte aligned.
2114 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2115 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002116 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2117 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002118
2119 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002120 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002121 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002122 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002123 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002124}
2125
Chris Lattnere7c768e2006-04-18 03:24:30 +00002126static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002127 if (Op.getValueType() == MVT::v4i32) {
2128 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2129
2130 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2131 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2132
2133 SDOperand RHSSwap = // = vrlw RHS, 16
2134 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2135
2136 // Shrinkify inputs to v8i16.
2137 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2138 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2139 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2140
2141 // Low parts multiplied together, generating 32-bit results (we ignore the
2142 // top parts).
2143 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2144 LHS, RHS, DAG, MVT::v4i32);
2145
2146 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2147 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2148 // Shift the high parts up 16 bits.
2149 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2150 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2151 } else if (Op.getValueType() == MVT::v8i16) {
2152 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2153
Chris Lattnercea2aa72006-04-18 04:28:57 +00002154 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002155
Chris Lattnercea2aa72006-04-18 04:28:57 +00002156 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2157 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002158 } else if (Op.getValueType() == MVT::v16i8) {
2159 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2160
2161 // Multiply the even 8-bit parts, producing 16-bit sums.
2162 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2163 LHS, RHS, DAG, MVT::v8i16);
2164 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2165
2166 // Multiply the odd 8-bit parts, producing 16-bit sums.
2167 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2168 LHS, RHS, DAG, MVT::v8i16);
2169 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2170
2171 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002172 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002173 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002174 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2175 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002176 }
Chris Lattner19a81522006-04-18 03:57:35 +00002177 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002178 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002179 } else {
2180 assert(0 && "Unknown mul to lower!");
2181 abort();
2182 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002183}
2184
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002185/// LowerOperation - Provide custom lowering hooks for some operations.
2186///
Nate Begeman21e463b2005-10-16 05:39:50 +00002187SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002188 switch (Op.getOpcode()) {
2189 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002190 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2191 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002192 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002193 case ISD::SETCC: return LowerSETCC(Op, DAG);
2194 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002195 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002196 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002197 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002198 case ISD::RET: return LowerRET(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002199
Chris Lattner1a635d62006-04-14 06:01:58 +00002200 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2201 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2202 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002203
Chris Lattner1a635d62006-04-14 06:01:58 +00002204 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002205 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2206 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2207 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002208
Chris Lattner1a635d62006-04-14 06:01:58 +00002209 // Vector-related lowering.
2210 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2211 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2212 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2213 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002214 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002215 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002216 return SDOperand();
2217}
2218
Chris Lattner1a635d62006-04-14 06:01:58 +00002219//===----------------------------------------------------------------------===//
2220// Other Lowering Code
2221//===----------------------------------------------------------------------===//
2222
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002223MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002224PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2225 MachineBasicBlock *BB) {
Chris Lattnerc08f9022006-06-27 00:04:13 +00002226 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2227 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002228 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002229 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2230 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002231 "Unexpected instr type to insert");
2232
2233 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2234 // control-flow pattern. The incoming instruction knows the destination vreg
2235 // to set, the condition code register to branch on, the true/false values to
2236 // select between, and a branch opcode to use.
2237 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2238 ilist<MachineBasicBlock>::iterator It = BB;
2239 ++It;
2240
2241 // thisMBB:
2242 // ...
2243 // TrueVal = ...
2244 // cmpTY ccX, r1, r2
2245 // bCC copy1MBB
2246 // fallthrough --> copy0MBB
2247 MachineBasicBlock *thisMBB = BB;
2248 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2249 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
2250 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
2251 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
2252 MachineFunction *F = BB->getParent();
2253 F->getBasicBlockList().insert(It, copy0MBB);
2254 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002255 // Update machine-CFG edges by first adding all successors of the current
2256 // block to the new block which will contain the Phi node for the select.
2257 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2258 e = BB->succ_end(); i != e; ++i)
2259 sinkMBB->addSuccessor(*i);
2260 // Next, remove all successors of the current block, and add the true
2261 // and fallthrough blocks as its successors.
2262 while(!BB->succ_empty())
2263 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002264 BB->addSuccessor(copy0MBB);
2265 BB->addSuccessor(sinkMBB);
2266
2267 // copy0MBB:
2268 // %FalseValue = ...
2269 // # fallthrough to sinkMBB
2270 BB = copy0MBB;
2271
2272 // Update machine-CFG edges
2273 BB->addSuccessor(sinkMBB);
2274
2275 // sinkMBB:
2276 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2277 // ...
2278 BB = sinkMBB;
2279 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
2280 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2281 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2282
2283 delete MI; // The pseudo instruction is gone now.
2284 return BB;
2285}
2286
Chris Lattner1a635d62006-04-14 06:01:58 +00002287//===----------------------------------------------------------------------===//
2288// Target Optimization Hooks
2289//===----------------------------------------------------------------------===//
2290
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002291SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2292 DAGCombinerInfo &DCI) const {
2293 TargetMachine &TM = getTargetMachine();
2294 SelectionDAG &DAG = DCI.DAG;
2295 switch (N->getOpcode()) {
2296 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002297 case PPCISD::SHL:
2298 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2299 if (C->getValue() == 0) // 0 << V -> 0.
2300 return N->getOperand(0);
2301 }
2302 break;
2303 case PPCISD::SRL:
2304 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2305 if (C->getValue() == 0) // 0 >>u V -> 0.
2306 return N->getOperand(0);
2307 }
2308 break;
2309 case PPCISD::SRA:
2310 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2311 if (C->getValue() == 0 || // 0 >>s V -> 0.
2312 C->isAllOnesValue()) // -1 >>s V -> -1.
2313 return N->getOperand(0);
2314 }
2315 break;
2316
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002317 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002318 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002319 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2320 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2321 // We allow the src/dst to be either f32/f64, but the intermediate
2322 // type must be i64.
2323 if (N->getOperand(0).getValueType() == MVT::i64) {
2324 SDOperand Val = N->getOperand(0).getOperand(0);
2325 if (Val.getValueType() == MVT::f32) {
2326 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2327 DCI.AddToWorklist(Val.Val);
2328 }
2329
2330 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002331 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002332 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002333 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002334 if (N->getValueType(0) == MVT::f32) {
2335 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2336 DCI.AddToWorklist(Val.Val);
2337 }
2338 return Val;
2339 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2340 // If the intermediate type is i32, we can avoid the load/store here
2341 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002342 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002343 }
2344 }
2345 break;
Chris Lattner51269842006-03-01 05:50:56 +00002346 case ISD::STORE:
2347 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2348 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2349 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2350 N->getOperand(1).getValueType() == MVT::i32) {
2351 SDOperand Val = N->getOperand(1).getOperand(0);
2352 if (Val.getValueType() == MVT::f32) {
2353 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2354 DCI.AddToWorklist(Val.Val);
2355 }
2356 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2357 DCI.AddToWorklist(Val.Val);
2358
2359 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2360 N->getOperand(2), N->getOperand(3));
2361 DCI.AddToWorklist(Val.Val);
2362 return Val;
2363 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002364
2365 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2366 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2367 N->getOperand(1).Val->hasOneUse() &&
2368 (N->getOperand(1).getValueType() == MVT::i32 ||
2369 N->getOperand(1).getValueType() == MVT::i16)) {
2370 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2371 // Do an any-extend to 32-bits if this is a half-word input.
2372 if (BSwapOp.getValueType() == MVT::i16)
2373 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2374
2375 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2376 N->getOperand(2), N->getOperand(3),
2377 DAG.getValueType(N->getOperand(1).getValueType()));
2378 }
2379 break;
2380 case ISD::BSWAP:
2381 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002382 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002383 N->getOperand(0).hasOneUse() &&
2384 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2385 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002386 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002387 // Create the byte-swapping load.
2388 std::vector<MVT::ValueType> VTs;
2389 VTs.push_back(MVT::i32);
2390 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002391 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002392 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002393 LD->getChain(), // Chain
2394 LD->getBasePtr(), // Ptr
2395 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002396 DAG.getValueType(N->getValueType(0)) // VT
2397 };
2398 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002399
2400 // If this is an i16 load, insert the truncate.
2401 SDOperand ResVal = BSLoad;
2402 if (N->getValueType(0) == MVT::i16)
2403 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2404
2405 // First, combine the bswap away. This makes the value produced by the
2406 // load dead.
2407 DCI.CombineTo(N, ResVal);
2408
2409 // Next, combine the load away, we give it a bogus result value but a real
2410 // chain result. The result value is dead because the bswap is dead.
2411 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2412
2413 // Return N so it doesn't get rechecked!
2414 return SDOperand(N, 0);
2415 }
2416
Chris Lattner51269842006-03-01 05:50:56 +00002417 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002418 case PPCISD::VCMP: {
2419 // If a VCMPo node already exists with exactly the same operands as this
2420 // node, use its result instead of this node (VCMPo computes both a CR6 and
2421 // a normal output).
2422 //
2423 if (!N->getOperand(0).hasOneUse() &&
2424 !N->getOperand(1).hasOneUse() &&
2425 !N->getOperand(2).hasOneUse()) {
2426
2427 // Scan all of the users of the LHS, looking for VCMPo's that match.
2428 SDNode *VCMPoNode = 0;
2429
2430 SDNode *LHSN = N->getOperand(0).Val;
2431 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2432 UI != E; ++UI)
2433 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2434 (*UI)->getOperand(1) == N->getOperand(1) &&
2435 (*UI)->getOperand(2) == N->getOperand(2) &&
2436 (*UI)->getOperand(0) == N->getOperand(0)) {
2437 VCMPoNode = *UI;
2438 break;
2439 }
2440
Chris Lattner00901202006-04-18 18:28:22 +00002441 // If there is no VCMPo node, or if the flag value has a single use, don't
2442 // transform this.
2443 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2444 break;
2445
2446 // Look at the (necessarily single) use of the flag value. If it has a
2447 // chain, this transformation is more complex. Note that multiple things
2448 // could use the value result, which we should ignore.
2449 SDNode *FlagUser = 0;
2450 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2451 FlagUser == 0; ++UI) {
2452 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2453 SDNode *User = *UI;
2454 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2455 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2456 FlagUser = User;
2457 break;
2458 }
2459 }
2460 }
2461
2462 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2463 // give up for right now.
2464 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002465 return SDOperand(VCMPoNode, 0);
2466 }
2467 break;
2468 }
Chris Lattner90564f22006-04-18 17:59:36 +00002469 case ISD::BR_CC: {
2470 // If this is a branch on an altivec predicate comparison, lower this so
2471 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2472 // lowering is done pre-legalize, because the legalizer lowers the predicate
2473 // compare down to code that is difficult to reassemble.
2474 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2475 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2476 int CompareOpc;
2477 bool isDot;
2478
2479 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2480 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2481 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2482 assert(isDot && "Can't compare against a vector result!");
2483
2484 // If this is a comparison against something other than 0/1, then we know
2485 // that the condition is never/always true.
2486 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2487 if (Val != 0 && Val != 1) {
2488 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2489 return N->getOperand(0);
2490 // Always !=, turn it into an unconditional branch.
2491 return DAG.getNode(ISD::BR, MVT::Other,
2492 N->getOperand(0), N->getOperand(4));
2493 }
2494
2495 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2496
2497 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002498 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002499 SDOperand Ops[] = {
2500 LHS.getOperand(2), // LHS of compare
2501 LHS.getOperand(3), // RHS of compare
2502 DAG.getConstant(CompareOpc, MVT::i32)
2503 };
Chris Lattner90564f22006-04-18 17:59:36 +00002504 VTs.push_back(LHS.getOperand(2).getValueType());
2505 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002506 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002507
2508 // Unpack the result based on how the target uses it.
2509 unsigned CompOpc;
2510 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2511 default: // Can't happen, don't crash on invalid number though.
2512 case 0: // Branch on the value of the EQ bit of CR6.
2513 CompOpc = BranchOnWhenPredTrue ? PPC::BEQ : PPC::BNE;
2514 break;
2515 case 1: // Branch on the inverted value of the EQ bit of CR6.
2516 CompOpc = BranchOnWhenPredTrue ? PPC::BNE : PPC::BEQ;
2517 break;
2518 case 2: // Branch on the value of the LT bit of CR6.
2519 CompOpc = BranchOnWhenPredTrue ? PPC::BLT : PPC::BGE;
2520 break;
2521 case 3: // Branch on the inverted value of the LT bit of CR6.
2522 CompOpc = BranchOnWhenPredTrue ? PPC::BGE : PPC::BLT;
2523 break;
2524 }
2525
2526 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
2527 DAG.getRegister(PPC::CR6, MVT::i32),
2528 DAG.getConstant(CompOpc, MVT::i32),
2529 N->getOperand(4), CompNode.getValue(1));
2530 }
2531 break;
2532 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002533 }
2534
2535 return SDOperand();
2536}
2537
Chris Lattner1a635d62006-04-14 06:01:58 +00002538//===----------------------------------------------------------------------===//
2539// Inline Assembly Support
2540//===----------------------------------------------------------------------===//
2541
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002542void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2543 uint64_t Mask,
2544 uint64_t &KnownZero,
2545 uint64_t &KnownOne,
2546 unsigned Depth) const {
2547 KnownZero = 0;
2548 KnownOne = 0;
2549 switch (Op.getOpcode()) {
2550 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00002551 case PPCISD::LBRX: {
2552 // lhbrx is known to have the top bits cleared out.
2553 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
2554 KnownZero = 0xFFFF0000;
2555 break;
2556 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002557 case ISD::INTRINSIC_WO_CHAIN: {
2558 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2559 default: break;
2560 case Intrinsic::ppc_altivec_vcmpbfp_p:
2561 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2562 case Intrinsic::ppc_altivec_vcmpequb_p:
2563 case Intrinsic::ppc_altivec_vcmpequh_p:
2564 case Intrinsic::ppc_altivec_vcmpequw_p:
2565 case Intrinsic::ppc_altivec_vcmpgefp_p:
2566 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2567 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2568 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2569 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2570 case Intrinsic::ppc_altivec_vcmpgtub_p:
2571 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2572 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2573 KnownZero = ~1U; // All bits but the low one are known to be zero.
2574 break;
2575 }
2576 }
2577 }
2578}
2579
2580
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00002581/// getConstraintType - Given a constraint letter, return the type of
2582/// constraint it is for this target.
2583PPCTargetLowering::ConstraintType
2584PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
2585 switch (ConstraintLetter) {
2586 default: break;
2587 case 'b':
2588 case 'r':
2589 case 'f':
2590 case 'v':
2591 case 'y':
2592 return C_RegisterClass;
2593 }
2594 return TargetLowering::getConstraintType(ConstraintLetter);
2595}
2596
2597
Chris Lattnerddc787d2006-01-31 19:20:21 +00002598std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002599getRegClassForInlineAsmConstraint(const std::string &Constraint,
2600 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00002601 if (Constraint.size() == 1) {
2602 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
2603 default: break; // Unknown constriant letter
2604 case 'b':
2605 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
2606 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2607 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2608 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2609 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2610 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2611 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2612 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2613 0);
2614 case 'r':
2615 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
2616 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
2617 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
2618 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
2619 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
2620 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
2621 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
2622 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
2623 0);
2624 case 'f':
2625 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
2626 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
2627 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
2628 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
2629 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
2630 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
2631 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
2632 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
2633 0);
2634 case 'v':
2635 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
2636 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
2637 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
2638 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
2639 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
2640 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
2641 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
2642 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
2643 0);
2644 case 'y':
2645 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
2646 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
2647 0);
2648 }
2649 }
2650
Chris Lattner1efa40f2006-02-22 00:56:39 +00002651 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00002652}
Chris Lattner763317d2006-02-07 00:47:13 +00002653
2654// isOperandValidForConstraint
2655bool PPCTargetLowering::
2656isOperandValidForConstraint(SDOperand Op, char Letter) {
2657 switch (Letter) {
2658 default: break;
2659 case 'I':
2660 case 'J':
2661 case 'K':
2662 case 'L':
2663 case 'M':
2664 case 'N':
2665 case 'O':
2666 case 'P': {
2667 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
2668 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
2669 switch (Letter) {
2670 default: assert(0 && "Unknown constraint letter!");
2671 case 'I': // "I" is a signed 16-bit constant.
2672 return (short)Value == (int)Value;
2673 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
2674 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
2675 return (short)Value == 0;
2676 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
2677 return (Value >> 16) == 0;
2678 case 'M': // "M" is a constant that is greater than 31.
2679 return Value > 31;
2680 case 'N': // "N" is a positive constant that is an exact power of two.
2681 return (int)Value > 0 && isPowerOf2_32(Value);
2682 case 'O': // "O" is the constant zero.
2683 return Value == 0;
2684 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
2685 return (short)-Value == (int)-Value;
2686 }
2687 break;
2688 }
2689 }
2690
2691 // Handle standard constraint letters.
2692 return TargetLowering::isOperandValidForConstraint(Op, Letter);
2693}
Evan Chengc4c62572006-03-13 23:20:37 +00002694
2695/// isLegalAddressImmediate - Return true if the integer value can be used
2696/// as the offset of the target addressing mode.
2697bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
2698 // PPC allows a sign-extended 16-bit immediate field.
2699 return (V > -(1 << 16) && V < (1 << 16)-1);
2700}
Reid Spencer3a9ec242006-08-28 01:02:49 +00002701
2702bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
2703 return TargetLowering::isLegalAddressImmediate(GV);
2704}